wm8994.c 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 10, 10 },
  64. { 44100 * 256, false, 7, 8 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  74. wm8994->jack_cb != wm8958_default_micdet)
  75. return;
  76. idle = !wm8994->jack_mic;
  77. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  78. if (sysclk & WM8994_SYSCLK_SRC)
  79. sysclk = wm8994->aifclk[1];
  80. else
  81. sysclk = wm8994->aifclk[0];
  82. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  83. rates = wm8994->pdata->micd_rates;
  84. num_rates = wm8994->pdata->num_micd_rates;
  85. } else if (wm8994->jackdet) {
  86. rates = jackdet_rates;
  87. num_rates = ARRAY_SIZE(jackdet_rates);
  88. } else {
  89. rates = micdet_rates;
  90. num_rates = ARRAY_SIZE(micdet_rates);
  91. }
  92. best = 0;
  93. for (i = 0; i < num_rates; i++) {
  94. if (rates[i].idle != idle)
  95. continue;
  96. if (abs(rates[i].sysclk - sysclk) <
  97. abs(rates[best].sysclk - sysclk))
  98. best = i;
  99. else if (rates[best].idle != idle)
  100. best = i;
  101. }
  102. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  103. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  104. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  105. rates[best].start, rates[best].rate, sysclk,
  106. idle ? "idle" : "active");
  107. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  108. WM8958_MICD_BIAS_STARTTIME_MASK |
  109. WM8958_MICD_RATE_MASK, val);
  110. }
  111. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  112. {
  113. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  114. int rate;
  115. int reg1 = 0;
  116. int offset;
  117. if (aif)
  118. offset = 4;
  119. else
  120. offset = 0;
  121. switch (wm8994->sysclk[aif]) {
  122. case WM8994_SYSCLK_MCLK1:
  123. rate = wm8994->mclk[0];
  124. break;
  125. case WM8994_SYSCLK_MCLK2:
  126. reg1 |= 0x8;
  127. rate = wm8994->mclk[1];
  128. break;
  129. case WM8994_SYSCLK_FLL1:
  130. reg1 |= 0x10;
  131. rate = wm8994->fll[0].out;
  132. break;
  133. case WM8994_SYSCLK_FLL2:
  134. reg1 |= 0x18;
  135. rate = wm8994->fll[1].out;
  136. break;
  137. default:
  138. return -EINVAL;
  139. }
  140. if (rate >= 13500000) {
  141. rate /= 2;
  142. reg1 |= WM8994_AIF1CLK_DIV;
  143. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  144. aif + 1, rate);
  145. }
  146. wm8994->aifclk[aif] = rate;
  147. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  148. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  149. reg1);
  150. return 0;
  151. }
  152. static int configure_clock(struct snd_soc_codec *codec)
  153. {
  154. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  155. int change, new;
  156. /* Bring up the AIF clocks first */
  157. configure_aif_clock(codec, 0);
  158. configure_aif_clock(codec, 1);
  159. /* Then switch CLK_SYS over to the higher of them; a change
  160. * can only happen as a result of a clocking change which can
  161. * only be made outside of DAPM so we can safely redo the
  162. * clocking.
  163. */
  164. /* If they're equal it doesn't matter which is used */
  165. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  166. wm8958_micd_set_rate(codec);
  167. return 0;
  168. }
  169. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  170. new = WM8994_SYSCLK_SRC;
  171. else
  172. new = 0;
  173. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  174. WM8994_SYSCLK_SRC, new);
  175. if (change)
  176. snd_soc_dapm_sync(&codec->dapm);
  177. wm8958_micd_set_rate(codec);
  178. return 0;
  179. }
  180. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  181. struct snd_soc_dapm_widget *sink)
  182. {
  183. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  184. const char *clk;
  185. /* Check what we're currently using for CLK_SYS */
  186. if (reg & WM8994_SYSCLK_SRC)
  187. clk = "AIF2CLK";
  188. else
  189. clk = "AIF1CLK";
  190. return strcmp(source->name, clk) == 0;
  191. }
  192. static const char *sidetone_hpf_text[] = {
  193. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  194. };
  195. static const struct soc_enum sidetone_hpf =
  196. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  197. static const char *adc_hpf_text[] = {
  198. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  199. };
  200. static const struct soc_enum aif1adc1_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  202. static const struct soc_enum aif1adc2_hpf =
  203. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  204. static const struct soc_enum aif2adc_hpf =
  205. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  206. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  207. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  208. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  209. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  210. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  211. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  212. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  213. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  214. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  215. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  216. .put = wm8994_put_drc_sw, \
  217. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  218. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  219. struct snd_ctl_elem_value *ucontrol)
  220. {
  221. struct soc_mixer_control *mc =
  222. (struct soc_mixer_control *)kcontrol->private_value;
  223. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  224. int mask, ret;
  225. /* Can't enable both ADC and DAC paths simultaneously */
  226. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  227. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  228. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  229. else
  230. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  231. ret = snd_soc_read(codec, mc->reg);
  232. if (ret < 0)
  233. return ret;
  234. if (ret & mask)
  235. return -EINVAL;
  236. return snd_soc_put_volsw(kcontrol, ucontrol);
  237. }
  238. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  239. {
  240. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  241. struct wm8994_pdata *pdata = wm8994->pdata;
  242. int base = wm8994_drc_base[drc];
  243. int cfg = wm8994->drc_cfg[drc];
  244. int save, i;
  245. /* Save any enables; the configuration should clear them. */
  246. save = snd_soc_read(codec, base);
  247. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  248. WM8994_AIF1ADC1R_DRC_ENA;
  249. for (i = 0; i < WM8994_DRC_REGS; i++)
  250. snd_soc_update_bits(codec, base + i, 0xffff,
  251. pdata->drc_cfgs[cfg].regs[i]);
  252. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  253. WM8994_AIF1ADC1L_DRC_ENA |
  254. WM8994_AIF1ADC1R_DRC_ENA, save);
  255. }
  256. /* Icky as hell but saves code duplication */
  257. static int wm8994_get_drc(const char *name)
  258. {
  259. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  260. return 0;
  261. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  262. return 1;
  263. if (strcmp(name, "AIF2DRC Mode") == 0)
  264. return 2;
  265. return -EINVAL;
  266. }
  267. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  268. struct snd_ctl_elem_value *ucontrol)
  269. {
  270. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int drc = wm8994_get_drc(kcontrol->id.name);
  274. int value = ucontrol->value.integer.value[0];
  275. if (drc < 0)
  276. return drc;
  277. if (value >= pdata->num_drc_cfgs)
  278. return -EINVAL;
  279. wm8994->drc_cfg[drc] = value;
  280. wm8994_set_drc(codec, drc);
  281. return 0;
  282. }
  283. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  284. struct snd_ctl_elem_value *ucontrol)
  285. {
  286. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  287. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  288. int drc = wm8994_get_drc(kcontrol->id.name);
  289. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  290. return 0;
  291. }
  292. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  293. {
  294. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  295. struct wm8994_pdata *pdata = wm8994->pdata;
  296. int base = wm8994_retune_mobile_base[block];
  297. int iface, best, best_val, save, i, cfg;
  298. if (!pdata || !wm8994->num_retune_mobile_texts)
  299. return;
  300. switch (block) {
  301. case 0:
  302. case 1:
  303. iface = 0;
  304. break;
  305. case 2:
  306. iface = 1;
  307. break;
  308. default:
  309. return;
  310. }
  311. /* Find the version of the currently selected configuration
  312. * with the nearest sample rate. */
  313. cfg = wm8994->retune_mobile_cfg[block];
  314. best = 0;
  315. best_val = INT_MAX;
  316. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  317. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  318. wm8994->retune_mobile_texts[cfg]) == 0 &&
  319. abs(pdata->retune_mobile_cfgs[i].rate
  320. - wm8994->dac_rates[iface]) < best_val) {
  321. best = i;
  322. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  323. - wm8994->dac_rates[iface]);
  324. }
  325. }
  326. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  327. block,
  328. pdata->retune_mobile_cfgs[best].name,
  329. pdata->retune_mobile_cfgs[best].rate,
  330. wm8994->dac_rates[iface]);
  331. /* The EQ will be disabled while reconfiguring it, remember the
  332. * current configuration.
  333. */
  334. save = snd_soc_read(codec, base);
  335. save &= WM8994_AIF1DAC1_EQ_ENA;
  336. for (i = 0; i < WM8994_EQ_REGS; i++)
  337. snd_soc_update_bits(codec, base + i, 0xffff,
  338. pdata->retune_mobile_cfgs[best].regs[i]);
  339. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  340. }
  341. /* Icky as hell but saves code duplication */
  342. static int wm8994_get_retune_mobile_block(const char *name)
  343. {
  344. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  345. return 0;
  346. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  347. return 1;
  348. if (strcmp(name, "AIF2 EQ Mode") == 0)
  349. return 2;
  350. return -EINVAL;
  351. }
  352. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  353. struct snd_ctl_elem_value *ucontrol)
  354. {
  355. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  356. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  357. struct wm8994_pdata *pdata = wm8994->pdata;
  358. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  359. int value = ucontrol->value.integer.value[0];
  360. if (block < 0)
  361. return block;
  362. if (value >= pdata->num_retune_mobile_cfgs)
  363. return -EINVAL;
  364. wm8994->retune_mobile_cfg[block] = value;
  365. wm8994_set_retune_mobile(codec, block);
  366. return 0;
  367. }
  368. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  369. struct snd_ctl_elem_value *ucontrol)
  370. {
  371. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  372. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  373. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  374. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  375. return 0;
  376. }
  377. static const char *aif_chan_src_text[] = {
  378. "Left", "Right"
  379. };
  380. static const struct soc_enum aif1adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif1adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif2adcl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif2adcr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif1dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif1dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const struct soc_enum aif2dacl_src =
  393. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  394. static const struct soc_enum aif2dacr_src =
  395. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  396. static const char *osr_text[] = {
  397. "Low Power", "High Performance",
  398. };
  399. static const struct soc_enum dac_osr =
  400. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  401. static const struct soc_enum adc_osr =
  402. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  403. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  404. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  405. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  406. 1, 119, 0, digital_tlv),
  407. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  408. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  409. 1, 119, 0, digital_tlv),
  410. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  411. WM8994_AIF2_ADC_RIGHT_VOLUME,
  412. 1, 119, 0, digital_tlv),
  413. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  414. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  415. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  416. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  417. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  418. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  419. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  420. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  421. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  422. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  424. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  425. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  426. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  427. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  428. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  429. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  430. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  431. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  432. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  433. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  434. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  435. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  436. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  437. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  438. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  439. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  440. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  441. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  446. 5, 12, 0, st_tlv),
  447. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  448. 0, 12, 0, st_tlv),
  449. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  450. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  451. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  452. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  454. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  455. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  456. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  457. SOC_ENUM("ADC OSR", adc_osr),
  458. SOC_ENUM("DAC OSR", dac_osr),
  459. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  460. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  462. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  464. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  465. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  466. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  467. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  472. 6, 1, 1, wm_hubs_spkmix_tlv),
  473. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  474. 2, 1, 1, wm_hubs_spkmix_tlv),
  475. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  482. 8, 1, 0),
  483. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  484. 10, 15, 0, wm8994_3d_tlv),
  485. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  486. 8, 1, 0),
  487. };
  488. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  518. eq_tlv),
  519. };
  520. static const char *wm8958_ng_text[] = {
  521. "30ms", "125ms", "250ms", "500ms",
  522. };
  523. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  524. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  525. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  526. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  527. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  528. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  529. static const struct soc_enum wm8958_aif2dac_ng_hold =
  530. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  531. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  532. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  533. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  534. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  535. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  536. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  537. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  538. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  539. 7, 1, ng_tlv),
  540. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  541. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  542. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  543. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  544. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  545. 7, 1, ng_tlv),
  546. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  547. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  548. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  549. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  550. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  551. 7, 1, ng_tlv),
  552. };
  553. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  554. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  555. mixin_boost_tlv),
  556. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  557. mixin_boost_tlv),
  558. };
  559. /* We run all mode setting through a function to enforce audio mode */
  560. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  561. {
  562. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  563. if (!wm8994->jackdet || !wm8994->jack_cb)
  564. return;
  565. if (!wm8994->jackdet || !wm8994->jack_cb)
  566. return;
  567. if (wm8994->active_refcount)
  568. mode = WM1811_JACKDET_MODE_AUDIO;
  569. if (mode == wm8994->jackdet_mode)
  570. return;
  571. wm8994->jackdet_mode = mode;
  572. /* Always use audio mode to detect while the system is active */
  573. if (mode != WM1811_JACKDET_MODE_NONE)
  574. mode = WM1811_JACKDET_MODE_AUDIO;
  575. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  576. WM1811_JACKDET_MODE_MASK, mode);
  577. }
  578. static void active_reference(struct snd_soc_codec *codec)
  579. {
  580. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  581. mutex_lock(&wm8994->accdet_lock);
  582. wm8994->active_refcount++;
  583. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  584. wm8994->active_refcount);
  585. /* If we're using jack detection go into audio mode */
  586. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  587. mutex_unlock(&wm8994->accdet_lock);
  588. }
  589. static void active_dereference(struct snd_soc_codec *codec)
  590. {
  591. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  592. u16 mode;
  593. mutex_lock(&wm8994->accdet_lock);
  594. wm8994->active_refcount--;
  595. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  596. wm8994->active_refcount);
  597. if (wm8994->active_refcount == 0) {
  598. /* Go into appropriate detection only mode */
  599. if (wm8994->jack_mic || wm8994->mic_detecting)
  600. mode = WM1811_JACKDET_MODE_MIC;
  601. else
  602. mode = WM1811_JACKDET_MODE_JACK;
  603. wm1811_jackdet_set_mode(codec, mode);
  604. }
  605. mutex_unlock(&wm8994->accdet_lock);
  606. }
  607. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  608. struct snd_kcontrol *kcontrol, int event)
  609. {
  610. struct snd_soc_codec *codec = w->codec;
  611. switch (event) {
  612. case SND_SOC_DAPM_PRE_PMU:
  613. return configure_clock(codec);
  614. case SND_SOC_DAPM_POST_PMD:
  615. configure_clock(codec);
  616. break;
  617. }
  618. return 0;
  619. }
  620. static void vmid_reference(struct snd_soc_codec *codec)
  621. {
  622. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  623. pm_runtime_get_sync(codec->dev);
  624. wm8994->vmid_refcount++;
  625. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  626. wm8994->vmid_refcount);
  627. if (wm8994->vmid_refcount == 1) {
  628. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  629. WM8994_LINEOUT1_DISCH |
  630. WM8994_LINEOUT2_DISCH, 0);
  631. wm_hubs_vmid_ena(codec);
  632. switch (wm8994->vmid_mode) {
  633. default:
  634. WARN_ON(0 == "Invalid VMID mode");
  635. case WM8994_VMID_NORMAL:
  636. /* Startup bias, VMID ramp & buffer */
  637. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  638. WM8994_BIAS_SRC |
  639. WM8994_VMID_DISCH |
  640. WM8994_STARTUP_BIAS_ENA |
  641. WM8994_VMID_BUF_ENA |
  642. WM8994_VMID_RAMP_MASK,
  643. WM8994_BIAS_SRC |
  644. WM8994_STARTUP_BIAS_ENA |
  645. WM8994_VMID_BUF_ENA |
  646. (0x3 << WM8994_VMID_RAMP_SHIFT));
  647. /* Main bias enable, VMID=2x40k */
  648. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  649. WM8994_BIAS_ENA |
  650. WM8994_VMID_SEL_MASK,
  651. WM8994_BIAS_ENA | 0x2);
  652. msleep(50);
  653. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  654. WM8994_VMID_RAMP_MASK |
  655. WM8994_BIAS_SRC,
  656. 0);
  657. break;
  658. case WM8994_VMID_FORCE:
  659. /* Startup bias, slow VMID ramp & buffer */
  660. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  661. WM8994_BIAS_SRC |
  662. WM8994_VMID_DISCH |
  663. WM8994_STARTUP_BIAS_ENA |
  664. WM8994_VMID_BUF_ENA |
  665. WM8994_VMID_RAMP_MASK,
  666. WM8994_BIAS_SRC |
  667. WM8994_STARTUP_BIAS_ENA |
  668. WM8994_VMID_BUF_ENA |
  669. (0x2 << WM8994_VMID_RAMP_SHIFT));
  670. /* Main bias enable, VMID=2x40k */
  671. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  672. WM8994_BIAS_ENA |
  673. WM8994_VMID_SEL_MASK,
  674. WM8994_BIAS_ENA | 0x2);
  675. msleep(400);
  676. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  677. WM8994_VMID_RAMP_MASK |
  678. WM8994_BIAS_SRC,
  679. 0);
  680. break;
  681. }
  682. }
  683. }
  684. static void vmid_dereference(struct snd_soc_codec *codec)
  685. {
  686. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  687. wm8994->vmid_refcount--;
  688. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  689. wm8994->vmid_refcount);
  690. if (wm8994->vmid_refcount == 0) {
  691. if (wm8994->hubs.lineout1_se)
  692. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  693. WM8994_LINEOUT1N_ENA |
  694. WM8994_LINEOUT1P_ENA,
  695. WM8994_LINEOUT1N_ENA |
  696. WM8994_LINEOUT1P_ENA);
  697. if (wm8994->hubs.lineout2_se)
  698. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  699. WM8994_LINEOUT2N_ENA |
  700. WM8994_LINEOUT2P_ENA,
  701. WM8994_LINEOUT2N_ENA |
  702. WM8994_LINEOUT2P_ENA);
  703. /* Start discharging VMID */
  704. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  705. WM8994_BIAS_SRC |
  706. WM8994_VMID_DISCH,
  707. WM8994_BIAS_SRC |
  708. WM8994_VMID_DISCH);
  709. switch (wm8994->vmid_mode) {
  710. case WM8994_VMID_FORCE:
  711. msleep(350);
  712. break;
  713. default:
  714. break;
  715. }
  716. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  717. WM8994_VROI, WM8994_VROI);
  718. /* Active discharge */
  719. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  720. WM8994_LINEOUT1_DISCH |
  721. WM8994_LINEOUT2_DISCH,
  722. WM8994_LINEOUT1_DISCH |
  723. WM8994_LINEOUT2_DISCH);
  724. msleep(150);
  725. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  726. WM8994_LINEOUT1N_ENA |
  727. WM8994_LINEOUT1P_ENA |
  728. WM8994_LINEOUT2N_ENA |
  729. WM8994_LINEOUT2P_ENA, 0);
  730. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  731. WM8994_VROI, 0);
  732. /* Switch off startup biases */
  733. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  734. WM8994_BIAS_SRC |
  735. WM8994_STARTUP_BIAS_ENA |
  736. WM8994_VMID_BUF_ENA |
  737. WM8994_VMID_RAMP_MASK, 0);
  738. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  739. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  740. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  741. WM8994_VMID_RAMP_MASK, 0);
  742. }
  743. pm_runtime_put(codec->dev);
  744. }
  745. static int vmid_event(struct snd_soc_dapm_widget *w,
  746. struct snd_kcontrol *kcontrol, int event)
  747. {
  748. struct snd_soc_codec *codec = w->codec;
  749. switch (event) {
  750. case SND_SOC_DAPM_PRE_PMU:
  751. vmid_reference(codec);
  752. break;
  753. case SND_SOC_DAPM_POST_PMD:
  754. vmid_dereference(codec);
  755. break;
  756. }
  757. return 0;
  758. }
  759. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  760. {
  761. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  762. int enable = 1;
  763. int source = 0; /* GCC flow analysis can't track enable */
  764. int reg, reg_r;
  765. /* Only support direct DAC->headphone paths */
  766. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  767. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  768. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  769. enable = 0;
  770. }
  771. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  772. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  773. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  774. enable = 0;
  775. }
  776. /* We also need the same setting for L/R and only one path */
  777. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  778. switch (reg) {
  779. case WM8994_AIF2DACL_TO_DAC1L:
  780. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  781. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  782. break;
  783. case WM8994_AIF1DAC2L_TO_DAC1L:
  784. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  785. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  786. break;
  787. case WM8994_AIF1DAC1L_TO_DAC1L:
  788. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  789. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  790. break;
  791. default:
  792. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  793. enable = 0;
  794. break;
  795. }
  796. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  797. if (reg_r != reg) {
  798. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  799. enable = 0;
  800. }
  801. if (enable) {
  802. dev_dbg(codec->dev, "Class W enabled\n");
  803. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  804. WM8994_CP_DYN_PWR |
  805. WM8994_CP_DYN_SRC_SEL_MASK,
  806. source | WM8994_CP_DYN_PWR);
  807. } else {
  808. dev_dbg(codec->dev, "Class W disabled\n");
  809. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  810. WM8994_CP_DYN_PWR, 0);
  811. }
  812. }
  813. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  814. struct snd_kcontrol *kcontrol, int event)
  815. {
  816. struct snd_soc_codec *codec = w->codec;
  817. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  818. switch (event) {
  819. case SND_SOC_DAPM_PRE_PMU:
  820. if (wm8994->aif1clk_enable) {
  821. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  822. WM8994_AIF1CLK_ENA_MASK,
  823. WM8994_AIF1CLK_ENA);
  824. wm8994->aif1clk_enable = 0;
  825. }
  826. if (wm8994->aif2clk_enable) {
  827. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  828. WM8994_AIF2CLK_ENA_MASK,
  829. WM8994_AIF2CLK_ENA);
  830. wm8994->aif2clk_enable = 0;
  831. }
  832. break;
  833. }
  834. /* We may also have postponed startup of DSP, handle that. */
  835. wm8958_aif_ev(w, kcontrol, event);
  836. return 0;
  837. }
  838. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  839. struct snd_kcontrol *kcontrol, int event)
  840. {
  841. struct snd_soc_codec *codec = w->codec;
  842. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  843. switch (event) {
  844. case SND_SOC_DAPM_POST_PMD:
  845. if (wm8994->aif1clk_disable) {
  846. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  847. WM8994_AIF1CLK_ENA_MASK, 0);
  848. wm8994->aif1clk_disable = 0;
  849. }
  850. if (wm8994->aif2clk_disable) {
  851. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  852. WM8994_AIF2CLK_ENA_MASK, 0);
  853. wm8994->aif2clk_disable = 0;
  854. }
  855. break;
  856. }
  857. return 0;
  858. }
  859. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  860. struct snd_kcontrol *kcontrol, int event)
  861. {
  862. struct snd_soc_codec *codec = w->codec;
  863. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  864. switch (event) {
  865. case SND_SOC_DAPM_PRE_PMU:
  866. wm8994->aif1clk_enable = 1;
  867. break;
  868. case SND_SOC_DAPM_POST_PMD:
  869. wm8994->aif1clk_disable = 1;
  870. break;
  871. }
  872. return 0;
  873. }
  874. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  875. struct snd_kcontrol *kcontrol, int event)
  876. {
  877. struct snd_soc_codec *codec = w->codec;
  878. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  879. switch (event) {
  880. case SND_SOC_DAPM_PRE_PMU:
  881. wm8994->aif2clk_enable = 1;
  882. break;
  883. case SND_SOC_DAPM_POST_PMD:
  884. wm8994->aif2clk_disable = 1;
  885. break;
  886. }
  887. return 0;
  888. }
  889. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  890. struct snd_kcontrol *kcontrol, int event)
  891. {
  892. late_enable_ev(w, kcontrol, event);
  893. return 0;
  894. }
  895. static int micbias_ev(struct snd_soc_dapm_widget *w,
  896. struct snd_kcontrol *kcontrol, int event)
  897. {
  898. late_enable_ev(w, kcontrol, event);
  899. return 0;
  900. }
  901. static int dac_ev(struct snd_soc_dapm_widget *w,
  902. struct snd_kcontrol *kcontrol, int event)
  903. {
  904. struct snd_soc_codec *codec = w->codec;
  905. unsigned int mask = 1 << w->shift;
  906. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  907. mask, mask);
  908. return 0;
  909. }
  910. static const char *hp_mux_text[] = {
  911. "Mixer",
  912. "DAC",
  913. };
  914. #define WM8994_HP_ENUM(xname, xenum) \
  915. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  916. .info = snd_soc_info_enum_double, \
  917. .get = snd_soc_dapm_get_enum_double, \
  918. .put = wm8994_put_hp_enum, \
  919. .private_value = (unsigned long)&xenum }
  920. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  921. struct snd_ctl_elem_value *ucontrol)
  922. {
  923. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  924. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  925. struct snd_soc_codec *codec = w->codec;
  926. int ret;
  927. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  928. wm8994_update_class_w(codec);
  929. return ret;
  930. }
  931. static const struct soc_enum hpl_enum =
  932. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  933. static const struct snd_kcontrol_new hpl_mux =
  934. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  935. static const struct soc_enum hpr_enum =
  936. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  937. static const struct snd_kcontrol_new hpr_mux =
  938. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  939. static const char *adc_mux_text[] = {
  940. "ADC",
  941. "DMIC",
  942. };
  943. static const struct soc_enum adc_enum =
  944. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  945. static const struct snd_kcontrol_new adcl_mux =
  946. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  947. static const struct snd_kcontrol_new adcr_mux =
  948. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  949. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  950. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  951. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  952. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  953. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  954. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  955. };
  956. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  957. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  958. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  959. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  960. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  961. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  962. };
  963. /* Debugging; dump chip status after DAPM transitions */
  964. static int post_ev(struct snd_soc_dapm_widget *w,
  965. struct snd_kcontrol *kcontrol, int event)
  966. {
  967. struct snd_soc_codec *codec = w->codec;
  968. dev_dbg(codec->dev, "SRC status: %x\n",
  969. snd_soc_read(codec,
  970. WM8994_RATE_STATUS));
  971. return 0;
  972. }
  973. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  974. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  975. 1, 1, 0),
  976. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  977. 0, 1, 0),
  978. };
  979. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  980. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  981. 1, 1, 0),
  982. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  983. 0, 1, 0),
  984. };
  985. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  986. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  987. 1, 1, 0),
  988. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  989. 0, 1, 0),
  990. };
  991. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  992. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  993. 1, 1, 0),
  994. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  995. 0, 1, 0),
  996. };
  997. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  998. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  999. 5, 1, 0),
  1000. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1001. 4, 1, 0),
  1002. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1003. 2, 1, 0),
  1004. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1005. 1, 1, 0),
  1006. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1007. 0, 1, 0),
  1008. };
  1009. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1010. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1011. 5, 1, 0),
  1012. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1013. 4, 1, 0),
  1014. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1015. 2, 1, 0),
  1016. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1017. 1, 1, 0),
  1018. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1019. 0, 1, 0),
  1020. };
  1021. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1022. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1023. .info = snd_soc_info_volsw, \
  1024. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1025. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1026. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1027. struct snd_ctl_elem_value *ucontrol)
  1028. {
  1029. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1030. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1031. struct snd_soc_codec *codec = w->codec;
  1032. int ret;
  1033. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1034. wm8994_update_class_w(codec);
  1035. return ret;
  1036. }
  1037. static const struct snd_kcontrol_new dac1l_mix[] = {
  1038. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1039. 5, 1, 0),
  1040. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1041. 4, 1, 0),
  1042. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1043. 2, 1, 0),
  1044. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1045. 1, 1, 0),
  1046. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1047. 0, 1, 0),
  1048. };
  1049. static const struct snd_kcontrol_new dac1r_mix[] = {
  1050. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1051. 5, 1, 0),
  1052. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1053. 4, 1, 0),
  1054. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1055. 2, 1, 0),
  1056. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1057. 1, 1, 0),
  1058. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1059. 0, 1, 0),
  1060. };
  1061. static const char *sidetone_text[] = {
  1062. "ADC/DMIC1", "DMIC2",
  1063. };
  1064. static const struct soc_enum sidetone1_enum =
  1065. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1066. static const struct snd_kcontrol_new sidetone1_mux =
  1067. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1068. static const struct soc_enum sidetone2_enum =
  1069. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1070. static const struct snd_kcontrol_new sidetone2_mux =
  1071. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1072. static const char *aif1dac_text[] = {
  1073. "AIF1DACDAT", "AIF3DACDAT",
  1074. };
  1075. static const struct soc_enum aif1dac_enum =
  1076. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1077. static const struct snd_kcontrol_new aif1dac_mux =
  1078. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1079. static const char *aif2dac_text[] = {
  1080. "AIF2DACDAT", "AIF3DACDAT",
  1081. };
  1082. static const struct soc_enum aif2dac_enum =
  1083. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1084. static const struct snd_kcontrol_new aif2dac_mux =
  1085. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1086. static const char *aif2adc_text[] = {
  1087. "AIF2ADCDAT", "AIF3DACDAT",
  1088. };
  1089. static const struct soc_enum aif2adc_enum =
  1090. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1091. static const struct snd_kcontrol_new aif2adc_mux =
  1092. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1093. static const char *aif3adc_text[] = {
  1094. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1095. };
  1096. static const struct soc_enum wm8994_aif3adc_enum =
  1097. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1098. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1099. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1100. static const struct soc_enum wm8958_aif3adc_enum =
  1101. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1102. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1103. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1104. static const char *mono_pcm_out_text[] = {
  1105. "None", "AIF2ADCL", "AIF2ADCR",
  1106. };
  1107. static const struct soc_enum mono_pcm_out_enum =
  1108. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1109. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1110. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1111. static const char *aif2dac_src_text[] = {
  1112. "AIF2", "AIF3",
  1113. };
  1114. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1115. static const struct soc_enum aif2dacl_src_enum =
  1116. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1117. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1118. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1119. static const struct soc_enum aif2dacr_src_enum =
  1120. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1121. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1122. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1123. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1124. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1125. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1126. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1127. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1128. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1129. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1130. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1131. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1132. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1133. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1134. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1135. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1136. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1137. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1138. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1139. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1140. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1141. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1142. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1143. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1144. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1145. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1146. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1147. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1148. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1149. };
  1150. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1151. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1152. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1153. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1154. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1155. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1156. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1157. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1158. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1159. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1160. };
  1161. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1162. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1163. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1164. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1165. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1166. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1167. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1168. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1169. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1170. };
  1171. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1172. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1173. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1174. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1175. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1176. };
  1177. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1178. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1179. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1180. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1181. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1182. };
  1183. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1184. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1185. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1186. };
  1187. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1188. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1189. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1190. SND_SOC_DAPM_INPUT("Clock"),
  1191. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1192. SND_SOC_DAPM_PRE_PMU),
  1193. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1194. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1195. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1196. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1197. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1198. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1199. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1200. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1201. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1202. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1203. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1204. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1205. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1206. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1207. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1208. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1209. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1210. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1211. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1212. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1213. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1214. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1215. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1216. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1217. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1218. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1219. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1220. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1221. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1222. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1223. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1224. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1225. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1226. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1227. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1228. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1229. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1230. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1231. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1232. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1233. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1234. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1235. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1236. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1237. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1238. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1239. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1240. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1241. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1242. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1243. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1244. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1245. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1246. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1247. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1248. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1249. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1250. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1251. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1252. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1253. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1254. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1255. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1256. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1257. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1258. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1259. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1260. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1261. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1262. /* Power is done with the muxes since the ADC power also controls the
  1263. * downsampling chain, the chip will automatically manage the analogue
  1264. * specific portions.
  1265. */
  1266. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1267. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1268. SND_SOC_DAPM_POST("Debug log", post_ev),
  1269. };
  1270. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1271. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1272. };
  1273. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1274. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1275. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1276. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1277. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1278. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1279. };
  1280. static const struct snd_soc_dapm_route intercon[] = {
  1281. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1282. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1283. { "DSP1CLK", NULL, "CLK_SYS" },
  1284. { "DSP2CLK", NULL, "CLK_SYS" },
  1285. { "DSPINTCLK", NULL, "CLK_SYS" },
  1286. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1287. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1288. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1289. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1290. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1291. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1292. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1293. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1294. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1295. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1296. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1297. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1298. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1299. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1300. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1301. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1302. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1303. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1304. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1305. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1306. { "AIF2ADCL", NULL, "AIF2CLK" },
  1307. { "AIF2ADCL", NULL, "DSP2CLK" },
  1308. { "AIF2ADCR", NULL, "AIF2CLK" },
  1309. { "AIF2ADCR", NULL, "DSP2CLK" },
  1310. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1311. { "AIF2DACL", NULL, "AIF2CLK" },
  1312. { "AIF2DACL", NULL, "DSP2CLK" },
  1313. { "AIF2DACR", NULL, "AIF2CLK" },
  1314. { "AIF2DACR", NULL, "DSP2CLK" },
  1315. { "AIF2DACR", NULL, "DSPINTCLK" },
  1316. { "DMIC1L", NULL, "DMIC1DAT" },
  1317. { "DMIC1L", NULL, "CLK_SYS" },
  1318. { "DMIC1R", NULL, "DMIC1DAT" },
  1319. { "DMIC1R", NULL, "CLK_SYS" },
  1320. { "DMIC2L", NULL, "DMIC2DAT" },
  1321. { "DMIC2L", NULL, "CLK_SYS" },
  1322. { "DMIC2R", NULL, "DMIC2DAT" },
  1323. { "DMIC2R", NULL, "CLK_SYS" },
  1324. { "ADCL", NULL, "AIF1CLK" },
  1325. { "ADCL", NULL, "DSP1CLK" },
  1326. { "ADCL", NULL, "DSPINTCLK" },
  1327. { "ADCR", NULL, "AIF1CLK" },
  1328. { "ADCR", NULL, "DSP1CLK" },
  1329. { "ADCR", NULL, "DSPINTCLK" },
  1330. { "ADCL Mux", "ADC", "ADCL" },
  1331. { "ADCL Mux", "DMIC", "DMIC1L" },
  1332. { "ADCR Mux", "ADC", "ADCR" },
  1333. { "ADCR Mux", "DMIC", "DMIC1R" },
  1334. { "DAC1L", NULL, "AIF1CLK" },
  1335. { "DAC1L", NULL, "DSP1CLK" },
  1336. { "DAC1L", NULL, "DSPINTCLK" },
  1337. { "DAC1R", NULL, "AIF1CLK" },
  1338. { "DAC1R", NULL, "DSP1CLK" },
  1339. { "DAC1R", NULL, "DSPINTCLK" },
  1340. { "DAC2L", NULL, "AIF2CLK" },
  1341. { "DAC2L", NULL, "DSP2CLK" },
  1342. { "DAC2L", NULL, "DSPINTCLK" },
  1343. { "DAC2R", NULL, "AIF2DACR" },
  1344. { "DAC2R", NULL, "AIF2CLK" },
  1345. { "DAC2R", NULL, "DSP2CLK" },
  1346. { "DAC2R", NULL, "DSPINTCLK" },
  1347. { "TOCLK", NULL, "CLK_SYS" },
  1348. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1349. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1350. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1351. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1352. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1353. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1354. /* AIF1 outputs */
  1355. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1356. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1357. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1358. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1359. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1360. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1361. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1362. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1363. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1364. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1365. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1366. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1367. /* Pin level routing for AIF3 */
  1368. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1369. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1370. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1371. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1372. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1373. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1374. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1375. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1376. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1377. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1378. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1379. /* DAC1 inputs */
  1380. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1381. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1382. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1383. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1384. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1385. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1386. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1387. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1388. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1389. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1390. /* DAC2/AIF2 outputs */
  1391. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1392. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1393. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1394. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1395. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1396. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1397. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1398. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1399. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1400. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1401. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1402. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1403. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1404. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1405. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1406. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1407. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1408. /* AIF3 output */
  1409. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1410. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1411. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1412. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1413. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1414. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1415. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1416. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1417. /* Sidetone */
  1418. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1419. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1420. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1421. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1422. /* Output stages */
  1423. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1424. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1425. { "SPKL", "DAC1 Switch", "DAC1L" },
  1426. { "SPKL", "DAC2 Switch", "DAC2L" },
  1427. { "SPKR", "DAC1 Switch", "DAC1R" },
  1428. { "SPKR", "DAC2 Switch", "DAC2R" },
  1429. { "Left Headphone Mux", "DAC", "DAC1L" },
  1430. { "Right Headphone Mux", "DAC", "DAC1R" },
  1431. };
  1432. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1433. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1434. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1435. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1436. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1437. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1438. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1439. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1440. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1441. };
  1442. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1443. { "DAC1L", NULL, "DAC1L Mixer" },
  1444. { "DAC1R", NULL, "DAC1R Mixer" },
  1445. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1446. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1447. };
  1448. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1449. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1450. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1451. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1452. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1453. { "MICBIAS1", NULL, "CLK_SYS" },
  1454. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1455. { "MICBIAS2", NULL, "CLK_SYS" },
  1456. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1457. };
  1458. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1459. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1460. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1461. { "MICBIAS1", NULL, "VMID" },
  1462. { "MICBIAS2", NULL, "VMID" },
  1463. };
  1464. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1465. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1466. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1467. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1468. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1469. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1470. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1471. { "AIF3DACDAT", NULL, "AIF3" },
  1472. { "AIF3ADCDAT", NULL, "AIF3" },
  1473. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1474. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1475. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1476. };
  1477. /* The size in bits of the FLL divide multiplied by 10
  1478. * to allow rounding later */
  1479. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1480. struct fll_div {
  1481. u16 outdiv;
  1482. u16 n;
  1483. u16 k;
  1484. u16 clk_ref_div;
  1485. u16 fll_fratio;
  1486. };
  1487. static int wm8994_get_fll_config(struct fll_div *fll,
  1488. int freq_in, int freq_out)
  1489. {
  1490. u64 Kpart;
  1491. unsigned int K, Ndiv, Nmod;
  1492. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1493. /* Scale the input frequency down to <= 13.5MHz */
  1494. fll->clk_ref_div = 0;
  1495. while (freq_in > 13500000) {
  1496. fll->clk_ref_div++;
  1497. freq_in /= 2;
  1498. if (fll->clk_ref_div > 3)
  1499. return -EINVAL;
  1500. }
  1501. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1502. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1503. fll->outdiv = 3;
  1504. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1505. fll->outdiv++;
  1506. if (fll->outdiv > 63)
  1507. return -EINVAL;
  1508. }
  1509. freq_out *= fll->outdiv + 1;
  1510. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1511. if (freq_in > 1000000) {
  1512. fll->fll_fratio = 0;
  1513. } else if (freq_in > 256000) {
  1514. fll->fll_fratio = 1;
  1515. freq_in *= 2;
  1516. } else if (freq_in > 128000) {
  1517. fll->fll_fratio = 2;
  1518. freq_in *= 4;
  1519. } else if (freq_in > 64000) {
  1520. fll->fll_fratio = 3;
  1521. freq_in *= 8;
  1522. } else {
  1523. fll->fll_fratio = 4;
  1524. freq_in *= 16;
  1525. }
  1526. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1527. /* Now, calculate N.K */
  1528. Ndiv = freq_out / freq_in;
  1529. fll->n = Ndiv;
  1530. Nmod = freq_out % freq_in;
  1531. pr_debug("Nmod=%d\n", Nmod);
  1532. /* Calculate fractional part - scale up so we can round. */
  1533. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1534. do_div(Kpart, freq_in);
  1535. K = Kpart & 0xFFFFFFFF;
  1536. if ((K % 10) >= 5)
  1537. K += 5;
  1538. /* Move down to proper range now rounding is done */
  1539. fll->k = K / 10;
  1540. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1541. return 0;
  1542. }
  1543. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1544. unsigned int freq_in, unsigned int freq_out)
  1545. {
  1546. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1547. struct wm8994 *control = wm8994->wm8994;
  1548. int reg_offset, ret;
  1549. struct fll_div fll;
  1550. u16 reg, clk1, aif_reg, aif_src;
  1551. unsigned long timeout;
  1552. bool was_enabled;
  1553. switch (id) {
  1554. case WM8994_FLL1:
  1555. reg_offset = 0;
  1556. id = 0;
  1557. aif_src = 0x10;
  1558. break;
  1559. case WM8994_FLL2:
  1560. reg_offset = 0x20;
  1561. id = 1;
  1562. aif_src = 0x18;
  1563. break;
  1564. default:
  1565. return -EINVAL;
  1566. }
  1567. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1568. was_enabled = reg & WM8994_FLL1_ENA;
  1569. switch (src) {
  1570. case 0:
  1571. /* Allow no source specification when stopping */
  1572. if (freq_out)
  1573. return -EINVAL;
  1574. src = wm8994->fll[id].src;
  1575. break;
  1576. case WM8994_FLL_SRC_MCLK1:
  1577. case WM8994_FLL_SRC_MCLK2:
  1578. case WM8994_FLL_SRC_LRCLK:
  1579. case WM8994_FLL_SRC_BCLK:
  1580. break;
  1581. default:
  1582. return -EINVAL;
  1583. }
  1584. /* Are we changing anything? */
  1585. if (wm8994->fll[id].src == src &&
  1586. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1587. return 0;
  1588. /* If we're stopping the FLL redo the old config - no
  1589. * registers will actually be written but we avoid GCC flow
  1590. * analysis bugs spewing warnings.
  1591. */
  1592. if (freq_out)
  1593. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1594. else
  1595. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1596. wm8994->fll[id].out);
  1597. if (ret < 0)
  1598. return ret;
  1599. /* Make sure that we're not providing SYSCLK right now */
  1600. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1601. if (clk1 & WM8994_SYSCLK_SRC)
  1602. aif_reg = WM8994_AIF2_CLOCKING_1;
  1603. else
  1604. aif_reg = WM8994_AIF1_CLOCKING_1;
  1605. reg = snd_soc_read(codec, aif_reg);
  1606. if ((reg & WM8994_AIF1CLK_ENA) &&
  1607. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1608. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1609. id + 1);
  1610. return -EBUSY;
  1611. }
  1612. /* We always need to disable the FLL while reconfiguring */
  1613. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1614. WM8994_FLL1_ENA, 0);
  1615. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1616. freq_in == freq_out && freq_out) {
  1617. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1618. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1619. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1620. goto out;
  1621. }
  1622. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1623. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1624. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1625. WM8994_FLL1_OUTDIV_MASK |
  1626. WM8994_FLL1_FRATIO_MASK, reg);
  1627. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1628. WM8994_FLL1_K_MASK, fll.k);
  1629. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1630. WM8994_FLL1_N_MASK,
  1631. fll.n << WM8994_FLL1_N_SHIFT);
  1632. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1633. WM8958_FLL1_BYP |
  1634. WM8994_FLL1_REFCLK_DIV_MASK |
  1635. WM8994_FLL1_REFCLK_SRC_MASK,
  1636. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1637. (src - 1));
  1638. /* Clear any pending completion from a previous failure */
  1639. try_wait_for_completion(&wm8994->fll_locked[id]);
  1640. /* Enable (with fractional mode if required) */
  1641. if (freq_out) {
  1642. /* Enable VMID if we need it */
  1643. if (!was_enabled) {
  1644. active_reference(codec);
  1645. switch (control->type) {
  1646. case WM8994:
  1647. vmid_reference(codec);
  1648. break;
  1649. case WM8958:
  1650. if (wm8994->revision < 1)
  1651. vmid_reference(codec);
  1652. break;
  1653. default:
  1654. break;
  1655. }
  1656. }
  1657. if (fll.k)
  1658. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1659. else
  1660. reg = WM8994_FLL1_ENA;
  1661. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1662. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1663. reg);
  1664. if (wm8994->fll_locked_irq) {
  1665. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1666. msecs_to_jiffies(10));
  1667. if (timeout == 0)
  1668. dev_warn(codec->dev,
  1669. "Timed out waiting for FLL lock\n");
  1670. } else {
  1671. msleep(5);
  1672. }
  1673. } else {
  1674. if (was_enabled) {
  1675. switch (control->type) {
  1676. case WM8994:
  1677. vmid_dereference(codec);
  1678. break;
  1679. case WM8958:
  1680. if (wm8994->revision < 1)
  1681. vmid_dereference(codec);
  1682. break;
  1683. default:
  1684. break;
  1685. }
  1686. active_dereference(codec);
  1687. }
  1688. }
  1689. out:
  1690. wm8994->fll[id].in = freq_in;
  1691. wm8994->fll[id].out = freq_out;
  1692. wm8994->fll[id].src = src;
  1693. configure_clock(codec);
  1694. return 0;
  1695. }
  1696. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1697. {
  1698. struct completion *completion = data;
  1699. complete(completion);
  1700. return IRQ_HANDLED;
  1701. }
  1702. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1703. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1704. unsigned int freq_in, unsigned int freq_out)
  1705. {
  1706. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1707. }
  1708. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1709. int clk_id, unsigned int freq, int dir)
  1710. {
  1711. struct snd_soc_codec *codec = dai->codec;
  1712. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1713. int i;
  1714. switch (dai->id) {
  1715. case 1:
  1716. case 2:
  1717. break;
  1718. default:
  1719. /* AIF3 shares clocking with AIF1/2 */
  1720. return -EINVAL;
  1721. }
  1722. switch (clk_id) {
  1723. case WM8994_SYSCLK_MCLK1:
  1724. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1725. wm8994->mclk[0] = freq;
  1726. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1727. dai->id, freq);
  1728. break;
  1729. case WM8994_SYSCLK_MCLK2:
  1730. /* TODO: Set GPIO AF */
  1731. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1732. wm8994->mclk[1] = freq;
  1733. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1734. dai->id, freq);
  1735. break;
  1736. case WM8994_SYSCLK_FLL1:
  1737. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1738. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1739. break;
  1740. case WM8994_SYSCLK_FLL2:
  1741. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1742. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1743. break;
  1744. case WM8994_SYSCLK_OPCLK:
  1745. /* Special case - a division (times 10) is given and
  1746. * no effect on main clocking.
  1747. */
  1748. if (freq) {
  1749. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1750. if (opclk_divs[i] == freq)
  1751. break;
  1752. if (i == ARRAY_SIZE(opclk_divs))
  1753. return -EINVAL;
  1754. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1755. WM8994_OPCLK_DIV_MASK, i);
  1756. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1757. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1758. } else {
  1759. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1760. WM8994_OPCLK_ENA, 0);
  1761. }
  1762. default:
  1763. return -EINVAL;
  1764. }
  1765. configure_clock(codec);
  1766. return 0;
  1767. }
  1768. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1769. enum snd_soc_bias_level level)
  1770. {
  1771. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1772. struct wm8994 *control = wm8994->wm8994;
  1773. wm_hubs_set_bias_level(codec, level);
  1774. switch (level) {
  1775. case SND_SOC_BIAS_ON:
  1776. break;
  1777. case SND_SOC_BIAS_PREPARE:
  1778. /* MICBIAS into regulating mode */
  1779. switch (control->type) {
  1780. case WM8958:
  1781. case WM1811:
  1782. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1783. WM8958_MICB1_MODE, 0);
  1784. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1785. WM8958_MICB2_MODE, 0);
  1786. break;
  1787. default:
  1788. break;
  1789. }
  1790. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1791. active_reference(codec);
  1792. break;
  1793. case SND_SOC_BIAS_STANDBY:
  1794. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1795. switch (control->type) {
  1796. case WM8958:
  1797. if (wm8994->revision == 0) {
  1798. /* Optimise performance for rev A */
  1799. snd_soc_update_bits(codec,
  1800. WM8958_CHARGE_PUMP_2,
  1801. WM8958_CP_DISCH,
  1802. WM8958_CP_DISCH);
  1803. }
  1804. break;
  1805. default:
  1806. break;
  1807. }
  1808. /* Discharge LINEOUT1 & 2 */
  1809. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1810. WM8994_LINEOUT1_DISCH |
  1811. WM8994_LINEOUT2_DISCH,
  1812. WM8994_LINEOUT1_DISCH |
  1813. WM8994_LINEOUT2_DISCH);
  1814. }
  1815. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1816. active_dereference(codec);
  1817. /* MICBIAS into bypass mode on newer devices */
  1818. switch (control->type) {
  1819. case WM8958:
  1820. case WM1811:
  1821. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1822. WM8958_MICB1_MODE,
  1823. WM8958_MICB1_MODE);
  1824. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1825. WM8958_MICB2_MODE,
  1826. WM8958_MICB2_MODE);
  1827. break;
  1828. default:
  1829. break;
  1830. }
  1831. break;
  1832. case SND_SOC_BIAS_OFF:
  1833. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1834. wm8994->cur_fw = NULL;
  1835. break;
  1836. }
  1837. codec->dapm.bias_level = level;
  1838. return 0;
  1839. }
  1840. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  1841. {
  1842. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1843. switch (mode) {
  1844. case WM8994_VMID_NORMAL:
  1845. if (wm8994->hubs.lineout1_se) {
  1846. snd_soc_dapm_disable_pin(&codec->dapm,
  1847. "LINEOUT1N Driver");
  1848. snd_soc_dapm_disable_pin(&codec->dapm,
  1849. "LINEOUT1P Driver");
  1850. }
  1851. if (wm8994->hubs.lineout2_se) {
  1852. snd_soc_dapm_disable_pin(&codec->dapm,
  1853. "LINEOUT2N Driver");
  1854. snd_soc_dapm_disable_pin(&codec->dapm,
  1855. "LINEOUT2P Driver");
  1856. }
  1857. /* Do the sync with the old mode to allow it to clean up */
  1858. snd_soc_dapm_sync(&codec->dapm);
  1859. wm8994->vmid_mode = mode;
  1860. break;
  1861. case WM8994_VMID_FORCE:
  1862. if (wm8994->hubs.lineout1_se) {
  1863. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1864. "LINEOUT1N Driver");
  1865. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1866. "LINEOUT1P Driver");
  1867. }
  1868. if (wm8994->hubs.lineout2_se) {
  1869. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1870. "LINEOUT2N Driver");
  1871. snd_soc_dapm_force_enable_pin(&codec->dapm,
  1872. "LINEOUT2P Driver");
  1873. }
  1874. wm8994->vmid_mode = mode;
  1875. snd_soc_dapm_sync(&codec->dapm);
  1876. break;
  1877. default:
  1878. return -EINVAL;
  1879. }
  1880. return 0;
  1881. }
  1882. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1883. {
  1884. struct snd_soc_codec *codec = dai->codec;
  1885. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1886. struct wm8994 *control = wm8994->wm8994;
  1887. int ms_reg;
  1888. int aif1_reg;
  1889. int ms = 0;
  1890. int aif1 = 0;
  1891. switch (dai->id) {
  1892. case 1:
  1893. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1894. aif1_reg = WM8994_AIF1_CONTROL_1;
  1895. break;
  1896. case 2:
  1897. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1898. aif1_reg = WM8994_AIF2_CONTROL_1;
  1899. break;
  1900. default:
  1901. return -EINVAL;
  1902. }
  1903. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1904. case SND_SOC_DAIFMT_CBS_CFS:
  1905. break;
  1906. case SND_SOC_DAIFMT_CBM_CFM:
  1907. ms = WM8994_AIF1_MSTR;
  1908. break;
  1909. default:
  1910. return -EINVAL;
  1911. }
  1912. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1913. case SND_SOC_DAIFMT_DSP_B:
  1914. aif1 |= WM8994_AIF1_LRCLK_INV;
  1915. case SND_SOC_DAIFMT_DSP_A:
  1916. aif1 |= 0x18;
  1917. break;
  1918. case SND_SOC_DAIFMT_I2S:
  1919. aif1 |= 0x10;
  1920. break;
  1921. case SND_SOC_DAIFMT_RIGHT_J:
  1922. break;
  1923. case SND_SOC_DAIFMT_LEFT_J:
  1924. aif1 |= 0x8;
  1925. break;
  1926. default:
  1927. return -EINVAL;
  1928. }
  1929. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1930. case SND_SOC_DAIFMT_DSP_A:
  1931. case SND_SOC_DAIFMT_DSP_B:
  1932. /* frame inversion not valid for DSP modes */
  1933. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1934. case SND_SOC_DAIFMT_NB_NF:
  1935. break;
  1936. case SND_SOC_DAIFMT_IB_NF:
  1937. aif1 |= WM8994_AIF1_BCLK_INV;
  1938. break;
  1939. default:
  1940. return -EINVAL;
  1941. }
  1942. break;
  1943. case SND_SOC_DAIFMT_I2S:
  1944. case SND_SOC_DAIFMT_RIGHT_J:
  1945. case SND_SOC_DAIFMT_LEFT_J:
  1946. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1947. case SND_SOC_DAIFMT_NB_NF:
  1948. break;
  1949. case SND_SOC_DAIFMT_IB_IF:
  1950. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1951. break;
  1952. case SND_SOC_DAIFMT_IB_NF:
  1953. aif1 |= WM8994_AIF1_BCLK_INV;
  1954. break;
  1955. case SND_SOC_DAIFMT_NB_IF:
  1956. aif1 |= WM8994_AIF1_LRCLK_INV;
  1957. break;
  1958. default:
  1959. return -EINVAL;
  1960. }
  1961. break;
  1962. default:
  1963. return -EINVAL;
  1964. }
  1965. /* The AIF2 format configuration needs to be mirrored to AIF3
  1966. * on WM8958 if it's in use so just do it all the time. */
  1967. switch (control->type) {
  1968. case WM1811:
  1969. case WM8958:
  1970. if (dai->id == 2)
  1971. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1972. WM8994_AIF1_LRCLK_INV |
  1973. WM8958_AIF3_FMT_MASK, aif1);
  1974. break;
  1975. default:
  1976. break;
  1977. }
  1978. snd_soc_update_bits(codec, aif1_reg,
  1979. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1980. WM8994_AIF1_FMT_MASK,
  1981. aif1);
  1982. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1983. ms);
  1984. return 0;
  1985. }
  1986. static struct {
  1987. int val, rate;
  1988. } srs[] = {
  1989. { 0, 8000 },
  1990. { 1, 11025 },
  1991. { 2, 12000 },
  1992. { 3, 16000 },
  1993. { 4, 22050 },
  1994. { 5, 24000 },
  1995. { 6, 32000 },
  1996. { 7, 44100 },
  1997. { 8, 48000 },
  1998. { 9, 88200 },
  1999. { 10, 96000 },
  2000. };
  2001. static int fs_ratios[] = {
  2002. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2003. };
  2004. static int bclk_divs[] = {
  2005. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2006. 640, 880, 960, 1280, 1760, 1920
  2007. };
  2008. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2009. struct snd_pcm_hw_params *params,
  2010. struct snd_soc_dai *dai)
  2011. {
  2012. struct snd_soc_codec *codec = dai->codec;
  2013. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2014. int aif1_reg;
  2015. int aif2_reg;
  2016. int bclk_reg;
  2017. int lrclk_reg;
  2018. int rate_reg;
  2019. int aif1 = 0;
  2020. int aif2 = 0;
  2021. int bclk = 0;
  2022. int lrclk = 0;
  2023. int rate_val = 0;
  2024. int id = dai->id - 1;
  2025. int i, cur_val, best_val, bclk_rate, best;
  2026. switch (dai->id) {
  2027. case 1:
  2028. aif1_reg = WM8994_AIF1_CONTROL_1;
  2029. aif2_reg = WM8994_AIF1_CONTROL_2;
  2030. bclk_reg = WM8994_AIF1_BCLK;
  2031. rate_reg = WM8994_AIF1_RATE;
  2032. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2033. wm8994->lrclk_shared[0]) {
  2034. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2035. } else {
  2036. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2037. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2038. }
  2039. break;
  2040. case 2:
  2041. aif1_reg = WM8994_AIF2_CONTROL_1;
  2042. aif2_reg = WM8994_AIF2_CONTROL_2;
  2043. bclk_reg = WM8994_AIF2_BCLK;
  2044. rate_reg = WM8994_AIF2_RATE;
  2045. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2046. wm8994->lrclk_shared[1]) {
  2047. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2048. } else {
  2049. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2050. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2051. }
  2052. break;
  2053. default:
  2054. return -EINVAL;
  2055. }
  2056. bclk_rate = params_rate(params) * 2;
  2057. switch (params_format(params)) {
  2058. case SNDRV_PCM_FORMAT_S16_LE:
  2059. bclk_rate *= 16;
  2060. break;
  2061. case SNDRV_PCM_FORMAT_S20_3LE:
  2062. bclk_rate *= 20;
  2063. aif1 |= 0x20;
  2064. break;
  2065. case SNDRV_PCM_FORMAT_S24_LE:
  2066. bclk_rate *= 24;
  2067. aif1 |= 0x40;
  2068. break;
  2069. case SNDRV_PCM_FORMAT_S32_LE:
  2070. bclk_rate *= 32;
  2071. aif1 |= 0x60;
  2072. break;
  2073. default:
  2074. return -EINVAL;
  2075. }
  2076. /* Try to find an appropriate sample rate; look for an exact match. */
  2077. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2078. if (srs[i].rate == params_rate(params))
  2079. break;
  2080. if (i == ARRAY_SIZE(srs))
  2081. return -EINVAL;
  2082. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2083. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2084. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2085. dai->id, wm8994->aifclk[id], bclk_rate);
  2086. if (params_channels(params) == 1 &&
  2087. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2088. aif2 |= WM8994_AIF1_MONO;
  2089. if (wm8994->aifclk[id] == 0) {
  2090. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2091. return -EINVAL;
  2092. }
  2093. /* AIFCLK/fs ratio; look for a close match in either direction */
  2094. best = 0;
  2095. best_val = abs((fs_ratios[0] * params_rate(params))
  2096. - wm8994->aifclk[id]);
  2097. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2098. cur_val = abs((fs_ratios[i] * params_rate(params))
  2099. - wm8994->aifclk[id]);
  2100. if (cur_val >= best_val)
  2101. continue;
  2102. best = i;
  2103. best_val = cur_val;
  2104. }
  2105. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2106. dai->id, fs_ratios[best]);
  2107. rate_val |= best;
  2108. /* We may not get quite the right frequency if using
  2109. * approximate clocks so look for the closest match that is
  2110. * higher than the target (we need to ensure that there enough
  2111. * BCLKs to clock out the samples).
  2112. */
  2113. best = 0;
  2114. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2115. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2116. if (cur_val < 0) /* BCLK table is sorted */
  2117. break;
  2118. best = i;
  2119. }
  2120. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2121. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2122. bclk_divs[best], bclk_rate);
  2123. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2124. lrclk = bclk_rate / params_rate(params);
  2125. if (!lrclk) {
  2126. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2127. bclk_rate);
  2128. return -EINVAL;
  2129. }
  2130. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2131. lrclk, bclk_rate / lrclk);
  2132. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2133. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2134. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2135. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2136. lrclk);
  2137. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2138. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2139. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2140. switch (dai->id) {
  2141. case 1:
  2142. wm8994->dac_rates[0] = params_rate(params);
  2143. wm8994_set_retune_mobile(codec, 0);
  2144. wm8994_set_retune_mobile(codec, 1);
  2145. break;
  2146. case 2:
  2147. wm8994->dac_rates[1] = params_rate(params);
  2148. wm8994_set_retune_mobile(codec, 2);
  2149. break;
  2150. }
  2151. }
  2152. return 0;
  2153. }
  2154. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2155. struct snd_pcm_hw_params *params,
  2156. struct snd_soc_dai *dai)
  2157. {
  2158. struct snd_soc_codec *codec = dai->codec;
  2159. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2160. struct wm8994 *control = wm8994->wm8994;
  2161. int aif1_reg;
  2162. int aif1 = 0;
  2163. switch (dai->id) {
  2164. case 3:
  2165. switch (control->type) {
  2166. case WM1811:
  2167. case WM8958:
  2168. aif1_reg = WM8958_AIF3_CONTROL_1;
  2169. break;
  2170. default:
  2171. return 0;
  2172. }
  2173. default:
  2174. return 0;
  2175. }
  2176. switch (params_format(params)) {
  2177. case SNDRV_PCM_FORMAT_S16_LE:
  2178. break;
  2179. case SNDRV_PCM_FORMAT_S20_3LE:
  2180. aif1 |= 0x20;
  2181. break;
  2182. case SNDRV_PCM_FORMAT_S24_LE:
  2183. aif1 |= 0x40;
  2184. break;
  2185. case SNDRV_PCM_FORMAT_S32_LE:
  2186. aif1 |= 0x60;
  2187. break;
  2188. default:
  2189. return -EINVAL;
  2190. }
  2191. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2192. }
  2193. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2194. {
  2195. struct snd_soc_codec *codec = codec_dai->codec;
  2196. int mute_reg;
  2197. int reg;
  2198. switch (codec_dai->id) {
  2199. case 1:
  2200. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2201. break;
  2202. case 2:
  2203. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2204. break;
  2205. default:
  2206. return -EINVAL;
  2207. }
  2208. if (mute)
  2209. reg = WM8994_AIF1DAC1_MUTE;
  2210. else
  2211. reg = 0;
  2212. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2213. return 0;
  2214. }
  2215. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2216. {
  2217. struct snd_soc_codec *codec = codec_dai->codec;
  2218. int reg, val, mask;
  2219. switch (codec_dai->id) {
  2220. case 1:
  2221. reg = WM8994_AIF1_MASTER_SLAVE;
  2222. mask = WM8994_AIF1_TRI;
  2223. break;
  2224. case 2:
  2225. reg = WM8994_AIF2_MASTER_SLAVE;
  2226. mask = WM8994_AIF2_TRI;
  2227. break;
  2228. default:
  2229. return -EINVAL;
  2230. }
  2231. if (tristate)
  2232. val = mask;
  2233. else
  2234. val = 0;
  2235. return snd_soc_update_bits(codec, reg, mask, val);
  2236. }
  2237. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2238. {
  2239. struct snd_soc_codec *codec = dai->codec;
  2240. /* Disable the pulls on the AIF if we're using it to save power. */
  2241. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2242. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2243. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2244. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2245. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2246. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2247. return 0;
  2248. }
  2249. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2250. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2251. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2252. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2253. .set_sysclk = wm8994_set_dai_sysclk,
  2254. .set_fmt = wm8994_set_dai_fmt,
  2255. .hw_params = wm8994_hw_params,
  2256. .digital_mute = wm8994_aif_mute,
  2257. .set_pll = wm8994_set_fll,
  2258. .set_tristate = wm8994_set_tristate,
  2259. };
  2260. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2261. .set_sysclk = wm8994_set_dai_sysclk,
  2262. .set_fmt = wm8994_set_dai_fmt,
  2263. .hw_params = wm8994_hw_params,
  2264. .digital_mute = wm8994_aif_mute,
  2265. .set_pll = wm8994_set_fll,
  2266. .set_tristate = wm8994_set_tristate,
  2267. };
  2268. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2269. .hw_params = wm8994_aif3_hw_params,
  2270. };
  2271. static struct snd_soc_dai_driver wm8994_dai[] = {
  2272. {
  2273. .name = "wm8994-aif1",
  2274. .id = 1,
  2275. .playback = {
  2276. .stream_name = "AIF1 Playback",
  2277. .channels_min = 1,
  2278. .channels_max = 2,
  2279. .rates = WM8994_RATES,
  2280. .formats = WM8994_FORMATS,
  2281. .sig_bits = 24,
  2282. },
  2283. .capture = {
  2284. .stream_name = "AIF1 Capture",
  2285. .channels_min = 1,
  2286. .channels_max = 2,
  2287. .rates = WM8994_RATES,
  2288. .formats = WM8994_FORMATS,
  2289. .sig_bits = 24,
  2290. },
  2291. .ops = &wm8994_aif1_dai_ops,
  2292. },
  2293. {
  2294. .name = "wm8994-aif2",
  2295. .id = 2,
  2296. .playback = {
  2297. .stream_name = "AIF2 Playback",
  2298. .channels_min = 1,
  2299. .channels_max = 2,
  2300. .rates = WM8994_RATES,
  2301. .formats = WM8994_FORMATS,
  2302. .sig_bits = 24,
  2303. },
  2304. .capture = {
  2305. .stream_name = "AIF2 Capture",
  2306. .channels_min = 1,
  2307. .channels_max = 2,
  2308. .rates = WM8994_RATES,
  2309. .formats = WM8994_FORMATS,
  2310. .sig_bits = 24,
  2311. },
  2312. .probe = wm8994_aif2_probe,
  2313. .ops = &wm8994_aif2_dai_ops,
  2314. },
  2315. {
  2316. .name = "wm8994-aif3",
  2317. .id = 3,
  2318. .playback = {
  2319. .stream_name = "AIF3 Playback",
  2320. .channels_min = 1,
  2321. .channels_max = 2,
  2322. .rates = WM8994_RATES,
  2323. .formats = WM8994_FORMATS,
  2324. .sig_bits = 24,
  2325. },
  2326. .capture = {
  2327. .stream_name = "AIF3 Capture",
  2328. .channels_min = 1,
  2329. .channels_max = 2,
  2330. .rates = WM8994_RATES,
  2331. .formats = WM8994_FORMATS,
  2332. .sig_bits = 24,
  2333. },
  2334. .ops = &wm8994_aif3_dai_ops,
  2335. }
  2336. };
  2337. #ifdef CONFIG_PM
  2338. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2339. {
  2340. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2341. struct wm8994 *control = wm8994->wm8994;
  2342. int i, ret;
  2343. switch (control->type) {
  2344. case WM8994:
  2345. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2346. break;
  2347. case WM1811:
  2348. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2349. WM1811_JACKDET_MODE_MASK, 0);
  2350. /* Fall through */
  2351. case WM8958:
  2352. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2353. WM8958_MICD_ENA, 0);
  2354. break;
  2355. }
  2356. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2357. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2358. sizeof(struct wm8994_fll_config));
  2359. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2360. if (ret < 0)
  2361. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2362. i + 1, ret);
  2363. }
  2364. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2365. return 0;
  2366. }
  2367. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2368. {
  2369. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2370. struct wm8994 *control = wm8994->wm8994;
  2371. int i, ret;
  2372. unsigned int val, mask;
  2373. if (wm8994->revision < 4) {
  2374. /* force a HW read */
  2375. ret = regmap_read(control->regmap,
  2376. WM8994_POWER_MANAGEMENT_5, &val);
  2377. /* modify the cache only */
  2378. codec->cache_only = 1;
  2379. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2380. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2381. val &= mask;
  2382. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2383. mask, val);
  2384. codec->cache_only = 0;
  2385. }
  2386. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2387. if (!wm8994->fll_suspend[i].out)
  2388. continue;
  2389. ret = _wm8994_set_fll(codec, i + 1,
  2390. wm8994->fll_suspend[i].src,
  2391. wm8994->fll_suspend[i].in,
  2392. wm8994->fll_suspend[i].out);
  2393. if (ret < 0)
  2394. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2395. i + 1, ret);
  2396. }
  2397. switch (control->type) {
  2398. case WM8994:
  2399. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2400. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2401. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2402. break;
  2403. case WM1811:
  2404. if (wm8994->jackdet && wm8994->jack_cb) {
  2405. /* Restart from idle */
  2406. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2407. WM1811_JACKDET_MODE_MASK,
  2408. WM1811_JACKDET_MODE_JACK);
  2409. break;
  2410. }
  2411. break;
  2412. case WM8958:
  2413. if (wm8994->jack_cb)
  2414. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2415. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2416. break;
  2417. }
  2418. return 0;
  2419. }
  2420. #else
  2421. #define wm8994_codec_suspend NULL
  2422. #define wm8994_codec_resume NULL
  2423. #endif
  2424. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2425. {
  2426. struct snd_soc_codec *codec = wm8994->codec;
  2427. struct wm8994_pdata *pdata = wm8994->pdata;
  2428. struct snd_kcontrol_new controls[] = {
  2429. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2430. wm8994->retune_mobile_enum,
  2431. wm8994_get_retune_mobile_enum,
  2432. wm8994_put_retune_mobile_enum),
  2433. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2434. wm8994->retune_mobile_enum,
  2435. wm8994_get_retune_mobile_enum,
  2436. wm8994_put_retune_mobile_enum),
  2437. SOC_ENUM_EXT("AIF2 EQ Mode",
  2438. wm8994->retune_mobile_enum,
  2439. wm8994_get_retune_mobile_enum,
  2440. wm8994_put_retune_mobile_enum),
  2441. };
  2442. int ret, i, j;
  2443. const char **t;
  2444. /* We need an array of texts for the enum API but the number
  2445. * of texts is likely to be less than the number of
  2446. * configurations due to the sample rate dependency of the
  2447. * configurations. */
  2448. wm8994->num_retune_mobile_texts = 0;
  2449. wm8994->retune_mobile_texts = NULL;
  2450. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2451. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2452. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2453. wm8994->retune_mobile_texts[j]) == 0)
  2454. break;
  2455. }
  2456. if (j != wm8994->num_retune_mobile_texts)
  2457. continue;
  2458. /* Expand the array... */
  2459. t = krealloc(wm8994->retune_mobile_texts,
  2460. sizeof(char *) *
  2461. (wm8994->num_retune_mobile_texts + 1),
  2462. GFP_KERNEL);
  2463. if (t == NULL)
  2464. continue;
  2465. /* ...store the new entry... */
  2466. t[wm8994->num_retune_mobile_texts] =
  2467. pdata->retune_mobile_cfgs[i].name;
  2468. /* ...and remember the new version. */
  2469. wm8994->num_retune_mobile_texts++;
  2470. wm8994->retune_mobile_texts = t;
  2471. }
  2472. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2473. wm8994->num_retune_mobile_texts);
  2474. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2475. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2476. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2477. ARRAY_SIZE(controls));
  2478. if (ret != 0)
  2479. dev_err(wm8994->codec->dev,
  2480. "Failed to add ReTune Mobile controls: %d\n", ret);
  2481. }
  2482. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2483. {
  2484. struct snd_soc_codec *codec = wm8994->codec;
  2485. struct wm8994_pdata *pdata = wm8994->pdata;
  2486. int ret, i;
  2487. if (!pdata)
  2488. return;
  2489. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2490. pdata->lineout2_diff,
  2491. pdata->lineout1fb,
  2492. pdata->lineout2fb,
  2493. pdata->jd_scthr,
  2494. pdata->jd_thr,
  2495. pdata->micbias1_lvl,
  2496. pdata->micbias2_lvl);
  2497. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2498. if (pdata->num_drc_cfgs) {
  2499. struct snd_kcontrol_new controls[] = {
  2500. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2501. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2502. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2503. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2504. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2505. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2506. };
  2507. /* We need an array of texts for the enum API */
  2508. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2509. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2510. if (!wm8994->drc_texts) {
  2511. dev_err(wm8994->codec->dev,
  2512. "Failed to allocate %d DRC config texts\n",
  2513. pdata->num_drc_cfgs);
  2514. return;
  2515. }
  2516. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2517. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2518. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2519. wm8994->drc_enum.texts = wm8994->drc_texts;
  2520. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2521. ARRAY_SIZE(controls));
  2522. if (ret != 0)
  2523. dev_err(wm8994->codec->dev,
  2524. "Failed to add DRC mode controls: %d\n", ret);
  2525. for (i = 0; i < WM8994_NUM_DRC; i++)
  2526. wm8994_set_drc(codec, i);
  2527. }
  2528. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2529. pdata->num_retune_mobile_cfgs);
  2530. if (pdata->num_retune_mobile_cfgs)
  2531. wm8994_handle_retune_mobile_pdata(wm8994);
  2532. else
  2533. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2534. ARRAY_SIZE(wm8994_eq_controls));
  2535. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2536. if (pdata->micbias[i]) {
  2537. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2538. pdata->micbias[i] & 0xffff);
  2539. }
  2540. }
  2541. }
  2542. /**
  2543. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2544. *
  2545. * @codec: WM8994 codec
  2546. * @jack: jack to report detection events on
  2547. * @micbias: microphone bias to detect on
  2548. *
  2549. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2550. * being used to bring out signals to the processor then only platform
  2551. * data configuration is needed for WM8994 and processor GPIOs should
  2552. * be configured using snd_soc_jack_add_gpios() instead.
  2553. *
  2554. * Configuration of detection levels is available via the micbias1_lvl
  2555. * and micbias2_lvl platform data members.
  2556. */
  2557. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2558. int micbias)
  2559. {
  2560. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2561. struct wm8994_micdet *micdet;
  2562. struct wm8994 *control = wm8994->wm8994;
  2563. int reg, ret;
  2564. if (control->type != WM8994) {
  2565. dev_warn(codec->dev, "Not a WM8994\n");
  2566. return -EINVAL;
  2567. }
  2568. switch (micbias) {
  2569. case 1:
  2570. micdet = &wm8994->micdet[0];
  2571. if (jack)
  2572. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2573. "MICBIAS1");
  2574. else
  2575. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2576. "MICBIAS1");
  2577. break;
  2578. case 2:
  2579. micdet = &wm8994->micdet[1];
  2580. if (jack)
  2581. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2582. "MICBIAS1");
  2583. else
  2584. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2585. "MICBIAS1");
  2586. break;
  2587. default:
  2588. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2589. return -EINVAL;
  2590. }
  2591. if (ret != 0)
  2592. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2593. micbias, ret);
  2594. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2595. micbias, jack);
  2596. /* Store the configuration */
  2597. micdet->jack = jack;
  2598. micdet->detecting = true;
  2599. /* If either of the jacks is set up then enable detection */
  2600. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2601. reg = WM8994_MICD_ENA;
  2602. else
  2603. reg = 0;
  2604. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2605. snd_soc_dapm_sync(&codec->dapm);
  2606. return 0;
  2607. }
  2608. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2609. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2610. {
  2611. struct wm8994_priv *priv = data;
  2612. struct snd_soc_codec *codec = priv->codec;
  2613. int reg;
  2614. int report;
  2615. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2616. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2617. #endif
  2618. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2619. if (reg < 0) {
  2620. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2621. reg);
  2622. return IRQ_HANDLED;
  2623. }
  2624. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2625. report = 0;
  2626. if (reg & WM8994_MIC1_DET_STS) {
  2627. if (priv->micdet[0].detecting)
  2628. report = SND_JACK_HEADSET;
  2629. }
  2630. if (reg & WM8994_MIC1_SHRT_STS) {
  2631. if (priv->micdet[0].detecting)
  2632. report = SND_JACK_HEADPHONE;
  2633. else
  2634. report |= SND_JACK_BTN_0;
  2635. }
  2636. if (report)
  2637. priv->micdet[0].detecting = false;
  2638. else
  2639. priv->micdet[0].detecting = true;
  2640. snd_soc_jack_report(priv->micdet[0].jack, report,
  2641. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2642. report = 0;
  2643. if (reg & WM8994_MIC2_DET_STS) {
  2644. if (priv->micdet[1].detecting)
  2645. report = SND_JACK_HEADSET;
  2646. }
  2647. if (reg & WM8994_MIC2_SHRT_STS) {
  2648. if (priv->micdet[1].detecting)
  2649. report = SND_JACK_HEADPHONE;
  2650. else
  2651. report |= SND_JACK_BTN_0;
  2652. }
  2653. if (report)
  2654. priv->micdet[1].detecting = false;
  2655. else
  2656. priv->micdet[1].detecting = true;
  2657. snd_soc_jack_report(priv->micdet[1].jack, report,
  2658. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2659. return IRQ_HANDLED;
  2660. }
  2661. /* Default microphone detection handler for WM8958 - the user can
  2662. * override this if they wish.
  2663. */
  2664. static void wm8958_default_micdet(u16 status, void *data)
  2665. {
  2666. struct snd_soc_codec *codec = data;
  2667. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2668. int report;
  2669. dev_dbg(codec->dev, "MICDET %x\n", status);
  2670. /* Either nothing present or just starting detection */
  2671. if (!(status & WM8958_MICD_STS)) {
  2672. if (!wm8994->jackdet) {
  2673. /* If nothing present then clear our statuses */
  2674. dev_dbg(codec->dev, "Detected open circuit\n");
  2675. wm8994->jack_mic = false;
  2676. wm8994->mic_detecting = true;
  2677. wm8958_micd_set_rate(codec);
  2678. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2679. wm8994->btn_mask |
  2680. SND_JACK_HEADSET);
  2681. }
  2682. return;
  2683. }
  2684. /* If the measurement is showing a high impedence we've got a
  2685. * microphone.
  2686. */
  2687. if (wm8994->mic_detecting && (status & 0x600)) {
  2688. dev_dbg(codec->dev, "Detected microphone\n");
  2689. wm8994->mic_detecting = false;
  2690. wm8994->jack_mic = true;
  2691. wm8958_micd_set_rate(codec);
  2692. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2693. SND_JACK_HEADSET);
  2694. }
  2695. if (wm8994->mic_detecting && status & 0xfc) {
  2696. dev_dbg(codec->dev, "Detected headphone\n");
  2697. wm8994->mic_detecting = false;
  2698. wm8958_micd_set_rate(codec);
  2699. /* If we have jackdet that will detect removal */
  2700. if (wm8994->jackdet) {
  2701. mutex_lock(&wm8994->accdet_lock);
  2702. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2703. WM8958_MICD_ENA, 0);
  2704. wm1811_jackdet_set_mode(codec,
  2705. WM1811_JACKDET_MODE_JACK);
  2706. mutex_unlock(&wm8994->accdet_lock);
  2707. if (wm8994->pdata->jd_ext_cap)
  2708. snd_soc_dapm_disable_pin(&codec->dapm,
  2709. "MICBIAS2");
  2710. }
  2711. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2712. SND_JACK_HEADSET);
  2713. }
  2714. /* Report short circuit as a button */
  2715. if (wm8994->jack_mic) {
  2716. report = 0;
  2717. if (status & 0x4)
  2718. report |= SND_JACK_BTN_0;
  2719. if (status & 0x8)
  2720. report |= SND_JACK_BTN_1;
  2721. if (status & 0x10)
  2722. report |= SND_JACK_BTN_2;
  2723. if (status & 0x20)
  2724. report |= SND_JACK_BTN_3;
  2725. if (status & 0x40)
  2726. report |= SND_JACK_BTN_4;
  2727. if (status & 0x80)
  2728. report |= SND_JACK_BTN_5;
  2729. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2730. wm8994->btn_mask);
  2731. }
  2732. }
  2733. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2734. {
  2735. struct wm8994_priv *wm8994 = data;
  2736. struct snd_soc_codec *codec = wm8994->codec;
  2737. int reg;
  2738. bool present;
  2739. mutex_lock(&wm8994->accdet_lock);
  2740. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2741. if (reg < 0) {
  2742. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2743. mutex_unlock(&wm8994->accdet_lock);
  2744. return IRQ_NONE;
  2745. }
  2746. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2747. present = reg & WM1811_JACKDET_LVL;
  2748. if (present) {
  2749. dev_dbg(codec->dev, "Jack detected\n");
  2750. wm8958_micd_set_rate(codec);
  2751. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2752. WM8958_MICB2_DISCH, 0);
  2753. /* Disable debounce while inserted */
  2754. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2755. WM1811_JACKDET_DB, 0);
  2756. /*
  2757. * Start off measument of microphone impedence to find
  2758. * out what's actually there.
  2759. */
  2760. wm8994->mic_detecting = true;
  2761. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2762. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2763. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2764. } else {
  2765. dev_dbg(codec->dev, "Jack not detected\n");
  2766. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2767. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2768. /* Enable debounce while removed */
  2769. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2770. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2771. wm8994->mic_detecting = false;
  2772. wm8994->jack_mic = false;
  2773. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2774. WM8958_MICD_ENA, 0);
  2775. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2776. }
  2777. mutex_unlock(&wm8994->accdet_lock);
  2778. /* If required for an external cap force MICBIAS on */
  2779. if (wm8994->pdata->jd_ext_cap) {
  2780. if (present)
  2781. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2782. "MICBIAS2");
  2783. else
  2784. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2785. }
  2786. if (present)
  2787. snd_soc_jack_report(wm8994->micdet[0].jack,
  2788. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2789. else
  2790. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2791. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2792. wm8994->btn_mask);
  2793. return IRQ_HANDLED;
  2794. }
  2795. /**
  2796. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2797. *
  2798. * @codec: WM8958 codec
  2799. * @jack: jack to report detection events on
  2800. *
  2801. * Enable microphone detection functionality for the WM8958. By
  2802. * default simple detection which supports the detection of up to 6
  2803. * buttons plus video and microphone functionality is supported.
  2804. *
  2805. * The WM8958 has an advanced jack detection facility which is able to
  2806. * support complex accessory detection, especially when used in
  2807. * conjunction with external circuitry. In order to provide maximum
  2808. * flexiblity a callback is provided which allows a completely custom
  2809. * detection algorithm.
  2810. */
  2811. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2812. wm8958_micdet_cb cb, void *cb_data)
  2813. {
  2814. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2815. struct wm8994 *control = wm8994->wm8994;
  2816. u16 micd_lvl_sel;
  2817. switch (control->type) {
  2818. case WM1811:
  2819. case WM8958:
  2820. break;
  2821. default:
  2822. return -EINVAL;
  2823. }
  2824. if (jack) {
  2825. if (!cb) {
  2826. dev_dbg(codec->dev, "Using default micdet callback\n");
  2827. cb = wm8958_default_micdet;
  2828. cb_data = codec;
  2829. }
  2830. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2831. snd_soc_dapm_sync(&codec->dapm);
  2832. wm8994->micdet[0].jack = jack;
  2833. wm8994->jack_cb = cb;
  2834. wm8994->jack_cb_data = cb_data;
  2835. wm8994->mic_detecting = true;
  2836. wm8994->jack_mic = false;
  2837. wm8958_micd_set_rate(codec);
  2838. /* Detect microphones and short circuits by default */
  2839. if (wm8994->pdata->micd_lvl_sel)
  2840. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2841. else
  2842. micd_lvl_sel = 0x41;
  2843. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2844. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2845. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2846. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2847. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2848. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2849. /*
  2850. * If we can use jack detection start off with that,
  2851. * otherwise jump straight to microphone detection.
  2852. */
  2853. if (wm8994->jackdet) {
  2854. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2855. WM8958_MICB2_DISCH,
  2856. WM8958_MICB2_DISCH);
  2857. snd_soc_update_bits(codec, WM8994_LDO_1,
  2858. WM8994_LDO1_DISCH, 0);
  2859. wm1811_jackdet_set_mode(codec,
  2860. WM1811_JACKDET_MODE_JACK);
  2861. } else {
  2862. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2863. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2864. }
  2865. } else {
  2866. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2867. WM8958_MICD_ENA, 0);
  2868. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  2869. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2870. snd_soc_dapm_sync(&codec->dapm);
  2871. }
  2872. return 0;
  2873. }
  2874. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2875. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2876. {
  2877. struct wm8994_priv *wm8994 = data;
  2878. struct snd_soc_codec *codec = wm8994->codec;
  2879. int reg, count;
  2880. /*
  2881. * Jack detection may have detected a removal simulataneously
  2882. * with an update of the MICDET status; if so it will have
  2883. * stopped detection and we can ignore this interrupt.
  2884. */
  2885. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  2886. return IRQ_HANDLED;
  2887. /* We may occasionally read a detection without an impedence
  2888. * range being provided - if that happens loop again.
  2889. */
  2890. count = 10;
  2891. do {
  2892. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2893. if (reg < 0) {
  2894. dev_err(codec->dev,
  2895. "Failed to read mic detect status: %d\n",
  2896. reg);
  2897. return IRQ_NONE;
  2898. }
  2899. if (!(reg & WM8958_MICD_VALID)) {
  2900. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2901. goto out;
  2902. }
  2903. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2904. break;
  2905. msleep(1);
  2906. } while (count--);
  2907. if (count == 0)
  2908. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2909. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2910. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2911. #endif
  2912. if (wm8994->jack_cb)
  2913. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2914. else
  2915. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2916. out:
  2917. return IRQ_HANDLED;
  2918. }
  2919. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2920. {
  2921. struct snd_soc_codec *codec = data;
  2922. dev_err(codec->dev, "FIFO error\n");
  2923. return IRQ_HANDLED;
  2924. }
  2925. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2926. {
  2927. struct snd_soc_codec *codec = data;
  2928. dev_err(codec->dev, "Thermal warning\n");
  2929. return IRQ_HANDLED;
  2930. }
  2931. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2932. {
  2933. struct snd_soc_codec *codec = data;
  2934. dev_crit(codec->dev, "Thermal shutdown\n");
  2935. return IRQ_HANDLED;
  2936. }
  2937. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2938. {
  2939. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2940. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2941. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2942. unsigned int reg;
  2943. int ret, i;
  2944. wm8994->codec = codec;
  2945. codec->control_data = control->regmap;
  2946. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2947. wm8994->codec = codec;
  2948. mutex_init(&wm8994->accdet_lock);
  2949. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2950. init_completion(&wm8994->fll_locked[i]);
  2951. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2952. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2953. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2954. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2955. WM8994_IRQ_MIC1_DET;
  2956. pm_runtime_enable(codec->dev);
  2957. pm_runtime_idle(codec->dev);
  2958. /* By default use idle_bias_off, will override for WM8994 */
  2959. codec->dapm.idle_bias_off = 1;
  2960. /* Set revision-specific configuration */
  2961. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2962. switch (control->type) {
  2963. case WM8994:
  2964. /* Single ended line outputs should have VMID on. */
  2965. if (!wm8994->pdata->lineout1_diff ||
  2966. !wm8994->pdata->lineout2_diff)
  2967. codec->dapm.idle_bias_off = 0;
  2968. switch (wm8994->revision) {
  2969. case 2:
  2970. case 3:
  2971. wm8994->hubs.dcs_codes_l = -5;
  2972. wm8994->hubs.dcs_codes_r = -5;
  2973. wm8994->hubs.hp_startup_mode = 1;
  2974. wm8994->hubs.dcs_readback_mode = 1;
  2975. wm8994->hubs.series_startup = 1;
  2976. break;
  2977. default:
  2978. wm8994->hubs.dcs_readback_mode = 2;
  2979. break;
  2980. }
  2981. break;
  2982. case WM8958:
  2983. wm8994->hubs.dcs_readback_mode = 1;
  2984. wm8994->hubs.hp_startup_mode = 1;
  2985. switch (wm8994->revision) {
  2986. case 0:
  2987. break;
  2988. default:
  2989. wm8994->fll_byp = true;
  2990. break;
  2991. }
  2992. break;
  2993. case WM1811:
  2994. wm8994->hubs.dcs_readback_mode = 2;
  2995. wm8994->hubs.no_series_update = 1;
  2996. wm8994->hubs.hp_startup_mode = 1;
  2997. wm8994->hubs.no_cache_dac_hp_direct = true;
  2998. wm8994->fll_byp = true;
  2999. switch (wm8994->revision) {
  3000. case 0:
  3001. case 1:
  3002. case 2:
  3003. case 3:
  3004. wm8994->hubs.dcs_codes_l = -9;
  3005. wm8994->hubs.dcs_codes_r = -7;
  3006. break;
  3007. default:
  3008. break;
  3009. }
  3010. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3011. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3012. break;
  3013. default:
  3014. break;
  3015. }
  3016. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3017. wm8994_fifo_error, "FIFO error", codec);
  3018. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3019. wm8994_temp_warn, "Thermal warning", codec);
  3020. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3021. wm8994_temp_shut, "Thermal shutdown", codec);
  3022. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3023. wm_hubs_dcs_done, "DC servo done",
  3024. &wm8994->hubs);
  3025. if (ret == 0)
  3026. wm8994->hubs.dcs_done_irq = true;
  3027. switch (control->type) {
  3028. case WM8994:
  3029. if (wm8994->micdet_irq) {
  3030. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3031. wm8994_mic_irq,
  3032. IRQF_TRIGGER_RISING,
  3033. "Mic1 detect",
  3034. wm8994);
  3035. if (ret != 0)
  3036. dev_warn(codec->dev,
  3037. "Failed to request Mic1 detect IRQ: %d\n",
  3038. ret);
  3039. }
  3040. ret = wm8994_request_irq(wm8994->wm8994,
  3041. WM8994_IRQ_MIC1_SHRT,
  3042. wm8994_mic_irq, "Mic 1 short",
  3043. wm8994);
  3044. if (ret != 0)
  3045. dev_warn(codec->dev,
  3046. "Failed to request Mic1 short IRQ: %d\n",
  3047. ret);
  3048. ret = wm8994_request_irq(wm8994->wm8994,
  3049. WM8994_IRQ_MIC2_DET,
  3050. wm8994_mic_irq, "Mic 2 detect",
  3051. wm8994);
  3052. if (ret != 0)
  3053. dev_warn(codec->dev,
  3054. "Failed to request Mic2 detect IRQ: %d\n",
  3055. ret);
  3056. ret = wm8994_request_irq(wm8994->wm8994,
  3057. WM8994_IRQ_MIC2_SHRT,
  3058. wm8994_mic_irq, "Mic 2 short",
  3059. wm8994);
  3060. if (ret != 0)
  3061. dev_warn(codec->dev,
  3062. "Failed to request Mic2 short IRQ: %d\n",
  3063. ret);
  3064. break;
  3065. case WM8958:
  3066. case WM1811:
  3067. if (wm8994->micdet_irq) {
  3068. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3069. wm8958_mic_irq,
  3070. IRQF_TRIGGER_RISING,
  3071. "Mic detect",
  3072. wm8994);
  3073. if (ret != 0)
  3074. dev_warn(codec->dev,
  3075. "Failed to request Mic detect IRQ: %d\n",
  3076. ret);
  3077. }
  3078. }
  3079. switch (control->type) {
  3080. case WM1811:
  3081. if (wm8994->revision > 1) {
  3082. ret = wm8994_request_irq(wm8994->wm8994,
  3083. WM8994_IRQ_GPIO(6),
  3084. wm1811_jackdet_irq, "JACKDET",
  3085. wm8994);
  3086. if (ret == 0)
  3087. wm8994->jackdet = true;
  3088. }
  3089. break;
  3090. default:
  3091. break;
  3092. }
  3093. wm8994->fll_locked_irq = true;
  3094. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3095. ret = wm8994_request_irq(wm8994->wm8994,
  3096. WM8994_IRQ_FLL1_LOCK + i,
  3097. wm8994_fll_locked_irq, "FLL lock",
  3098. &wm8994->fll_locked[i]);
  3099. if (ret != 0)
  3100. wm8994->fll_locked_irq = false;
  3101. }
  3102. /* Make sure we can read from the GPIOs if they're inputs */
  3103. pm_runtime_get_sync(codec->dev);
  3104. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3105. * configured on init - if a system wants to do this dynamically
  3106. * at runtime we can deal with that then.
  3107. */
  3108. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3109. if (ret < 0) {
  3110. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3111. goto err_irq;
  3112. }
  3113. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3114. wm8994->lrclk_shared[0] = 1;
  3115. wm8994_dai[0].symmetric_rates = 1;
  3116. } else {
  3117. wm8994->lrclk_shared[0] = 0;
  3118. }
  3119. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3120. if (ret < 0) {
  3121. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3122. goto err_irq;
  3123. }
  3124. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3125. wm8994->lrclk_shared[1] = 1;
  3126. wm8994_dai[1].symmetric_rates = 1;
  3127. } else {
  3128. wm8994->lrclk_shared[1] = 0;
  3129. }
  3130. pm_runtime_put(codec->dev);
  3131. /* Latch volume updates (right only; we always do left then right). */
  3132. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3133. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3134. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3135. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3136. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3137. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3138. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3139. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3140. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3141. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3142. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3143. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3144. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3145. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3146. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3147. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3148. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3149. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3150. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3151. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3152. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3153. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3154. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3155. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3156. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3157. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3158. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3159. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3160. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3161. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3162. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3163. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3164. /* Set the low bit of the 3D stereo depth so TLV matches */
  3165. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3166. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3167. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3168. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3169. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3170. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3171. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3172. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3173. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3174. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3175. * use this; it only affects behaviour on idle TDM clock
  3176. * cycles. */
  3177. switch (control->type) {
  3178. case WM8994:
  3179. case WM8958:
  3180. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3181. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3182. break;
  3183. default:
  3184. break;
  3185. }
  3186. /* Put MICBIAS into bypass mode by default on newer devices */
  3187. switch (control->type) {
  3188. case WM8958:
  3189. case WM1811:
  3190. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3191. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3192. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3193. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3194. break;
  3195. default:
  3196. break;
  3197. }
  3198. wm8994_update_class_w(codec);
  3199. wm8994_handle_pdata(wm8994);
  3200. wm_hubs_add_analogue_controls(codec);
  3201. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3202. ARRAY_SIZE(wm8994_snd_controls));
  3203. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3204. ARRAY_SIZE(wm8994_dapm_widgets));
  3205. switch (control->type) {
  3206. case WM8994:
  3207. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3208. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3209. if (wm8994->revision < 4) {
  3210. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3211. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3212. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3213. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3214. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3215. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3216. } else {
  3217. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3218. ARRAY_SIZE(wm8994_lateclk_widgets));
  3219. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3220. ARRAY_SIZE(wm8994_adc_widgets));
  3221. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3222. ARRAY_SIZE(wm8994_dac_widgets));
  3223. }
  3224. break;
  3225. case WM8958:
  3226. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3227. ARRAY_SIZE(wm8958_snd_controls));
  3228. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3229. ARRAY_SIZE(wm8958_dapm_widgets));
  3230. if (wm8994->revision < 1) {
  3231. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3232. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3233. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3234. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3235. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3236. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3237. } else {
  3238. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3239. ARRAY_SIZE(wm8994_lateclk_widgets));
  3240. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3241. ARRAY_SIZE(wm8994_adc_widgets));
  3242. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3243. ARRAY_SIZE(wm8994_dac_widgets));
  3244. }
  3245. break;
  3246. case WM1811:
  3247. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3248. ARRAY_SIZE(wm8958_snd_controls));
  3249. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3250. ARRAY_SIZE(wm8958_dapm_widgets));
  3251. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3252. ARRAY_SIZE(wm8994_lateclk_widgets));
  3253. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3254. ARRAY_SIZE(wm8994_adc_widgets));
  3255. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3256. ARRAY_SIZE(wm8994_dac_widgets));
  3257. break;
  3258. }
  3259. wm_hubs_add_analogue_routes(codec, 0, 0);
  3260. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3261. switch (control->type) {
  3262. case WM8994:
  3263. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3264. ARRAY_SIZE(wm8994_intercon));
  3265. if (wm8994->revision < 4) {
  3266. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3267. ARRAY_SIZE(wm8994_revd_intercon));
  3268. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3269. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3270. } else {
  3271. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3272. ARRAY_SIZE(wm8994_lateclk_intercon));
  3273. }
  3274. break;
  3275. case WM8958:
  3276. if (wm8994->revision < 1) {
  3277. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3278. ARRAY_SIZE(wm8994_revd_intercon));
  3279. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3280. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3281. } else {
  3282. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3283. ARRAY_SIZE(wm8994_lateclk_intercon));
  3284. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3285. ARRAY_SIZE(wm8958_intercon));
  3286. }
  3287. wm8958_dsp2_init(codec);
  3288. break;
  3289. case WM1811:
  3290. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3291. ARRAY_SIZE(wm8994_lateclk_intercon));
  3292. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3293. ARRAY_SIZE(wm8958_intercon));
  3294. break;
  3295. }
  3296. return 0;
  3297. err_irq:
  3298. if (wm8994->jackdet)
  3299. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3300. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3301. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3302. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3303. if (wm8994->micdet_irq)
  3304. free_irq(wm8994->micdet_irq, wm8994);
  3305. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3306. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3307. &wm8994->fll_locked[i]);
  3308. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3309. &wm8994->hubs);
  3310. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3311. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3312. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3313. return ret;
  3314. }
  3315. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3316. {
  3317. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3318. struct wm8994 *control = wm8994->wm8994;
  3319. int i;
  3320. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3321. pm_runtime_disable(codec->dev);
  3322. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3323. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3324. &wm8994->fll_locked[i]);
  3325. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3326. &wm8994->hubs);
  3327. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3328. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3329. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3330. if (wm8994->jackdet)
  3331. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3332. switch (control->type) {
  3333. case WM8994:
  3334. if (wm8994->micdet_irq)
  3335. free_irq(wm8994->micdet_irq, wm8994);
  3336. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3337. wm8994);
  3338. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3339. wm8994);
  3340. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3341. wm8994);
  3342. break;
  3343. case WM1811:
  3344. case WM8958:
  3345. if (wm8994->micdet_irq)
  3346. free_irq(wm8994->micdet_irq, wm8994);
  3347. break;
  3348. }
  3349. release_firmware(wm8994->mbc);
  3350. release_firmware(wm8994->mbc_vss);
  3351. release_firmware(wm8994->enh_eq);
  3352. kfree(wm8994->retune_mobile_texts);
  3353. return 0;
  3354. }
  3355. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3356. .probe = wm8994_codec_probe,
  3357. .remove = wm8994_codec_remove,
  3358. .suspend = wm8994_codec_suspend,
  3359. .resume = wm8994_codec_resume,
  3360. .set_bias_level = wm8994_set_bias_level,
  3361. };
  3362. static int __devinit wm8994_probe(struct platform_device *pdev)
  3363. {
  3364. struct wm8994_priv *wm8994;
  3365. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3366. GFP_KERNEL);
  3367. if (wm8994 == NULL)
  3368. return -ENOMEM;
  3369. platform_set_drvdata(pdev, wm8994);
  3370. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3371. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3372. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3373. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3374. }
  3375. static int __devexit wm8994_remove(struct platform_device *pdev)
  3376. {
  3377. snd_soc_unregister_codec(&pdev->dev);
  3378. return 0;
  3379. }
  3380. #ifdef CONFIG_PM_SLEEP
  3381. static int wm8994_suspend(struct device *dev)
  3382. {
  3383. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3384. /* Drop down to power saving mode when system is suspended */
  3385. if (wm8994->jackdet && !wm8994->active_refcount)
  3386. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3387. WM1811_JACKDET_MODE_MASK,
  3388. wm8994->jackdet_mode);
  3389. return 0;
  3390. }
  3391. static int wm8994_resume(struct device *dev)
  3392. {
  3393. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3394. if (wm8994->jackdet && wm8994->jack_cb)
  3395. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3396. WM1811_JACKDET_MODE_MASK,
  3397. WM1811_JACKDET_MODE_AUDIO);
  3398. return 0;
  3399. }
  3400. #endif
  3401. static const struct dev_pm_ops wm8994_pm_ops = {
  3402. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3403. };
  3404. static struct platform_driver wm8994_codec_driver = {
  3405. .driver = {
  3406. .name = "wm8994-codec",
  3407. .owner = THIS_MODULE,
  3408. .pm = &wm8994_pm_ops,
  3409. },
  3410. .probe = wm8994_probe,
  3411. .remove = __devexit_p(wm8994_remove),
  3412. };
  3413. module_platform_driver(wm8994_codec_driver);
  3414. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3415. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3416. MODULE_LICENSE("GPL");
  3417. MODULE_ALIAS("platform:wm8994-codec");