wm8996.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <sound/wm8996.h>
  33. #include "wm8996.h"
  34. #define WM8996_AIFS 2
  35. #define HPOUT1L 1
  36. #define HPOUT1R 2
  37. #define HPOUT2L 4
  38. #define HPOUT2R 8
  39. #define WM8996_NUM_SUPPLIES 3
  40. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  41. "DBVDD",
  42. "AVDD1",
  43. "AVDD2",
  44. };
  45. struct wm8996_priv {
  46. struct snd_soc_codec *codec;
  47. int ldo1ena;
  48. int sysclk;
  49. int sysclk_src;
  50. int fll_src;
  51. int fll_fref;
  52. int fll_fout;
  53. struct completion fll_lock;
  54. u16 dcs_pending;
  55. struct completion dcs_done;
  56. u16 hpout_ena;
  57. u16 hpout_pending;
  58. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  59. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  60. struct regulator *cpvdd;
  61. int bg_ena;
  62. struct wm8996_pdata pdata;
  63. int rx_rate[WM8996_AIFS];
  64. int bclk_rate[WM8996_AIFS];
  65. /* Platform dependant ReTune mobile configuration */
  66. int num_retune_mobile_texts;
  67. const char **retune_mobile_texts;
  68. int retune_mobile_cfg[2];
  69. struct soc_enum retune_mobile_enum;
  70. struct snd_soc_jack *jack;
  71. bool detecting;
  72. bool jack_mic;
  73. wm8996_polarity_fn polarity_cb;
  74. #ifdef CONFIG_GPIOLIB
  75. struct gpio_chip gpio_chip;
  76. #endif
  77. };
  78. /* We can't use the same notifier block for more than one supply and
  79. * there's no way I can see to get from a callback to the caller
  80. * except container_of().
  81. */
  82. #define WM8996_REGULATOR_EVENT(n) \
  83. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  84. unsigned long event, void *data) \
  85. { \
  86. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  87. disable_nb[n]); \
  88. if (event & REGULATOR_EVENT_DISABLE) { \
  89. wm8996->codec->cache_sync = 1; \
  90. } \
  91. return 0; \
  92. }
  93. WM8996_REGULATOR_EVENT(0)
  94. WM8996_REGULATOR_EVENT(1)
  95. WM8996_REGULATOR_EVENT(2)
  96. static const u16 wm8996_reg[WM8996_MAX_REGISTER] = {
  97. [WM8996_SOFTWARE_RESET] = 0x8996,
  98. [WM8996_POWER_MANAGEMENT_7] = 0x10,
  99. [WM8996_DAC1_HPOUT1_VOLUME] = 0x88,
  100. [WM8996_DAC2_HPOUT2_VOLUME] = 0x88,
  101. [WM8996_DAC1_LEFT_VOLUME] = 0x2c0,
  102. [WM8996_DAC1_RIGHT_VOLUME] = 0x2c0,
  103. [WM8996_DAC2_LEFT_VOLUME] = 0x2c0,
  104. [WM8996_DAC2_RIGHT_VOLUME] = 0x2c0,
  105. [WM8996_OUTPUT1_LEFT_VOLUME] = 0x80,
  106. [WM8996_OUTPUT1_RIGHT_VOLUME] = 0x80,
  107. [WM8996_OUTPUT2_LEFT_VOLUME] = 0x80,
  108. [WM8996_OUTPUT2_RIGHT_VOLUME] = 0x80,
  109. [WM8996_MICBIAS_1] = 0x39,
  110. [WM8996_MICBIAS_2] = 0x39,
  111. [WM8996_LDO_1] = 0x3,
  112. [WM8996_LDO_2] = 0x13,
  113. [WM8996_ACCESSORY_DETECT_MODE_1] = 0x4,
  114. [WM8996_HEADPHONE_DETECT_1] = 0x20,
  115. [WM8996_MIC_DETECT_1] = 0x7600,
  116. [WM8996_MIC_DETECT_2] = 0xbf,
  117. [WM8996_CHARGE_PUMP_1] = 0x1f25,
  118. [WM8996_CHARGE_PUMP_2] = 0xab19,
  119. [WM8996_DC_SERVO_5] = 0x2a2a,
  120. [WM8996_CONTROL_INTERFACE_1] = 0x8004,
  121. [WM8996_CLOCKING_1] = 0x10,
  122. [WM8996_AIF_RATE] = 0x83,
  123. [WM8996_FLL_CONTROL_4] = 0x5dc0,
  124. [WM8996_FLL_CONTROL_5] = 0xc84,
  125. [WM8996_FLL_EFS_2] = 0x2,
  126. [WM8996_AIF1_TX_LRCLK_1] = 0x80,
  127. [WM8996_AIF1_TX_LRCLK_2] = 0x8,
  128. [WM8996_AIF1_RX_LRCLK_1] = 0x80,
  129. [WM8996_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  130. [WM8996_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  131. [WM8996_AIF1TX_TEST] = 0x7,
  132. [WM8996_AIF2_TX_LRCLK_1] = 0x80,
  133. [WM8996_AIF2_TX_LRCLK_2] = 0x8,
  134. [WM8996_AIF2_RX_LRCLK_1] = 0x80,
  135. [WM8996_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  136. [WM8996_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  137. [WM8996_AIF2TX_TEST] = 0x1,
  138. [WM8996_DSP1_TX_LEFT_VOLUME] = 0xc0,
  139. [WM8996_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  140. [WM8996_DSP1_RX_LEFT_VOLUME] = 0xc0,
  141. [WM8996_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  142. [WM8996_DSP1_TX_FILTERS] = 0x2000,
  143. [WM8996_DSP1_RX_FILTERS_1] = 0x200,
  144. [WM8996_DSP1_RX_FILTERS_2] = 0x10,
  145. [WM8996_DSP1_DRC_1] = 0x98,
  146. [WM8996_DSP1_DRC_2] = 0x845,
  147. [WM8996_DSP1_RX_EQ_GAINS_1] = 0x6318,
  148. [WM8996_DSP1_RX_EQ_GAINS_2] = 0x6300,
  149. [WM8996_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  150. [WM8996_DSP1_RX_EQ_BAND_1_B] = 0x400,
  151. [WM8996_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  152. [WM8996_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  153. [WM8996_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  154. [WM8996_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  155. [WM8996_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  156. [WM8996_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  157. [WM8996_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  158. [WM8996_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  159. [WM8996_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  160. [WM8996_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  161. [WM8996_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  162. [WM8996_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  163. [WM8996_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  164. [WM8996_DSP1_RX_EQ_BAND_5_A] = 0x564,
  165. [WM8996_DSP1_RX_EQ_BAND_5_B] = 0x559,
  166. [WM8996_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  167. [WM8996_DSP2_TX_LEFT_VOLUME] = 0xc0,
  168. [WM8996_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  169. [WM8996_DSP2_RX_LEFT_VOLUME] = 0xc0,
  170. [WM8996_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  171. [WM8996_DSP2_TX_FILTERS] = 0x2000,
  172. [WM8996_DSP2_RX_FILTERS_1] = 0x200,
  173. [WM8996_DSP2_RX_FILTERS_2] = 0x10,
  174. [WM8996_DSP2_DRC_1] = 0x98,
  175. [WM8996_DSP2_DRC_2] = 0x845,
  176. [WM8996_DSP2_RX_EQ_GAINS_1] = 0x6318,
  177. [WM8996_DSP2_RX_EQ_GAINS_2] = 0x6300,
  178. [WM8996_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  179. [WM8996_DSP2_RX_EQ_BAND_1_B] = 0x400,
  180. [WM8996_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  181. [WM8996_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  182. [WM8996_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  183. [WM8996_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  184. [WM8996_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  185. [WM8996_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  186. [WM8996_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  187. [WM8996_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  188. [WM8996_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  189. [WM8996_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  190. [WM8996_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  191. [WM8996_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  192. [WM8996_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  193. [WM8996_DSP2_RX_EQ_BAND_5_A] = 0x564,
  194. [WM8996_DSP2_RX_EQ_BAND_5_B] = 0x559,
  195. [WM8996_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  196. [WM8996_OVERSAMPLING] = 0xd,
  197. [WM8996_SIDETONE] = 0x1040,
  198. [WM8996_GPIO_1] = 0xa101,
  199. [WM8996_GPIO_2] = 0xa101,
  200. [WM8996_GPIO_3] = 0xa101,
  201. [WM8996_GPIO_4] = 0xa101,
  202. [WM8996_GPIO_5] = 0xa101,
  203. [WM8996_PULL_CONTROL_2] = 0x140,
  204. [WM8996_INTERRUPT_STATUS_1_MASK] = 0x1f,
  205. [WM8996_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  206. [WM8996_RIGHT_PDM_SPEAKER] = 0x1,
  207. [WM8996_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  208. [WM8996_PDM_SPEAKER_VOLUME] = 0x66,
  209. [WM8996_WRITE_SEQUENCER_0] = 0x1,
  210. [WM8996_WRITE_SEQUENCER_1] = 0x1,
  211. [WM8996_WRITE_SEQUENCER_3] = 0x6,
  212. [WM8996_WRITE_SEQUENCER_4] = 0x40,
  213. [WM8996_WRITE_SEQUENCER_5] = 0x1,
  214. [WM8996_WRITE_SEQUENCER_6] = 0xf,
  215. [WM8996_WRITE_SEQUENCER_7] = 0x6,
  216. [WM8996_WRITE_SEQUENCER_8] = 0x1,
  217. [WM8996_WRITE_SEQUENCER_9] = 0x3,
  218. [WM8996_WRITE_SEQUENCER_10] = 0x104,
  219. [WM8996_WRITE_SEQUENCER_12] = 0x60,
  220. [WM8996_WRITE_SEQUENCER_13] = 0x11,
  221. [WM8996_WRITE_SEQUENCER_14] = 0x401,
  222. [WM8996_WRITE_SEQUENCER_16] = 0x50,
  223. [WM8996_WRITE_SEQUENCER_17] = 0x3,
  224. [WM8996_WRITE_SEQUENCER_18] = 0x100,
  225. [WM8996_WRITE_SEQUENCER_20] = 0x51,
  226. [WM8996_WRITE_SEQUENCER_21] = 0x3,
  227. [WM8996_WRITE_SEQUENCER_22] = 0x104,
  228. [WM8996_WRITE_SEQUENCER_23] = 0xa,
  229. [WM8996_WRITE_SEQUENCER_24] = 0x60,
  230. [WM8996_WRITE_SEQUENCER_25] = 0x3b,
  231. [WM8996_WRITE_SEQUENCER_26] = 0x502,
  232. [WM8996_WRITE_SEQUENCER_27] = 0x100,
  233. [WM8996_WRITE_SEQUENCER_28] = 0x2fff,
  234. [WM8996_WRITE_SEQUENCER_32] = 0x2fff,
  235. [WM8996_WRITE_SEQUENCER_36] = 0x2fff,
  236. [WM8996_WRITE_SEQUENCER_40] = 0x2fff,
  237. [WM8996_WRITE_SEQUENCER_44] = 0x2fff,
  238. [WM8996_WRITE_SEQUENCER_48] = 0x2fff,
  239. [WM8996_WRITE_SEQUENCER_52] = 0x2fff,
  240. [WM8996_WRITE_SEQUENCER_56] = 0x2fff,
  241. [WM8996_WRITE_SEQUENCER_60] = 0x2fff,
  242. [WM8996_WRITE_SEQUENCER_64] = 0x1,
  243. [WM8996_WRITE_SEQUENCER_65] = 0x1,
  244. [WM8996_WRITE_SEQUENCER_67] = 0x6,
  245. [WM8996_WRITE_SEQUENCER_68] = 0x40,
  246. [WM8996_WRITE_SEQUENCER_69] = 0x1,
  247. [WM8996_WRITE_SEQUENCER_70] = 0xf,
  248. [WM8996_WRITE_SEQUENCER_71] = 0x6,
  249. [WM8996_WRITE_SEQUENCER_72] = 0x1,
  250. [WM8996_WRITE_SEQUENCER_73] = 0x3,
  251. [WM8996_WRITE_SEQUENCER_74] = 0x104,
  252. [WM8996_WRITE_SEQUENCER_76] = 0x60,
  253. [WM8996_WRITE_SEQUENCER_77] = 0x11,
  254. [WM8996_WRITE_SEQUENCER_78] = 0x401,
  255. [WM8996_WRITE_SEQUENCER_80] = 0x50,
  256. [WM8996_WRITE_SEQUENCER_81] = 0x3,
  257. [WM8996_WRITE_SEQUENCER_82] = 0x100,
  258. [WM8996_WRITE_SEQUENCER_84] = 0x60,
  259. [WM8996_WRITE_SEQUENCER_85] = 0x3b,
  260. [WM8996_WRITE_SEQUENCER_86] = 0x502,
  261. [WM8996_WRITE_SEQUENCER_87] = 0x100,
  262. [WM8996_WRITE_SEQUENCER_88] = 0x2fff,
  263. [WM8996_WRITE_SEQUENCER_92] = 0x2fff,
  264. [WM8996_WRITE_SEQUENCER_96] = 0x2fff,
  265. [WM8996_WRITE_SEQUENCER_100] = 0x2fff,
  266. [WM8996_WRITE_SEQUENCER_104] = 0x2fff,
  267. [WM8996_WRITE_SEQUENCER_108] = 0x2fff,
  268. [WM8996_WRITE_SEQUENCER_112] = 0x2fff,
  269. [WM8996_WRITE_SEQUENCER_116] = 0x2fff,
  270. [WM8996_WRITE_SEQUENCER_120] = 0x2fff,
  271. [WM8996_WRITE_SEQUENCER_124] = 0x2fff,
  272. [WM8996_WRITE_SEQUENCER_128] = 0x1,
  273. [WM8996_WRITE_SEQUENCER_129] = 0x1,
  274. [WM8996_WRITE_SEQUENCER_131] = 0x6,
  275. [WM8996_WRITE_SEQUENCER_132] = 0x40,
  276. [WM8996_WRITE_SEQUENCER_133] = 0x1,
  277. [WM8996_WRITE_SEQUENCER_134] = 0xf,
  278. [WM8996_WRITE_SEQUENCER_135] = 0x6,
  279. [WM8996_WRITE_SEQUENCER_136] = 0x1,
  280. [WM8996_WRITE_SEQUENCER_137] = 0x3,
  281. [WM8996_WRITE_SEQUENCER_138] = 0x106,
  282. [WM8996_WRITE_SEQUENCER_140] = 0x61,
  283. [WM8996_WRITE_SEQUENCER_141] = 0x11,
  284. [WM8996_WRITE_SEQUENCER_142] = 0x401,
  285. [WM8996_WRITE_SEQUENCER_144] = 0x50,
  286. [WM8996_WRITE_SEQUENCER_145] = 0x3,
  287. [WM8996_WRITE_SEQUENCER_146] = 0x102,
  288. [WM8996_WRITE_SEQUENCER_148] = 0x51,
  289. [WM8996_WRITE_SEQUENCER_149] = 0x3,
  290. [WM8996_WRITE_SEQUENCER_150] = 0x106,
  291. [WM8996_WRITE_SEQUENCER_151] = 0xa,
  292. [WM8996_WRITE_SEQUENCER_152] = 0x61,
  293. [WM8996_WRITE_SEQUENCER_153] = 0x3b,
  294. [WM8996_WRITE_SEQUENCER_154] = 0x502,
  295. [WM8996_WRITE_SEQUENCER_155] = 0x100,
  296. [WM8996_WRITE_SEQUENCER_156] = 0x2fff,
  297. [WM8996_WRITE_SEQUENCER_160] = 0x2fff,
  298. [WM8996_WRITE_SEQUENCER_164] = 0x2fff,
  299. [WM8996_WRITE_SEQUENCER_168] = 0x2fff,
  300. [WM8996_WRITE_SEQUENCER_172] = 0x2fff,
  301. [WM8996_WRITE_SEQUENCER_176] = 0x2fff,
  302. [WM8996_WRITE_SEQUENCER_180] = 0x2fff,
  303. [WM8996_WRITE_SEQUENCER_184] = 0x2fff,
  304. [WM8996_WRITE_SEQUENCER_188] = 0x2fff,
  305. [WM8996_WRITE_SEQUENCER_192] = 0x1,
  306. [WM8996_WRITE_SEQUENCER_193] = 0x1,
  307. [WM8996_WRITE_SEQUENCER_195] = 0x6,
  308. [WM8996_WRITE_SEQUENCER_196] = 0x40,
  309. [WM8996_WRITE_SEQUENCER_197] = 0x1,
  310. [WM8996_WRITE_SEQUENCER_198] = 0xf,
  311. [WM8996_WRITE_SEQUENCER_199] = 0x6,
  312. [WM8996_WRITE_SEQUENCER_200] = 0x1,
  313. [WM8996_WRITE_SEQUENCER_201] = 0x3,
  314. [WM8996_WRITE_SEQUENCER_202] = 0x106,
  315. [WM8996_WRITE_SEQUENCER_204] = 0x61,
  316. [WM8996_WRITE_SEQUENCER_205] = 0x11,
  317. [WM8996_WRITE_SEQUENCER_206] = 0x401,
  318. [WM8996_WRITE_SEQUENCER_208] = 0x50,
  319. [WM8996_WRITE_SEQUENCER_209] = 0x3,
  320. [WM8996_WRITE_SEQUENCER_210] = 0x102,
  321. [WM8996_WRITE_SEQUENCER_212] = 0x61,
  322. [WM8996_WRITE_SEQUENCER_213] = 0x3b,
  323. [WM8996_WRITE_SEQUENCER_214] = 0x502,
  324. [WM8996_WRITE_SEQUENCER_215] = 0x100,
  325. [WM8996_WRITE_SEQUENCER_216] = 0x2fff,
  326. [WM8996_WRITE_SEQUENCER_220] = 0x2fff,
  327. [WM8996_WRITE_SEQUENCER_224] = 0x2fff,
  328. [WM8996_WRITE_SEQUENCER_228] = 0x2fff,
  329. [WM8996_WRITE_SEQUENCER_232] = 0x2fff,
  330. [WM8996_WRITE_SEQUENCER_236] = 0x2fff,
  331. [WM8996_WRITE_SEQUENCER_240] = 0x2fff,
  332. [WM8996_WRITE_SEQUENCER_244] = 0x2fff,
  333. [WM8996_WRITE_SEQUENCER_248] = 0x2fff,
  334. [WM8996_WRITE_SEQUENCER_252] = 0x2fff,
  335. [WM8996_WRITE_SEQUENCER_256] = 0x60,
  336. [WM8996_WRITE_SEQUENCER_258] = 0x601,
  337. [WM8996_WRITE_SEQUENCER_260] = 0x50,
  338. [WM8996_WRITE_SEQUENCER_262] = 0x100,
  339. [WM8996_WRITE_SEQUENCER_264] = 0x1,
  340. [WM8996_WRITE_SEQUENCER_266] = 0x104,
  341. [WM8996_WRITE_SEQUENCER_267] = 0x100,
  342. [WM8996_WRITE_SEQUENCER_268] = 0x2fff,
  343. [WM8996_WRITE_SEQUENCER_272] = 0x2fff,
  344. [WM8996_WRITE_SEQUENCER_276] = 0x2fff,
  345. [WM8996_WRITE_SEQUENCER_280] = 0x2fff,
  346. [WM8996_WRITE_SEQUENCER_284] = 0x2fff,
  347. [WM8996_WRITE_SEQUENCER_288] = 0x2fff,
  348. [WM8996_WRITE_SEQUENCER_292] = 0x2fff,
  349. [WM8996_WRITE_SEQUENCER_296] = 0x2fff,
  350. [WM8996_WRITE_SEQUENCER_300] = 0x2fff,
  351. [WM8996_WRITE_SEQUENCER_304] = 0x2fff,
  352. [WM8996_WRITE_SEQUENCER_308] = 0x2fff,
  353. [WM8996_WRITE_SEQUENCER_312] = 0x2fff,
  354. [WM8996_WRITE_SEQUENCER_316] = 0x2fff,
  355. [WM8996_WRITE_SEQUENCER_320] = 0x61,
  356. [WM8996_WRITE_SEQUENCER_322] = 0x601,
  357. [WM8996_WRITE_SEQUENCER_324] = 0x50,
  358. [WM8996_WRITE_SEQUENCER_326] = 0x102,
  359. [WM8996_WRITE_SEQUENCER_328] = 0x1,
  360. [WM8996_WRITE_SEQUENCER_330] = 0x106,
  361. [WM8996_WRITE_SEQUENCER_331] = 0x100,
  362. [WM8996_WRITE_SEQUENCER_332] = 0x2fff,
  363. [WM8996_WRITE_SEQUENCER_336] = 0x2fff,
  364. [WM8996_WRITE_SEQUENCER_340] = 0x2fff,
  365. [WM8996_WRITE_SEQUENCER_344] = 0x2fff,
  366. [WM8996_WRITE_SEQUENCER_348] = 0x2fff,
  367. [WM8996_WRITE_SEQUENCER_352] = 0x2fff,
  368. [WM8996_WRITE_SEQUENCER_356] = 0x2fff,
  369. [WM8996_WRITE_SEQUENCER_360] = 0x2fff,
  370. [WM8996_WRITE_SEQUENCER_364] = 0x2fff,
  371. [WM8996_WRITE_SEQUENCER_368] = 0x2fff,
  372. [WM8996_WRITE_SEQUENCER_372] = 0x2fff,
  373. [WM8996_WRITE_SEQUENCER_376] = 0x2fff,
  374. [WM8996_WRITE_SEQUENCER_380] = 0x2fff,
  375. [WM8996_WRITE_SEQUENCER_384] = 0x60,
  376. [WM8996_WRITE_SEQUENCER_386] = 0x601,
  377. [WM8996_WRITE_SEQUENCER_388] = 0x61,
  378. [WM8996_WRITE_SEQUENCER_390] = 0x601,
  379. [WM8996_WRITE_SEQUENCER_392] = 0x50,
  380. [WM8996_WRITE_SEQUENCER_394] = 0x300,
  381. [WM8996_WRITE_SEQUENCER_396] = 0x1,
  382. [WM8996_WRITE_SEQUENCER_398] = 0x304,
  383. [WM8996_WRITE_SEQUENCER_400] = 0x40,
  384. [WM8996_WRITE_SEQUENCER_402] = 0xf,
  385. [WM8996_WRITE_SEQUENCER_404] = 0x1,
  386. [WM8996_WRITE_SEQUENCER_407] = 0x100,
  387. };
  388. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  389. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  390. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  391. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  392. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  393. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  394. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  395. static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
  396. static const char *sidetone_hpf_text[] = {
  397. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  398. };
  399. static const struct soc_enum sidetone_hpf =
  400. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
  401. static const char *hpf_mode_text[] = {
  402. "HiFi", "Custom", "Voice"
  403. };
  404. static const struct soc_enum dsp1tx_hpf_mode =
  405. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  406. static const struct soc_enum dsp2tx_hpf_mode =
  407. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  408. static const char *hpf_cutoff_text[] = {
  409. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  410. };
  411. static const struct soc_enum dsp1tx_hpf_cutoff =
  412. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  413. static const struct soc_enum dsp2tx_hpf_cutoff =
  414. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  415. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  416. {
  417. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  418. struct wm8996_pdata *pdata = &wm8996->pdata;
  419. int base, best, best_val, save, i, cfg, iface;
  420. if (!wm8996->num_retune_mobile_texts)
  421. return;
  422. switch (block) {
  423. case 0:
  424. base = WM8996_DSP1_RX_EQ_GAINS_1;
  425. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  426. WM8996_DSP1RX_SRC)
  427. iface = 1;
  428. else
  429. iface = 0;
  430. break;
  431. case 1:
  432. base = WM8996_DSP1_RX_EQ_GAINS_2;
  433. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  434. WM8996_DSP2RX_SRC)
  435. iface = 1;
  436. else
  437. iface = 0;
  438. break;
  439. default:
  440. return;
  441. }
  442. /* Find the version of the currently selected configuration
  443. * with the nearest sample rate. */
  444. cfg = wm8996->retune_mobile_cfg[block];
  445. best = 0;
  446. best_val = INT_MAX;
  447. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  448. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  449. wm8996->retune_mobile_texts[cfg]) == 0 &&
  450. abs(pdata->retune_mobile_cfgs[i].rate
  451. - wm8996->rx_rate[iface]) < best_val) {
  452. best = i;
  453. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  454. - wm8996->rx_rate[iface]);
  455. }
  456. }
  457. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  458. block,
  459. pdata->retune_mobile_cfgs[best].name,
  460. pdata->retune_mobile_cfgs[best].rate,
  461. wm8996->rx_rate[iface]);
  462. /* The EQ will be disabled while reconfiguring it, remember the
  463. * current configuration.
  464. */
  465. save = snd_soc_read(codec, base);
  466. save &= WM8996_DSP1RX_EQ_ENA;
  467. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  468. snd_soc_update_bits(codec, base + i, 0xffff,
  469. pdata->retune_mobile_cfgs[best].regs[i]);
  470. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  471. }
  472. /* Icky as hell but saves code duplication */
  473. static int wm8996_get_retune_mobile_block(const char *name)
  474. {
  475. if (strcmp(name, "DSP1 EQ Mode") == 0)
  476. return 0;
  477. if (strcmp(name, "DSP2 EQ Mode") == 0)
  478. return 1;
  479. return -EINVAL;
  480. }
  481. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  482. struct snd_ctl_elem_value *ucontrol)
  483. {
  484. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  485. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  486. struct wm8996_pdata *pdata = &wm8996->pdata;
  487. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  488. int value = ucontrol->value.integer.value[0];
  489. if (block < 0)
  490. return block;
  491. if (value >= pdata->num_retune_mobile_cfgs)
  492. return -EINVAL;
  493. wm8996->retune_mobile_cfg[block] = value;
  494. wm8996_set_retune_mobile(codec, block);
  495. return 0;
  496. }
  497. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  498. struct snd_ctl_elem_value *ucontrol)
  499. {
  500. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  501. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  502. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  503. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  504. return 0;
  505. }
  506. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  507. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  508. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  509. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  510. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  511. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  512. 0, 5, 24, 0, sidetone_tlv),
  513. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  514. 0, 5, 24, 0, sidetone_tlv),
  515. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  516. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  517. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  518. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  519. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  520. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  521. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  522. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  523. 13, 1, 0),
  524. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  525. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  526. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  527. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  528. 13, 1, 0),
  529. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  530. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  531. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  532. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  533. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  534. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  535. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  536. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  537. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  538. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  539. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  540. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  541. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  542. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  543. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  544. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  545. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  546. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  547. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  548. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  549. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  550. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  551. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  552. SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
  553. SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
  554. SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
  555. 0, threedstereo_tlv),
  556. SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
  557. 0, threedstereo_tlv),
  558. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  559. 8, 0, out_digital_tlv),
  560. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  561. 8, 0, out_digital_tlv),
  562. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  563. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  564. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  565. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  566. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  567. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  568. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  569. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  570. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  571. spk_tlv),
  572. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  573. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  574. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  575. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  576. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  577. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  578. };
  579. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  580. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  581. eq_tlv),
  582. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  583. eq_tlv),
  584. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  585. eq_tlv),
  586. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  587. eq_tlv),
  588. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  589. eq_tlv),
  590. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  591. eq_tlv),
  592. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  593. eq_tlv),
  594. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  595. eq_tlv),
  596. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  597. eq_tlv),
  598. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  599. eq_tlv),
  600. };
  601. static void wm8996_bg_enable(struct snd_soc_codec *codec)
  602. {
  603. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  604. wm8996->bg_ena++;
  605. if (wm8996->bg_ena == 1) {
  606. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  607. WM8996_BG_ENA, WM8996_BG_ENA);
  608. msleep(2);
  609. }
  610. }
  611. static void wm8996_bg_disable(struct snd_soc_codec *codec)
  612. {
  613. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  614. wm8996->bg_ena--;
  615. if (!wm8996->bg_ena)
  616. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  617. WM8996_BG_ENA, 0);
  618. }
  619. static int bg_event(struct snd_soc_dapm_widget *w,
  620. struct snd_kcontrol *kcontrol, int event)
  621. {
  622. struct snd_soc_codec *codec = w->codec;
  623. int ret = 0;
  624. switch (event) {
  625. case SND_SOC_DAPM_PRE_PMU:
  626. wm8996_bg_enable(codec);
  627. break;
  628. case SND_SOC_DAPM_POST_PMD:
  629. wm8996_bg_disable(codec);
  630. break;
  631. default:
  632. BUG();
  633. ret = -EINVAL;
  634. }
  635. return ret;
  636. }
  637. static int cp_event(struct snd_soc_dapm_widget *w,
  638. struct snd_kcontrol *kcontrol, int event)
  639. {
  640. struct snd_soc_codec *codec = w->codec;
  641. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  642. int ret = 0;
  643. switch (event) {
  644. case SND_SOC_DAPM_PRE_PMU:
  645. ret = regulator_enable(wm8996->cpvdd);
  646. if (ret != 0)
  647. dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
  648. ret);
  649. break;
  650. case SND_SOC_DAPM_POST_PMU:
  651. msleep(5);
  652. break;
  653. case SND_SOC_DAPM_POST_PMD:
  654. regulator_disable_deferred(wm8996->cpvdd, 20);
  655. break;
  656. default:
  657. BUG();
  658. ret = -EINVAL;
  659. }
  660. return ret;
  661. }
  662. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  663. struct snd_kcontrol *kcontrol, int event)
  664. {
  665. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  666. /* Record which outputs we enabled */
  667. switch (event) {
  668. case SND_SOC_DAPM_PRE_PMD:
  669. wm8996->hpout_pending &= ~w->shift;
  670. break;
  671. case SND_SOC_DAPM_PRE_PMU:
  672. wm8996->hpout_pending |= w->shift;
  673. break;
  674. default:
  675. BUG();
  676. return -EINVAL;
  677. }
  678. return 0;
  679. }
  680. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  681. {
  682. struct i2c_client *i2c = to_i2c_client(codec->dev);
  683. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  684. int ret;
  685. unsigned long timeout = 200;
  686. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  687. /* Use the interrupt if possible */
  688. do {
  689. if (i2c->irq) {
  690. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  691. msecs_to_jiffies(200));
  692. if (timeout == 0)
  693. dev_err(codec->dev, "DC servo timed out\n");
  694. } else {
  695. msleep(1);
  696. timeout--;
  697. }
  698. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  699. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  700. } while (timeout && ret & mask);
  701. if (timeout == 0)
  702. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  703. else
  704. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  705. }
  706. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  707. enum snd_soc_dapm_type event, int subseq)
  708. {
  709. struct snd_soc_codec *codec = container_of(dapm,
  710. struct snd_soc_codec, dapm);
  711. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  712. u16 val, mask;
  713. /* Complete any pending DC servo starts */
  714. if (wm8996->dcs_pending) {
  715. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  716. wm8996->dcs_pending);
  717. /* Trigger a startup sequence */
  718. wait_for_dc_servo(codec, wm8996->dcs_pending
  719. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  720. wm8996->dcs_pending = 0;
  721. }
  722. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  723. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  724. wm8996->hpout_ena, wm8996->hpout_pending);
  725. val = 0;
  726. mask = 0;
  727. if (wm8996->hpout_pending & HPOUT1L) {
  728. val |= WM8996_HPOUT1L_RMV_SHORT;
  729. mask |= WM8996_HPOUT1L_RMV_SHORT;
  730. } else {
  731. mask |= WM8996_HPOUT1L_RMV_SHORT |
  732. WM8996_HPOUT1L_OUTP |
  733. WM8996_HPOUT1L_DLY;
  734. }
  735. if (wm8996->hpout_pending & HPOUT1R) {
  736. val |= WM8996_HPOUT1R_RMV_SHORT;
  737. mask |= WM8996_HPOUT1R_RMV_SHORT;
  738. } else {
  739. mask |= WM8996_HPOUT1R_RMV_SHORT |
  740. WM8996_HPOUT1R_OUTP |
  741. WM8996_HPOUT1R_DLY;
  742. }
  743. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  744. val = 0;
  745. mask = 0;
  746. if (wm8996->hpout_pending & HPOUT2L) {
  747. val |= WM8996_HPOUT2L_RMV_SHORT;
  748. mask |= WM8996_HPOUT2L_RMV_SHORT;
  749. } else {
  750. mask |= WM8996_HPOUT2L_RMV_SHORT |
  751. WM8996_HPOUT2L_OUTP |
  752. WM8996_HPOUT2L_DLY;
  753. }
  754. if (wm8996->hpout_pending & HPOUT2R) {
  755. val |= WM8996_HPOUT2R_RMV_SHORT;
  756. mask |= WM8996_HPOUT2R_RMV_SHORT;
  757. } else {
  758. mask |= WM8996_HPOUT2R_RMV_SHORT |
  759. WM8996_HPOUT2R_OUTP |
  760. WM8996_HPOUT2R_DLY;
  761. }
  762. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  763. wm8996->hpout_ena = wm8996->hpout_pending;
  764. }
  765. }
  766. static int dcs_start(struct snd_soc_dapm_widget *w,
  767. struct snd_kcontrol *kcontrol, int event)
  768. {
  769. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  770. switch (event) {
  771. case SND_SOC_DAPM_POST_PMU:
  772. wm8996->dcs_pending |= 1 << w->shift;
  773. break;
  774. default:
  775. BUG();
  776. return -EINVAL;
  777. }
  778. return 0;
  779. }
  780. static const char *sidetone_text[] = {
  781. "IN1", "IN2",
  782. };
  783. static const struct soc_enum left_sidetone_enum =
  784. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  785. static const struct snd_kcontrol_new left_sidetone =
  786. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  787. static const struct soc_enum right_sidetone_enum =
  788. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  789. static const struct snd_kcontrol_new right_sidetone =
  790. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  791. static const char *spk_text[] = {
  792. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  793. };
  794. static const struct soc_enum spkl_enum =
  795. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  796. static const struct snd_kcontrol_new spkl_mux =
  797. SOC_DAPM_ENUM("SPKL", spkl_enum);
  798. static const struct soc_enum spkr_enum =
  799. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  800. static const struct snd_kcontrol_new spkr_mux =
  801. SOC_DAPM_ENUM("SPKR", spkr_enum);
  802. static const char *dsp1rx_text[] = {
  803. "AIF1", "AIF2"
  804. };
  805. static const struct soc_enum dsp1rx_enum =
  806. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  807. static const struct snd_kcontrol_new dsp1rx =
  808. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  809. static const char *dsp2rx_text[] = {
  810. "AIF2", "AIF1"
  811. };
  812. static const struct soc_enum dsp2rx_enum =
  813. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  814. static const struct snd_kcontrol_new dsp2rx =
  815. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  816. static const char *aif2tx_text[] = {
  817. "DSP2", "DSP1", "AIF1"
  818. };
  819. static const struct soc_enum aif2tx_enum =
  820. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  821. static const struct snd_kcontrol_new aif2tx =
  822. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  823. static const char *inmux_text[] = {
  824. "ADC", "DMIC1", "DMIC2"
  825. };
  826. static const struct soc_enum in1_enum =
  827. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  828. static const struct snd_kcontrol_new in1_mux =
  829. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  830. static const struct soc_enum in2_enum =
  831. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  832. static const struct snd_kcontrol_new in2_mux =
  833. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  834. static const struct snd_kcontrol_new dac2r_mix[] = {
  835. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  836. 5, 1, 0),
  837. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  838. 4, 1, 0),
  839. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  840. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  841. };
  842. static const struct snd_kcontrol_new dac2l_mix[] = {
  843. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  844. 5, 1, 0),
  845. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  846. 4, 1, 0),
  847. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  848. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  849. };
  850. static const struct snd_kcontrol_new dac1r_mix[] = {
  851. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  852. 5, 1, 0),
  853. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  854. 4, 1, 0),
  855. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  856. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  857. };
  858. static const struct snd_kcontrol_new dac1l_mix[] = {
  859. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  860. 5, 1, 0),
  861. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  862. 4, 1, 0),
  863. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  864. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  865. };
  866. static const struct snd_kcontrol_new dsp1txl[] = {
  867. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  868. 1, 1, 0),
  869. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  870. 0, 1, 0),
  871. };
  872. static const struct snd_kcontrol_new dsp1txr[] = {
  873. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  874. 1, 1, 0),
  875. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  876. 0, 1, 0),
  877. };
  878. static const struct snd_kcontrol_new dsp2txl[] = {
  879. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  880. 1, 1, 0),
  881. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  882. 0, 1, 0),
  883. };
  884. static const struct snd_kcontrol_new dsp2txr[] = {
  885. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  886. 1, 1, 0),
  887. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  888. 0, 1, 0),
  889. };
  890. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  891. SND_SOC_DAPM_INPUT("IN1LN"),
  892. SND_SOC_DAPM_INPUT("IN1LP"),
  893. SND_SOC_DAPM_INPUT("IN1RN"),
  894. SND_SOC_DAPM_INPUT("IN1RP"),
  895. SND_SOC_DAPM_INPUT("IN2LN"),
  896. SND_SOC_DAPM_INPUT("IN2LP"),
  897. SND_SOC_DAPM_INPUT("IN2RN"),
  898. SND_SOC_DAPM_INPUT("IN2RP"),
  899. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  900. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  901. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  902. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  903. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  904. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  905. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  906. SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
  907. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  908. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  909. SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
  910. SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
  911. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  912. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  913. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  914. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  915. SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
  916. SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
  917. SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
  918. SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
  919. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  920. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  921. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  922. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  923. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  924. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  925. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  926. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  927. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  928. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  929. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  930. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  931. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  932. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  933. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  934. dsp2txl, ARRAY_SIZE(dsp2txl)),
  935. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  936. dsp2txr, ARRAY_SIZE(dsp2txr)),
  937. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  938. dsp1txl, ARRAY_SIZE(dsp1txl)),
  939. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  940. dsp1txr, ARRAY_SIZE(dsp1txr)),
  941. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  942. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  943. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  944. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  945. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  946. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  947. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  948. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  949. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  950. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  951. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  952. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  953. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
  954. WM8996_POWER_MANAGEMENT_4, 9, 0),
  955. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
  956. WM8996_POWER_MANAGEMENT_4, 8, 0),
  957. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 0,
  958. WM8996_POWER_MANAGEMENT_6, 9, 0),
  959. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 1,
  960. WM8996_POWER_MANAGEMENT_6, 8, 0),
  961. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  962. WM8996_POWER_MANAGEMENT_4, 5, 0),
  963. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  964. WM8996_POWER_MANAGEMENT_4, 4, 0),
  965. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  966. WM8996_POWER_MANAGEMENT_4, 3, 0),
  967. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  968. WM8996_POWER_MANAGEMENT_4, 2, 0),
  969. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  970. WM8996_POWER_MANAGEMENT_4, 1, 0),
  971. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  972. WM8996_POWER_MANAGEMENT_4, 0, 0),
  973. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  974. WM8996_POWER_MANAGEMENT_6, 5, 0),
  975. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  976. WM8996_POWER_MANAGEMENT_6, 4, 0),
  977. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  978. WM8996_POWER_MANAGEMENT_6, 3, 0),
  979. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  980. WM8996_POWER_MANAGEMENT_6, 2, 0),
  981. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  982. WM8996_POWER_MANAGEMENT_6, 1, 0),
  983. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  984. WM8996_POWER_MANAGEMENT_6, 0, 0),
  985. /* We route as stereo pairs so define some dummy widgets to squash
  986. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  987. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  988. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  989. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  990. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  991. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  992. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  993. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  994. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  995. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  996. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  997. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  998. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  999. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  1000. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  1001. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  1002. SND_SOC_DAPM_POST_PMU),
  1003. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
  1004. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  1005. rmv_short_event,
  1006. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1007. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  1008. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  1009. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  1010. SND_SOC_DAPM_POST_PMU),
  1011. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
  1012. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  1013. rmv_short_event,
  1014. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1015. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  1016. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  1017. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  1018. SND_SOC_DAPM_POST_PMU),
  1019. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
  1020. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  1021. rmv_short_event,
  1022. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1023. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  1024. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  1025. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  1026. SND_SOC_DAPM_POST_PMU),
  1027. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
  1028. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  1029. rmv_short_event,
  1030. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1031. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  1032. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  1033. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  1034. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  1035. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  1036. };
  1037. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  1038. { "AIFCLK", NULL, "SYSCLK" },
  1039. { "SYSDSPCLK", NULL, "SYSCLK" },
  1040. { "Charge Pump", NULL, "SYSCLK" },
  1041. { "MICB1", NULL, "LDO2" },
  1042. { "MICB1", NULL, "MICB1 Audio" },
  1043. { "MICB1", NULL, "Bandgap" },
  1044. { "MICB2", NULL, "LDO2" },
  1045. { "MICB2", NULL, "MICB2 Audio" },
  1046. { "MICB2", NULL, "Bandgap" },
  1047. { "IN1L PGA", NULL, "IN2LN" },
  1048. { "IN1L PGA", NULL, "IN2LP" },
  1049. { "IN1L PGA", NULL, "IN1LN" },
  1050. { "IN1L PGA", NULL, "IN1LP" },
  1051. { "IN1L PGA", NULL, "Bandgap" },
  1052. { "IN1R PGA", NULL, "IN2RN" },
  1053. { "IN1R PGA", NULL, "IN2RP" },
  1054. { "IN1R PGA", NULL, "IN1RN" },
  1055. { "IN1R PGA", NULL, "IN1RP" },
  1056. { "IN1R PGA", NULL, "Bandgap" },
  1057. { "ADCL", NULL, "IN1L PGA" },
  1058. { "ADCR", NULL, "IN1R PGA" },
  1059. { "DMIC1L", NULL, "DMIC1DAT" },
  1060. { "DMIC1R", NULL, "DMIC1DAT" },
  1061. { "DMIC2L", NULL, "DMIC2DAT" },
  1062. { "DMIC2R", NULL, "DMIC2DAT" },
  1063. { "DMIC2L", NULL, "DMIC2" },
  1064. { "DMIC2R", NULL, "DMIC2" },
  1065. { "DMIC1L", NULL, "DMIC1" },
  1066. { "DMIC1R", NULL, "DMIC1" },
  1067. { "IN1L Mux", "ADC", "ADCL" },
  1068. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1069. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1070. { "IN1R Mux", "ADC", "ADCR" },
  1071. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1072. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1073. { "IN2L Mux", "ADC", "ADCL" },
  1074. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1075. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1076. { "IN2R Mux", "ADC", "ADCR" },
  1077. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1078. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1079. { "Left Sidetone", "IN1", "IN1L Mux" },
  1080. { "Left Sidetone", "IN2", "IN2L Mux" },
  1081. { "Right Sidetone", "IN1", "IN1R Mux" },
  1082. { "Right Sidetone", "IN2", "IN2R Mux" },
  1083. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1084. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1085. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1086. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1087. { "AIF1TX0", NULL, "DSP1TXL" },
  1088. { "AIF1TX1", NULL, "DSP1TXR" },
  1089. { "AIF1TX2", NULL, "DSP2TXL" },
  1090. { "AIF1TX3", NULL, "DSP2TXR" },
  1091. { "AIF1TX4", NULL, "AIF2RX0" },
  1092. { "AIF1TX5", NULL, "AIF2RX1" },
  1093. { "AIF1RX0", NULL, "AIFCLK" },
  1094. { "AIF1RX1", NULL, "AIFCLK" },
  1095. { "AIF1RX2", NULL, "AIFCLK" },
  1096. { "AIF1RX3", NULL, "AIFCLK" },
  1097. { "AIF1RX4", NULL, "AIFCLK" },
  1098. { "AIF1RX5", NULL, "AIFCLK" },
  1099. { "AIF2RX0", NULL, "AIFCLK" },
  1100. { "AIF2RX1", NULL, "AIFCLK" },
  1101. { "AIF1TX0", NULL, "AIFCLK" },
  1102. { "AIF1TX1", NULL, "AIFCLK" },
  1103. { "AIF1TX2", NULL, "AIFCLK" },
  1104. { "AIF1TX3", NULL, "AIFCLK" },
  1105. { "AIF1TX4", NULL, "AIFCLK" },
  1106. { "AIF1TX5", NULL, "AIFCLK" },
  1107. { "AIF2TX0", NULL, "AIFCLK" },
  1108. { "AIF2TX1", NULL, "AIFCLK" },
  1109. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1110. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1111. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1112. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1113. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1114. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1115. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1116. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1117. { "AIF1RXA", NULL, "AIF1RX0" },
  1118. { "AIF1RXA", NULL, "AIF1RX1" },
  1119. { "AIF1RXB", NULL, "AIF1RX2" },
  1120. { "AIF1RXB", NULL, "AIF1RX3" },
  1121. { "AIF1RXC", NULL, "AIF1RX4" },
  1122. { "AIF1RXC", NULL, "AIF1RX5" },
  1123. { "AIF2RX", NULL, "AIF2RX0" },
  1124. { "AIF2RX", NULL, "AIF2RX1" },
  1125. { "AIF2TX", "DSP2", "DSP2TX" },
  1126. { "AIF2TX", "DSP1", "DSP1RX" },
  1127. { "AIF2TX", "AIF1", "AIF1RXC" },
  1128. { "DSP1RXL", NULL, "DSP1RX" },
  1129. { "DSP1RXR", NULL, "DSP1RX" },
  1130. { "DSP2RXL", NULL, "DSP2RX" },
  1131. { "DSP2RXR", NULL, "DSP2RX" },
  1132. { "DSP2TX", NULL, "DSP2TXL" },
  1133. { "DSP2TX", NULL, "DSP2TXR" },
  1134. { "DSP1RX", "AIF1", "AIF1RXA" },
  1135. { "DSP1RX", "AIF2", "AIF2RX" },
  1136. { "DSP2RX", "AIF1", "AIF1RXB" },
  1137. { "DSP2RX", "AIF2", "AIF2RX" },
  1138. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1139. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1140. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1141. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1142. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1143. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1144. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1145. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1146. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1147. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1148. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1149. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1150. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1151. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1152. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1153. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1154. { "DAC1L", NULL, "DAC1L Mixer" },
  1155. { "DAC1R", NULL, "DAC1R Mixer" },
  1156. { "DAC2L", NULL, "DAC2L Mixer" },
  1157. { "DAC2R", NULL, "DAC2R Mixer" },
  1158. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1159. { "HPOUT2L PGA", NULL, "Bandgap" },
  1160. { "HPOUT2L PGA", NULL, "DAC2L" },
  1161. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1162. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1163. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1164. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1165. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1166. { "HPOUT2R PGA", NULL, "Bandgap" },
  1167. { "HPOUT2R PGA", NULL, "DAC2R" },
  1168. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1169. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1170. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1171. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1172. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1173. { "HPOUT1L PGA", NULL, "Bandgap" },
  1174. { "HPOUT1L PGA", NULL, "DAC1L" },
  1175. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1176. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1177. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1178. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1179. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1180. { "HPOUT1R PGA", NULL, "Bandgap" },
  1181. { "HPOUT1R PGA", NULL, "DAC1R" },
  1182. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1183. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1184. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1185. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1186. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1187. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1188. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1189. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1190. { "SPKL", "DAC1L", "DAC1L" },
  1191. { "SPKL", "DAC1R", "DAC1R" },
  1192. { "SPKL", "DAC2L", "DAC2L" },
  1193. { "SPKL", "DAC2R", "DAC2R" },
  1194. { "SPKR", "DAC1L", "DAC1L" },
  1195. { "SPKR", "DAC1R", "DAC1R" },
  1196. { "SPKR", "DAC2L", "DAC2L" },
  1197. { "SPKR", "DAC2R", "DAC2R" },
  1198. { "SPKL PGA", NULL, "SPKL" },
  1199. { "SPKR PGA", NULL, "SPKR" },
  1200. { "SPKDAT", NULL, "SPKL PGA" },
  1201. { "SPKDAT", NULL, "SPKR PGA" },
  1202. };
  1203. static int wm8996_readable_register(struct snd_soc_codec *codec,
  1204. unsigned int reg)
  1205. {
  1206. /* Due to the sparseness of the register map the compiler
  1207. * output from an explicit switch statement ends up being much
  1208. * more efficient than a table.
  1209. */
  1210. switch (reg) {
  1211. case WM8996_SOFTWARE_RESET:
  1212. case WM8996_POWER_MANAGEMENT_1:
  1213. case WM8996_POWER_MANAGEMENT_2:
  1214. case WM8996_POWER_MANAGEMENT_3:
  1215. case WM8996_POWER_MANAGEMENT_4:
  1216. case WM8996_POWER_MANAGEMENT_5:
  1217. case WM8996_POWER_MANAGEMENT_6:
  1218. case WM8996_POWER_MANAGEMENT_7:
  1219. case WM8996_POWER_MANAGEMENT_8:
  1220. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1221. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1222. case WM8996_LINE_INPUT_CONTROL:
  1223. case WM8996_DAC1_HPOUT1_VOLUME:
  1224. case WM8996_DAC2_HPOUT2_VOLUME:
  1225. case WM8996_DAC1_LEFT_VOLUME:
  1226. case WM8996_DAC1_RIGHT_VOLUME:
  1227. case WM8996_DAC2_LEFT_VOLUME:
  1228. case WM8996_DAC2_RIGHT_VOLUME:
  1229. case WM8996_OUTPUT1_LEFT_VOLUME:
  1230. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1231. case WM8996_OUTPUT2_LEFT_VOLUME:
  1232. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1233. case WM8996_MICBIAS_1:
  1234. case WM8996_MICBIAS_2:
  1235. case WM8996_LDO_1:
  1236. case WM8996_LDO_2:
  1237. case WM8996_ACCESSORY_DETECT_MODE_1:
  1238. case WM8996_ACCESSORY_DETECT_MODE_2:
  1239. case WM8996_HEADPHONE_DETECT_1:
  1240. case WM8996_HEADPHONE_DETECT_2:
  1241. case WM8996_MIC_DETECT_1:
  1242. case WM8996_MIC_DETECT_2:
  1243. case WM8996_MIC_DETECT_3:
  1244. case WM8996_CHARGE_PUMP_1:
  1245. case WM8996_CHARGE_PUMP_2:
  1246. case WM8996_DC_SERVO_1:
  1247. case WM8996_DC_SERVO_2:
  1248. case WM8996_DC_SERVO_3:
  1249. case WM8996_DC_SERVO_5:
  1250. case WM8996_DC_SERVO_6:
  1251. case WM8996_DC_SERVO_7:
  1252. case WM8996_DC_SERVO_READBACK_0:
  1253. case WM8996_ANALOGUE_HP_1:
  1254. case WM8996_ANALOGUE_HP_2:
  1255. case WM8996_CHIP_REVISION:
  1256. case WM8996_CONTROL_INTERFACE_1:
  1257. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1258. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1259. case WM8996_AIF_CLOCKING_1:
  1260. case WM8996_AIF_CLOCKING_2:
  1261. case WM8996_CLOCKING_1:
  1262. case WM8996_CLOCKING_2:
  1263. case WM8996_AIF_RATE:
  1264. case WM8996_FLL_CONTROL_1:
  1265. case WM8996_FLL_CONTROL_2:
  1266. case WM8996_FLL_CONTROL_3:
  1267. case WM8996_FLL_CONTROL_4:
  1268. case WM8996_FLL_CONTROL_5:
  1269. case WM8996_FLL_CONTROL_6:
  1270. case WM8996_FLL_EFS_1:
  1271. case WM8996_FLL_EFS_2:
  1272. case WM8996_AIF1_CONTROL:
  1273. case WM8996_AIF1_BCLK:
  1274. case WM8996_AIF1_TX_LRCLK_1:
  1275. case WM8996_AIF1_TX_LRCLK_2:
  1276. case WM8996_AIF1_RX_LRCLK_1:
  1277. case WM8996_AIF1_RX_LRCLK_2:
  1278. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1279. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1280. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1281. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1282. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1283. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1284. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1285. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1286. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1287. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1288. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1289. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1290. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1291. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1292. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1293. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1294. case WM8996_AIF1TX_TEST:
  1295. case WM8996_AIF2_CONTROL:
  1296. case WM8996_AIF2_BCLK:
  1297. case WM8996_AIF2_TX_LRCLK_1:
  1298. case WM8996_AIF2_TX_LRCLK_2:
  1299. case WM8996_AIF2_RX_LRCLK_1:
  1300. case WM8996_AIF2_RX_LRCLK_2:
  1301. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1302. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1303. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1304. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1305. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1306. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1307. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1308. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1309. case WM8996_AIF2TX_TEST:
  1310. case WM8996_DSP1_TX_LEFT_VOLUME:
  1311. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1312. case WM8996_DSP1_RX_LEFT_VOLUME:
  1313. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1314. case WM8996_DSP1_TX_FILTERS:
  1315. case WM8996_DSP1_RX_FILTERS_1:
  1316. case WM8996_DSP1_RX_FILTERS_2:
  1317. case WM8996_DSP1_DRC_1:
  1318. case WM8996_DSP1_DRC_2:
  1319. case WM8996_DSP1_DRC_3:
  1320. case WM8996_DSP1_DRC_4:
  1321. case WM8996_DSP1_DRC_5:
  1322. case WM8996_DSP1_RX_EQ_GAINS_1:
  1323. case WM8996_DSP1_RX_EQ_GAINS_2:
  1324. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1325. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1326. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1327. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1328. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1329. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1330. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1331. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1332. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1333. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1334. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1335. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1336. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1337. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1338. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1339. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1340. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1341. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1342. case WM8996_DSP2_TX_LEFT_VOLUME:
  1343. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1344. case WM8996_DSP2_RX_LEFT_VOLUME:
  1345. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1346. case WM8996_DSP2_TX_FILTERS:
  1347. case WM8996_DSP2_RX_FILTERS_1:
  1348. case WM8996_DSP2_RX_FILTERS_2:
  1349. case WM8996_DSP2_DRC_1:
  1350. case WM8996_DSP2_DRC_2:
  1351. case WM8996_DSP2_DRC_3:
  1352. case WM8996_DSP2_DRC_4:
  1353. case WM8996_DSP2_DRC_5:
  1354. case WM8996_DSP2_RX_EQ_GAINS_1:
  1355. case WM8996_DSP2_RX_EQ_GAINS_2:
  1356. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1357. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1358. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1359. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1360. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1361. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1362. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1363. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1364. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1365. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1366. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1367. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1368. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1369. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1370. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1371. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1372. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1373. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1374. case WM8996_DAC1_MIXER_VOLUMES:
  1375. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1376. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1377. case WM8996_DAC2_MIXER_VOLUMES:
  1378. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1379. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1380. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1381. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1382. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1383. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1384. case WM8996_DSP_TX_MIXER_SELECT:
  1385. case WM8996_DAC_SOFTMUTE:
  1386. case WM8996_OVERSAMPLING:
  1387. case WM8996_SIDETONE:
  1388. case WM8996_GPIO_1:
  1389. case WM8996_GPIO_2:
  1390. case WM8996_GPIO_3:
  1391. case WM8996_GPIO_4:
  1392. case WM8996_GPIO_5:
  1393. case WM8996_PULL_CONTROL_1:
  1394. case WM8996_PULL_CONTROL_2:
  1395. case WM8996_INTERRUPT_STATUS_1:
  1396. case WM8996_INTERRUPT_STATUS_2:
  1397. case WM8996_INTERRUPT_RAW_STATUS_2:
  1398. case WM8996_INTERRUPT_STATUS_1_MASK:
  1399. case WM8996_INTERRUPT_STATUS_2_MASK:
  1400. case WM8996_INTERRUPT_CONTROL:
  1401. case WM8996_LEFT_PDM_SPEAKER:
  1402. case WM8996_RIGHT_PDM_SPEAKER:
  1403. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1404. case WM8996_PDM_SPEAKER_VOLUME:
  1405. return 1;
  1406. default:
  1407. return 0;
  1408. }
  1409. }
  1410. static int wm8996_volatile_register(struct snd_soc_codec *codec,
  1411. unsigned int reg)
  1412. {
  1413. switch (reg) {
  1414. case WM8996_SOFTWARE_RESET:
  1415. case WM8996_CHIP_REVISION:
  1416. case WM8996_LDO_1:
  1417. case WM8996_LDO_2:
  1418. case WM8996_INTERRUPT_STATUS_1:
  1419. case WM8996_INTERRUPT_STATUS_2:
  1420. case WM8996_INTERRUPT_RAW_STATUS_2:
  1421. case WM8996_DC_SERVO_READBACK_0:
  1422. case WM8996_DC_SERVO_2:
  1423. case WM8996_DC_SERVO_6:
  1424. case WM8996_DC_SERVO_7:
  1425. case WM8996_FLL_CONTROL_6:
  1426. case WM8996_MIC_DETECT_3:
  1427. case WM8996_HEADPHONE_DETECT_1:
  1428. case WM8996_HEADPHONE_DETECT_2:
  1429. return 1;
  1430. default:
  1431. return 0;
  1432. }
  1433. }
  1434. static int wm8996_reset(struct snd_soc_codec *codec)
  1435. {
  1436. return snd_soc_write(codec, WM8996_SOFTWARE_RESET, 0x8915);
  1437. }
  1438. static const int bclk_divs[] = {
  1439. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1440. };
  1441. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1442. {
  1443. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1444. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1445. /* Don't bother if we're in a low frequency idle mode that
  1446. * can't support audio.
  1447. */
  1448. if (wm8996->sysclk < 64000)
  1449. return;
  1450. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1451. switch (aif) {
  1452. case 0:
  1453. bclk_reg = WM8996_AIF1_BCLK;
  1454. break;
  1455. case 1:
  1456. bclk_reg = WM8996_AIF2_BCLK;
  1457. break;
  1458. }
  1459. bclk_rate = wm8996->bclk_rate[aif];
  1460. /* Pick a divisor for BCLK as close as we can get to ideal */
  1461. best = 0;
  1462. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1463. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1464. if (cur_val < 0) /* BCLK table is sorted */
  1465. break;
  1466. best = i;
  1467. }
  1468. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1469. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1470. bclk_divs[best], bclk_rate);
  1471. snd_soc_update_bits(codec, bclk_reg,
  1472. WM8996_AIF1_BCLK_DIV_MASK, best);
  1473. }
  1474. }
  1475. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1476. enum snd_soc_bias_level level)
  1477. {
  1478. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1479. int ret;
  1480. switch (level) {
  1481. case SND_SOC_BIAS_ON:
  1482. case SND_SOC_BIAS_PREPARE:
  1483. break;
  1484. case SND_SOC_BIAS_STANDBY:
  1485. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1486. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1487. wm8996->supplies);
  1488. if (ret != 0) {
  1489. dev_err(codec->dev,
  1490. "Failed to enable supplies: %d\n",
  1491. ret);
  1492. return ret;
  1493. }
  1494. if (wm8996->pdata.ldo_ena >= 0) {
  1495. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1496. 1);
  1497. msleep(5);
  1498. }
  1499. codec->cache_only = false;
  1500. snd_soc_cache_sync(codec);
  1501. }
  1502. break;
  1503. case SND_SOC_BIAS_OFF:
  1504. codec->cache_only = true;
  1505. if (wm8996->pdata.ldo_ena >= 0)
  1506. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1507. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1508. wm8996->supplies);
  1509. break;
  1510. }
  1511. codec->dapm.bias_level = level;
  1512. return 0;
  1513. }
  1514. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1515. {
  1516. struct snd_soc_codec *codec = dai->codec;
  1517. int aifctrl = 0;
  1518. int bclk = 0;
  1519. int lrclk_tx = 0;
  1520. int lrclk_rx = 0;
  1521. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1522. switch (dai->id) {
  1523. case 0:
  1524. aifctrl_reg = WM8996_AIF1_CONTROL;
  1525. bclk_reg = WM8996_AIF1_BCLK;
  1526. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1527. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1528. break;
  1529. case 1:
  1530. aifctrl_reg = WM8996_AIF2_CONTROL;
  1531. bclk_reg = WM8996_AIF2_BCLK;
  1532. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1533. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1534. break;
  1535. default:
  1536. BUG();
  1537. return -EINVAL;
  1538. }
  1539. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1540. case SND_SOC_DAIFMT_NB_NF:
  1541. break;
  1542. case SND_SOC_DAIFMT_IB_NF:
  1543. bclk |= WM8996_AIF1_BCLK_INV;
  1544. break;
  1545. case SND_SOC_DAIFMT_NB_IF:
  1546. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1547. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1548. break;
  1549. case SND_SOC_DAIFMT_IB_IF:
  1550. bclk |= WM8996_AIF1_BCLK_INV;
  1551. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1552. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1553. break;
  1554. }
  1555. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1556. case SND_SOC_DAIFMT_CBS_CFS:
  1557. break;
  1558. case SND_SOC_DAIFMT_CBS_CFM:
  1559. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1560. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1561. break;
  1562. case SND_SOC_DAIFMT_CBM_CFS:
  1563. bclk |= WM8996_AIF1_BCLK_MSTR;
  1564. break;
  1565. case SND_SOC_DAIFMT_CBM_CFM:
  1566. bclk |= WM8996_AIF1_BCLK_MSTR;
  1567. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1568. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1569. break;
  1570. default:
  1571. return -EINVAL;
  1572. }
  1573. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1574. case SND_SOC_DAIFMT_DSP_A:
  1575. break;
  1576. case SND_SOC_DAIFMT_DSP_B:
  1577. aifctrl |= 1;
  1578. break;
  1579. case SND_SOC_DAIFMT_I2S:
  1580. aifctrl |= 2;
  1581. break;
  1582. case SND_SOC_DAIFMT_LEFT_J:
  1583. aifctrl |= 3;
  1584. break;
  1585. default:
  1586. return -EINVAL;
  1587. }
  1588. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1589. snd_soc_update_bits(codec, bclk_reg,
  1590. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1591. bclk);
  1592. snd_soc_update_bits(codec, lrclk_tx_reg,
  1593. WM8996_AIF1TX_LRCLK_INV |
  1594. WM8996_AIF1TX_LRCLK_MSTR,
  1595. lrclk_tx);
  1596. snd_soc_update_bits(codec, lrclk_rx_reg,
  1597. WM8996_AIF1RX_LRCLK_INV |
  1598. WM8996_AIF1RX_LRCLK_MSTR,
  1599. lrclk_rx);
  1600. return 0;
  1601. }
  1602. static const int dsp_divs[] = {
  1603. 48000, 32000, 16000, 8000
  1604. };
  1605. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1606. struct snd_pcm_hw_params *params,
  1607. struct snd_soc_dai *dai)
  1608. {
  1609. struct snd_soc_codec *codec = dai->codec;
  1610. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1611. int bits, i, bclk_rate;
  1612. int aifdata = 0;
  1613. int lrclk = 0;
  1614. int dsp = 0;
  1615. int aifdata_reg, lrclk_reg, dsp_shift;
  1616. switch (dai->id) {
  1617. case 0:
  1618. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1619. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1620. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1621. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1622. } else {
  1623. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1624. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1625. }
  1626. dsp_shift = 0;
  1627. break;
  1628. case 1:
  1629. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1630. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1631. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1632. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1633. } else {
  1634. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1635. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1636. }
  1637. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1638. break;
  1639. default:
  1640. BUG();
  1641. return -EINVAL;
  1642. }
  1643. bclk_rate = snd_soc_params_to_bclk(params);
  1644. if (bclk_rate < 0) {
  1645. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1646. return bclk_rate;
  1647. }
  1648. wm8996->bclk_rate[dai->id] = bclk_rate;
  1649. wm8996->rx_rate[dai->id] = params_rate(params);
  1650. /* Needs looking at for TDM */
  1651. bits = snd_pcm_format_width(params_format(params));
  1652. if (bits < 0)
  1653. return bits;
  1654. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1655. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1656. if (dsp_divs[i] == params_rate(params))
  1657. break;
  1658. }
  1659. if (i == ARRAY_SIZE(dsp_divs)) {
  1660. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1661. params_rate(params));
  1662. return -EINVAL;
  1663. }
  1664. dsp |= i << dsp_shift;
  1665. wm8996_update_bclk(codec);
  1666. lrclk = bclk_rate / params_rate(params);
  1667. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1668. lrclk, bclk_rate / lrclk);
  1669. snd_soc_update_bits(codec, aifdata_reg,
  1670. WM8996_AIF1TX_WL_MASK |
  1671. WM8996_AIF1TX_SLOT_LEN_MASK,
  1672. aifdata);
  1673. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1674. lrclk);
  1675. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1676. WM8996_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1677. return 0;
  1678. }
  1679. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1680. int clk_id, unsigned int freq, int dir)
  1681. {
  1682. struct snd_soc_codec *codec = dai->codec;
  1683. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1684. int lfclk = 0;
  1685. int ratediv = 0;
  1686. int src;
  1687. int old;
  1688. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1689. return 0;
  1690. /* Disable SYSCLK while we reconfigure */
  1691. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1692. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1693. WM8996_SYSCLK_ENA, 0);
  1694. switch (clk_id) {
  1695. case WM8996_SYSCLK_MCLK1:
  1696. wm8996->sysclk = freq;
  1697. src = 0;
  1698. break;
  1699. case WM8996_SYSCLK_MCLK2:
  1700. wm8996->sysclk = freq;
  1701. src = 1;
  1702. break;
  1703. case WM8996_SYSCLK_FLL:
  1704. wm8996->sysclk = freq;
  1705. src = 2;
  1706. break;
  1707. default:
  1708. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1709. return -EINVAL;
  1710. }
  1711. switch (wm8996->sysclk) {
  1712. case 6144000:
  1713. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1714. WM8996_SYSCLK_RATE, 0);
  1715. break;
  1716. case 24576000:
  1717. ratediv = WM8996_SYSCLK_DIV;
  1718. case 12288000:
  1719. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1720. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1721. break;
  1722. case 32000:
  1723. case 32768:
  1724. lfclk = WM8996_LFCLK_ENA;
  1725. break;
  1726. default:
  1727. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1728. wm8996->sysclk);
  1729. return -EINVAL;
  1730. }
  1731. wm8996_update_bclk(codec);
  1732. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1733. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1734. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1735. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1736. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1737. WM8996_SYSCLK_ENA, old);
  1738. wm8996->sysclk_src = clk_id;
  1739. return 0;
  1740. }
  1741. struct _fll_div {
  1742. u16 fll_fratio;
  1743. u16 fll_outdiv;
  1744. u16 fll_refclk_div;
  1745. u16 fll_loop_gain;
  1746. u16 fll_ref_freq;
  1747. u16 n;
  1748. u16 theta;
  1749. u16 lambda;
  1750. };
  1751. static struct {
  1752. unsigned int min;
  1753. unsigned int max;
  1754. u16 fll_fratio;
  1755. int ratio;
  1756. } fll_fratios[] = {
  1757. { 0, 64000, 4, 16 },
  1758. { 64000, 128000, 3, 8 },
  1759. { 128000, 256000, 2, 4 },
  1760. { 256000, 1000000, 1, 2 },
  1761. { 1000000, 13500000, 0, 1 },
  1762. };
  1763. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1764. unsigned int Fout)
  1765. {
  1766. unsigned int target;
  1767. unsigned int div;
  1768. unsigned int fratio, gcd_fll;
  1769. int i;
  1770. /* Fref must be <=13.5MHz */
  1771. div = 1;
  1772. fll_div->fll_refclk_div = 0;
  1773. while ((Fref / div) > 13500000) {
  1774. div *= 2;
  1775. fll_div->fll_refclk_div++;
  1776. if (div > 8) {
  1777. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1778. Fref);
  1779. return -EINVAL;
  1780. }
  1781. }
  1782. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1783. /* Apply the division for our remaining calculations */
  1784. Fref /= div;
  1785. if (Fref >= 3000000)
  1786. fll_div->fll_loop_gain = 5;
  1787. else
  1788. fll_div->fll_loop_gain = 0;
  1789. if (Fref >= 48000)
  1790. fll_div->fll_ref_freq = 0;
  1791. else
  1792. fll_div->fll_ref_freq = 1;
  1793. /* Fvco should be 90-100MHz; don't check the upper bound */
  1794. div = 2;
  1795. while (Fout * div < 90000000) {
  1796. div++;
  1797. if (div > 64) {
  1798. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1799. Fout);
  1800. return -EINVAL;
  1801. }
  1802. }
  1803. target = Fout * div;
  1804. fll_div->fll_outdiv = div - 1;
  1805. pr_debug("FLL Fvco=%dHz\n", target);
  1806. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1807. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1808. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1809. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1810. fratio = fll_fratios[i].ratio;
  1811. break;
  1812. }
  1813. }
  1814. if (i == ARRAY_SIZE(fll_fratios)) {
  1815. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1816. return -EINVAL;
  1817. }
  1818. fll_div->n = target / (fratio * Fref);
  1819. if (target % Fref == 0) {
  1820. fll_div->theta = 0;
  1821. fll_div->lambda = 0;
  1822. } else {
  1823. gcd_fll = gcd(target, fratio * Fref);
  1824. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1825. / gcd_fll;
  1826. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1827. }
  1828. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1829. fll_div->n, fll_div->theta, fll_div->lambda);
  1830. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1831. fll_div->fll_fratio, fll_div->fll_outdiv,
  1832. fll_div->fll_refclk_div);
  1833. return 0;
  1834. }
  1835. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1836. unsigned int Fref, unsigned int Fout)
  1837. {
  1838. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1839. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1840. struct _fll_div fll_div;
  1841. unsigned long timeout;
  1842. int ret, reg, retry;
  1843. /* Any change? */
  1844. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1845. Fout == wm8996->fll_fout)
  1846. return 0;
  1847. if (Fout == 0) {
  1848. dev_dbg(codec->dev, "FLL disabled\n");
  1849. wm8996->fll_fref = 0;
  1850. wm8996->fll_fout = 0;
  1851. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1852. WM8996_FLL_ENA, 0);
  1853. wm8996_bg_disable(codec);
  1854. return 0;
  1855. }
  1856. ret = fll_factors(&fll_div, Fref, Fout);
  1857. if (ret != 0)
  1858. return ret;
  1859. switch (source) {
  1860. case WM8996_FLL_MCLK1:
  1861. reg = 0;
  1862. break;
  1863. case WM8996_FLL_MCLK2:
  1864. reg = 1;
  1865. break;
  1866. case WM8996_FLL_DACLRCLK1:
  1867. reg = 2;
  1868. break;
  1869. case WM8996_FLL_BCLK1:
  1870. reg = 3;
  1871. break;
  1872. default:
  1873. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1874. return -EINVAL;
  1875. }
  1876. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1877. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1878. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1879. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1880. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1881. reg = 0;
  1882. if (fll_div.theta || fll_div.lambda)
  1883. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1884. else
  1885. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1886. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1887. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1888. WM8996_FLL_OUTDIV_MASK |
  1889. WM8996_FLL_FRATIO_MASK,
  1890. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1891. (fll_div.fll_fratio));
  1892. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1893. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1894. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1895. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1896. fll_div.fll_loop_gain);
  1897. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1898. /* Enable the bandgap if it's not already enabled */
  1899. ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
  1900. if (!(ret & WM8996_FLL_ENA))
  1901. wm8996_bg_enable(codec);
  1902. /* Clear any pending completions (eg, from failed startups) */
  1903. try_wait_for_completion(&wm8996->fll_lock);
  1904. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1905. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1906. /* The FLL supports live reconfiguration - kick that in case we were
  1907. * already enabled.
  1908. */
  1909. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1910. /* Wait for the FLL to lock, using the interrupt if possible */
  1911. if (Fref > 1000000)
  1912. timeout = usecs_to_jiffies(300);
  1913. else
  1914. timeout = msecs_to_jiffies(2);
  1915. /* Allow substantially longer if we've actually got the IRQ, poll
  1916. * at a slightly higher rate if we don't.
  1917. */
  1918. if (i2c->irq)
  1919. timeout *= 10;
  1920. else
  1921. timeout /= 2;
  1922. for (retry = 0; retry < 10; retry++) {
  1923. ret = wait_for_completion_timeout(&wm8996->fll_lock,
  1924. timeout);
  1925. if (ret != 0) {
  1926. WARN_ON(!i2c->irq);
  1927. break;
  1928. }
  1929. ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
  1930. if (ret & WM8996_FLL_LOCK_STS)
  1931. break;
  1932. }
  1933. if (retry == 10) {
  1934. dev_err(codec->dev, "Timed out waiting for FLL\n");
  1935. ret = -ETIMEDOUT;
  1936. }
  1937. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1938. wm8996->fll_fref = Fref;
  1939. wm8996->fll_fout = Fout;
  1940. wm8996->fll_src = source;
  1941. return ret;
  1942. }
  1943. #ifdef CONFIG_GPIOLIB
  1944. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  1945. {
  1946. return container_of(chip, struct wm8996_priv, gpio_chip);
  1947. }
  1948. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1949. {
  1950. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1951. struct snd_soc_codec *codec = wm8996->codec;
  1952. snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1953. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  1954. }
  1955. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  1956. unsigned offset, int value)
  1957. {
  1958. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1959. struct snd_soc_codec *codec = wm8996->codec;
  1960. int val;
  1961. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  1962. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1963. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  1964. WM8996_GP1_LVL, val);
  1965. }
  1966. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  1967. {
  1968. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1969. struct snd_soc_codec *codec = wm8996->codec;
  1970. int ret;
  1971. ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
  1972. if (ret < 0)
  1973. return ret;
  1974. return (ret & WM8996_GP1_LVL) != 0;
  1975. }
  1976. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1977. {
  1978. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1979. struct snd_soc_codec *codec = wm8996->codec;
  1980. return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
  1981. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  1982. (1 << WM8996_GP1_FN_SHIFT) |
  1983. (1 << WM8996_GP1_DIR_SHIFT));
  1984. }
  1985. static struct gpio_chip wm8996_template_chip = {
  1986. .label = "wm8996",
  1987. .owner = THIS_MODULE,
  1988. .direction_output = wm8996_gpio_direction_out,
  1989. .set = wm8996_gpio_set,
  1990. .direction_input = wm8996_gpio_direction_in,
  1991. .get = wm8996_gpio_get,
  1992. .can_sleep = 1,
  1993. };
  1994. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  1995. {
  1996. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1997. int ret;
  1998. wm8996->gpio_chip = wm8996_template_chip;
  1999. wm8996->gpio_chip.ngpio = 5;
  2000. wm8996->gpio_chip.dev = codec->dev;
  2001. if (wm8996->pdata.gpio_base)
  2002. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  2003. else
  2004. wm8996->gpio_chip.base = -1;
  2005. ret = gpiochip_add(&wm8996->gpio_chip);
  2006. if (ret != 0)
  2007. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  2008. }
  2009. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  2010. {
  2011. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2012. int ret;
  2013. ret = gpiochip_remove(&wm8996->gpio_chip);
  2014. if (ret != 0)
  2015. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  2016. }
  2017. #else
  2018. static void wm8996_init_gpio(struct snd_soc_codec *codec)
  2019. {
  2020. }
  2021. static void wm8996_free_gpio(struct snd_soc_codec *codec)
  2022. {
  2023. }
  2024. #endif
  2025. /**
  2026. * wm8996_detect - Enable default WM8996 jack detection
  2027. *
  2028. * The WM8996 has advanced accessory detection support for headsets.
  2029. * This function provides a default implementation which integrates
  2030. * the majority of this functionality with minimal user configuration.
  2031. *
  2032. * This will detect headset, headphone and short circuit button and
  2033. * will also detect inverted microphone ground connections and update
  2034. * the polarity of the connections.
  2035. */
  2036. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2037. wm8996_polarity_fn polarity_cb)
  2038. {
  2039. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2040. wm8996->jack = jack;
  2041. wm8996->detecting = true;
  2042. wm8996->polarity_cb = polarity_cb;
  2043. if (wm8996->polarity_cb)
  2044. wm8996->polarity_cb(codec, 0);
  2045. /* Clear discarge to avoid noise during detection */
  2046. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  2047. WM8996_MICB1_DISCH, 0);
  2048. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  2049. WM8996_MICB2_DISCH, 0);
  2050. /* LDO2 powers the microphones, SYSCLK clocks detection */
  2051. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  2052. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  2053. /* We start off just enabling microphone detection - even a
  2054. * plain headphone will trigger detection.
  2055. */
  2056. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2057. WM8996_MICD_ENA, WM8996_MICD_ENA);
  2058. /* Slowest detection rate, gives debounce for initial detection */
  2059. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2060. WM8996_MICD_RATE_MASK,
  2061. WM8996_MICD_RATE_MASK);
  2062. /* Enable interrupts and we're off */
  2063. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  2064. WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
  2065. return 0;
  2066. }
  2067. EXPORT_SYMBOL_GPL(wm8996_detect);
  2068. static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
  2069. {
  2070. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2071. int val, reg, report;
  2072. /* Assume headphone in error conditions; we need to report
  2073. * something or we stall our state machine.
  2074. */
  2075. report = SND_JACK_HEADPHONE;
  2076. reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
  2077. if (reg < 0) {
  2078. dev_err(codec->dev, "Failed to read HPDET status\n");
  2079. goto out;
  2080. }
  2081. if (!(reg & WM8996_HP_DONE)) {
  2082. dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
  2083. goto out;
  2084. }
  2085. val = reg & WM8996_HP_LVL_MASK;
  2086. dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
  2087. /* If we've got high enough impedence then report as line,
  2088. * otherwise assume headphone.
  2089. */
  2090. if (val >= 126)
  2091. report = SND_JACK_LINEOUT;
  2092. else
  2093. report = SND_JACK_HEADPHONE;
  2094. out:
  2095. if (wm8996->jack_mic)
  2096. report |= SND_JACK_MICROPHONE;
  2097. snd_soc_jack_report(wm8996->jack, report,
  2098. SND_JACK_LINEOUT | SND_JACK_HEADSET);
  2099. wm8996->detecting = false;
  2100. /* If the output isn't running re-clamp it */
  2101. if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
  2102. (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
  2103. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2104. WM8996_HPOUT1L_RMV_SHORT |
  2105. WM8996_HPOUT1R_RMV_SHORT, 0);
  2106. /* Go back to looking at the microphone */
  2107. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2108. WM8996_JD_MODE_MASK, 0);
  2109. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
  2110. WM8996_MICD_ENA);
  2111. snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
  2112. snd_soc_dapm_sync(&codec->dapm);
  2113. }
  2114. static void wm8996_hpdet_start(struct snd_soc_codec *codec)
  2115. {
  2116. /* Unclamp the output, we can't measure while we're shorting it */
  2117. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2118. WM8996_HPOUT1L_RMV_SHORT |
  2119. WM8996_HPOUT1R_RMV_SHORT,
  2120. WM8996_HPOUT1L_RMV_SHORT |
  2121. WM8996_HPOUT1R_RMV_SHORT);
  2122. /* We need bandgap for HPDET */
  2123. snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
  2124. snd_soc_dapm_sync(&codec->dapm);
  2125. /* Go into headphone detect left mode */
  2126. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
  2127. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2128. WM8996_JD_MODE_MASK, 1);
  2129. /* Trigger a measurement */
  2130. snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
  2131. WM8996_HP_POLL, WM8996_HP_POLL);
  2132. }
  2133. static void wm8996_micd(struct snd_soc_codec *codec)
  2134. {
  2135. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2136. int val, reg;
  2137. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  2138. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  2139. if (!(val & WM8996_MICD_VALID)) {
  2140. dev_warn(codec->dev, "Microphone detection state invalid\n");
  2141. return;
  2142. }
  2143. /* No accessory, reset everything and report removal */
  2144. if (!(val & WM8996_MICD_STS)) {
  2145. dev_dbg(codec->dev, "Jack removal detected\n");
  2146. wm8996->jack_mic = false;
  2147. wm8996->detecting = true;
  2148. snd_soc_jack_report(wm8996->jack, 0,
  2149. SND_JACK_LINEOUT | SND_JACK_HEADSET |
  2150. SND_JACK_BTN_0);
  2151. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2152. WM8996_MICD_RATE_MASK,
  2153. WM8996_MICD_RATE_MASK);
  2154. return;
  2155. }
  2156. /* If the measurement is very high we've got a microphone,
  2157. * either we just detected one or if we already reported then
  2158. * we've got a button release event.
  2159. */
  2160. if (val & 0x400) {
  2161. if (wm8996->detecting) {
  2162. dev_dbg(codec->dev, "Microphone detected\n");
  2163. wm8996->jack_mic = true;
  2164. wm8996_hpdet_start(codec);
  2165. /* Increase poll rate to give better responsiveness
  2166. * for buttons */
  2167. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2168. WM8996_MICD_RATE_MASK,
  2169. 5 << WM8996_MICD_RATE_SHIFT);
  2170. } else {
  2171. dev_dbg(codec->dev, "Mic button up\n");
  2172. snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
  2173. }
  2174. return;
  2175. }
  2176. /* If we detected a lower impedence during initial startup
  2177. * then we probably have the wrong polarity, flip it. Don't
  2178. * do this for the lowest impedences to speed up detection of
  2179. * plain headphones.
  2180. */
  2181. if (wm8996->detecting && (val & 0x3f0)) {
  2182. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2183. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2184. WM8996_MICD_BIAS_SRC;
  2185. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2186. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2187. WM8996_MICD_BIAS_SRC, reg);
  2188. if (wm8996->polarity_cb)
  2189. wm8996->polarity_cb(codec,
  2190. (reg & WM8996_MICD_SRC) != 0);
  2191. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2192. (reg & WM8996_MICD_SRC) != 0);
  2193. return;
  2194. }
  2195. /* Don't distinguish between buttons, just report any low
  2196. * impedence as BTN_0.
  2197. */
  2198. if (val & 0x3fc) {
  2199. if (wm8996->jack_mic) {
  2200. dev_dbg(codec->dev, "Mic button detected\n");
  2201. snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
  2202. SND_JACK_BTN_0);
  2203. } else if (wm8996->detecting) {
  2204. dev_dbg(codec->dev, "Headphone detected\n");
  2205. wm8996_hpdet_start(codec);
  2206. /* Increase the detection rate a bit for
  2207. * responsiveness.
  2208. */
  2209. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2210. WM8996_MICD_RATE_MASK,
  2211. 7 << WM8996_MICD_RATE_SHIFT);
  2212. }
  2213. }
  2214. }
  2215. static irqreturn_t wm8996_irq(int irq, void *data)
  2216. {
  2217. struct snd_soc_codec *codec = data;
  2218. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2219. int irq_val;
  2220. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2221. if (irq_val < 0) {
  2222. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2223. irq_val);
  2224. return IRQ_NONE;
  2225. }
  2226. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2227. if (!irq_val)
  2228. return IRQ_NONE;
  2229. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2230. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2231. dev_dbg(codec->dev, "DC servo IRQ\n");
  2232. complete(&wm8996->dcs_done);
  2233. }
  2234. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2235. dev_err(codec->dev, "Digital core FIFO error\n");
  2236. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2237. dev_dbg(codec->dev, "FLL locked\n");
  2238. complete(&wm8996->fll_lock);
  2239. }
  2240. if (irq_val & WM8996_MICD_EINT)
  2241. wm8996_micd(codec);
  2242. if (irq_val & WM8996_HP_DONE_EINT)
  2243. wm8996_hpdet_irq(codec);
  2244. return IRQ_HANDLED;
  2245. }
  2246. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2247. {
  2248. irqreturn_t ret = IRQ_NONE;
  2249. irqreturn_t val;
  2250. do {
  2251. val = wm8996_irq(irq, data);
  2252. if (val != IRQ_NONE)
  2253. ret = val;
  2254. } while (val != IRQ_NONE);
  2255. return ret;
  2256. }
  2257. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2258. {
  2259. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2260. struct wm8996_pdata *pdata = &wm8996->pdata;
  2261. struct snd_kcontrol_new controls[] = {
  2262. SOC_ENUM_EXT("DSP1 EQ Mode",
  2263. wm8996->retune_mobile_enum,
  2264. wm8996_get_retune_mobile_enum,
  2265. wm8996_put_retune_mobile_enum),
  2266. SOC_ENUM_EXT("DSP2 EQ Mode",
  2267. wm8996->retune_mobile_enum,
  2268. wm8996_get_retune_mobile_enum,
  2269. wm8996_put_retune_mobile_enum),
  2270. };
  2271. int ret, i, j;
  2272. const char **t;
  2273. /* We need an array of texts for the enum API but the number
  2274. * of texts is likely to be less than the number of
  2275. * configurations due to the sample rate dependency of the
  2276. * configurations. */
  2277. wm8996->num_retune_mobile_texts = 0;
  2278. wm8996->retune_mobile_texts = NULL;
  2279. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2280. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2281. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2282. wm8996->retune_mobile_texts[j]) == 0)
  2283. break;
  2284. }
  2285. if (j != wm8996->num_retune_mobile_texts)
  2286. continue;
  2287. /* Expand the array... */
  2288. t = krealloc(wm8996->retune_mobile_texts,
  2289. sizeof(char *) *
  2290. (wm8996->num_retune_mobile_texts + 1),
  2291. GFP_KERNEL);
  2292. if (t == NULL)
  2293. continue;
  2294. /* ...store the new entry... */
  2295. t[wm8996->num_retune_mobile_texts] =
  2296. pdata->retune_mobile_cfgs[i].name;
  2297. /* ...and remember the new version. */
  2298. wm8996->num_retune_mobile_texts++;
  2299. wm8996->retune_mobile_texts = t;
  2300. }
  2301. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2302. wm8996->num_retune_mobile_texts);
  2303. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2304. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2305. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2306. if (ret != 0)
  2307. dev_err(codec->dev,
  2308. "Failed to add ReTune Mobile controls: %d\n", ret);
  2309. }
  2310. static int wm8996_probe(struct snd_soc_codec *codec)
  2311. {
  2312. int ret;
  2313. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2314. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2315. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2316. int i, irq_flags;
  2317. wm8996->codec = codec;
  2318. init_completion(&wm8996->dcs_done);
  2319. init_completion(&wm8996->fll_lock);
  2320. dapm->idle_bias_off = true;
  2321. dapm->bias_level = SND_SOC_BIAS_OFF;
  2322. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2323. if (ret != 0) {
  2324. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2325. goto err;
  2326. }
  2327. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2328. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2329. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8996->supplies),
  2330. wm8996->supplies);
  2331. if (ret != 0) {
  2332. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2333. goto err;
  2334. }
  2335. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2336. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2337. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2338. wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
  2339. if (IS_ERR(wm8996->cpvdd)) {
  2340. ret = PTR_ERR(wm8996->cpvdd);
  2341. dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
  2342. goto err_get;
  2343. }
  2344. /* This should really be moved into the regulator core */
  2345. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2346. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2347. &wm8996->disable_nb[i]);
  2348. if (ret != 0) {
  2349. dev_err(codec->dev,
  2350. "Failed to register regulator notifier: %d\n",
  2351. ret);
  2352. }
  2353. }
  2354. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2355. wm8996->supplies);
  2356. if (ret != 0) {
  2357. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2358. goto err_cpvdd;
  2359. }
  2360. if (wm8996->pdata.ldo_ena >= 0) {
  2361. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2362. msleep(5);
  2363. }
  2364. ret = snd_soc_read(codec, WM8996_SOFTWARE_RESET);
  2365. if (ret < 0) {
  2366. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2367. goto err_enable;
  2368. }
  2369. if (ret != 0x8915) {
  2370. dev_err(codec->dev, "Device is not a WM8996, ID %x\n", ret);
  2371. ret = -EINVAL;
  2372. goto err_enable;
  2373. }
  2374. ret = snd_soc_read(codec, WM8996_CHIP_REVISION);
  2375. if (ret < 0) {
  2376. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2377. ret);
  2378. goto err_enable;
  2379. }
  2380. dev_info(codec->dev, "revision %c\n",
  2381. (ret & WM8996_CHIP_REV_MASK) + 'A');
  2382. if (wm8996->pdata.ldo_ena >= 0) {
  2383. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2384. } else {
  2385. ret = wm8996_reset(codec);
  2386. if (ret < 0) {
  2387. dev_err(codec->dev, "Failed to issue reset\n");
  2388. goto err_enable;
  2389. }
  2390. }
  2391. codec->cache_only = true;
  2392. /* Apply platform data settings */
  2393. snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
  2394. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2395. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2396. wm8996->pdata.inr_mode);
  2397. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2398. if (!wm8996->pdata.gpio_default[i])
  2399. continue;
  2400. snd_soc_write(codec, WM8996_GPIO_1 + i,
  2401. wm8996->pdata.gpio_default[i] & 0xffff);
  2402. }
  2403. if (wm8996->pdata.spkmute_seq)
  2404. snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2405. WM8996_SPK_MUTE_ENDIAN |
  2406. WM8996_SPK_MUTE_SEQ1_MASK,
  2407. wm8996->pdata.spkmute_seq);
  2408. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2409. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2410. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2411. /* Latch volume update bits */
  2412. snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
  2413. WM8996_IN1_VU, WM8996_IN1_VU);
  2414. snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2415. WM8996_IN1_VU, WM8996_IN1_VU);
  2416. snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
  2417. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2418. snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
  2419. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2420. snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
  2421. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2422. snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
  2423. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2424. snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
  2425. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2426. snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
  2427. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2428. snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
  2429. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2430. snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
  2431. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2432. snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
  2433. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2434. snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
  2435. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2436. snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
  2437. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2438. snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
  2439. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2440. snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
  2441. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2442. snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
  2443. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2444. snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
  2445. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2446. snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
  2447. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2448. /* No support currently for the underclocked TDM modes and
  2449. * pick a default TDM layout with each channel pair working with
  2450. * slots 0 and 1. */
  2451. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2452. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2453. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2454. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2455. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2456. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2457. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2458. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2459. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2460. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2461. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2462. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2463. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2464. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2465. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2466. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2467. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2468. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2469. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2470. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2471. snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2472. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2473. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2474. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2475. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2476. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2477. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2478. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2479. snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2480. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2481. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2482. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2483. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2484. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2485. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2486. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2487. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2488. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2489. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2490. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2491. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2492. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2493. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2494. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2495. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2496. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2497. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2498. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2499. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2500. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2501. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2502. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2503. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2504. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2505. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2506. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2507. snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2508. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2509. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2510. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2511. snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2512. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2513. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2514. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2515. if (wm8996->pdata.num_retune_mobile_cfgs)
  2516. wm8996_retune_mobile_pdata(codec);
  2517. else
  2518. snd_soc_add_controls(codec, wm8996_eq_controls,
  2519. ARRAY_SIZE(wm8996_eq_controls));
  2520. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2521. * AIFs to source their clocks from the RX LRCLKs.
  2522. */
  2523. if ((snd_soc_read(codec, WM8996_GPIO_1)))
  2524. snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
  2525. WM8996_AIF1TX_LRCLK_MODE,
  2526. WM8996_AIF1TX_LRCLK_MODE);
  2527. if ((snd_soc_read(codec, WM8996_GPIO_2)))
  2528. snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
  2529. WM8996_AIF2TX_LRCLK_MODE,
  2530. WM8996_AIF2TX_LRCLK_MODE);
  2531. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2532. wm8996_init_gpio(codec);
  2533. if (i2c->irq) {
  2534. if (wm8996->pdata.irq_flags)
  2535. irq_flags = wm8996->pdata.irq_flags;
  2536. else
  2537. irq_flags = IRQF_TRIGGER_LOW;
  2538. irq_flags |= IRQF_ONESHOT;
  2539. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2540. ret = request_threaded_irq(i2c->irq, NULL,
  2541. wm8996_edge_irq,
  2542. irq_flags, "wm8996", codec);
  2543. else
  2544. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2545. irq_flags, "wm8996", codec);
  2546. if (ret == 0) {
  2547. /* Unmask the interrupt */
  2548. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2549. WM8996_IM_IRQ, 0);
  2550. /* Enable error reporting and DC servo status */
  2551. snd_soc_update_bits(codec,
  2552. WM8996_INTERRUPT_STATUS_2_MASK,
  2553. WM8996_IM_DCS_DONE_23_EINT |
  2554. WM8996_IM_DCS_DONE_01_EINT |
  2555. WM8996_IM_FLL_LOCK_EINT |
  2556. WM8996_IM_FIFOS_ERR_EINT,
  2557. 0);
  2558. } else {
  2559. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2560. ret);
  2561. }
  2562. }
  2563. return 0;
  2564. err_enable:
  2565. if (wm8996->pdata.ldo_ena >= 0)
  2566. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2567. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2568. err_cpvdd:
  2569. regulator_put(wm8996->cpvdd);
  2570. err_get:
  2571. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2572. err:
  2573. return ret;
  2574. }
  2575. static int wm8996_remove(struct snd_soc_codec *codec)
  2576. {
  2577. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2578. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2579. int i;
  2580. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2581. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2582. if (i2c->irq)
  2583. free_irq(i2c->irq, codec);
  2584. wm8996_free_gpio(codec);
  2585. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2586. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2587. &wm8996->disable_nb[i]);
  2588. regulator_put(wm8996->cpvdd);
  2589. regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2590. return 0;
  2591. }
  2592. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2593. .probe = wm8996_probe,
  2594. .remove = wm8996_remove,
  2595. .set_bias_level = wm8996_set_bias_level,
  2596. .seq_notifier = wm8996_seq_notifier,
  2597. .reg_cache_size = WM8996_MAX_REGISTER + 1,
  2598. .reg_word_size = sizeof(u16),
  2599. .reg_cache_default = wm8996_reg,
  2600. .volatile_register = wm8996_volatile_register,
  2601. .readable_register = wm8996_readable_register,
  2602. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2603. .controls = wm8996_snd_controls,
  2604. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2605. .dapm_widgets = wm8996_dapm_widgets,
  2606. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2607. .dapm_routes = wm8996_dapm_routes,
  2608. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2609. .set_pll = wm8996_set_fll,
  2610. };
  2611. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2612. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2613. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2614. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2615. SNDRV_PCM_FMTBIT_S32_LE)
  2616. static struct snd_soc_dai_ops wm8996_dai_ops = {
  2617. .set_fmt = wm8996_set_fmt,
  2618. .hw_params = wm8996_hw_params,
  2619. .set_sysclk = wm8996_set_sysclk,
  2620. };
  2621. static struct snd_soc_dai_driver wm8996_dai[] = {
  2622. {
  2623. .name = "wm8996-aif1",
  2624. .playback = {
  2625. .stream_name = "AIF1 Playback",
  2626. .channels_min = 1,
  2627. .channels_max = 6,
  2628. .rates = WM8996_RATES,
  2629. .formats = WM8996_FORMATS,
  2630. },
  2631. .capture = {
  2632. .stream_name = "AIF1 Capture",
  2633. .channels_min = 1,
  2634. .channels_max = 6,
  2635. .rates = WM8996_RATES,
  2636. .formats = WM8996_FORMATS,
  2637. },
  2638. .ops = &wm8996_dai_ops,
  2639. },
  2640. {
  2641. .name = "wm8996-aif2",
  2642. .playback = {
  2643. .stream_name = "AIF2 Playback",
  2644. .channels_min = 1,
  2645. .channels_max = 2,
  2646. .rates = WM8996_RATES,
  2647. .formats = WM8996_FORMATS,
  2648. },
  2649. .capture = {
  2650. .stream_name = "AIF2 Capture",
  2651. .channels_min = 1,
  2652. .channels_max = 2,
  2653. .rates = WM8996_RATES,
  2654. .formats = WM8996_FORMATS,
  2655. },
  2656. .ops = &wm8996_dai_ops,
  2657. },
  2658. };
  2659. static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
  2660. const struct i2c_device_id *id)
  2661. {
  2662. struct wm8996_priv *wm8996;
  2663. int ret;
  2664. wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
  2665. if (wm8996 == NULL)
  2666. return -ENOMEM;
  2667. i2c_set_clientdata(i2c, wm8996);
  2668. if (dev_get_platdata(&i2c->dev))
  2669. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2670. sizeof(wm8996->pdata));
  2671. if (wm8996->pdata.ldo_ena > 0) {
  2672. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2673. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2674. if (ret < 0) {
  2675. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2676. wm8996->pdata.ldo_ena, ret);
  2677. goto err;
  2678. }
  2679. }
  2680. ret = snd_soc_register_codec(&i2c->dev,
  2681. &soc_codec_dev_wm8996, wm8996_dai,
  2682. ARRAY_SIZE(wm8996_dai));
  2683. if (ret < 0)
  2684. goto err_gpio;
  2685. return ret;
  2686. err_gpio:
  2687. if (wm8996->pdata.ldo_ena > 0)
  2688. gpio_free(wm8996->pdata.ldo_ena);
  2689. err:
  2690. kfree(wm8996);
  2691. return ret;
  2692. }
  2693. static __devexit int wm8996_i2c_remove(struct i2c_client *client)
  2694. {
  2695. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2696. snd_soc_unregister_codec(&client->dev);
  2697. if (wm8996->pdata.ldo_ena > 0)
  2698. gpio_free(wm8996->pdata.ldo_ena);
  2699. kfree(i2c_get_clientdata(client));
  2700. return 0;
  2701. }
  2702. static const struct i2c_device_id wm8996_i2c_id[] = {
  2703. { "wm8996", 0 },
  2704. { }
  2705. };
  2706. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2707. static struct i2c_driver wm8996_i2c_driver = {
  2708. .driver = {
  2709. .name = "wm8996",
  2710. .owner = THIS_MODULE,
  2711. },
  2712. .probe = wm8996_i2c_probe,
  2713. .remove = __devexit_p(wm8996_i2c_remove),
  2714. .id_table = wm8996_i2c_id,
  2715. };
  2716. static int __init wm8996_modinit(void)
  2717. {
  2718. int ret;
  2719. ret = i2c_add_driver(&wm8996_i2c_driver);
  2720. if (ret != 0) {
  2721. printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
  2722. ret);
  2723. }
  2724. return ret;
  2725. }
  2726. module_init(wm8996_modinit);
  2727. static void __exit wm8996_exit(void)
  2728. {
  2729. i2c_del_driver(&wm8996_i2c_driver);
  2730. }
  2731. module_exit(wm8996_exit);
  2732. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2733. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2734. MODULE_LICENSE("GPL");