gpio.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  44. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  45. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  46. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP730 specific GPIO registers
  66. */
  67. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  68. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  69. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  70. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  71. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  72. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  73. #define OMAP730_GPIO_DATA_INPUT 0x00
  74. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP730_GPIO_DIR_CONTROL 0x08
  76. #define OMAP730_GPIO_INT_CONTROL 0x0c
  77. #define OMAP730_GPIO_INT_MASK 0x10
  78. #define OMAP730_GPIO_INT_STATUS 0x14
  79. /*
  80. * OMAP850 specific GPIO registers
  81. */
  82. #define OMAP850_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  83. #define OMAP850_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  84. #define OMAP850_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  85. #define OMAP850_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  86. #define OMAP850_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  87. #define OMAP850_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  88. #define OMAP850_GPIO_DATA_INPUT 0x00
  89. #define OMAP850_GPIO_DATA_OUTPUT 0x04
  90. #define OMAP850_GPIO_DIR_CONTROL 0x08
  91. #define OMAP850_GPIO_INT_CONTROL 0x0c
  92. #define OMAP850_GPIO_INT_MASK 0x10
  93. #define OMAP850_GPIO_INT_STATUS 0x14
  94. /*
  95. * omap24xx specific GPIO registers
  96. */
  97. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  98. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  99. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  100. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  101. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  102. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  103. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  104. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  105. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  106. #define OMAP24XX_GPIO_REVISION 0x0000
  107. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  108. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  109. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  110. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  111. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  112. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  113. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  114. #define OMAP24XX_GPIO_CTRL 0x0030
  115. #define OMAP24XX_GPIO_OE 0x0034
  116. #define OMAP24XX_GPIO_DATAIN 0x0038
  117. #define OMAP24XX_GPIO_DATAOUT 0x003c
  118. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  119. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  120. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  121. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  122. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  123. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  124. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  125. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  126. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  127. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  128. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  129. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  130. /*
  131. * omap34xx specific GPIO registers
  132. */
  133. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  134. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  135. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  136. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  137. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  138. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  139. /*
  140. * OMAP44XX specific GPIO registers
  141. */
  142. #define OMAP44XX_GPIO1_BASE IO_ADDRESS(0x4a310000)
  143. #define OMAP44XX_GPIO2_BASE IO_ADDRESS(0x48055000)
  144. #define OMAP44XX_GPIO3_BASE IO_ADDRESS(0x48057000)
  145. #define OMAP44XX_GPIO4_BASE IO_ADDRESS(0x48059000)
  146. #define OMAP44XX_GPIO5_BASE IO_ADDRESS(0x4805B000)
  147. #define OMAP44XX_GPIO6_BASE IO_ADDRESS(0x4805D000)
  148. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  149. struct gpio_bank {
  150. void __iomem *base;
  151. u16 irq;
  152. u16 virtual_irq_start;
  153. int method;
  154. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  155. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  156. u32 suspend_wakeup;
  157. u32 saved_wakeup;
  158. #endif
  159. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  160. defined(CONFIG_ARCH_OMAP4)
  161. u32 non_wakeup_gpios;
  162. u32 enabled_non_wakeup_gpios;
  163. u32 saved_datain;
  164. u32 saved_fallingdetect;
  165. u32 saved_risingdetect;
  166. #endif
  167. u32 level_mask;
  168. spinlock_t lock;
  169. struct gpio_chip chip;
  170. struct clk *dbck;
  171. };
  172. #define METHOD_MPUIO 0
  173. #define METHOD_GPIO_1510 1
  174. #define METHOD_GPIO_1610 2
  175. #define METHOD_GPIO_730 3
  176. #define METHOD_GPIO_850 4
  177. #define METHOD_GPIO_24XX 5
  178. #ifdef CONFIG_ARCH_OMAP16XX
  179. static struct gpio_bank gpio_bank_1610[5] = {
  180. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  181. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  182. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  183. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  184. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  185. };
  186. #endif
  187. #ifdef CONFIG_ARCH_OMAP15XX
  188. static struct gpio_bank gpio_bank_1510[2] = {
  189. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  190. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  191. };
  192. #endif
  193. #ifdef CONFIG_ARCH_OMAP730
  194. static struct gpio_bank gpio_bank_730[7] = {
  195. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  196. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  197. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  198. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  199. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  200. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  201. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  202. };
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP850
  205. static struct gpio_bank gpio_bank_850[7] = {
  206. { OMAP_MPUIO_BASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  207. { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
  208. { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
  209. { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
  210. { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
  211. { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
  212. { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
  213. };
  214. #endif
  215. #ifdef CONFIG_ARCH_OMAP24XX
  216. static struct gpio_bank gpio_bank_242x[4] = {
  217. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  218. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  219. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  220. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  221. };
  222. static struct gpio_bank gpio_bank_243x[5] = {
  223. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  224. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  225. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  226. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  227. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  228. };
  229. #endif
  230. #ifdef CONFIG_ARCH_OMAP34XX
  231. static struct gpio_bank gpio_bank_34xx[6] = {
  232. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  233. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  234. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  235. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  236. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  237. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  238. };
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP4
  241. static struct gpio_bank gpio_bank_44xx[6] = {
  242. { OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE, \
  243. METHOD_GPIO_24XX },
  244. { OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32, \
  245. METHOD_GPIO_24XX },
  246. { OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64, \
  247. METHOD_GPIO_24XX },
  248. { OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96, \
  249. METHOD_GPIO_24XX },
  250. { OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
  251. METHOD_GPIO_24XX },
  252. { OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
  253. METHOD_GPIO_24XX },
  254. };
  255. #endif
  256. static struct gpio_bank *gpio_bank;
  257. static int gpio_bank_count;
  258. static inline struct gpio_bank *get_gpio_bank(int gpio)
  259. {
  260. if (cpu_is_omap15xx()) {
  261. if (OMAP_GPIO_IS_MPUIO(gpio))
  262. return &gpio_bank[0];
  263. return &gpio_bank[1];
  264. }
  265. if (cpu_is_omap16xx()) {
  266. if (OMAP_GPIO_IS_MPUIO(gpio))
  267. return &gpio_bank[0];
  268. return &gpio_bank[1 + (gpio >> 4)];
  269. }
  270. if (cpu_is_omap7xx()) {
  271. if (OMAP_GPIO_IS_MPUIO(gpio))
  272. return &gpio_bank[0];
  273. return &gpio_bank[1 + (gpio >> 5)];
  274. }
  275. if (cpu_is_omap24xx())
  276. return &gpio_bank[gpio >> 5];
  277. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  278. return &gpio_bank[gpio >> 5];
  279. BUG();
  280. return NULL;
  281. }
  282. static inline int get_gpio_index(int gpio)
  283. {
  284. if (cpu_is_omap7xx())
  285. return gpio & 0x1f;
  286. if (cpu_is_omap24xx())
  287. return gpio & 0x1f;
  288. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  289. return gpio & 0x1f;
  290. return gpio & 0x0f;
  291. }
  292. static inline int gpio_valid(int gpio)
  293. {
  294. if (gpio < 0)
  295. return -1;
  296. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  297. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  298. return -1;
  299. return 0;
  300. }
  301. if (cpu_is_omap15xx() && gpio < 16)
  302. return 0;
  303. if ((cpu_is_omap16xx()) && gpio < 64)
  304. return 0;
  305. if (cpu_is_omap7xx() && gpio < 192)
  306. return 0;
  307. if (cpu_is_omap24xx() && gpio < 128)
  308. return 0;
  309. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  310. return 0;
  311. return -1;
  312. }
  313. static int check_gpio(int gpio)
  314. {
  315. if (unlikely(gpio_valid(gpio)) < 0) {
  316. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  317. dump_stack();
  318. return -1;
  319. }
  320. return 0;
  321. }
  322. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  323. {
  324. void __iomem *reg = bank->base;
  325. u32 l;
  326. switch (bank->method) {
  327. #ifdef CONFIG_ARCH_OMAP1
  328. case METHOD_MPUIO:
  329. reg += OMAP_MPUIO_IO_CNTL;
  330. break;
  331. #endif
  332. #ifdef CONFIG_ARCH_OMAP15XX
  333. case METHOD_GPIO_1510:
  334. reg += OMAP1510_GPIO_DIR_CONTROL;
  335. break;
  336. #endif
  337. #ifdef CONFIG_ARCH_OMAP16XX
  338. case METHOD_GPIO_1610:
  339. reg += OMAP1610_GPIO_DIRECTION;
  340. break;
  341. #endif
  342. #ifdef CONFIG_ARCH_OMAP730
  343. case METHOD_GPIO_730:
  344. reg += OMAP730_GPIO_DIR_CONTROL;
  345. break;
  346. #endif
  347. #ifdef CONFIG_ARCH_OMAP850
  348. case METHOD_GPIO_850:
  349. reg += OMAP850_GPIO_DIR_CONTROL;
  350. break;
  351. #endif
  352. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  353. defined(CONFIG_ARCH_OMAP4)
  354. case METHOD_GPIO_24XX:
  355. reg += OMAP24XX_GPIO_OE;
  356. break;
  357. #endif
  358. default:
  359. WARN_ON(1);
  360. return;
  361. }
  362. l = __raw_readl(reg);
  363. if (is_input)
  364. l |= 1 << gpio;
  365. else
  366. l &= ~(1 << gpio);
  367. __raw_writel(l, reg);
  368. }
  369. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  370. {
  371. void __iomem *reg = bank->base;
  372. u32 l = 0;
  373. switch (bank->method) {
  374. #ifdef CONFIG_ARCH_OMAP1
  375. case METHOD_MPUIO:
  376. reg += OMAP_MPUIO_OUTPUT;
  377. l = __raw_readl(reg);
  378. if (enable)
  379. l |= 1 << gpio;
  380. else
  381. l &= ~(1 << gpio);
  382. break;
  383. #endif
  384. #ifdef CONFIG_ARCH_OMAP15XX
  385. case METHOD_GPIO_1510:
  386. reg += OMAP1510_GPIO_DATA_OUTPUT;
  387. l = __raw_readl(reg);
  388. if (enable)
  389. l |= 1 << gpio;
  390. else
  391. l &= ~(1 << gpio);
  392. break;
  393. #endif
  394. #ifdef CONFIG_ARCH_OMAP16XX
  395. case METHOD_GPIO_1610:
  396. if (enable)
  397. reg += OMAP1610_GPIO_SET_DATAOUT;
  398. else
  399. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  400. l = 1 << gpio;
  401. break;
  402. #endif
  403. #ifdef CONFIG_ARCH_OMAP730
  404. case METHOD_GPIO_730:
  405. reg += OMAP730_GPIO_DATA_OUTPUT;
  406. l = __raw_readl(reg);
  407. if (enable)
  408. l |= 1 << gpio;
  409. else
  410. l &= ~(1 << gpio);
  411. break;
  412. #endif
  413. #ifdef CONFIG_ARCH_OMAP850
  414. case METHOD_GPIO_850:
  415. reg += OMAP850_GPIO_DATA_OUTPUT;
  416. l = __raw_readl(reg);
  417. if (enable)
  418. l |= 1 << gpio;
  419. else
  420. l &= ~(1 << gpio);
  421. break;
  422. #endif
  423. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  424. defined(CONFIG_ARCH_OMAP4)
  425. case METHOD_GPIO_24XX:
  426. if (enable)
  427. reg += OMAP24XX_GPIO_SETDATAOUT;
  428. else
  429. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  430. l = 1 << gpio;
  431. break;
  432. #endif
  433. default:
  434. WARN_ON(1);
  435. return;
  436. }
  437. __raw_writel(l, reg);
  438. }
  439. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  440. {
  441. void __iomem *reg;
  442. if (check_gpio(gpio) < 0)
  443. return -EINVAL;
  444. reg = bank->base;
  445. switch (bank->method) {
  446. #ifdef CONFIG_ARCH_OMAP1
  447. case METHOD_MPUIO:
  448. reg += OMAP_MPUIO_INPUT_LATCH;
  449. break;
  450. #endif
  451. #ifdef CONFIG_ARCH_OMAP15XX
  452. case METHOD_GPIO_1510:
  453. reg += OMAP1510_GPIO_DATA_INPUT;
  454. break;
  455. #endif
  456. #ifdef CONFIG_ARCH_OMAP16XX
  457. case METHOD_GPIO_1610:
  458. reg += OMAP1610_GPIO_DATAIN;
  459. break;
  460. #endif
  461. #ifdef CONFIG_ARCH_OMAP730
  462. case METHOD_GPIO_730:
  463. reg += OMAP730_GPIO_DATA_INPUT;
  464. break;
  465. #endif
  466. #ifdef CONFIG_ARCH_OMAP850
  467. case METHOD_GPIO_850:
  468. reg += OMAP850_GPIO_DATA_INPUT;
  469. break;
  470. #endif
  471. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  472. defined(CONFIG_ARCH_OMAP4)
  473. case METHOD_GPIO_24XX:
  474. reg += OMAP24XX_GPIO_DATAIN;
  475. break;
  476. #endif
  477. default:
  478. return -EINVAL;
  479. }
  480. return (__raw_readl(reg)
  481. & (1 << get_gpio_index(gpio))) != 0;
  482. }
  483. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  484. {
  485. void __iomem *reg;
  486. if (check_gpio(gpio) < 0)
  487. return -EINVAL;
  488. reg = bank->base;
  489. switch (bank->method) {
  490. #ifdef CONFIG_ARCH_OMAP1
  491. case METHOD_MPUIO:
  492. reg += OMAP_MPUIO_OUTPUT;
  493. break;
  494. #endif
  495. #ifdef CONFIG_ARCH_OMAP15XX
  496. case METHOD_GPIO_1510:
  497. reg += OMAP1510_GPIO_DATA_OUTPUT;
  498. break;
  499. #endif
  500. #ifdef CONFIG_ARCH_OMAP16XX
  501. case METHOD_GPIO_1610:
  502. reg += OMAP1610_GPIO_DATAOUT;
  503. break;
  504. #endif
  505. #ifdef CONFIG_ARCH_OMAP730
  506. case METHOD_GPIO_730:
  507. reg += OMAP730_GPIO_DATA_OUTPUT;
  508. break;
  509. #endif
  510. #ifdef CONFIG_ARCH_OMAP850
  511. case METHOD_GPIO_850:
  512. reg += OMAP850_GPIO_DATA_OUTPUT;
  513. break;
  514. #endif
  515. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  516. defined(CONFIG_ARCH_OMAP4)
  517. case METHOD_GPIO_24XX:
  518. reg += OMAP24XX_GPIO_DATAOUT;
  519. break;
  520. #endif
  521. default:
  522. return -EINVAL;
  523. }
  524. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  525. }
  526. #define MOD_REG_BIT(reg, bit_mask, set) \
  527. do { \
  528. int l = __raw_readl(base + reg); \
  529. if (set) l |= bit_mask; \
  530. else l &= ~bit_mask; \
  531. __raw_writel(l, base + reg); \
  532. } while(0)
  533. void omap_set_gpio_debounce(int gpio, int enable)
  534. {
  535. struct gpio_bank *bank;
  536. void __iomem *reg;
  537. unsigned long flags;
  538. u32 val, l = 1 << get_gpio_index(gpio);
  539. if (cpu_class_is_omap1())
  540. return;
  541. bank = get_gpio_bank(gpio);
  542. reg = bank->base;
  543. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  544. spin_lock_irqsave(&bank->lock, flags);
  545. val = __raw_readl(reg);
  546. if (enable && !(val & l))
  547. val |= l;
  548. else if (!enable && (val & l))
  549. val &= ~l;
  550. else
  551. goto done;
  552. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  553. if (enable)
  554. clk_enable(bank->dbck);
  555. else
  556. clk_disable(bank->dbck);
  557. }
  558. __raw_writel(val, reg);
  559. done:
  560. spin_unlock_irqrestore(&bank->lock, flags);
  561. }
  562. EXPORT_SYMBOL(omap_set_gpio_debounce);
  563. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  564. {
  565. struct gpio_bank *bank;
  566. void __iomem *reg;
  567. if (cpu_class_is_omap1())
  568. return;
  569. bank = get_gpio_bank(gpio);
  570. reg = bank->base;
  571. enc_time &= 0xff;
  572. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  573. __raw_writel(enc_time, reg);
  574. }
  575. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  576. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  577. defined(CONFIG_ARCH_OMAP4)
  578. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  579. int trigger)
  580. {
  581. void __iomem *base = bank->base;
  582. u32 gpio_bit = 1 << gpio;
  583. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  584. trigger & IRQ_TYPE_LEVEL_LOW);
  585. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  586. trigger & IRQ_TYPE_LEVEL_HIGH);
  587. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  588. trigger & IRQ_TYPE_EDGE_RISING);
  589. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  590. trigger & IRQ_TYPE_EDGE_FALLING);
  591. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  592. if (trigger != 0)
  593. __raw_writel(1 << gpio, bank->base
  594. + OMAP24XX_GPIO_SETWKUENA);
  595. else
  596. __raw_writel(1 << gpio, bank->base
  597. + OMAP24XX_GPIO_CLEARWKUENA);
  598. } else {
  599. if (trigger != 0)
  600. bank->enabled_non_wakeup_gpios |= gpio_bit;
  601. else
  602. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  603. }
  604. bank->level_mask =
  605. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  606. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  607. }
  608. #endif
  609. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  610. {
  611. void __iomem *reg = bank->base;
  612. u32 l = 0;
  613. switch (bank->method) {
  614. #ifdef CONFIG_ARCH_OMAP1
  615. case METHOD_MPUIO:
  616. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  617. l = __raw_readl(reg);
  618. if (trigger & IRQ_TYPE_EDGE_RISING)
  619. l |= 1 << gpio;
  620. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  621. l &= ~(1 << gpio);
  622. else
  623. goto bad;
  624. break;
  625. #endif
  626. #ifdef CONFIG_ARCH_OMAP15XX
  627. case METHOD_GPIO_1510:
  628. reg += OMAP1510_GPIO_INT_CONTROL;
  629. l = __raw_readl(reg);
  630. if (trigger & IRQ_TYPE_EDGE_RISING)
  631. l |= 1 << gpio;
  632. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  633. l &= ~(1 << gpio);
  634. else
  635. goto bad;
  636. break;
  637. #endif
  638. #ifdef CONFIG_ARCH_OMAP16XX
  639. case METHOD_GPIO_1610:
  640. if (gpio & 0x08)
  641. reg += OMAP1610_GPIO_EDGE_CTRL2;
  642. else
  643. reg += OMAP1610_GPIO_EDGE_CTRL1;
  644. gpio &= 0x07;
  645. l = __raw_readl(reg);
  646. l &= ~(3 << (gpio << 1));
  647. if (trigger & IRQ_TYPE_EDGE_RISING)
  648. l |= 2 << (gpio << 1);
  649. if (trigger & IRQ_TYPE_EDGE_FALLING)
  650. l |= 1 << (gpio << 1);
  651. if (trigger)
  652. /* Enable wake-up during idle for dynamic tick */
  653. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  654. else
  655. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  656. break;
  657. #endif
  658. #ifdef CONFIG_ARCH_OMAP730
  659. case METHOD_GPIO_730:
  660. reg += OMAP730_GPIO_INT_CONTROL;
  661. l = __raw_readl(reg);
  662. if (trigger & IRQ_TYPE_EDGE_RISING)
  663. l |= 1 << gpio;
  664. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  665. l &= ~(1 << gpio);
  666. else
  667. goto bad;
  668. break;
  669. #endif
  670. #ifdef CONFIG_ARCH_OMAP850
  671. case METHOD_GPIO_850:
  672. reg += OMAP850_GPIO_INT_CONTROL;
  673. l = __raw_readl(reg);
  674. if (trigger & IRQ_TYPE_EDGE_RISING)
  675. l |= 1 << gpio;
  676. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  677. l &= ~(1 << gpio);
  678. else
  679. goto bad;
  680. break;
  681. #endif
  682. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  683. defined(CONFIG_ARCH_OMAP4)
  684. case METHOD_GPIO_24XX:
  685. set_24xx_gpio_triggering(bank, gpio, trigger);
  686. break;
  687. #endif
  688. default:
  689. goto bad;
  690. }
  691. __raw_writel(l, reg);
  692. return 0;
  693. bad:
  694. return -EINVAL;
  695. }
  696. static int gpio_irq_type(unsigned irq, unsigned type)
  697. {
  698. struct gpio_bank *bank;
  699. unsigned gpio;
  700. int retval;
  701. unsigned long flags;
  702. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  703. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  704. else
  705. gpio = irq - IH_GPIO_BASE;
  706. if (check_gpio(gpio) < 0)
  707. return -EINVAL;
  708. if (type & ~IRQ_TYPE_SENSE_MASK)
  709. return -EINVAL;
  710. /* OMAP1 allows only only edge triggering */
  711. if (!cpu_class_is_omap2()
  712. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  713. return -EINVAL;
  714. bank = get_irq_chip_data(irq);
  715. spin_lock_irqsave(&bank->lock, flags);
  716. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  717. if (retval == 0) {
  718. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  719. irq_desc[irq].status |= type;
  720. }
  721. spin_unlock_irqrestore(&bank->lock, flags);
  722. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  723. __set_irq_handler_unlocked(irq, handle_level_irq);
  724. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  725. __set_irq_handler_unlocked(irq, handle_edge_irq);
  726. return retval;
  727. }
  728. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  729. {
  730. void __iomem *reg = bank->base;
  731. switch (bank->method) {
  732. #ifdef CONFIG_ARCH_OMAP1
  733. case METHOD_MPUIO:
  734. /* MPUIO irqstatus is reset by reading the status register,
  735. * so do nothing here */
  736. return;
  737. #endif
  738. #ifdef CONFIG_ARCH_OMAP15XX
  739. case METHOD_GPIO_1510:
  740. reg += OMAP1510_GPIO_INT_STATUS;
  741. break;
  742. #endif
  743. #ifdef CONFIG_ARCH_OMAP16XX
  744. case METHOD_GPIO_1610:
  745. reg += OMAP1610_GPIO_IRQSTATUS1;
  746. break;
  747. #endif
  748. #ifdef CONFIG_ARCH_OMAP730
  749. case METHOD_GPIO_730:
  750. reg += OMAP730_GPIO_INT_STATUS;
  751. break;
  752. #endif
  753. #ifdef CONFIG_ARCH_OMAP850
  754. case METHOD_GPIO_850:
  755. reg += OMAP850_GPIO_INT_STATUS;
  756. break;
  757. #endif
  758. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  759. defined(CONFIG_ARCH_OMAP4)
  760. case METHOD_GPIO_24XX:
  761. reg += OMAP24XX_GPIO_IRQSTATUS1;
  762. break;
  763. #endif
  764. default:
  765. WARN_ON(1);
  766. return;
  767. }
  768. __raw_writel(gpio_mask, reg);
  769. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  770. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  771. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  772. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  773. __raw_writel(gpio_mask, reg);
  774. /* Flush posted write for the irq status to avoid spurious interrupts */
  775. __raw_readl(reg);
  776. #endif
  777. }
  778. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  779. {
  780. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  781. }
  782. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  783. {
  784. void __iomem *reg = bank->base;
  785. int inv = 0;
  786. u32 l;
  787. u32 mask;
  788. switch (bank->method) {
  789. #ifdef CONFIG_ARCH_OMAP1
  790. case METHOD_MPUIO:
  791. reg += OMAP_MPUIO_GPIO_MASKIT;
  792. mask = 0xffff;
  793. inv = 1;
  794. break;
  795. #endif
  796. #ifdef CONFIG_ARCH_OMAP15XX
  797. case METHOD_GPIO_1510:
  798. reg += OMAP1510_GPIO_INT_MASK;
  799. mask = 0xffff;
  800. inv = 1;
  801. break;
  802. #endif
  803. #ifdef CONFIG_ARCH_OMAP16XX
  804. case METHOD_GPIO_1610:
  805. reg += OMAP1610_GPIO_IRQENABLE1;
  806. mask = 0xffff;
  807. break;
  808. #endif
  809. #ifdef CONFIG_ARCH_OMAP730
  810. case METHOD_GPIO_730:
  811. reg += OMAP730_GPIO_INT_MASK;
  812. mask = 0xffffffff;
  813. inv = 1;
  814. break;
  815. #endif
  816. #ifdef CONFIG_ARCH_OMAP850
  817. case METHOD_GPIO_850:
  818. reg += OMAP850_GPIO_INT_MASK;
  819. mask = 0xffffffff;
  820. inv = 1;
  821. break;
  822. #endif
  823. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  824. defined(CONFIG_ARCH_OMAP4)
  825. case METHOD_GPIO_24XX:
  826. reg += OMAP24XX_GPIO_IRQENABLE1;
  827. mask = 0xffffffff;
  828. break;
  829. #endif
  830. default:
  831. WARN_ON(1);
  832. return 0;
  833. }
  834. l = __raw_readl(reg);
  835. if (inv)
  836. l = ~l;
  837. l &= mask;
  838. return l;
  839. }
  840. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  841. {
  842. void __iomem *reg = bank->base;
  843. u32 l;
  844. switch (bank->method) {
  845. #ifdef CONFIG_ARCH_OMAP1
  846. case METHOD_MPUIO:
  847. reg += OMAP_MPUIO_GPIO_MASKIT;
  848. l = __raw_readl(reg);
  849. if (enable)
  850. l &= ~(gpio_mask);
  851. else
  852. l |= gpio_mask;
  853. break;
  854. #endif
  855. #ifdef CONFIG_ARCH_OMAP15XX
  856. case METHOD_GPIO_1510:
  857. reg += OMAP1510_GPIO_INT_MASK;
  858. l = __raw_readl(reg);
  859. if (enable)
  860. l &= ~(gpio_mask);
  861. else
  862. l |= gpio_mask;
  863. break;
  864. #endif
  865. #ifdef CONFIG_ARCH_OMAP16XX
  866. case METHOD_GPIO_1610:
  867. if (enable)
  868. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  869. else
  870. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  871. l = gpio_mask;
  872. break;
  873. #endif
  874. #ifdef CONFIG_ARCH_OMAP730
  875. case METHOD_GPIO_730:
  876. reg += OMAP730_GPIO_INT_MASK;
  877. l = __raw_readl(reg);
  878. if (enable)
  879. l &= ~(gpio_mask);
  880. else
  881. l |= gpio_mask;
  882. break;
  883. #endif
  884. #ifdef CONFIG_ARCH_OMAP850
  885. case METHOD_GPIO_850:
  886. reg += OMAP850_GPIO_INT_MASK;
  887. l = __raw_readl(reg);
  888. if (enable)
  889. l &= ~(gpio_mask);
  890. else
  891. l |= gpio_mask;
  892. break;
  893. #endif
  894. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  895. defined(CONFIG_ARCH_OMAP4)
  896. case METHOD_GPIO_24XX:
  897. if (enable)
  898. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  899. else
  900. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  901. l = gpio_mask;
  902. break;
  903. #endif
  904. default:
  905. WARN_ON(1);
  906. return;
  907. }
  908. __raw_writel(l, reg);
  909. }
  910. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  911. {
  912. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  913. }
  914. /*
  915. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  916. * 1510 does not seem to have a wake-up register. If JTAG is connected
  917. * to the target, system will wake up always on GPIO events. While
  918. * system is running all registered GPIO interrupts need to have wake-up
  919. * enabled. When system is suspended, only selected GPIO interrupts need
  920. * to have wake-up enabled.
  921. */
  922. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  923. {
  924. unsigned long flags;
  925. switch (bank->method) {
  926. #ifdef CONFIG_ARCH_OMAP16XX
  927. case METHOD_MPUIO:
  928. case METHOD_GPIO_1610:
  929. spin_lock_irqsave(&bank->lock, flags);
  930. if (enable)
  931. bank->suspend_wakeup |= (1 << gpio);
  932. else
  933. bank->suspend_wakeup &= ~(1 << gpio);
  934. spin_unlock_irqrestore(&bank->lock, flags);
  935. return 0;
  936. #endif
  937. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  938. defined(CONFIG_ARCH_OMAP4)
  939. case METHOD_GPIO_24XX:
  940. if (bank->non_wakeup_gpios & (1 << gpio)) {
  941. printk(KERN_ERR "Unable to modify wakeup on "
  942. "non-wakeup GPIO%d\n",
  943. (bank - gpio_bank) * 32 + gpio);
  944. return -EINVAL;
  945. }
  946. spin_lock_irqsave(&bank->lock, flags);
  947. if (enable)
  948. bank->suspend_wakeup |= (1 << gpio);
  949. else
  950. bank->suspend_wakeup &= ~(1 << gpio);
  951. spin_unlock_irqrestore(&bank->lock, flags);
  952. return 0;
  953. #endif
  954. default:
  955. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  956. bank->method);
  957. return -EINVAL;
  958. }
  959. }
  960. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  961. {
  962. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  963. _set_gpio_irqenable(bank, gpio, 0);
  964. _clear_gpio_irqstatus(bank, gpio);
  965. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  966. }
  967. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  968. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  969. {
  970. unsigned int gpio = irq - IH_GPIO_BASE;
  971. struct gpio_bank *bank;
  972. int retval;
  973. if (check_gpio(gpio) < 0)
  974. return -ENODEV;
  975. bank = get_irq_chip_data(irq);
  976. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  977. return retval;
  978. }
  979. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  980. {
  981. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  982. unsigned long flags;
  983. spin_lock_irqsave(&bank->lock, flags);
  984. /* Set trigger to none. You need to enable the desired trigger with
  985. * request_irq() or set_irq_type().
  986. */
  987. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  988. #ifdef CONFIG_ARCH_OMAP15XX
  989. if (bank->method == METHOD_GPIO_1510) {
  990. void __iomem *reg;
  991. /* Claim the pin for MPU */
  992. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  993. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  994. }
  995. #endif
  996. spin_unlock_irqrestore(&bank->lock, flags);
  997. return 0;
  998. }
  999. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1000. {
  1001. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1002. unsigned long flags;
  1003. spin_lock_irqsave(&bank->lock, flags);
  1004. #ifdef CONFIG_ARCH_OMAP16XX
  1005. if (bank->method == METHOD_GPIO_1610) {
  1006. /* Disable wake-up during idle for dynamic tick */
  1007. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1008. __raw_writel(1 << offset, reg);
  1009. }
  1010. #endif
  1011. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1012. defined(CONFIG_ARCH_OMAP4)
  1013. if (bank->method == METHOD_GPIO_24XX) {
  1014. /* Disable wake-up during idle for dynamic tick */
  1015. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1016. __raw_writel(1 << offset, reg);
  1017. }
  1018. #endif
  1019. _reset_gpio(bank, bank->chip.base + offset);
  1020. spin_unlock_irqrestore(&bank->lock, flags);
  1021. }
  1022. /*
  1023. * We need to unmask the GPIO bank interrupt as soon as possible to
  1024. * avoid missing GPIO interrupts for other lines in the bank.
  1025. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1026. * in the bank to avoid missing nested interrupts for a GPIO line.
  1027. * If we wait to unmask individual GPIO lines in the bank after the
  1028. * line's interrupt handler has been run, we may miss some nested
  1029. * interrupts.
  1030. */
  1031. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1032. {
  1033. void __iomem *isr_reg = NULL;
  1034. u32 isr;
  1035. unsigned int gpio_irq;
  1036. struct gpio_bank *bank;
  1037. u32 retrigger = 0;
  1038. int unmasked = 0;
  1039. desc->chip->ack(irq);
  1040. bank = get_irq_data(irq);
  1041. #ifdef CONFIG_ARCH_OMAP1
  1042. if (bank->method == METHOD_MPUIO)
  1043. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1044. #endif
  1045. #ifdef CONFIG_ARCH_OMAP15XX
  1046. if (bank->method == METHOD_GPIO_1510)
  1047. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1048. #endif
  1049. #if defined(CONFIG_ARCH_OMAP16XX)
  1050. if (bank->method == METHOD_GPIO_1610)
  1051. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1052. #endif
  1053. #ifdef CONFIG_ARCH_OMAP730
  1054. if (bank->method == METHOD_GPIO_730)
  1055. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  1056. #endif
  1057. #ifdef CONFIG_ARCH_OMAP850
  1058. if (bank->method == METHOD_GPIO_850)
  1059. isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
  1060. #endif
  1061. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1062. defined(CONFIG_ARCH_OMAP4)
  1063. if (bank->method == METHOD_GPIO_24XX)
  1064. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1065. #endif
  1066. while(1) {
  1067. u32 isr_saved, level_mask = 0;
  1068. u32 enabled;
  1069. enabled = _get_gpio_irqbank_mask(bank);
  1070. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1071. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1072. isr &= 0x0000ffff;
  1073. if (cpu_class_is_omap2()) {
  1074. level_mask = bank->level_mask & enabled;
  1075. }
  1076. /* clear edge sensitive interrupts before handler(s) are
  1077. called so that we don't miss any interrupt occurred while
  1078. executing them */
  1079. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1080. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1081. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1082. /* if there is only edge sensitive GPIO pin interrupts
  1083. configured, we could unmask GPIO bank interrupt immediately */
  1084. if (!level_mask && !unmasked) {
  1085. unmasked = 1;
  1086. desc->chip->unmask(irq);
  1087. }
  1088. isr |= retrigger;
  1089. retrigger = 0;
  1090. if (!isr)
  1091. break;
  1092. gpio_irq = bank->virtual_irq_start;
  1093. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1094. if (!(isr & 1))
  1095. continue;
  1096. generic_handle_irq(gpio_irq);
  1097. }
  1098. }
  1099. /* if bank has any level sensitive GPIO pin interrupt
  1100. configured, we must unmask the bank interrupt only after
  1101. handler(s) are executed in order to avoid spurious bank
  1102. interrupt */
  1103. if (!unmasked)
  1104. desc->chip->unmask(irq);
  1105. }
  1106. static void gpio_irq_shutdown(unsigned int irq)
  1107. {
  1108. unsigned int gpio = irq - IH_GPIO_BASE;
  1109. struct gpio_bank *bank = get_irq_chip_data(irq);
  1110. _reset_gpio(bank, gpio);
  1111. }
  1112. static void gpio_ack_irq(unsigned int irq)
  1113. {
  1114. unsigned int gpio = irq - IH_GPIO_BASE;
  1115. struct gpio_bank *bank = get_irq_chip_data(irq);
  1116. _clear_gpio_irqstatus(bank, gpio);
  1117. }
  1118. static void gpio_mask_irq(unsigned int irq)
  1119. {
  1120. unsigned int gpio = irq - IH_GPIO_BASE;
  1121. struct gpio_bank *bank = get_irq_chip_data(irq);
  1122. _set_gpio_irqenable(bank, gpio, 0);
  1123. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1124. }
  1125. static void gpio_unmask_irq(unsigned int irq)
  1126. {
  1127. unsigned int gpio = irq - IH_GPIO_BASE;
  1128. struct gpio_bank *bank = get_irq_chip_data(irq);
  1129. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1130. struct irq_desc *desc = irq_to_desc(irq);
  1131. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1132. if (trigger)
  1133. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1134. /* For level-triggered GPIOs, the clearing must be done after
  1135. * the HW source is cleared, thus after the handler has run */
  1136. if (bank->level_mask & irq_mask) {
  1137. _set_gpio_irqenable(bank, gpio, 0);
  1138. _clear_gpio_irqstatus(bank, gpio);
  1139. }
  1140. _set_gpio_irqenable(bank, gpio, 1);
  1141. }
  1142. static struct irq_chip gpio_irq_chip = {
  1143. .name = "GPIO",
  1144. .shutdown = gpio_irq_shutdown,
  1145. .ack = gpio_ack_irq,
  1146. .mask = gpio_mask_irq,
  1147. .unmask = gpio_unmask_irq,
  1148. .set_type = gpio_irq_type,
  1149. .set_wake = gpio_wake_enable,
  1150. };
  1151. /*---------------------------------------------------------------------*/
  1152. #ifdef CONFIG_ARCH_OMAP1
  1153. /* MPUIO uses the always-on 32k clock */
  1154. static void mpuio_ack_irq(unsigned int irq)
  1155. {
  1156. /* The ISR is reset automatically, so do nothing here. */
  1157. }
  1158. static void mpuio_mask_irq(unsigned int irq)
  1159. {
  1160. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1161. struct gpio_bank *bank = get_irq_chip_data(irq);
  1162. _set_gpio_irqenable(bank, gpio, 0);
  1163. }
  1164. static void mpuio_unmask_irq(unsigned int irq)
  1165. {
  1166. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1167. struct gpio_bank *bank = get_irq_chip_data(irq);
  1168. _set_gpio_irqenable(bank, gpio, 1);
  1169. }
  1170. static struct irq_chip mpuio_irq_chip = {
  1171. .name = "MPUIO",
  1172. .ack = mpuio_ack_irq,
  1173. .mask = mpuio_mask_irq,
  1174. .unmask = mpuio_unmask_irq,
  1175. .set_type = gpio_irq_type,
  1176. #ifdef CONFIG_ARCH_OMAP16XX
  1177. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1178. .set_wake = gpio_wake_enable,
  1179. #endif
  1180. };
  1181. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1182. #ifdef CONFIG_ARCH_OMAP16XX
  1183. #include <linux/platform_device.h>
  1184. static int omap_mpuio_suspend_noirq(struct device *dev)
  1185. {
  1186. struct platform_device *pdev = to_platform_device(dev);
  1187. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1188. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1189. unsigned long flags;
  1190. spin_lock_irqsave(&bank->lock, flags);
  1191. bank->saved_wakeup = __raw_readl(mask_reg);
  1192. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1193. spin_unlock_irqrestore(&bank->lock, flags);
  1194. return 0;
  1195. }
  1196. static int omap_mpuio_resume_noirq(struct device *dev)
  1197. {
  1198. struct platform_device *pdev = to_platform_device(dev);
  1199. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1200. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1201. unsigned long flags;
  1202. spin_lock_irqsave(&bank->lock, flags);
  1203. __raw_writel(bank->saved_wakeup, mask_reg);
  1204. spin_unlock_irqrestore(&bank->lock, flags);
  1205. return 0;
  1206. }
  1207. static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1208. .suspend_noirq = omap_mpuio_suspend_noirq,
  1209. .resume_noirq = omap_mpuio_resume_noirq,
  1210. };
  1211. /* use platform_driver for this, now that there's no longer any
  1212. * point to sys_device (other than not disturbing old code).
  1213. */
  1214. static struct platform_driver omap_mpuio_driver = {
  1215. .driver = {
  1216. .name = "mpuio",
  1217. .pm = &omap_mpuio_dev_pm_ops,
  1218. },
  1219. };
  1220. static struct platform_device omap_mpuio_device = {
  1221. .name = "mpuio",
  1222. .id = -1,
  1223. .dev = {
  1224. .driver = &omap_mpuio_driver.driver,
  1225. }
  1226. /* could list the /proc/iomem resources */
  1227. };
  1228. static inline void mpuio_init(void)
  1229. {
  1230. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1231. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1232. (void) platform_device_register(&omap_mpuio_device);
  1233. }
  1234. #else
  1235. static inline void mpuio_init(void) {}
  1236. #endif /* 16xx */
  1237. #else
  1238. extern struct irq_chip mpuio_irq_chip;
  1239. #define bank_is_mpuio(bank) 0
  1240. static inline void mpuio_init(void) {}
  1241. #endif
  1242. /*---------------------------------------------------------------------*/
  1243. /* REVISIT these are stupid implementations! replace by ones that
  1244. * don't switch on METHOD_* and which mostly avoid spinlocks
  1245. */
  1246. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1247. {
  1248. struct gpio_bank *bank;
  1249. unsigned long flags;
  1250. bank = container_of(chip, struct gpio_bank, chip);
  1251. spin_lock_irqsave(&bank->lock, flags);
  1252. _set_gpio_direction(bank, offset, 1);
  1253. spin_unlock_irqrestore(&bank->lock, flags);
  1254. return 0;
  1255. }
  1256. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1257. {
  1258. void __iomem *reg = bank->base;
  1259. switch (bank->method) {
  1260. case METHOD_MPUIO:
  1261. reg += OMAP_MPUIO_IO_CNTL;
  1262. break;
  1263. case METHOD_GPIO_1510:
  1264. reg += OMAP1510_GPIO_DIR_CONTROL;
  1265. break;
  1266. case METHOD_GPIO_1610:
  1267. reg += OMAP1610_GPIO_DIRECTION;
  1268. break;
  1269. case METHOD_GPIO_730:
  1270. reg += OMAP730_GPIO_DIR_CONTROL;
  1271. break;
  1272. case METHOD_GPIO_850:
  1273. reg += OMAP850_GPIO_DIR_CONTROL;
  1274. break;
  1275. case METHOD_GPIO_24XX:
  1276. reg += OMAP24XX_GPIO_OE;
  1277. break;
  1278. }
  1279. return __raw_readl(reg) & mask;
  1280. }
  1281. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1282. {
  1283. struct gpio_bank *bank;
  1284. void __iomem *reg;
  1285. int gpio;
  1286. u32 mask;
  1287. gpio = chip->base + offset;
  1288. bank = get_gpio_bank(gpio);
  1289. reg = bank->base;
  1290. mask = 1 << get_gpio_index(gpio);
  1291. if (gpio_is_input(bank, mask))
  1292. return _get_gpio_datain(bank, gpio);
  1293. else
  1294. return _get_gpio_dataout(bank, gpio);
  1295. }
  1296. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1297. {
  1298. struct gpio_bank *bank;
  1299. unsigned long flags;
  1300. bank = container_of(chip, struct gpio_bank, chip);
  1301. spin_lock_irqsave(&bank->lock, flags);
  1302. _set_gpio_dataout(bank, offset, value);
  1303. _set_gpio_direction(bank, offset, 0);
  1304. spin_unlock_irqrestore(&bank->lock, flags);
  1305. return 0;
  1306. }
  1307. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1308. {
  1309. struct gpio_bank *bank;
  1310. unsigned long flags;
  1311. bank = container_of(chip, struct gpio_bank, chip);
  1312. spin_lock_irqsave(&bank->lock, flags);
  1313. _set_gpio_dataout(bank, offset, value);
  1314. spin_unlock_irqrestore(&bank->lock, flags);
  1315. }
  1316. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1317. {
  1318. struct gpio_bank *bank;
  1319. bank = container_of(chip, struct gpio_bank, chip);
  1320. return bank->virtual_irq_start + offset;
  1321. }
  1322. /*---------------------------------------------------------------------*/
  1323. static int initialized;
  1324. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1325. static struct clk * gpio_ick;
  1326. #endif
  1327. #if defined(CONFIG_ARCH_OMAP2)
  1328. static struct clk * gpio_fck;
  1329. #endif
  1330. #if defined(CONFIG_ARCH_OMAP2430)
  1331. static struct clk * gpio5_ick;
  1332. static struct clk * gpio5_fck;
  1333. #endif
  1334. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1335. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1336. #endif
  1337. /* This lock class tells lockdep that GPIO irqs are in a different
  1338. * category than their parents, so it won't report false recursion.
  1339. */
  1340. static struct lock_class_key gpio_lock_class;
  1341. static int __init _omap_gpio_init(void)
  1342. {
  1343. int i;
  1344. int gpio = 0;
  1345. struct gpio_bank *bank;
  1346. char clk_name[11];
  1347. initialized = 1;
  1348. #if defined(CONFIG_ARCH_OMAP1)
  1349. if (cpu_is_omap15xx()) {
  1350. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1351. if (IS_ERR(gpio_ick))
  1352. printk("Could not get arm_gpio_ck\n");
  1353. else
  1354. clk_enable(gpio_ick);
  1355. }
  1356. #endif
  1357. #if defined(CONFIG_ARCH_OMAP2)
  1358. if (cpu_class_is_omap2()) {
  1359. gpio_ick = clk_get(NULL, "gpios_ick");
  1360. if (IS_ERR(gpio_ick))
  1361. printk("Could not get gpios_ick\n");
  1362. else
  1363. clk_enable(gpio_ick);
  1364. gpio_fck = clk_get(NULL, "gpios_fck");
  1365. if (IS_ERR(gpio_fck))
  1366. printk("Could not get gpios_fck\n");
  1367. else
  1368. clk_enable(gpio_fck);
  1369. /*
  1370. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1371. */
  1372. #if defined(CONFIG_ARCH_OMAP2430)
  1373. if (cpu_is_omap2430()) {
  1374. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1375. if (IS_ERR(gpio5_ick))
  1376. printk("Could not get gpio5_ick\n");
  1377. else
  1378. clk_enable(gpio5_ick);
  1379. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1380. if (IS_ERR(gpio5_fck))
  1381. printk("Could not get gpio5_fck\n");
  1382. else
  1383. clk_enable(gpio5_fck);
  1384. }
  1385. #endif
  1386. }
  1387. #endif
  1388. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1389. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1390. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1391. sprintf(clk_name, "gpio%d_ick", i + 1);
  1392. gpio_iclks[i] = clk_get(NULL, clk_name);
  1393. if (IS_ERR(gpio_iclks[i]))
  1394. printk(KERN_ERR "Could not get %s\n", clk_name);
  1395. else
  1396. clk_enable(gpio_iclks[i]);
  1397. }
  1398. }
  1399. #endif
  1400. #ifdef CONFIG_ARCH_OMAP15XX
  1401. if (cpu_is_omap15xx()) {
  1402. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1403. gpio_bank_count = 2;
  1404. gpio_bank = gpio_bank_1510;
  1405. }
  1406. #endif
  1407. #if defined(CONFIG_ARCH_OMAP16XX)
  1408. if (cpu_is_omap16xx()) {
  1409. u32 rev;
  1410. gpio_bank_count = 5;
  1411. gpio_bank = gpio_bank_1610;
  1412. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1413. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1414. (rev >> 4) & 0x0f, rev & 0x0f);
  1415. }
  1416. #endif
  1417. #ifdef CONFIG_ARCH_OMAP730
  1418. if (cpu_is_omap730()) {
  1419. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1420. gpio_bank_count = 7;
  1421. gpio_bank = gpio_bank_730;
  1422. }
  1423. #endif
  1424. #ifdef CONFIG_ARCH_OMAP850
  1425. if (cpu_is_omap850()) {
  1426. printk(KERN_INFO "OMAP850 GPIO hardware\n");
  1427. gpio_bank_count = 7;
  1428. gpio_bank = gpio_bank_850;
  1429. }
  1430. #endif
  1431. #ifdef CONFIG_ARCH_OMAP24XX
  1432. if (cpu_is_omap242x()) {
  1433. int rev;
  1434. gpio_bank_count = 4;
  1435. gpio_bank = gpio_bank_242x;
  1436. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1437. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1438. (rev >> 4) & 0x0f, rev & 0x0f);
  1439. }
  1440. if (cpu_is_omap243x()) {
  1441. int rev;
  1442. gpio_bank_count = 5;
  1443. gpio_bank = gpio_bank_243x;
  1444. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1445. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1446. (rev >> 4) & 0x0f, rev & 0x0f);
  1447. }
  1448. #endif
  1449. #ifdef CONFIG_ARCH_OMAP34XX
  1450. if (cpu_is_omap34xx()) {
  1451. int rev;
  1452. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1453. gpio_bank = gpio_bank_34xx;
  1454. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1455. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1456. (rev >> 4) & 0x0f, rev & 0x0f);
  1457. }
  1458. #endif
  1459. #ifdef CONFIG_ARCH_OMAP4
  1460. if (cpu_is_omap44xx()) {
  1461. int rev;
  1462. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1463. gpio_bank = gpio_bank_44xx;
  1464. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1465. printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
  1466. (rev >> 4) & 0x0f, rev & 0x0f);
  1467. }
  1468. #endif
  1469. for (i = 0; i < gpio_bank_count; i++) {
  1470. int j, gpio_count = 16;
  1471. bank = &gpio_bank[i];
  1472. spin_lock_init(&bank->lock);
  1473. if (bank_is_mpuio(bank))
  1474. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1475. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1476. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1477. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1478. }
  1479. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1480. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1481. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1482. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1483. }
  1484. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1485. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1486. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1487. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1488. }
  1489. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1490. defined(CONFIG_ARCH_OMAP4)
  1491. if (bank->method == METHOD_GPIO_24XX) {
  1492. static const u32 non_wakeup_gpios[] = {
  1493. 0xe203ffc0, 0x08700040
  1494. };
  1495. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1496. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1497. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1498. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1499. /* Initialize interface clock ungated, module enabled */
  1500. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1501. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1502. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1503. gpio_count = 32;
  1504. }
  1505. #endif
  1506. /* REVISIT eventually switch from OMAP-specific gpio structs
  1507. * over to the generic ones
  1508. */
  1509. bank->chip.request = omap_gpio_request;
  1510. bank->chip.free = omap_gpio_free;
  1511. bank->chip.direction_input = gpio_input;
  1512. bank->chip.get = gpio_get;
  1513. bank->chip.direction_output = gpio_output;
  1514. bank->chip.set = gpio_set;
  1515. bank->chip.to_irq = gpio_2irq;
  1516. if (bank_is_mpuio(bank)) {
  1517. bank->chip.label = "mpuio";
  1518. #ifdef CONFIG_ARCH_OMAP16XX
  1519. bank->chip.dev = &omap_mpuio_device.dev;
  1520. #endif
  1521. bank->chip.base = OMAP_MPUIO(0);
  1522. } else {
  1523. bank->chip.label = "gpio";
  1524. bank->chip.base = gpio;
  1525. gpio += gpio_count;
  1526. }
  1527. bank->chip.ngpio = gpio_count;
  1528. gpiochip_add(&bank->chip);
  1529. for (j = bank->virtual_irq_start;
  1530. j < bank->virtual_irq_start + gpio_count; j++) {
  1531. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1532. set_irq_chip_data(j, bank);
  1533. if (bank_is_mpuio(bank))
  1534. set_irq_chip(j, &mpuio_irq_chip);
  1535. else
  1536. set_irq_chip(j, &gpio_irq_chip);
  1537. set_irq_handler(j, handle_simple_irq);
  1538. set_irq_flags(j, IRQF_VALID);
  1539. }
  1540. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1541. set_irq_data(bank->irq, bank);
  1542. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1543. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1544. bank->dbck = clk_get(NULL, clk_name);
  1545. if (IS_ERR(bank->dbck))
  1546. printk(KERN_ERR "Could not get %s\n", clk_name);
  1547. }
  1548. }
  1549. /* Enable system clock for GPIO module.
  1550. * The CAM_CLK_CTRL *is* really the right place. */
  1551. if (cpu_is_omap16xx())
  1552. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1553. /* Enable autoidle for the OCP interface */
  1554. if (cpu_is_omap24xx())
  1555. omap_writel(1 << 0, 0x48019010);
  1556. if (cpu_is_omap34xx())
  1557. omap_writel(1 << 0, 0x48306814);
  1558. return 0;
  1559. }
  1560. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1561. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1562. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1563. {
  1564. int i;
  1565. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1566. return 0;
  1567. for (i = 0; i < gpio_bank_count; i++) {
  1568. struct gpio_bank *bank = &gpio_bank[i];
  1569. void __iomem *wake_status;
  1570. void __iomem *wake_clear;
  1571. void __iomem *wake_set;
  1572. unsigned long flags;
  1573. switch (bank->method) {
  1574. #ifdef CONFIG_ARCH_OMAP16XX
  1575. case METHOD_GPIO_1610:
  1576. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1577. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1578. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1579. break;
  1580. #endif
  1581. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1582. defined(CONFIG_ARCH_OMAP4)
  1583. case METHOD_GPIO_24XX:
  1584. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1585. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1586. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1587. break;
  1588. #endif
  1589. default:
  1590. continue;
  1591. }
  1592. spin_lock_irqsave(&bank->lock, flags);
  1593. bank->saved_wakeup = __raw_readl(wake_status);
  1594. __raw_writel(0xffffffff, wake_clear);
  1595. __raw_writel(bank->suspend_wakeup, wake_set);
  1596. spin_unlock_irqrestore(&bank->lock, flags);
  1597. }
  1598. return 0;
  1599. }
  1600. static int omap_gpio_resume(struct sys_device *dev)
  1601. {
  1602. int i;
  1603. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1604. return 0;
  1605. for (i = 0; i < gpio_bank_count; i++) {
  1606. struct gpio_bank *bank = &gpio_bank[i];
  1607. void __iomem *wake_clear;
  1608. void __iomem *wake_set;
  1609. unsigned long flags;
  1610. switch (bank->method) {
  1611. #ifdef CONFIG_ARCH_OMAP16XX
  1612. case METHOD_GPIO_1610:
  1613. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1614. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1615. break;
  1616. #endif
  1617. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1618. defined(CONFIG_ARCH_OMAP4)
  1619. case METHOD_GPIO_24XX:
  1620. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1621. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1622. break;
  1623. #endif
  1624. default:
  1625. continue;
  1626. }
  1627. spin_lock_irqsave(&bank->lock, flags);
  1628. __raw_writel(0xffffffff, wake_clear);
  1629. __raw_writel(bank->saved_wakeup, wake_set);
  1630. spin_unlock_irqrestore(&bank->lock, flags);
  1631. }
  1632. return 0;
  1633. }
  1634. static struct sysdev_class omap_gpio_sysclass = {
  1635. .name = "gpio",
  1636. .suspend = omap_gpio_suspend,
  1637. .resume = omap_gpio_resume,
  1638. };
  1639. static struct sys_device omap_gpio_device = {
  1640. .id = 0,
  1641. .cls = &omap_gpio_sysclass,
  1642. };
  1643. #endif
  1644. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1645. defined(CONFIG_ARCH_OMAP4)
  1646. static int workaround_enabled;
  1647. void omap2_gpio_prepare_for_retention(void)
  1648. {
  1649. int i, c = 0;
  1650. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1651. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1652. for (i = 0; i < gpio_bank_count; i++) {
  1653. struct gpio_bank *bank = &gpio_bank[i];
  1654. u32 l1, l2;
  1655. if (!(bank->enabled_non_wakeup_gpios))
  1656. continue;
  1657. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1658. defined(CONFIG_ARCH_OMAP4)
  1659. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1660. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1661. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1662. #endif
  1663. bank->saved_fallingdetect = l1;
  1664. bank->saved_risingdetect = l2;
  1665. l1 &= ~bank->enabled_non_wakeup_gpios;
  1666. l2 &= ~bank->enabled_non_wakeup_gpios;
  1667. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1668. defined(CONFIG_ARCH_OMAP4)
  1669. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1670. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1671. #endif
  1672. c++;
  1673. }
  1674. if (!c) {
  1675. workaround_enabled = 0;
  1676. return;
  1677. }
  1678. workaround_enabled = 1;
  1679. }
  1680. void omap2_gpio_resume_after_retention(void)
  1681. {
  1682. int i;
  1683. if (!workaround_enabled)
  1684. return;
  1685. for (i = 0; i < gpio_bank_count; i++) {
  1686. struct gpio_bank *bank = &gpio_bank[i];
  1687. u32 l;
  1688. if (!(bank->enabled_non_wakeup_gpios))
  1689. continue;
  1690. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1691. defined(CONFIG_ARCH_OMAP4)
  1692. __raw_writel(bank->saved_fallingdetect,
  1693. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1694. __raw_writel(bank->saved_risingdetect,
  1695. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1696. #endif
  1697. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1698. * state. If so, generate an IRQ by software. This is
  1699. * horribly racy, but it's the best we can do to work around
  1700. * this silicon bug. */
  1701. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1702. defined(CONFIG_ARCH_OMAP4)
  1703. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1704. #endif
  1705. l ^= bank->saved_datain;
  1706. l &= bank->non_wakeup_gpios;
  1707. if (l) {
  1708. u32 old0, old1;
  1709. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1710. defined(CONFIG_ARCH_OMAP4)
  1711. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1712. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1713. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1714. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1715. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1716. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1717. #endif
  1718. }
  1719. }
  1720. }
  1721. #endif
  1722. /*
  1723. * This may get called early from board specific init
  1724. * for boards that have interrupts routed via FPGA.
  1725. */
  1726. int __init omap_gpio_init(void)
  1727. {
  1728. if (!initialized)
  1729. return _omap_gpio_init();
  1730. else
  1731. return 0;
  1732. }
  1733. static int __init omap_gpio_sysinit(void)
  1734. {
  1735. int ret = 0;
  1736. if (!initialized)
  1737. ret = _omap_gpio_init();
  1738. mpuio_init();
  1739. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1740. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1741. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1742. if (ret == 0) {
  1743. ret = sysdev_class_register(&omap_gpio_sysclass);
  1744. if (ret == 0)
  1745. ret = sysdev_register(&omap_gpio_device);
  1746. }
  1747. }
  1748. #endif
  1749. return ret;
  1750. }
  1751. arch_initcall(omap_gpio_sysinit);
  1752. #ifdef CONFIG_DEBUG_FS
  1753. #include <linux/debugfs.h>
  1754. #include <linux/seq_file.h>
  1755. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1756. {
  1757. unsigned i, j, gpio;
  1758. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1759. struct gpio_bank *bank = gpio_bank + i;
  1760. unsigned bankwidth = 16;
  1761. u32 mask = 1;
  1762. if (bank_is_mpuio(bank))
  1763. gpio = OMAP_MPUIO(0);
  1764. else if (cpu_class_is_omap2() || cpu_is_omap730() ||
  1765. cpu_is_omap850())
  1766. bankwidth = 32;
  1767. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1768. unsigned irq, value, is_in, irqstat;
  1769. const char *label;
  1770. label = gpiochip_is_requested(&bank->chip, j);
  1771. if (!label)
  1772. continue;
  1773. irq = bank->virtual_irq_start + j;
  1774. value = gpio_get_value(gpio);
  1775. is_in = gpio_is_input(bank, mask);
  1776. if (bank_is_mpuio(bank))
  1777. seq_printf(s, "MPUIO %2d ", j);
  1778. else
  1779. seq_printf(s, "GPIO %3d ", gpio);
  1780. seq_printf(s, "(%-20.20s): %s %s",
  1781. label,
  1782. is_in ? "in " : "out",
  1783. value ? "hi" : "lo");
  1784. /* FIXME for at least omap2, show pullup/pulldown state */
  1785. irqstat = irq_desc[irq].status;
  1786. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1787. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1788. if (is_in && ((bank->suspend_wakeup & mask)
  1789. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1790. char *trigger = NULL;
  1791. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1792. case IRQ_TYPE_EDGE_FALLING:
  1793. trigger = "falling";
  1794. break;
  1795. case IRQ_TYPE_EDGE_RISING:
  1796. trigger = "rising";
  1797. break;
  1798. case IRQ_TYPE_EDGE_BOTH:
  1799. trigger = "bothedge";
  1800. break;
  1801. case IRQ_TYPE_LEVEL_LOW:
  1802. trigger = "low";
  1803. break;
  1804. case IRQ_TYPE_LEVEL_HIGH:
  1805. trigger = "high";
  1806. break;
  1807. case IRQ_TYPE_NONE:
  1808. trigger = "(?)";
  1809. break;
  1810. }
  1811. seq_printf(s, ", irq-%d %-8s%s",
  1812. irq, trigger,
  1813. (bank->suspend_wakeup & mask)
  1814. ? " wakeup" : "");
  1815. }
  1816. #endif
  1817. seq_printf(s, "\n");
  1818. }
  1819. if (bank_is_mpuio(bank)) {
  1820. seq_printf(s, "\n");
  1821. gpio = 0;
  1822. }
  1823. }
  1824. return 0;
  1825. }
  1826. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1827. {
  1828. return single_open(file, dbg_gpio_show, &inode->i_private);
  1829. }
  1830. static const struct file_operations debug_fops = {
  1831. .open = dbg_gpio_open,
  1832. .read = seq_read,
  1833. .llseek = seq_lseek,
  1834. .release = single_release,
  1835. };
  1836. static int __init omap_gpio_debuginit(void)
  1837. {
  1838. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1839. NULL, NULL, &debug_fops);
  1840. return 0;
  1841. }
  1842. late_initcall(omap_gpio_debuginit);
  1843. #endif