ata_piix.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac6"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. /* combined mode. if set, PATA is channel 0.
  105. * if clear, PATA is channel 1.
  106. */
  107. PIIX_PORT_ENABLED = (1 << 0),
  108. PIIX_PORT_PRESENT = (1 << 4),
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* controller IDs */
  112. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  113. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  114. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  115. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  116. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  117. ich5_sata = 5,
  118. esb_sata = 6,
  119. ich6_sata = 7,
  120. ich6_sata_ahci = 8,
  121. ich6m_sata_ahci = 9,
  122. ich8_sata_ahci = 10,
  123. /* constants for mapping table */
  124. P0 = 0, /* port 0 */
  125. P1 = 1, /* port 1 */
  126. P2 = 2, /* port 2 */
  127. P3 = 3, /* port 3 */
  128. IDE = -1, /* IDE */
  129. NA = -2, /* not avaliable */
  130. RV = -3, /* reserved */
  131. PIIX_AHCI_DEVICE = 6,
  132. };
  133. struct piix_map_db {
  134. const u32 mask;
  135. const u16 port_enable;
  136. const int present_shift;
  137. const int map[][4];
  138. };
  139. struct piix_host_priv {
  140. const int *map;
  141. const struct piix_map_db *map_db;
  142. };
  143. static int piix_init_one (struct pci_dev *pdev,
  144. const struct pci_device_id *ent);
  145. static void piix_host_stop(struct ata_host *host);
  146. static void piix_pata_error_handler(struct ata_port *ap);
  147. static void ich_pata_error_handler(struct ata_port *ap);
  148. static void piix_sata_error_handler(struct ata_port *ap);
  149. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  150. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  151. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  152. static unsigned int in_module_init = 1;
  153. static const struct pci_device_id piix_pci_tbl[] = {
  154. #ifdef ATA_ENABLE_PATA
  155. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  156. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  157. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  158. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  159. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  160. /* Intel PIIX4 */
  161. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  162. /* Intel PIIX4 */
  163. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX */
  165. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel ICH (i810, i815, i840) UDMA 66*/
  167. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  168. /* Intel ICH0 : UDMA 33*/
  169. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  170. /* Intel ICH2M */
  171. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  172. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  173. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH3M */
  175. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH3 (E7500/1) UDMA 100 */
  177. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  179. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. /* Intel ICH5 */
  182. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  183. /* C-ICH (i810E2) */
  184. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  186. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* ICH6 (and 6) (i915) UDMA 100 */
  188. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* ICH7/7-R (i945, i975) UDMA 100*/
  190. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  191. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. #endif
  193. /* NOTE: The following PCI ids must be kept in sync with the
  194. * list in drivers/pci/quirks.c.
  195. */
  196. /* 82801EB (ICH5) */
  197. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  198. /* 82801EB (ICH5) */
  199. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  201. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  202. /* 6300ESB pretending RAID */
  203. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  204. /* 82801FB/FW (ICH6/ICH6W) */
  205. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  206. /* 82801FR/FRW (ICH6R/ICH6RW) */
  207. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  208. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  209. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  210. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  211. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  212. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  213. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  214. /* Enterprise Southbridge 2 (where's the datasheet?) */
  215. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  216. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  217. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  218. /* SATA Controller 2 IDE (ICH8, ditto) */
  219. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  221. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. { } /* terminate list */
  223. };
  224. static struct pci_driver piix_pci_driver = {
  225. .name = DRV_NAME,
  226. .id_table = piix_pci_tbl,
  227. .probe = piix_init_one,
  228. .remove = ata_pci_remove_one,
  229. .suspend = ata_pci_device_suspend,
  230. .resume = ata_pci_device_resume,
  231. };
  232. static struct scsi_host_template piix_sht = {
  233. .module = THIS_MODULE,
  234. .name = DRV_NAME,
  235. .ioctl = ata_scsi_ioctl,
  236. .queuecommand = ata_scsi_queuecmd,
  237. .can_queue = ATA_DEF_QUEUE,
  238. .this_id = ATA_SHT_THIS_ID,
  239. .sg_tablesize = LIBATA_MAX_PRD,
  240. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  241. .emulated = ATA_SHT_EMULATED,
  242. .use_clustering = ATA_SHT_USE_CLUSTERING,
  243. .proc_name = DRV_NAME,
  244. .dma_boundary = ATA_DMA_BOUNDARY,
  245. .slave_configure = ata_scsi_slave_config,
  246. .slave_destroy = ata_scsi_slave_destroy,
  247. .bios_param = ata_std_bios_param,
  248. .resume = ata_scsi_device_resume,
  249. .suspend = ata_scsi_device_suspend,
  250. };
  251. static const struct ata_port_operations piix_pata_ops = {
  252. .port_disable = ata_port_disable,
  253. .set_piomode = piix_set_piomode,
  254. .set_dmamode = piix_set_dmamode,
  255. .mode_filter = ata_pci_default_filter,
  256. .tf_load = ata_tf_load,
  257. .tf_read = ata_tf_read,
  258. .check_status = ata_check_status,
  259. .exec_command = ata_exec_command,
  260. .dev_select = ata_std_dev_select,
  261. .bmdma_setup = ata_bmdma_setup,
  262. .bmdma_start = ata_bmdma_start,
  263. .bmdma_stop = ata_bmdma_stop,
  264. .bmdma_status = ata_bmdma_status,
  265. .qc_prep = ata_qc_prep,
  266. .qc_issue = ata_qc_issue_prot,
  267. .data_xfer = ata_pio_data_xfer,
  268. .freeze = ata_bmdma_freeze,
  269. .thaw = ata_bmdma_thaw,
  270. .error_handler = piix_pata_error_handler,
  271. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  272. .irq_handler = ata_interrupt,
  273. .irq_clear = ata_bmdma_irq_clear,
  274. .port_start = ata_port_start,
  275. .port_stop = ata_port_stop,
  276. .host_stop = piix_host_stop,
  277. };
  278. static const struct ata_port_operations ich_pata_ops = {
  279. .port_disable = ata_port_disable,
  280. .set_piomode = piix_set_piomode,
  281. .set_dmamode = ich_set_dmamode,
  282. .mode_filter = ata_pci_default_filter,
  283. .tf_load = ata_tf_load,
  284. .tf_read = ata_tf_read,
  285. .check_status = ata_check_status,
  286. .exec_command = ata_exec_command,
  287. .dev_select = ata_std_dev_select,
  288. .bmdma_setup = ata_bmdma_setup,
  289. .bmdma_start = ata_bmdma_start,
  290. .bmdma_stop = ata_bmdma_stop,
  291. .bmdma_status = ata_bmdma_status,
  292. .qc_prep = ata_qc_prep,
  293. .qc_issue = ata_qc_issue_prot,
  294. .data_xfer = ata_pio_data_xfer,
  295. .freeze = ata_bmdma_freeze,
  296. .thaw = ata_bmdma_thaw,
  297. .error_handler = ich_pata_error_handler,
  298. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  299. .irq_handler = ata_interrupt,
  300. .irq_clear = ata_bmdma_irq_clear,
  301. .port_start = ata_port_start,
  302. .port_stop = ata_port_stop,
  303. .host_stop = ata_host_stop,
  304. };
  305. static const struct ata_port_operations piix_sata_ops = {
  306. .port_disable = ata_port_disable,
  307. .tf_load = ata_tf_load,
  308. .tf_read = ata_tf_read,
  309. .check_status = ata_check_status,
  310. .exec_command = ata_exec_command,
  311. .dev_select = ata_std_dev_select,
  312. .bmdma_setup = ata_bmdma_setup,
  313. .bmdma_start = ata_bmdma_start,
  314. .bmdma_stop = ata_bmdma_stop,
  315. .bmdma_status = ata_bmdma_status,
  316. .qc_prep = ata_qc_prep,
  317. .qc_issue = ata_qc_issue_prot,
  318. .data_xfer = ata_pio_data_xfer,
  319. .freeze = ata_bmdma_freeze,
  320. .thaw = ata_bmdma_thaw,
  321. .error_handler = piix_sata_error_handler,
  322. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  323. .irq_handler = ata_interrupt,
  324. .irq_clear = ata_bmdma_irq_clear,
  325. .port_start = ata_port_start,
  326. .port_stop = ata_port_stop,
  327. .host_stop = piix_host_stop,
  328. };
  329. static const struct piix_map_db ich5_map_db = {
  330. .mask = 0x7,
  331. .port_enable = 0x3,
  332. .present_shift = 4,
  333. .map = {
  334. /* PM PS SM SS MAP */
  335. { P0, NA, P1, NA }, /* 000b */
  336. { P1, NA, P0, NA }, /* 001b */
  337. { RV, RV, RV, RV },
  338. { RV, RV, RV, RV },
  339. { P0, P1, IDE, IDE }, /* 100b */
  340. { P1, P0, IDE, IDE }, /* 101b */
  341. { IDE, IDE, P0, P1 }, /* 110b */
  342. { IDE, IDE, P1, P0 }, /* 111b */
  343. },
  344. };
  345. static const struct piix_map_db ich6_map_db = {
  346. .mask = 0x3,
  347. .port_enable = 0xf,
  348. .present_shift = 4,
  349. .map = {
  350. /* PM PS SM SS MAP */
  351. { P0, P2, P1, P3 }, /* 00b */
  352. { IDE, IDE, P1, P3 }, /* 01b */
  353. { P0, P2, IDE, IDE }, /* 10b */
  354. { RV, RV, RV, RV },
  355. },
  356. };
  357. static const struct piix_map_db ich6m_map_db = {
  358. .mask = 0x3,
  359. .port_enable = 0x5,
  360. .present_shift = 4,
  361. /* Map 01b isn't specified in the doc but some notebooks use
  362. * it anyway. MAP 01b have been spotted on both ICH6M and
  363. * ICH7M.
  364. */
  365. .map = {
  366. /* PM PS SM SS MAP */
  367. { P0, P2, RV, RV }, /* 00b */
  368. { IDE, IDE, P1, P3 }, /* 01b */
  369. { P0, P2, IDE, IDE }, /* 10b */
  370. { RV, RV, RV, RV },
  371. },
  372. };
  373. static const struct piix_map_db ich8_map_db = {
  374. .mask = 0x3,
  375. .port_enable = 0x3,
  376. .present_shift = 8,
  377. .map = {
  378. /* PM PS SM SS MAP */
  379. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  380. { RV, RV, RV, RV },
  381. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  382. { RV, RV, RV, RV },
  383. },
  384. };
  385. static const struct piix_map_db *piix_map_db_table[] = {
  386. [ich5_sata] = &ich5_map_db,
  387. [esb_sata] = &ich5_map_db,
  388. [ich6_sata] = &ich6_map_db,
  389. [ich6_sata_ahci] = &ich6_map_db,
  390. [ich6m_sata_ahci] = &ich6m_map_db,
  391. [ich8_sata_ahci] = &ich8_map_db,
  392. };
  393. static struct ata_port_info piix_port_info[] = {
  394. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  395. {
  396. .sht = &piix_sht,
  397. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  400. .udma_mask = ATA_UDMA_MASK_40C,
  401. .port_ops = &piix_pata_ops,
  402. },
  403. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  404. {
  405. .sht = &piix_sht,
  406. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  407. .pio_mask = 0x1f, /* pio 0-4 */
  408. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  409. .udma_mask = ATA_UDMA2, /* UDMA33 */
  410. .port_ops = &ich_pata_ops,
  411. },
  412. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  413. {
  414. .sht = &piix_sht,
  415. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS,
  416. .pio_mask = 0x1f, /* pio 0-4 */
  417. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  418. .udma_mask = ATA_UDMA4,
  419. .port_ops = &ich_pata_ops,
  420. },
  421. /* ich_pata_100: 3 */
  422. {
  423. .sht = &piix_sht,
  424. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  425. .pio_mask = 0x1f, /* pio0-4 */
  426. .mwdma_mask = 0x06, /* mwdma1-2 */
  427. .udma_mask = ATA_UDMA5, /* udma0-5 */
  428. .port_ops = &ich_pata_ops,
  429. },
  430. /* ich_pata_133: 4 ICH with full UDMA6 */
  431. {
  432. .sht = &piix_sht,
  433. .flags = ATA_FLAG_SRST | ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  434. .pio_mask = 0x1f, /* pio 0-4 */
  435. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  436. .udma_mask = ATA_UDMA6, /* UDMA133 */
  437. .port_ops = &ich_pata_ops,
  438. },
  439. /* ich5_sata: 5 */
  440. {
  441. .sht = &piix_sht,
  442. .flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  443. PIIX_FLAG_IGNORE_PCS,
  444. .pio_mask = 0x1f, /* pio0-4 */
  445. .mwdma_mask = 0x07, /* mwdma0-2 */
  446. .udma_mask = 0x7f, /* udma0-6 */
  447. .port_ops = &piix_sata_ops,
  448. },
  449. /* i6300esb_sata: 6 */
  450. {
  451. .sht = &piix_sht,
  452. .flags = ATA_FLAG_SATA |
  453. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  454. .pio_mask = 0x1f, /* pio0-4 */
  455. .mwdma_mask = 0x07, /* mwdma0-2 */
  456. .udma_mask = 0x7f, /* udma0-6 */
  457. .port_ops = &piix_sata_ops,
  458. },
  459. /* ich6_sata: 7 */
  460. {
  461. .sht = &piix_sht,
  462. .flags = ATA_FLAG_SATA |
  463. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  464. .pio_mask = 0x1f, /* pio0-4 */
  465. .mwdma_mask = 0x07, /* mwdma0-2 */
  466. .udma_mask = 0x7f, /* udma0-6 */
  467. .port_ops = &piix_sata_ops,
  468. },
  469. /* ich6_sata_ahci: 8 */
  470. {
  471. .sht = &piix_sht,
  472. .flags = ATA_FLAG_SATA |
  473. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  474. PIIX_FLAG_AHCI,
  475. .pio_mask = 0x1f, /* pio0-4 */
  476. .mwdma_mask = 0x07, /* mwdma0-2 */
  477. .udma_mask = 0x7f, /* udma0-6 */
  478. .port_ops = &piix_sata_ops,
  479. },
  480. /* ich6m_sata_ahci: 9 */
  481. {
  482. .sht = &piix_sht,
  483. .flags = ATA_FLAG_SATA |
  484. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  485. PIIX_FLAG_AHCI,
  486. .pio_mask = 0x1f, /* pio0-4 */
  487. .mwdma_mask = 0x07, /* mwdma0-2 */
  488. .udma_mask = 0x7f, /* udma0-6 */
  489. .port_ops = &piix_sata_ops,
  490. },
  491. /* ich8_sata_ahci: 10 */
  492. {
  493. .sht = &piix_sht,
  494. .flags = ATA_FLAG_SATA |
  495. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  496. PIIX_FLAG_AHCI,
  497. .pio_mask = 0x1f, /* pio0-4 */
  498. .mwdma_mask = 0x07, /* mwdma0-2 */
  499. .udma_mask = 0x7f, /* udma0-6 */
  500. .port_ops = &piix_sata_ops,
  501. },
  502. };
  503. static struct pci_bits piix_enable_bits[] = {
  504. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  505. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  506. };
  507. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  508. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  509. MODULE_LICENSE("GPL");
  510. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  511. MODULE_VERSION(DRV_VERSION);
  512. static int force_pcs = 0;
  513. module_param(force_pcs, int, 0444);
  514. MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
  515. "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
  516. /**
  517. * piix_pata_cbl_detect - Probe host controller cable detect info
  518. * @ap: Port for which cable detect info is desired
  519. *
  520. * Read 80c cable indicator from ATA PCI device's PCI config
  521. * register. This register is normally set by firmware (BIOS).
  522. *
  523. * LOCKING:
  524. * None (inherited from caller).
  525. */
  526. static void ich_pata_cbl_detect(struct ata_port *ap)
  527. {
  528. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  529. u8 tmp, mask;
  530. /* no 80c support in host controller? */
  531. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  532. goto cbl40;
  533. /* check BIOS cable detect results */
  534. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  535. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  536. if ((tmp & mask) == 0)
  537. goto cbl40;
  538. ap->cbl = ATA_CBL_PATA80;
  539. return;
  540. cbl40:
  541. ap->cbl = ATA_CBL_PATA40;
  542. }
  543. /**
  544. * piix_pata_prereset - prereset for PATA host controller
  545. * @ap: Target port
  546. *
  547. *
  548. * LOCKING:
  549. * None (inherited from caller).
  550. */
  551. static int piix_pata_prereset(struct ata_port *ap)
  552. {
  553. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  554. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  555. return -ENOENT;
  556. ap->cbl = ATA_CBL_PATA40;
  557. return ata_std_prereset(ap);
  558. }
  559. static void piix_pata_error_handler(struct ata_port *ap)
  560. {
  561. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  562. ata_std_postreset);
  563. }
  564. /**
  565. * ich_pata_prereset - prereset for PATA host controller
  566. * @ap: Target port
  567. *
  568. *
  569. * LOCKING:
  570. * None (inherited from caller).
  571. */
  572. static int ich_pata_prereset(struct ata_port *ap)
  573. {
  574. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  575. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  576. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  577. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  578. return 0;
  579. }
  580. ich_pata_cbl_detect(ap);
  581. return ata_std_prereset(ap);
  582. }
  583. static void ich_pata_error_handler(struct ata_port *ap)
  584. {
  585. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  586. ata_std_postreset);
  587. }
  588. /**
  589. * piix_sata_present_mask - determine present mask for SATA host controller
  590. * @ap: Target port
  591. *
  592. * Reads SATA PCI device's PCI config register Port Configuration
  593. * and Status (PCS) to determine port and device availability.
  594. *
  595. * LOCKING:
  596. * None (inherited from caller).
  597. *
  598. * RETURNS:
  599. * determined present_mask
  600. */
  601. static unsigned int piix_sata_present_mask(struct ata_port *ap)
  602. {
  603. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  604. struct piix_host_priv *hpriv = ap->host->private_data;
  605. const unsigned int *map = hpriv->map;
  606. int base = 2 * ap->port_no;
  607. unsigned int present_mask = 0;
  608. int port, i;
  609. u16 pcs;
  610. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  611. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  612. for (i = 0; i < 2; i++) {
  613. port = map[base + i];
  614. if (port < 0)
  615. continue;
  616. if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
  617. (pcs & 1 << (hpriv->map_db->present_shift + port)))
  618. present_mask |= 1 << i;
  619. }
  620. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  621. ap->id, pcs, present_mask);
  622. return present_mask;
  623. }
  624. /**
  625. * piix_sata_softreset - reset SATA host port via ATA SRST
  626. * @ap: port to reset
  627. * @classes: resulting classes of attached devices
  628. *
  629. * Reset SATA host port via ATA SRST. On controllers with
  630. * reliable PCS present bits, the bits are used to determine
  631. * device presence.
  632. *
  633. * LOCKING:
  634. * Kernel thread context (may sleep)
  635. *
  636. * RETURNS:
  637. * 0 on success, -errno otherwise.
  638. */
  639. static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
  640. {
  641. unsigned int present_mask;
  642. int i, rc;
  643. present_mask = piix_sata_present_mask(ap);
  644. rc = ata_std_softreset(ap, classes);
  645. if (rc)
  646. return rc;
  647. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  648. if (!(present_mask & (1 << i)))
  649. classes[i] = ATA_DEV_NONE;
  650. }
  651. return 0;
  652. }
  653. static void piix_sata_error_handler(struct ata_port *ap)
  654. {
  655. ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
  656. ata_std_postreset);
  657. }
  658. /**
  659. * piix_set_piomode - Initialize host controller PATA PIO timings
  660. * @ap: Port whose timings we are configuring
  661. * @adev: um
  662. *
  663. * Set PIO mode for device, in host controller PCI config space.
  664. *
  665. * LOCKING:
  666. * None (inherited from caller).
  667. */
  668. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  669. {
  670. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  671. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  672. unsigned int is_slave = (adev->devno != 0);
  673. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  674. unsigned int slave_port = 0x44;
  675. u16 master_data;
  676. u8 slave_data;
  677. u8 udma_enable;
  678. int control = 0;
  679. /*
  680. * See Intel Document 298600-004 for the timing programing rules
  681. * for ICH controllers.
  682. */
  683. static const /* ISP RTC */
  684. u8 timings[][2] = { { 0, 0 },
  685. { 0, 0 },
  686. { 1, 0 },
  687. { 2, 1 },
  688. { 2, 3 }, };
  689. if (pio >= 2)
  690. control |= 1; /* TIME1 enable */
  691. if (ata_pio_need_iordy(adev))
  692. control |= 2; /* IE enable */
  693. /* Intel specifies that the PPE functionality is for disk only */
  694. if (adev->class == ATA_DEV_ATA)
  695. control |= 4; /* PPE enable */
  696. pci_read_config_word(dev, master_port, &master_data);
  697. if (is_slave) {
  698. /* Enable SITRE (seperate slave timing register) */
  699. master_data |= 0x4000;
  700. /* enable PPE1, IE1 and TIME1 as needed */
  701. master_data |= (control << 4);
  702. pci_read_config_byte(dev, slave_port, &slave_data);
  703. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  704. /* Load the timing nibble for this slave */
  705. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  706. } else {
  707. /* Master keeps the bits in a different format */
  708. master_data &= 0xccf8;
  709. /* Enable PPE, IE and TIME as appropriate */
  710. master_data |= control;
  711. master_data |=
  712. (timings[pio][0] << 12) |
  713. (timings[pio][1] << 8);
  714. }
  715. pci_write_config_word(dev, master_port, master_data);
  716. if (is_slave)
  717. pci_write_config_byte(dev, slave_port, slave_data);
  718. /* Ensure the UDMA bit is off - it will be turned back on if
  719. UDMA is selected */
  720. if (ap->udma_mask) {
  721. pci_read_config_byte(dev, 0x48, &udma_enable);
  722. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  723. pci_write_config_byte(dev, 0x48, udma_enable);
  724. }
  725. }
  726. /**
  727. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  728. * @ap: Port whose timings we are configuring
  729. * @adev: Drive in question
  730. * @udma: udma mode, 0 - 6
  731. * @isich: set if the chip is an ICH device
  732. *
  733. * Set UDMA mode for device, in host controller PCI config space.
  734. *
  735. * LOCKING:
  736. * None (inherited from caller).
  737. */
  738. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  739. {
  740. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  741. u8 master_port = ap->port_no ? 0x42 : 0x40;
  742. u16 master_data;
  743. u8 speed = adev->dma_mode;
  744. int devid = adev->devno + 2 * ap->port_no;
  745. u8 udma_enable;
  746. static const /* ISP RTC */
  747. u8 timings[][2] = { { 0, 0 },
  748. { 0, 0 },
  749. { 1, 0 },
  750. { 2, 1 },
  751. { 2, 3 }, };
  752. pci_read_config_word(dev, master_port, &master_data);
  753. pci_read_config_byte(dev, 0x48, &udma_enable);
  754. if (speed >= XFER_UDMA_0) {
  755. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  756. u16 udma_timing;
  757. u16 ideconf;
  758. int u_clock, u_speed;
  759. /*
  760. * UDMA is handled by a combination of clock switching and
  761. * selection of dividers
  762. *
  763. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  764. * except UDMA0 which is 00
  765. */
  766. u_speed = min(2 - (udma & 1), udma);
  767. if (udma == 5)
  768. u_clock = 0x1000; /* 100Mhz */
  769. else if (udma > 2)
  770. u_clock = 1; /* 66Mhz */
  771. else
  772. u_clock = 0; /* 33Mhz */
  773. udma_enable |= (1 << devid);
  774. /* Load the CT/RP selection */
  775. pci_read_config_word(dev, 0x4A, &udma_timing);
  776. udma_timing &= ~(3 << (4 * devid));
  777. udma_timing |= u_speed << (4 * devid);
  778. pci_write_config_word(dev, 0x4A, udma_timing);
  779. if (isich) {
  780. /* Select a 33/66/100Mhz clock */
  781. pci_read_config_word(dev, 0x54, &ideconf);
  782. ideconf &= ~(0x1001 << devid);
  783. ideconf |= u_clock << devid;
  784. /* For ICH or later we should set bit 10 for better
  785. performance (WR_PingPong_En) */
  786. pci_write_config_word(dev, 0x54, ideconf);
  787. }
  788. } else {
  789. /*
  790. * MWDMA is driven by the PIO timings. We must also enable
  791. * IORDY unconditionally along with TIME1. PPE has already
  792. * been set when the PIO timing was set.
  793. */
  794. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  795. unsigned int control;
  796. u8 slave_data;
  797. const unsigned int needed_pio[3] = {
  798. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  799. };
  800. int pio = needed_pio[mwdma] - XFER_PIO_0;
  801. control = 3; /* IORDY|TIME1 */
  802. /* If the drive MWDMA is faster than it can do PIO then
  803. we must force PIO into PIO0 */
  804. if (adev->pio_mode < needed_pio[mwdma])
  805. /* Enable DMA timing only */
  806. control |= 8; /* PIO cycles in PIO0 */
  807. if (adev->devno) { /* Slave */
  808. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  809. master_data |= control << 4;
  810. pci_read_config_byte(dev, 0x44, &slave_data);
  811. slave_data &= (0x0F + 0xE1 * ap->port_no);
  812. /* Load the matching timing */
  813. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  814. pci_write_config_byte(dev, 0x44, slave_data);
  815. } else { /* Master */
  816. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  817. and master timing bits */
  818. master_data |= control;
  819. master_data |=
  820. (timings[pio][0] << 12) |
  821. (timings[pio][1] << 8);
  822. }
  823. udma_enable &= ~(1 << devid);
  824. pci_write_config_word(dev, master_port, master_data);
  825. }
  826. /* Don't scribble on 0x48 if the controller does not support UDMA */
  827. if (ap->udma_mask)
  828. pci_write_config_byte(dev, 0x48, udma_enable);
  829. }
  830. /**
  831. * piix_set_dmamode - Initialize host controller PATA DMA timings
  832. * @ap: Port whose timings we are configuring
  833. * @adev: um
  834. *
  835. * Set MW/UDMA mode for device, in host controller PCI config space.
  836. *
  837. * LOCKING:
  838. * None (inherited from caller).
  839. */
  840. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  841. {
  842. do_pata_set_dmamode(ap, adev, 0);
  843. }
  844. /**
  845. * ich_set_dmamode - Initialize host controller PATA DMA timings
  846. * @ap: Port whose timings we are configuring
  847. * @adev: um
  848. *
  849. * Set MW/UDMA mode for device, in host controller PCI config space.
  850. *
  851. * LOCKING:
  852. * None (inherited from caller).
  853. */
  854. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  855. {
  856. do_pata_set_dmamode(ap, adev, 1);
  857. }
  858. #define AHCI_PCI_BAR 5
  859. #define AHCI_GLOBAL_CTL 0x04
  860. #define AHCI_ENABLE (1 << 31)
  861. static int piix_disable_ahci(struct pci_dev *pdev)
  862. {
  863. void __iomem *mmio;
  864. u32 tmp;
  865. int rc = 0;
  866. /* BUG: pci_enable_device has not yet been called. This
  867. * works because this device is usually set up by BIOS.
  868. */
  869. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  870. !pci_resource_len(pdev, AHCI_PCI_BAR))
  871. return 0;
  872. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  873. if (!mmio)
  874. return -ENOMEM;
  875. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  876. if (tmp & AHCI_ENABLE) {
  877. tmp &= ~AHCI_ENABLE;
  878. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  879. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  880. if (tmp & AHCI_ENABLE)
  881. rc = -EIO;
  882. }
  883. pci_iounmap(pdev, mmio);
  884. return rc;
  885. }
  886. /**
  887. * piix_check_450nx_errata - Check for problem 450NX setup
  888. * @ata_dev: the PCI device to check
  889. *
  890. * Check for the present of 450NX errata #19 and errata #25. If
  891. * they are found return an error code so we can turn off DMA
  892. */
  893. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  894. {
  895. struct pci_dev *pdev = NULL;
  896. u16 cfg;
  897. u8 rev;
  898. int no_piix_dma = 0;
  899. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  900. {
  901. /* Look for 450NX PXB. Check for problem configurations
  902. A PCI quirk checks bit 6 already */
  903. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  904. pci_read_config_word(pdev, 0x41, &cfg);
  905. /* Only on the original revision: IDE DMA can hang */
  906. if (rev == 0x00)
  907. no_piix_dma = 1;
  908. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  909. else if (cfg & (1<<14) && rev < 5)
  910. no_piix_dma = 2;
  911. }
  912. if (no_piix_dma)
  913. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  914. if (no_piix_dma == 2)
  915. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  916. return no_piix_dma;
  917. }
  918. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  919. struct ata_port_info *pinfo,
  920. const struct piix_map_db *map_db)
  921. {
  922. u16 pcs, new_pcs;
  923. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  924. new_pcs = pcs | map_db->port_enable;
  925. if (new_pcs != pcs) {
  926. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  927. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  928. msleep(150);
  929. }
  930. if (force_pcs == 1) {
  931. dev_printk(KERN_INFO, &pdev->dev,
  932. "force ignoring PCS (0x%x)\n", new_pcs);
  933. pinfo[0].flags |= PIIX_FLAG_IGNORE_PCS;
  934. pinfo[1].flags |= PIIX_FLAG_IGNORE_PCS;
  935. } else if (force_pcs == 2) {
  936. dev_printk(KERN_INFO, &pdev->dev,
  937. "force honoring PCS (0x%x)\n", new_pcs);
  938. pinfo[0].flags &= ~PIIX_FLAG_IGNORE_PCS;
  939. pinfo[1].flags &= ~PIIX_FLAG_IGNORE_PCS;
  940. }
  941. }
  942. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  943. struct ata_port_info *pinfo,
  944. const struct piix_map_db *map_db)
  945. {
  946. struct piix_host_priv *hpriv = pinfo[0].private_data;
  947. const unsigned int *map;
  948. int i, invalid_map = 0;
  949. u8 map_value;
  950. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  951. map = map_db->map[map_value & map_db->mask];
  952. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  953. for (i = 0; i < 4; i++) {
  954. switch (map[i]) {
  955. case RV:
  956. invalid_map = 1;
  957. printk(" XX");
  958. break;
  959. case NA:
  960. printk(" --");
  961. break;
  962. case IDE:
  963. WARN_ON((i & 1) || map[i + 1] != IDE);
  964. pinfo[i / 2] = piix_port_info[ich_pata_100];
  965. pinfo[i / 2].private_data = hpriv;
  966. i++;
  967. printk(" IDE IDE");
  968. break;
  969. default:
  970. printk(" P%d", map[i]);
  971. if (i & 1)
  972. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  973. break;
  974. }
  975. }
  976. printk(" ]\n");
  977. if (invalid_map)
  978. dev_printk(KERN_ERR, &pdev->dev,
  979. "invalid MAP value %u\n", map_value);
  980. hpriv->map = map;
  981. hpriv->map_db = map_db;
  982. }
  983. /**
  984. * piix_init_one - Register PIIX ATA PCI device with kernel services
  985. * @pdev: PCI device to register
  986. * @ent: Entry in piix_pci_tbl matching with @pdev
  987. *
  988. * Called from kernel PCI layer. We probe for combined mode (sigh),
  989. * and then hand over control to libata, for it to do the rest.
  990. *
  991. * LOCKING:
  992. * Inherited from PCI layer (may sleep).
  993. *
  994. * RETURNS:
  995. * Zero on success, or -ERRNO value.
  996. */
  997. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  998. {
  999. static int printed_version;
  1000. struct ata_port_info port_info[2];
  1001. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  1002. struct piix_host_priv *hpriv;
  1003. unsigned long port_flags;
  1004. if (!printed_version++)
  1005. dev_printk(KERN_DEBUG, &pdev->dev,
  1006. "version " DRV_VERSION "\n");
  1007. /* no hotplugging support (FIXME) */
  1008. if (!in_module_init)
  1009. return -ENODEV;
  1010. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  1011. if (!hpriv)
  1012. return -ENOMEM;
  1013. port_info[0] = piix_port_info[ent->driver_data];
  1014. port_info[1] = piix_port_info[ent->driver_data];
  1015. port_info[0].private_data = hpriv;
  1016. port_info[1].private_data = hpriv;
  1017. port_flags = port_info[0].flags;
  1018. if (port_flags & PIIX_FLAG_AHCI) {
  1019. u8 tmp;
  1020. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1021. if (tmp == PIIX_AHCI_DEVICE) {
  1022. int rc = piix_disable_ahci(pdev);
  1023. if (rc)
  1024. return rc;
  1025. }
  1026. }
  1027. /* Initialize SATA map */
  1028. if (port_flags & ATA_FLAG_SATA) {
  1029. piix_init_sata_map(pdev, port_info,
  1030. piix_map_db_table[ent->driver_data]);
  1031. piix_init_pcs(pdev, port_info,
  1032. piix_map_db_table[ent->driver_data]);
  1033. }
  1034. /* On ICH5, some BIOSen disable the interrupt using the
  1035. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1036. * On ICH6, this bit has the same effect, but only when
  1037. * MSI is disabled (and it is disabled, as we don't use
  1038. * message-signalled interrupts currently).
  1039. */
  1040. if (port_flags & PIIX_FLAG_CHECKINTR)
  1041. pci_intx(pdev, 1);
  1042. if (piix_check_450nx_errata(pdev)) {
  1043. /* This writes into the master table but it does not
  1044. really matter for this errata as we will apply it to
  1045. all the PIIX devices on the board */
  1046. port_info[0].mwdma_mask = 0;
  1047. port_info[0].udma_mask = 0;
  1048. port_info[1].mwdma_mask = 0;
  1049. port_info[1].udma_mask = 0;
  1050. }
  1051. return ata_pci_init_one(pdev, ppinfo, 2);
  1052. }
  1053. static void piix_host_stop(struct ata_host *host)
  1054. {
  1055. struct piix_host_priv *hpriv = host->private_data;
  1056. ata_host_stop(host);
  1057. kfree(hpriv);
  1058. }
  1059. static int __init piix_init(void)
  1060. {
  1061. int rc;
  1062. DPRINTK("pci_register_driver\n");
  1063. rc = pci_register_driver(&piix_pci_driver);
  1064. if (rc)
  1065. return rc;
  1066. in_module_init = 0;
  1067. DPRINTK("done\n");
  1068. return 0;
  1069. }
  1070. static void __exit piix_exit(void)
  1071. {
  1072. pci_unregister_driver(&piix_pci_driver);
  1073. }
  1074. module_init(piix_init);
  1075. module_exit(piix_exit);