ep93xx-ac97.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * ASoC driver for Cirrus Logic EP93xx AC97 controller.
  3. *
  4. * Copyright (c) 2010 Mika Westerberg
  5. *
  6. * Based on s3c-ac97 ASoC driver by Jaswinder Singh.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/slab.h>
  19. #include <sound/core.h>
  20. #include <sound/ac97_codec.h>
  21. #include <sound/soc.h>
  22. #include <linux/platform_data/dma-ep93xx.h>
  23. /*
  24. * Per channel (1-4) registers.
  25. */
  26. #define AC97CH(n) (((n) - 1) * 0x20)
  27. #define AC97DR(n) (AC97CH(n) + 0x0000)
  28. #define AC97RXCR(n) (AC97CH(n) + 0x0004)
  29. #define AC97RXCR_REN BIT(0)
  30. #define AC97RXCR_RX3 BIT(3)
  31. #define AC97RXCR_RX4 BIT(4)
  32. #define AC97RXCR_CM BIT(15)
  33. #define AC97TXCR(n) (AC97CH(n) + 0x0008)
  34. #define AC97TXCR_TEN BIT(0)
  35. #define AC97TXCR_TX3 BIT(3)
  36. #define AC97TXCR_TX4 BIT(4)
  37. #define AC97TXCR_CM BIT(15)
  38. #define AC97SR(n) (AC97CH(n) + 0x000c)
  39. #define AC97SR_TXFE BIT(1)
  40. #define AC97SR_TXUE BIT(6)
  41. #define AC97RISR(n) (AC97CH(n) + 0x0010)
  42. #define AC97ISR(n) (AC97CH(n) + 0x0014)
  43. #define AC97IE(n) (AC97CH(n) + 0x0018)
  44. /*
  45. * Global AC97 controller registers.
  46. */
  47. #define AC97S1DATA 0x0080
  48. #define AC97S2DATA 0x0084
  49. #define AC97S12DATA 0x0088
  50. #define AC97RGIS 0x008c
  51. #define AC97GIS 0x0090
  52. #define AC97IM 0x0094
  53. /*
  54. * Common bits for RGIS, GIS and IM registers.
  55. */
  56. #define AC97_SLOT2RXVALID BIT(1)
  57. #define AC97_CODECREADY BIT(5)
  58. #define AC97_SLOT2TXCOMPLETE BIT(6)
  59. #define AC97EOI 0x0098
  60. #define AC97EOI_WINT BIT(0)
  61. #define AC97EOI_CODECREADY BIT(1)
  62. #define AC97GCR 0x009c
  63. #define AC97GCR_AC97IFE BIT(0)
  64. #define AC97RESET 0x00a0
  65. #define AC97RESET_TIMEDRESET BIT(0)
  66. #define AC97SYNC 0x00a4
  67. #define AC97SYNC_TIMEDSYNC BIT(0)
  68. #define AC97_TIMEOUT msecs_to_jiffies(5)
  69. /**
  70. * struct ep93xx_ac97_info - EP93xx AC97 controller info structure
  71. * @lock: mutex serializing access to the bus (slot 1 & 2 ops)
  72. * @dev: pointer to the platform device dev structure
  73. * @regs: mapped AC97 controller registers
  74. * @done: bus ops wait here for an interrupt
  75. */
  76. struct ep93xx_ac97_info {
  77. struct mutex lock;
  78. struct device *dev;
  79. void __iomem *regs;
  80. struct completion done;
  81. };
  82. /* currently ALSA only supports a single AC97 device */
  83. static struct ep93xx_ac97_info *ep93xx_ac97_info;
  84. static struct ep93xx_dma_data ep93xx_ac97_pcm_out = {
  85. .name = "ac97-pcm-out",
  86. .port = EP93XX_DMA_AAC1,
  87. .direction = DMA_MEM_TO_DEV,
  88. };
  89. static struct ep93xx_dma_data ep93xx_ac97_pcm_in = {
  90. .name = "ac97-pcm-in",
  91. .port = EP93XX_DMA_AAC1,
  92. .direction = DMA_DEV_TO_MEM,
  93. };
  94. static inline unsigned ep93xx_ac97_read_reg(struct ep93xx_ac97_info *info,
  95. unsigned reg)
  96. {
  97. return __raw_readl(info->regs + reg);
  98. }
  99. static inline void ep93xx_ac97_write_reg(struct ep93xx_ac97_info *info,
  100. unsigned reg, unsigned val)
  101. {
  102. __raw_writel(val, info->regs + reg);
  103. }
  104. static unsigned short ep93xx_ac97_read(struct snd_ac97 *ac97,
  105. unsigned short reg)
  106. {
  107. struct ep93xx_ac97_info *info = ep93xx_ac97_info;
  108. unsigned short val;
  109. mutex_lock(&info->lock);
  110. ep93xx_ac97_write_reg(info, AC97S1DATA, reg);
  111. ep93xx_ac97_write_reg(info, AC97IM, AC97_SLOT2RXVALID);
  112. if (!wait_for_completion_timeout(&info->done, AC97_TIMEOUT)) {
  113. dev_warn(info->dev, "timeout reading register %x\n", reg);
  114. mutex_unlock(&info->lock);
  115. return -ETIMEDOUT;
  116. }
  117. val = (unsigned short)ep93xx_ac97_read_reg(info, AC97S2DATA);
  118. mutex_unlock(&info->lock);
  119. return val;
  120. }
  121. static void ep93xx_ac97_write(struct snd_ac97 *ac97,
  122. unsigned short reg,
  123. unsigned short val)
  124. {
  125. struct ep93xx_ac97_info *info = ep93xx_ac97_info;
  126. mutex_lock(&info->lock);
  127. /*
  128. * Writes to the codec need to be done so that slot 2 is filled in
  129. * before slot 1.
  130. */
  131. ep93xx_ac97_write_reg(info, AC97S2DATA, val);
  132. ep93xx_ac97_write_reg(info, AC97S1DATA, reg);
  133. ep93xx_ac97_write_reg(info, AC97IM, AC97_SLOT2TXCOMPLETE);
  134. if (!wait_for_completion_timeout(&info->done, AC97_TIMEOUT))
  135. dev_warn(info->dev, "timeout writing register %x\n", reg);
  136. mutex_unlock(&info->lock);
  137. }
  138. static void ep93xx_ac97_warm_reset(struct snd_ac97 *ac97)
  139. {
  140. struct ep93xx_ac97_info *info = ep93xx_ac97_info;
  141. mutex_lock(&info->lock);
  142. /*
  143. * We are assuming that before this functions gets called, the codec
  144. * BIT_CLK is stopped by forcing the codec into powerdown mode. We can
  145. * control the SYNC signal directly via AC97SYNC register. Using
  146. * TIMEDSYNC the controller will keep the SYNC high > 1us.
  147. */
  148. ep93xx_ac97_write_reg(info, AC97SYNC, AC97SYNC_TIMEDSYNC);
  149. ep93xx_ac97_write_reg(info, AC97IM, AC97_CODECREADY);
  150. if (!wait_for_completion_timeout(&info->done, AC97_TIMEOUT))
  151. dev_warn(info->dev, "codec warm reset timeout\n");
  152. mutex_unlock(&info->lock);
  153. }
  154. static void ep93xx_ac97_cold_reset(struct snd_ac97 *ac97)
  155. {
  156. struct ep93xx_ac97_info *info = ep93xx_ac97_info;
  157. mutex_lock(&info->lock);
  158. /*
  159. * For doing cold reset, we disable the AC97 controller interface, clear
  160. * WINT and CODECREADY bits, and finally enable the interface again.
  161. */
  162. ep93xx_ac97_write_reg(info, AC97GCR, 0);
  163. ep93xx_ac97_write_reg(info, AC97EOI, AC97EOI_CODECREADY | AC97EOI_WINT);
  164. ep93xx_ac97_write_reg(info, AC97GCR, AC97GCR_AC97IFE);
  165. /*
  166. * Now, assert the reset and wait for the codec to become ready.
  167. */
  168. ep93xx_ac97_write_reg(info, AC97RESET, AC97RESET_TIMEDRESET);
  169. ep93xx_ac97_write_reg(info, AC97IM, AC97_CODECREADY);
  170. if (!wait_for_completion_timeout(&info->done, AC97_TIMEOUT))
  171. dev_warn(info->dev, "codec cold reset timeout\n");
  172. /*
  173. * Give the codec some time to come fully out from the reset. This way
  174. * we ensure that the subsequent reads/writes will work.
  175. */
  176. usleep_range(15000, 20000);
  177. mutex_unlock(&info->lock);
  178. }
  179. static irqreturn_t ep93xx_ac97_interrupt(int irq, void *dev_id)
  180. {
  181. struct ep93xx_ac97_info *info = dev_id;
  182. unsigned status, mask;
  183. /*
  184. * Just mask out the interrupt and wake up the waiting thread.
  185. * Interrupts are cleared via reading/writing to slot 1 & 2 registers by
  186. * the waiting thread.
  187. */
  188. status = ep93xx_ac97_read_reg(info, AC97GIS);
  189. mask = ep93xx_ac97_read_reg(info, AC97IM);
  190. mask &= ~status;
  191. ep93xx_ac97_write_reg(info, AC97IM, mask);
  192. complete(&info->done);
  193. return IRQ_HANDLED;
  194. }
  195. static struct snd_ac97_bus_ops ep93xx_ac97_ops = {
  196. .read = ep93xx_ac97_read,
  197. .write = ep93xx_ac97_write,
  198. .reset = ep93xx_ac97_cold_reset,
  199. .warm_reset = ep93xx_ac97_warm_reset,
  200. };
  201. static int ep93xx_ac97_trigger(struct snd_pcm_substream *substream,
  202. int cmd, struct snd_soc_dai *dai)
  203. {
  204. struct ep93xx_ac97_info *info = snd_soc_dai_get_drvdata(dai);
  205. unsigned v = 0;
  206. switch (cmd) {
  207. case SNDRV_PCM_TRIGGER_START:
  208. case SNDRV_PCM_TRIGGER_RESUME:
  209. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  210. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  211. /*
  212. * Enable compact mode, TX slots 3 & 4, and the TX FIFO
  213. * itself.
  214. */
  215. v |= AC97TXCR_CM;
  216. v |= AC97TXCR_TX3 | AC97TXCR_TX4;
  217. v |= AC97TXCR_TEN;
  218. ep93xx_ac97_write_reg(info, AC97TXCR(1), v);
  219. } else {
  220. /*
  221. * Enable compact mode, RX slots 3 & 4, and the RX FIFO
  222. * itself.
  223. */
  224. v |= AC97RXCR_CM;
  225. v |= AC97RXCR_RX3 | AC97RXCR_RX4;
  226. v |= AC97RXCR_REN;
  227. ep93xx_ac97_write_reg(info, AC97RXCR(1), v);
  228. }
  229. break;
  230. case SNDRV_PCM_TRIGGER_STOP:
  231. case SNDRV_PCM_TRIGGER_SUSPEND:
  232. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  233. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  234. /*
  235. * As per Cirrus EP93xx errata described below:
  236. *
  237. * http://www.cirrus.com/en/pubs/errata/ER667E2B.pdf
  238. *
  239. * we will wait for the TX FIFO to be empty before
  240. * clearing the TEN bit.
  241. */
  242. unsigned long timeout = jiffies + AC97_TIMEOUT;
  243. do {
  244. v = ep93xx_ac97_read_reg(info, AC97SR(1));
  245. if (time_after(jiffies, timeout)) {
  246. dev_warn(info->dev, "TX timeout\n");
  247. break;
  248. }
  249. } while (!(v & (AC97SR_TXFE | AC97SR_TXUE)));
  250. /* disable the TX FIFO */
  251. ep93xx_ac97_write_reg(info, AC97TXCR(1), 0);
  252. } else {
  253. /* disable the RX FIFO */
  254. ep93xx_ac97_write_reg(info, AC97RXCR(1), 0);
  255. }
  256. break;
  257. default:
  258. dev_warn(info->dev, "unknown command %d\n", cmd);
  259. return -EINVAL;
  260. }
  261. return 0;
  262. }
  263. static int ep93xx_ac97_dai_probe(struct snd_soc_dai *dai)
  264. {
  265. dai->playback_dma_data = &ep93xx_ac97_pcm_out;
  266. dai->capture_dma_data = &ep93xx_ac97_pcm_in;
  267. return 0;
  268. }
  269. static const struct snd_soc_dai_ops ep93xx_ac97_dai_ops = {
  270. .trigger = ep93xx_ac97_trigger,
  271. };
  272. static struct snd_soc_dai_driver ep93xx_ac97_dai = {
  273. .name = "ep93xx-ac97",
  274. .id = 0,
  275. .ac97_control = 1,
  276. .probe = ep93xx_ac97_dai_probe,
  277. .playback = {
  278. .stream_name = "AC97 Playback",
  279. .channels_min = 2,
  280. .channels_max = 2,
  281. .rates = SNDRV_PCM_RATE_8000_48000,
  282. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  283. },
  284. .capture = {
  285. .stream_name = "AC97 Capture",
  286. .channels_min = 2,
  287. .channels_max = 2,
  288. .rates = SNDRV_PCM_RATE_8000_48000,
  289. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  290. },
  291. .ops = &ep93xx_ac97_dai_ops,
  292. };
  293. static const struct snd_soc_component_driver ep93xx_ac97_component = {
  294. .name = "ep93xx-ac97",
  295. };
  296. static int ep93xx_ac97_probe(struct platform_device *pdev)
  297. {
  298. struct ep93xx_ac97_info *info;
  299. struct resource *res;
  300. unsigned int irq;
  301. int ret;
  302. info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
  303. if (!info)
  304. return -ENOMEM;
  305. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  306. info->regs = devm_ioremap_resource(&pdev->dev, res);
  307. if (IS_ERR(info->regs))
  308. return PTR_ERR(info->regs);
  309. irq = platform_get_irq(pdev, 0);
  310. if (!irq)
  311. return -ENODEV;
  312. ret = devm_request_irq(&pdev->dev, irq, ep93xx_ac97_interrupt,
  313. IRQF_TRIGGER_HIGH, pdev->name, info);
  314. if (ret)
  315. goto fail;
  316. dev_set_drvdata(&pdev->dev, info);
  317. mutex_init(&info->lock);
  318. init_completion(&info->done);
  319. info->dev = &pdev->dev;
  320. ep93xx_ac97_info = info;
  321. platform_set_drvdata(pdev, info);
  322. ret = snd_soc_set_ac97_ops(&ep93xx_ac97_ops);
  323. if (ret)
  324. goto fail;
  325. ret = snd_soc_register_component(&pdev->dev, &ep93xx_ac97_component,
  326. &ep93xx_ac97_dai, 1);
  327. if (ret)
  328. goto fail;
  329. return 0;
  330. fail:
  331. ep93xx_ac97_info = NULL;
  332. snd_soc_set_ac97_ops(NULL);
  333. return ret;
  334. }
  335. static int ep93xx_ac97_remove(struct platform_device *pdev)
  336. {
  337. struct ep93xx_ac97_info *info = platform_get_drvdata(pdev);
  338. snd_soc_unregister_component(&pdev->dev);
  339. /* disable the AC97 controller */
  340. ep93xx_ac97_write_reg(info, AC97GCR, 0);
  341. ep93xx_ac97_info = NULL;
  342. snd_soc_set_ac97_ops(NULL);
  343. return 0;
  344. }
  345. static struct platform_driver ep93xx_ac97_driver = {
  346. .probe = ep93xx_ac97_probe,
  347. .remove = ep93xx_ac97_remove,
  348. .driver = {
  349. .name = "ep93xx-ac97",
  350. .owner = THIS_MODULE,
  351. },
  352. };
  353. module_platform_driver(ep93xx_ac97_driver);
  354. MODULE_DESCRIPTION("EP93xx AC97 ASoC Driver");
  355. MODULE_AUTHOR("Mika Westerberg <mika.westerberg@iki.fi>");
  356. MODULE_LICENSE("GPL");
  357. MODULE_ALIAS("platform:ep93xx-ac97");