bnx2x_main.c 373 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784
  1. /* bnx2x_main.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2013 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h> /* for dev_info() */
  22. #include <linux/timer.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/slab.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/bitops.h>
  34. #include <linux/irq.h>
  35. #include <linux/delay.h>
  36. #include <asm/byteorder.h>
  37. #include <linux/time.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/if_vlan.h>
  41. #include <net/ip.h>
  42. #include <net/ipv6.h>
  43. #include <net/tcp.h>
  44. #include <net/checksum.h>
  45. #include <net/ip6_checksum.h>
  46. #include <linux/workqueue.h>
  47. #include <linux/crc32.h>
  48. #include <linux/crc32c.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/zlib.h>
  51. #include <linux/io.h>
  52. #include <linux/semaphore.h>
  53. #include <linux/stringify.h>
  54. #include <linux/vmalloc.h>
  55. #include "bnx2x.h"
  56. #include "bnx2x_init.h"
  57. #include "bnx2x_init_ops.h"
  58. #include "bnx2x_cmn.h"
  59. #include "bnx2x_vfpf.h"
  60. #include "bnx2x_dcb.h"
  61. #include "bnx2x_sp.h"
  62. #include <linux/firmware.h>
  63. #include "bnx2x_fw_file_hdr.h"
  64. /* FW files */
  65. #define FW_FILE_VERSION \
  66. __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
  67. __stringify(BCM_5710_FW_MINOR_VERSION) "." \
  68. __stringify(BCM_5710_FW_REVISION_VERSION) "." \
  69. __stringify(BCM_5710_FW_ENGINEERING_VERSION)
  70. #define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
  71. #define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
  72. #define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
  73. /* Time in jiffies before concluding the transmitter is hung */
  74. #define TX_TIMEOUT (5*HZ)
  75. static char version[] =
  76. "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
  77. DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  78. MODULE_AUTHOR("Eliezer Tamir");
  79. MODULE_DESCRIPTION("Broadcom NetXtreme II "
  80. "BCM57710/57711/57711E/"
  81. "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
  82. "57840/57840_MF Driver");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(DRV_MODULE_VERSION);
  85. MODULE_FIRMWARE(FW_FILE_NAME_E1);
  86. MODULE_FIRMWARE(FW_FILE_NAME_E1H);
  87. MODULE_FIRMWARE(FW_FILE_NAME_E2);
  88. int num_queues;
  89. module_param(num_queues, int, 0);
  90. MODULE_PARM_DESC(num_queues,
  91. " Set number of queues (default is as a number of CPUs)");
  92. static int disable_tpa;
  93. module_param(disable_tpa, int, 0);
  94. MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
  95. int int_mode;
  96. module_param(int_mode, int, 0);
  97. MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
  98. "(1 INT#x; 2 MSI)");
  99. static int dropless_fc;
  100. module_param(dropless_fc, int, 0);
  101. MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
  102. static int mrrs = -1;
  103. module_param(mrrs, int, 0);
  104. MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
  105. static int debug;
  106. module_param(debug, int, 0);
  107. MODULE_PARM_DESC(debug, " Default debug msglevel");
  108. struct workqueue_struct *bnx2x_wq;
  109. struct bnx2x_mac_vals {
  110. u32 xmac_addr;
  111. u32 xmac_val;
  112. u32 emac_addr;
  113. u32 emac_val;
  114. u32 umac_addr;
  115. u32 umac_val;
  116. u32 bmac_addr;
  117. u32 bmac_val[2];
  118. };
  119. enum bnx2x_board_type {
  120. BCM57710 = 0,
  121. BCM57711,
  122. BCM57711E,
  123. BCM57712,
  124. BCM57712_MF,
  125. BCM57712_VF,
  126. BCM57800,
  127. BCM57800_MF,
  128. BCM57800_VF,
  129. BCM57810,
  130. BCM57810_MF,
  131. BCM57810_VF,
  132. BCM57840_4_10,
  133. BCM57840_2_20,
  134. BCM57840_MF,
  135. BCM57840_VF,
  136. BCM57811,
  137. BCM57811_MF,
  138. BCM57840_O,
  139. BCM57840_MFO,
  140. BCM57811_VF
  141. };
  142. /* indexed by board_type, above */
  143. static struct {
  144. char *name;
  145. } board_info[] = {
  146. [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
  147. [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
  148. [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
  149. [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
  150. [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
  151. [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
  152. [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
  153. [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
  154. [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
  155. [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
  156. [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
  157. [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
  158. [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
  159. [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
  160. [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
  161. [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
  162. [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
  163. [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
  164. [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
  165. [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
  166. [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
  167. };
  168. #ifndef PCI_DEVICE_ID_NX2_57710
  169. #define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
  170. #endif
  171. #ifndef PCI_DEVICE_ID_NX2_57711
  172. #define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
  173. #endif
  174. #ifndef PCI_DEVICE_ID_NX2_57711E
  175. #define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
  176. #endif
  177. #ifndef PCI_DEVICE_ID_NX2_57712
  178. #define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
  179. #endif
  180. #ifndef PCI_DEVICE_ID_NX2_57712_MF
  181. #define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
  182. #endif
  183. #ifndef PCI_DEVICE_ID_NX2_57712_VF
  184. #define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
  185. #endif
  186. #ifndef PCI_DEVICE_ID_NX2_57800
  187. #define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
  188. #endif
  189. #ifndef PCI_DEVICE_ID_NX2_57800_MF
  190. #define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
  191. #endif
  192. #ifndef PCI_DEVICE_ID_NX2_57800_VF
  193. #define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
  194. #endif
  195. #ifndef PCI_DEVICE_ID_NX2_57810
  196. #define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
  197. #endif
  198. #ifndef PCI_DEVICE_ID_NX2_57810_MF
  199. #define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
  200. #endif
  201. #ifndef PCI_DEVICE_ID_NX2_57840_O
  202. #define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
  203. #endif
  204. #ifndef PCI_DEVICE_ID_NX2_57810_VF
  205. #define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
  206. #endif
  207. #ifndef PCI_DEVICE_ID_NX2_57840_4_10
  208. #define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
  209. #endif
  210. #ifndef PCI_DEVICE_ID_NX2_57840_2_20
  211. #define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
  212. #endif
  213. #ifndef PCI_DEVICE_ID_NX2_57840_MFO
  214. #define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
  215. #endif
  216. #ifndef PCI_DEVICE_ID_NX2_57840_MF
  217. #define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
  218. #endif
  219. #ifndef PCI_DEVICE_ID_NX2_57840_VF
  220. #define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
  221. #endif
  222. #ifndef PCI_DEVICE_ID_NX2_57811
  223. #define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
  224. #endif
  225. #ifndef PCI_DEVICE_ID_NX2_57811_MF
  226. #define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
  227. #endif
  228. #ifndef PCI_DEVICE_ID_NX2_57811_VF
  229. #define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
  230. #endif
  231. static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
  232. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
  233. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
  234. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
  235. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
  236. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
  237. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
  238. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
  239. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
  240. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
  241. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
  242. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
  243. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
  244. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
  245. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
  246. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
  247. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
  248. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
  249. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
  250. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
  251. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
  252. { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
  253. { 0 }
  254. };
  255. MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
  256. /* Global resources for unloading a previously loaded device */
  257. #define BNX2X_PREV_WAIT_NEEDED 1
  258. static DEFINE_SEMAPHORE(bnx2x_prev_sem);
  259. static LIST_HEAD(bnx2x_prev_list);
  260. /****************************************************************************
  261. * General service functions
  262. ****************************************************************************/
  263. static void __storm_memset_dma_mapping(struct bnx2x *bp,
  264. u32 addr, dma_addr_t mapping)
  265. {
  266. REG_WR(bp, addr, U64_LO(mapping));
  267. REG_WR(bp, addr + 4, U64_HI(mapping));
  268. }
  269. static void storm_memset_spq_addr(struct bnx2x *bp,
  270. dma_addr_t mapping, u16 abs_fid)
  271. {
  272. u32 addr = XSEM_REG_FAST_MEMORY +
  273. XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
  274. __storm_memset_dma_mapping(bp, addr, mapping);
  275. }
  276. static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
  277. u16 pf_id)
  278. {
  279. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
  280. pf_id);
  281. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
  282. pf_id);
  283. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
  284. pf_id);
  285. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
  286. pf_id);
  287. }
  288. static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
  289. u8 enable)
  290. {
  291. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
  292. enable);
  293. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
  294. enable);
  295. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
  296. enable);
  297. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
  298. enable);
  299. }
  300. static void storm_memset_eq_data(struct bnx2x *bp,
  301. struct event_ring_data *eq_data,
  302. u16 pfid)
  303. {
  304. size_t size = sizeof(struct event_ring_data);
  305. u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
  306. __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
  307. }
  308. static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
  309. u16 pfid)
  310. {
  311. u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
  312. REG_WR16(bp, addr, eq_prod);
  313. }
  314. /* used only at init
  315. * locking is done by mcp
  316. */
  317. static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
  318. {
  319. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
  320. pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
  321. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  322. PCICFG_VENDOR_ID_OFFSET);
  323. }
  324. static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
  325. {
  326. u32 val;
  327. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
  328. pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
  329. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  330. PCICFG_VENDOR_ID_OFFSET);
  331. return val;
  332. }
  333. #define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
  334. #define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
  335. #define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
  336. #define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
  337. #define DMAE_DP_DST_NONE "dst_addr [none]"
  338. static void bnx2x_dp_dmae(struct bnx2x *bp,
  339. struct dmae_command *dmae, int msglvl)
  340. {
  341. u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
  342. int i;
  343. switch (dmae->opcode & DMAE_COMMAND_DST) {
  344. case DMAE_CMD_DST_PCI:
  345. if (src_type == DMAE_CMD_SRC_PCI)
  346. DP(msglvl, "DMAE: opcode 0x%08x\n"
  347. "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
  348. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  349. dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
  350. dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
  351. dmae->comp_addr_hi, dmae->comp_addr_lo,
  352. dmae->comp_val);
  353. else
  354. DP(msglvl, "DMAE: opcode 0x%08x\n"
  355. "src [%08x], len [%d*4], dst [%x:%08x]\n"
  356. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  357. dmae->opcode, dmae->src_addr_lo >> 2,
  358. dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
  359. dmae->comp_addr_hi, dmae->comp_addr_lo,
  360. dmae->comp_val);
  361. break;
  362. case DMAE_CMD_DST_GRC:
  363. if (src_type == DMAE_CMD_SRC_PCI)
  364. DP(msglvl, "DMAE: opcode 0x%08x\n"
  365. "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
  366. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  367. dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
  368. dmae->len, dmae->dst_addr_lo >> 2,
  369. dmae->comp_addr_hi, dmae->comp_addr_lo,
  370. dmae->comp_val);
  371. else
  372. DP(msglvl, "DMAE: opcode 0x%08x\n"
  373. "src [%08x], len [%d*4], dst [%08x]\n"
  374. "comp_addr [%x:%08x], comp_val 0x%08x\n",
  375. dmae->opcode, dmae->src_addr_lo >> 2,
  376. dmae->len, dmae->dst_addr_lo >> 2,
  377. dmae->comp_addr_hi, dmae->comp_addr_lo,
  378. dmae->comp_val);
  379. break;
  380. default:
  381. if (src_type == DMAE_CMD_SRC_PCI)
  382. DP(msglvl, "DMAE: opcode 0x%08x\n"
  383. "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
  384. "comp_addr [%x:%08x] comp_val 0x%08x\n",
  385. dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
  386. dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
  387. dmae->comp_val);
  388. else
  389. DP(msglvl, "DMAE: opcode 0x%08x\n"
  390. "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
  391. "comp_addr [%x:%08x] comp_val 0x%08x\n",
  392. dmae->opcode, dmae->src_addr_lo >> 2,
  393. dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
  394. dmae->comp_val);
  395. break;
  396. }
  397. for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
  398. DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
  399. i, *(((u32 *)dmae) + i));
  400. }
  401. /* copy command into DMAE command memory and set DMAE command go */
  402. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
  403. {
  404. u32 cmd_offset;
  405. int i;
  406. cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
  407. for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
  408. REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
  409. }
  410. REG_WR(bp, dmae_reg_go_c[idx], 1);
  411. }
  412. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
  413. {
  414. return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
  415. DMAE_CMD_C_ENABLE);
  416. }
  417. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
  418. {
  419. return opcode & ~DMAE_CMD_SRC_RESET;
  420. }
  421. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  422. bool with_comp, u8 comp_type)
  423. {
  424. u32 opcode = 0;
  425. opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
  426. (dst_type << DMAE_COMMAND_DST_SHIFT));
  427. opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
  428. opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
  429. opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
  430. (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
  431. opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
  432. #ifdef __BIG_ENDIAN
  433. opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
  434. #else
  435. opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
  436. #endif
  437. if (with_comp)
  438. opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
  439. return opcode;
  440. }
  441. void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
  442. struct dmae_command *dmae,
  443. u8 src_type, u8 dst_type)
  444. {
  445. memset(dmae, 0, sizeof(struct dmae_command));
  446. /* set the opcode */
  447. dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
  448. true, DMAE_COMP_PCI);
  449. /* fill in the completion parameters */
  450. dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
  451. dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
  452. dmae->comp_val = DMAE_COMP_VAL;
  453. }
  454. /* issue a dmae command over the init-channel and wait for completion */
  455. int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
  456. {
  457. u32 *wb_comp = bnx2x_sp(bp, wb_comp);
  458. int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
  459. int rc = 0;
  460. bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
  461. /* Lock the dmae channel. Disable BHs to prevent a dead-lock
  462. * as long as this code is called both from syscall context and
  463. * from ndo_set_rx_mode() flow that may be called from BH.
  464. */
  465. spin_lock_bh(&bp->dmae_lock);
  466. /* reset completion */
  467. *wb_comp = 0;
  468. /* post the command on the channel used for initializations */
  469. bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
  470. /* wait for completion */
  471. udelay(5);
  472. while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
  473. if (!cnt ||
  474. (bp->recovery_state != BNX2X_RECOVERY_DONE &&
  475. bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
  476. BNX2X_ERR("DMAE timeout!\n");
  477. rc = DMAE_TIMEOUT;
  478. goto unlock;
  479. }
  480. cnt--;
  481. udelay(50);
  482. }
  483. if (*wb_comp & DMAE_PCI_ERR_FLAG) {
  484. BNX2X_ERR("DMAE PCI error!\n");
  485. rc = DMAE_PCI_ERROR;
  486. }
  487. unlock:
  488. spin_unlock_bh(&bp->dmae_lock);
  489. return rc;
  490. }
  491. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  492. u32 len32)
  493. {
  494. int rc;
  495. struct dmae_command dmae;
  496. if (!bp->dmae_ready) {
  497. u32 *data = bnx2x_sp(bp, wb_data[0]);
  498. if (CHIP_IS_E1(bp))
  499. bnx2x_init_ind_wr(bp, dst_addr, data, len32);
  500. else
  501. bnx2x_init_str_wr(bp, dst_addr, data, len32);
  502. return;
  503. }
  504. /* set opcode and fixed command fields */
  505. bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
  506. /* fill in addresses and len */
  507. dmae.src_addr_lo = U64_LO(dma_addr);
  508. dmae.src_addr_hi = U64_HI(dma_addr);
  509. dmae.dst_addr_lo = dst_addr >> 2;
  510. dmae.dst_addr_hi = 0;
  511. dmae.len = len32;
  512. /* issue the command and wait for completion */
  513. rc = bnx2x_issue_dmae_with_comp(bp, &dmae);
  514. if (rc) {
  515. BNX2X_ERR("DMAE returned failure %d\n", rc);
  516. bnx2x_panic();
  517. }
  518. }
  519. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
  520. {
  521. int rc;
  522. struct dmae_command dmae;
  523. if (!bp->dmae_ready) {
  524. u32 *data = bnx2x_sp(bp, wb_data[0]);
  525. int i;
  526. if (CHIP_IS_E1(bp))
  527. for (i = 0; i < len32; i++)
  528. data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
  529. else
  530. for (i = 0; i < len32; i++)
  531. data[i] = REG_RD(bp, src_addr + i*4);
  532. return;
  533. }
  534. /* set opcode and fixed command fields */
  535. bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
  536. /* fill in addresses and len */
  537. dmae.src_addr_lo = src_addr >> 2;
  538. dmae.src_addr_hi = 0;
  539. dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
  540. dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
  541. dmae.len = len32;
  542. /* issue the command and wait for completion */
  543. rc = bnx2x_issue_dmae_with_comp(bp, &dmae);
  544. if (rc) {
  545. BNX2X_ERR("DMAE returned failure %d\n", rc);
  546. bnx2x_panic();
  547. }
  548. }
  549. static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  550. u32 addr, u32 len)
  551. {
  552. int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
  553. int offset = 0;
  554. while (len > dmae_wr_max) {
  555. bnx2x_write_dmae(bp, phys_addr + offset,
  556. addr + offset, dmae_wr_max);
  557. offset += dmae_wr_max * 4;
  558. len -= dmae_wr_max;
  559. }
  560. bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
  561. }
  562. static int bnx2x_mc_assert(struct bnx2x *bp)
  563. {
  564. char last_idx;
  565. int i, rc = 0;
  566. u32 row0, row1, row2, row3;
  567. /* XSTORM */
  568. last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
  569. XSTORM_ASSERT_LIST_INDEX_OFFSET);
  570. if (last_idx)
  571. BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  572. /* print the asserts */
  573. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  574. row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  575. XSTORM_ASSERT_LIST_OFFSET(i));
  576. row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  577. XSTORM_ASSERT_LIST_OFFSET(i) + 4);
  578. row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  579. XSTORM_ASSERT_LIST_OFFSET(i) + 8);
  580. row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
  581. XSTORM_ASSERT_LIST_OFFSET(i) + 12);
  582. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  583. BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  584. i, row3, row2, row1, row0);
  585. rc++;
  586. } else {
  587. break;
  588. }
  589. }
  590. /* TSTORM */
  591. last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
  592. TSTORM_ASSERT_LIST_INDEX_OFFSET);
  593. if (last_idx)
  594. BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  595. /* print the asserts */
  596. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  597. row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  598. TSTORM_ASSERT_LIST_OFFSET(i));
  599. row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  600. TSTORM_ASSERT_LIST_OFFSET(i) + 4);
  601. row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  602. TSTORM_ASSERT_LIST_OFFSET(i) + 8);
  603. row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
  604. TSTORM_ASSERT_LIST_OFFSET(i) + 12);
  605. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  606. BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  607. i, row3, row2, row1, row0);
  608. rc++;
  609. } else {
  610. break;
  611. }
  612. }
  613. /* CSTORM */
  614. last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
  615. CSTORM_ASSERT_LIST_INDEX_OFFSET);
  616. if (last_idx)
  617. BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  618. /* print the asserts */
  619. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  620. row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  621. CSTORM_ASSERT_LIST_OFFSET(i));
  622. row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  623. CSTORM_ASSERT_LIST_OFFSET(i) + 4);
  624. row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  625. CSTORM_ASSERT_LIST_OFFSET(i) + 8);
  626. row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
  627. CSTORM_ASSERT_LIST_OFFSET(i) + 12);
  628. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  629. BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  630. i, row3, row2, row1, row0);
  631. rc++;
  632. } else {
  633. break;
  634. }
  635. }
  636. /* USTORM */
  637. last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
  638. USTORM_ASSERT_LIST_INDEX_OFFSET);
  639. if (last_idx)
  640. BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
  641. /* print the asserts */
  642. for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
  643. row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
  644. USTORM_ASSERT_LIST_OFFSET(i));
  645. row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
  646. USTORM_ASSERT_LIST_OFFSET(i) + 4);
  647. row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
  648. USTORM_ASSERT_LIST_OFFSET(i) + 8);
  649. row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
  650. USTORM_ASSERT_LIST_OFFSET(i) + 12);
  651. if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
  652. BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
  653. i, row3, row2, row1, row0);
  654. rc++;
  655. } else {
  656. break;
  657. }
  658. }
  659. return rc;
  660. }
  661. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
  662. {
  663. u32 addr, val;
  664. u32 mark, offset;
  665. __be32 data[9];
  666. int word;
  667. u32 trace_shmem_base;
  668. if (BP_NOMCP(bp)) {
  669. BNX2X_ERR("NO MCP - can not dump\n");
  670. return;
  671. }
  672. netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
  673. (bp->common.bc_ver & 0xff0000) >> 16,
  674. (bp->common.bc_ver & 0xff00) >> 8,
  675. (bp->common.bc_ver & 0xff));
  676. val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
  677. if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
  678. BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
  679. if (BP_PATH(bp) == 0)
  680. trace_shmem_base = bp->common.shmem_base;
  681. else
  682. trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
  683. addr = trace_shmem_base - 0x800;
  684. /* validate TRCB signature */
  685. mark = REG_RD(bp, addr);
  686. if (mark != MFW_TRACE_SIGNATURE) {
  687. BNX2X_ERR("Trace buffer signature is missing.");
  688. return ;
  689. }
  690. /* read cyclic buffer pointer */
  691. addr += 4;
  692. mark = REG_RD(bp, addr);
  693. mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
  694. + ((mark + 0x3) & ~0x3) - 0x08000000;
  695. printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
  696. printk("%s", lvl);
  697. /* dump buffer after the mark */
  698. for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
  699. for (word = 0; word < 8; word++)
  700. data[word] = htonl(REG_RD(bp, offset + 4*word));
  701. data[8] = 0x0;
  702. pr_cont("%s", (char *)data);
  703. }
  704. /* dump buffer before the mark */
  705. for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
  706. for (word = 0; word < 8; word++)
  707. data[word] = htonl(REG_RD(bp, offset + 4*word));
  708. data[8] = 0x0;
  709. pr_cont("%s", (char *)data);
  710. }
  711. printk("%s" "end of fw dump\n", lvl);
  712. }
  713. static void bnx2x_fw_dump(struct bnx2x *bp)
  714. {
  715. bnx2x_fw_dump_lvl(bp, KERN_ERR);
  716. }
  717. static void bnx2x_hc_int_disable(struct bnx2x *bp)
  718. {
  719. int port = BP_PORT(bp);
  720. u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
  721. u32 val = REG_RD(bp, addr);
  722. /* in E1 we must use only PCI configuration space to disable
  723. * MSI/MSIX capability
  724. * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
  725. */
  726. if (CHIP_IS_E1(bp)) {
  727. /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
  728. * Use mask register to prevent from HC sending interrupts
  729. * after we exit the function
  730. */
  731. REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
  732. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  733. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  734. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  735. } else
  736. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  737. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  738. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  739. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  740. DP(NETIF_MSG_IFDOWN,
  741. "write %x to HC %d (addr 0x%x)\n",
  742. val, port, addr);
  743. /* flush all outstanding writes */
  744. mmiowb();
  745. REG_WR(bp, addr, val);
  746. if (REG_RD(bp, addr) != val)
  747. BNX2X_ERR("BUG! Proper val not read from IGU!\n");
  748. }
  749. static void bnx2x_igu_int_disable(struct bnx2x *bp)
  750. {
  751. u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  752. val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
  753. IGU_PF_CONF_INT_LINE_EN |
  754. IGU_PF_CONF_ATTN_BIT_EN);
  755. DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
  756. /* flush all outstanding writes */
  757. mmiowb();
  758. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  759. if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
  760. BNX2X_ERR("BUG! Proper val not read from IGU!\n");
  761. }
  762. static void bnx2x_int_disable(struct bnx2x *bp)
  763. {
  764. if (bp->common.int_block == INT_BLOCK_HC)
  765. bnx2x_hc_int_disable(bp);
  766. else
  767. bnx2x_igu_int_disable(bp);
  768. }
  769. void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
  770. {
  771. int i;
  772. u16 j;
  773. struct hc_sp_status_block_data sp_sb_data;
  774. int func = BP_FUNC(bp);
  775. #ifdef BNX2X_STOP_ON_ERROR
  776. u16 start = 0, end = 0;
  777. u8 cos;
  778. #endif
  779. if (disable_int)
  780. bnx2x_int_disable(bp);
  781. bp->stats_state = STATS_STATE_DISABLED;
  782. bp->eth_stats.unrecoverable_error++;
  783. DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
  784. BNX2X_ERR("begin crash dump -----------------\n");
  785. /* Indices */
  786. /* Common */
  787. BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
  788. bp->def_idx, bp->def_att_idx, bp->attn_state,
  789. bp->spq_prod_idx, bp->stats_counter);
  790. BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
  791. bp->def_status_blk->atten_status_block.attn_bits,
  792. bp->def_status_blk->atten_status_block.attn_bits_ack,
  793. bp->def_status_blk->atten_status_block.status_block_id,
  794. bp->def_status_blk->atten_status_block.attn_bits_index);
  795. BNX2X_ERR(" def (");
  796. for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
  797. pr_cont("0x%x%s",
  798. bp->def_status_blk->sp_sb.index_values[i],
  799. (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
  800. for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
  801. *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
  802. CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
  803. i*sizeof(u32));
  804. pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
  805. sp_sb_data.igu_sb_id,
  806. sp_sb_data.igu_seg_id,
  807. sp_sb_data.p_func.pf_id,
  808. sp_sb_data.p_func.vnic_id,
  809. sp_sb_data.p_func.vf_id,
  810. sp_sb_data.p_func.vf_valid,
  811. sp_sb_data.state);
  812. for_each_eth_queue(bp, i) {
  813. struct bnx2x_fastpath *fp = &bp->fp[i];
  814. int loop;
  815. struct hc_status_block_data_e2 sb_data_e2;
  816. struct hc_status_block_data_e1x sb_data_e1x;
  817. struct hc_status_block_sm *hc_sm_p =
  818. CHIP_IS_E1x(bp) ?
  819. sb_data_e1x.common.state_machine :
  820. sb_data_e2.common.state_machine;
  821. struct hc_index_data *hc_index_p =
  822. CHIP_IS_E1x(bp) ?
  823. sb_data_e1x.index_data :
  824. sb_data_e2.index_data;
  825. u8 data_size, cos;
  826. u32 *sb_data_p;
  827. struct bnx2x_fp_txdata txdata;
  828. /* Rx */
  829. BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
  830. i, fp->rx_bd_prod, fp->rx_bd_cons,
  831. fp->rx_comp_prod,
  832. fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
  833. BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
  834. fp->rx_sge_prod, fp->last_max_sge,
  835. le16_to_cpu(fp->fp_hc_idx));
  836. /* Tx */
  837. for_each_cos_in_tx_queue(fp, cos)
  838. {
  839. txdata = *fp->txdata_ptr[cos];
  840. BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
  841. i, txdata.tx_pkt_prod,
  842. txdata.tx_pkt_cons, txdata.tx_bd_prod,
  843. txdata.tx_bd_cons,
  844. le16_to_cpu(*txdata.tx_cons_sb));
  845. }
  846. loop = CHIP_IS_E1x(bp) ?
  847. HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
  848. /* host sb data */
  849. if (IS_FCOE_FP(fp))
  850. continue;
  851. BNX2X_ERR(" run indexes (");
  852. for (j = 0; j < HC_SB_MAX_SM; j++)
  853. pr_cont("0x%x%s",
  854. fp->sb_running_index[j],
  855. (j == HC_SB_MAX_SM - 1) ? ")" : " ");
  856. BNX2X_ERR(" indexes (");
  857. for (j = 0; j < loop; j++)
  858. pr_cont("0x%x%s",
  859. fp->sb_index_values[j],
  860. (j == loop - 1) ? ")" : " ");
  861. /* fw sb data */
  862. data_size = CHIP_IS_E1x(bp) ?
  863. sizeof(struct hc_status_block_data_e1x) :
  864. sizeof(struct hc_status_block_data_e2);
  865. data_size /= sizeof(u32);
  866. sb_data_p = CHIP_IS_E1x(bp) ?
  867. (u32 *)&sb_data_e1x :
  868. (u32 *)&sb_data_e2;
  869. /* copy sb data in here */
  870. for (j = 0; j < data_size; j++)
  871. *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
  872. CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
  873. j * sizeof(u32));
  874. if (!CHIP_IS_E1x(bp)) {
  875. pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
  876. sb_data_e2.common.p_func.pf_id,
  877. sb_data_e2.common.p_func.vf_id,
  878. sb_data_e2.common.p_func.vf_valid,
  879. sb_data_e2.common.p_func.vnic_id,
  880. sb_data_e2.common.same_igu_sb_1b,
  881. sb_data_e2.common.state);
  882. } else {
  883. pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
  884. sb_data_e1x.common.p_func.pf_id,
  885. sb_data_e1x.common.p_func.vf_id,
  886. sb_data_e1x.common.p_func.vf_valid,
  887. sb_data_e1x.common.p_func.vnic_id,
  888. sb_data_e1x.common.same_igu_sb_1b,
  889. sb_data_e1x.common.state);
  890. }
  891. /* SB_SMs data */
  892. for (j = 0; j < HC_SB_MAX_SM; j++) {
  893. pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
  894. j, hc_sm_p[j].__flags,
  895. hc_sm_p[j].igu_sb_id,
  896. hc_sm_p[j].igu_seg_id,
  897. hc_sm_p[j].time_to_expire,
  898. hc_sm_p[j].timer_value);
  899. }
  900. /* Indices data */
  901. for (j = 0; j < loop; j++) {
  902. pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
  903. hc_index_p[j].flags,
  904. hc_index_p[j].timeout);
  905. }
  906. }
  907. #ifdef BNX2X_STOP_ON_ERROR
  908. /* event queue */
  909. BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
  910. for (i = 0; i < NUM_EQ_DESC; i++) {
  911. u32 *data = (u32 *)&bp->eq_ring[i].message.data;
  912. BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
  913. i, bp->eq_ring[i].message.opcode,
  914. bp->eq_ring[i].message.error);
  915. BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
  916. }
  917. /* Rings */
  918. /* Rx */
  919. for_each_valid_rx_queue(bp, i) {
  920. struct bnx2x_fastpath *fp = &bp->fp[i];
  921. start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
  922. end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
  923. for (j = start; j != end; j = RX_BD(j + 1)) {
  924. u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
  925. struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
  926. BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
  927. i, j, rx_bd[1], rx_bd[0], sw_bd->data);
  928. }
  929. start = RX_SGE(fp->rx_sge_prod);
  930. end = RX_SGE(fp->last_max_sge);
  931. for (j = start; j != end; j = RX_SGE(j + 1)) {
  932. u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
  933. struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
  934. BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
  935. i, j, rx_sge[1], rx_sge[0], sw_page->page);
  936. }
  937. start = RCQ_BD(fp->rx_comp_cons - 10);
  938. end = RCQ_BD(fp->rx_comp_cons + 503);
  939. for (j = start; j != end; j = RCQ_BD(j + 1)) {
  940. u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
  941. BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
  942. i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
  943. }
  944. }
  945. /* Tx */
  946. for_each_valid_tx_queue(bp, i) {
  947. struct bnx2x_fastpath *fp = &bp->fp[i];
  948. for_each_cos_in_tx_queue(fp, cos) {
  949. struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
  950. start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
  951. end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
  952. for (j = start; j != end; j = TX_BD(j + 1)) {
  953. struct sw_tx_bd *sw_bd =
  954. &txdata->tx_buf_ring[j];
  955. BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
  956. i, cos, j, sw_bd->skb,
  957. sw_bd->first_bd);
  958. }
  959. start = TX_BD(txdata->tx_bd_cons - 10);
  960. end = TX_BD(txdata->tx_bd_cons + 254);
  961. for (j = start; j != end; j = TX_BD(j + 1)) {
  962. u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
  963. BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
  964. i, cos, j, tx_bd[0], tx_bd[1],
  965. tx_bd[2], tx_bd[3]);
  966. }
  967. }
  968. }
  969. #endif
  970. bnx2x_fw_dump(bp);
  971. bnx2x_mc_assert(bp);
  972. BNX2X_ERR("end crash dump -----------------\n");
  973. }
  974. /*
  975. * FLR Support for E2
  976. *
  977. * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
  978. * initialization.
  979. */
  980. #define FLR_WAIT_USEC 10000 /* 10 milliseconds */
  981. #define FLR_WAIT_INTERVAL 50 /* usec */
  982. #define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
  983. struct pbf_pN_buf_regs {
  984. int pN;
  985. u32 init_crd;
  986. u32 crd;
  987. u32 crd_freed;
  988. };
  989. struct pbf_pN_cmd_regs {
  990. int pN;
  991. u32 lines_occup;
  992. u32 lines_freed;
  993. };
  994. static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
  995. struct pbf_pN_buf_regs *regs,
  996. u32 poll_count)
  997. {
  998. u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
  999. u32 cur_cnt = poll_count;
  1000. crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
  1001. crd = crd_start = REG_RD(bp, regs->crd);
  1002. init_crd = REG_RD(bp, regs->init_crd);
  1003. DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
  1004. DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
  1005. DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
  1006. while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
  1007. (init_crd - crd_start))) {
  1008. if (cur_cnt--) {
  1009. udelay(FLR_WAIT_INTERVAL);
  1010. crd = REG_RD(bp, regs->crd);
  1011. crd_freed = REG_RD(bp, regs->crd_freed);
  1012. } else {
  1013. DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
  1014. regs->pN);
  1015. DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
  1016. regs->pN, crd);
  1017. DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
  1018. regs->pN, crd_freed);
  1019. break;
  1020. }
  1021. }
  1022. DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
  1023. poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
  1024. }
  1025. static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
  1026. struct pbf_pN_cmd_regs *regs,
  1027. u32 poll_count)
  1028. {
  1029. u32 occup, to_free, freed, freed_start;
  1030. u32 cur_cnt = poll_count;
  1031. occup = to_free = REG_RD(bp, regs->lines_occup);
  1032. freed = freed_start = REG_RD(bp, regs->lines_freed);
  1033. DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
  1034. DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
  1035. while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
  1036. if (cur_cnt--) {
  1037. udelay(FLR_WAIT_INTERVAL);
  1038. occup = REG_RD(bp, regs->lines_occup);
  1039. freed = REG_RD(bp, regs->lines_freed);
  1040. } else {
  1041. DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
  1042. regs->pN);
  1043. DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
  1044. regs->pN, occup);
  1045. DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
  1046. regs->pN, freed);
  1047. break;
  1048. }
  1049. }
  1050. DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
  1051. poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
  1052. }
  1053. static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
  1054. u32 expected, u32 poll_count)
  1055. {
  1056. u32 cur_cnt = poll_count;
  1057. u32 val;
  1058. while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
  1059. udelay(FLR_WAIT_INTERVAL);
  1060. return val;
  1061. }
  1062. int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
  1063. char *msg, u32 poll_cnt)
  1064. {
  1065. u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
  1066. if (val != 0) {
  1067. BNX2X_ERR("%s usage count=%d\n", msg, val);
  1068. return 1;
  1069. }
  1070. return 0;
  1071. }
  1072. /* Common routines with VF FLR cleanup */
  1073. u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
  1074. {
  1075. /* adjust polling timeout */
  1076. if (CHIP_REV_IS_EMUL(bp))
  1077. return FLR_POLL_CNT * 2000;
  1078. if (CHIP_REV_IS_FPGA(bp))
  1079. return FLR_POLL_CNT * 120;
  1080. return FLR_POLL_CNT;
  1081. }
  1082. void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
  1083. {
  1084. struct pbf_pN_cmd_regs cmd_regs[] = {
  1085. {0, (CHIP_IS_E3B0(bp)) ?
  1086. PBF_REG_TQ_OCCUPANCY_Q0 :
  1087. PBF_REG_P0_TQ_OCCUPANCY,
  1088. (CHIP_IS_E3B0(bp)) ?
  1089. PBF_REG_TQ_LINES_FREED_CNT_Q0 :
  1090. PBF_REG_P0_TQ_LINES_FREED_CNT},
  1091. {1, (CHIP_IS_E3B0(bp)) ?
  1092. PBF_REG_TQ_OCCUPANCY_Q1 :
  1093. PBF_REG_P1_TQ_OCCUPANCY,
  1094. (CHIP_IS_E3B0(bp)) ?
  1095. PBF_REG_TQ_LINES_FREED_CNT_Q1 :
  1096. PBF_REG_P1_TQ_LINES_FREED_CNT},
  1097. {4, (CHIP_IS_E3B0(bp)) ?
  1098. PBF_REG_TQ_OCCUPANCY_LB_Q :
  1099. PBF_REG_P4_TQ_OCCUPANCY,
  1100. (CHIP_IS_E3B0(bp)) ?
  1101. PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
  1102. PBF_REG_P4_TQ_LINES_FREED_CNT}
  1103. };
  1104. struct pbf_pN_buf_regs buf_regs[] = {
  1105. {0, (CHIP_IS_E3B0(bp)) ?
  1106. PBF_REG_INIT_CRD_Q0 :
  1107. PBF_REG_P0_INIT_CRD ,
  1108. (CHIP_IS_E3B0(bp)) ?
  1109. PBF_REG_CREDIT_Q0 :
  1110. PBF_REG_P0_CREDIT,
  1111. (CHIP_IS_E3B0(bp)) ?
  1112. PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
  1113. PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
  1114. {1, (CHIP_IS_E3B0(bp)) ?
  1115. PBF_REG_INIT_CRD_Q1 :
  1116. PBF_REG_P1_INIT_CRD,
  1117. (CHIP_IS_E3B0(bp)) ?
  1118. PBF_REG_CREDIT_Q1 :
  1119. PBF_REG_P1_CREDIT,
  1120. (CHIP_IS_E3B0(bp)) ?
  1121. PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
  1122. PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
  1123. {4, (CHIP_IS_E3B0(bp)) ?
  1124. PBF_REG_INIT_CRD_LB_Q :
  1125. PBF_REG_P4_INIT_CRD,
  1126. (CHIP_IS_E3B0(bp)) ?
  1127. PBF_REG_CREDIT_LB_Q :
  1128. PBF_REG_P4_CREDIT,
  1129. (CHIP_IS_E3B0(bp)) ?
  1130. PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
  1131. PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
  1132. };
  1133. int i;
  1134. /* Verify the command queues are flushed P0, P1, P4 */
  1135. for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
  1136. bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
  1137. /* Verify the transmission buffers are flushed P0, P1, P4 */
  1138. for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
  1139. bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
  1140. }
  1141. #define OP_GEN_PARAM(param) \
  1142. (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
  1143. #define OP_GEN_TYPE(type) \
  1144. (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
  1145. #define OP_GEN_AGG_VECT(index) \
  1146. (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
  1147. int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
  1148. {
  1149. u32 op_gen_command = 0;
  1150. u32 comp_addr = BAR_CSTRORM_INTMEM +
  1151. CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
  1152. int ret = 0;
  1153. if (REG_RD(bp, comp_addr)) {
  1154. BNX2X_ERR("Cleanup complete was not 0 before sending\n");
  1155. return 1;
  1156. }
  1157. op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
  1158. op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
  1159. op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
  1160. op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
  1161. DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
  1162. REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
  1163. if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
  1164. BNX2X_ERR("FW final cleanup did not succeed\n");
  1165. DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
  1166. (REG_RD(bp, comp_addr)));
  1167. bnx2x_panic();
  1168. return 1;
  1169. }
  1170. /* Zero completion for next FLR */
  1171. REG_WR(bp, comp_addr, 0);
  1172. return ret;
  1173. }
  1174. u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
  1175. {
  1176. u16 status;
  1177. pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
  1178. return status & PCI_EXP_DEVSTA_TRPND;
  1179. }
  1180. /* PF FLR specific routines
  1181. */
  1182. static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
  1183. {
  1184. /* wait for CFC PF usage-counter to zero (includes all the VFs) */
  1185. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1186. CFC_REG_NUM_LCIDS_INSIDE_PF,
  1187. "CFC PF usage counter timed out",
  1188. poll_cnt))
  1189. return 1;
  1190. /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
  1191. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1192. DORQ_REG_PF_USAGE_CNT,
  1193. "DQ PF usage counter timed out",
  1194. poll_cnt))
  1195. return 1;
  1196. /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
  1197. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1198. QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
  1199. "QM PF usage counter timed out",
  1200. poll_cnt))
  1201. return 1;
  1202. /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
  1203. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1204. TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
  1205. "Timers VNIC usage counter timed out",
  1206. poll_cnt))
  1207. return 1;
  1208. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1209. TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
  1210. "Timers NUM_SCANS usage counter timed out",
  1211. poll_cnt))
  1212. return 1;
  1213. /* Wait DMAE PF usage counter to zero */
  1214. if (bnx2x_flr_clnup_poll_hw_counter(bp,
  1215. dmae_reg_go_c[INIT_DMAE_C(bp)],
  1216. "DMAE command register timed out",
  1217. poll_cnt))
  1218. return 1;
  1219. return 0;
  1220. }
  1221. static void bnx2x_hw_enable_status(struct bnx2x *bp)
  1222. {
  1223. u32 val;
  1224. val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
  1225. DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
  1226. val = REG_RD(bp, PBF_REG_DISABLE_PF);
  1227. DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
  1228. val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
  1229. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
  1230. val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
  1231. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
  1232. val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
  1233. DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
  1234. val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
  1235. DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
  1236. val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
  1237. DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
  1238. val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
  1239. DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
  1240. val);
  1241. }
  1242. static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
  1243. {
  1244. u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
  1245. DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
  1246. /* Re-enable PF target read access */
  1247. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
  1248. /* Poll HW usage counters */
  1249. DP(BNX2X_MSG_SP, "Polling usage counters\n");
  1250. if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
  1251. return -EBUSY;
  1252. /* Zero the igu 'trailing edge' and 'leading edge' */
  1253. /* Send the FW cleanup command */
  1254. if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
  1255. return -EBUSY;
  1256. /* ATC cleanup */
  1257. /* Verify TX hw is flushed */
  1258. bnx2x_tx_hw_flushed(bp, poll_cnt);
  1259. /* Wait 100ms (not adjusted according to platform) */
  1260. msleep(100);
  1261. /* Verify no pending pci transactions */
  1262. if (bnx2x_is_pcie_pending(bp->pdev))
  1263. BNX2X_ERR("PCIE Transactions still pending\n");
  1264. /* Debug */
  1265. bnx2x_hw_enable_status(bp);
  1266. /*
  1267. * Master enable - Due to WB DMAE writes performed before this
  1268. * register is re-initialized as part of the regular function init
  1269. */
  1270. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  1271. return 0;
  1272. }
  1273. static void bnx2x_hc_int_enable(struct bnx2x *bp)
  1274. {
  1275. int port = BP_PORT(bp);
  1276. u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
  1277. u32 val = REG_RD(bp, addr);
  1278. bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
  1279. bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
  1280. bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
  1281. if (msix) {
  1282. val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1283. HC_CONFIG_0_REG_INT_LINE_EN_0);
  1284. val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1285. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1286. if (single_msix)
  1287. val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
  1288. } else if (msi) {
  1289. val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
  1290. val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1291. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1292. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1293. } else {
  1294. val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
  1295. HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
  1296. HC_CONFIG_0_REG_INT_LINE_EN_0 |
  1297. HC_CONFIG_0_REG_ATTN_BIT_EN_0);
  1298. if (!CHIP_IS_E1(bp)) {
  1299. DP(NETIF_MSG_IFUP,
  1300. "write %x to HC %d (addr 0x%x)\n", val, port, addr);
  1301. REG_WR(bp, addr, val);
  1302. val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
  1303. }
  1304. }
  1305. if (CHIP_IS_E1(bp))
  1306. REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
  1307. DP(NETIF_MSG_IFUP,
  1308. "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
  1309. (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
  1310. REG_WR(bp, addr, val);
  1311. /*
  1312. * Ensure that HC_CONFIG is written before leading/trailing edge config
  1313. */
  1314. mmiowb();
  1315. barrier();
  1316. if (!CHIP_IS_E1(bp)) {
  1317. /* init leading/trailing edge */
  1318. if (IS_MF(bp)) {
  1319. val = (0xee0f | (1 << (BP_VN(bp) + 4)));
  1320. if (bp->port.pmf)
  1321. /* enable nig and gpio3 attention */
  1322. val |= 0x1100;
  1323. } else
  1324. val = 0xffff;
  1325. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
  1326. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
  1327. }
  1328. /* Make sure that interrupts are indeed enabled from here on */
  1329. mmiowb();
  1330. }
  1331. static void bnx2x_igu_int_enable(struct bnx2x *bp)
  1332. {
  1333. u32 val;
  1334. bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
  1335. bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
  1336. bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
  1337. val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  1338. if (msix) {
  1339. val &= ~(IGU_PF_CONF_INT_LINE_EN |
  1340. IGU_PF_CONF_SINGLE_ISR_EN);
  1341. val |= (IGU_PF_CONF_MSI_MSIX_EN |
  1342. IGU_PF_CONF_ATTN_BIT_EN);
  1343. if (single_msix)
  1344. val |= IGU_PF_CONF_SINGLE_ISR_EN;
  1345. } else if (msi) {
  1346. val &= ~IGU_PF_CONF_INT_LINE_EN;
  1347. val |= (IGU_PF_CONF_MSI_MSIX_EN |
  1348. IGU_PF_CONF_ATTN_BIT_EN |
  1349. IGU_PF_CONF_SINGLE_ISR_EN);
  1350. } else {
  1351. val &= ~IGU_PF_CONF_MSI_MSIX_EN;
  1352. val |= (IGU_PF_CONF_INT_LINE_EN |
  1353. IGU_PF_CONF_ATTN_BIT_EN |
  1354. IGU_PF_CONF_SINGLE_ISR_EN);
  1355. }
  1356. /* Clean previous status - need to configure igu prior to ack*/
  1357. if ((!msix) || single_msix) {
  1358. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  1359. bnx2x_ack_int(bp);
  1360. }
  1361. val |= IGU_PF_CONF_FUNC_EN;
  1362. DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
  1363. val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
  1364. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  1365. if (val & IGU_PF_CONF_INT_LINE_EN)
  1366. pci_intx(bp->pdev, true);
  1367. barrier();
  1368. /* init leading/trailing edge */
  1369. if (IS_MF(bp)) {
  1370. val = (0xee0f | (1 << (BP_VN(bp) + 4)));
  1371. if (bp->port.pmf)
  1372. /* enable nig and gpio3 attention */
  1373. val |= 0x1100;
  1374. } else
  1375. val = 0xffff;
  1376. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
  1377. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
  1378. /* Make sure that interrupts are indeed enabled from here on */
  1379. mmiowb();
  1380. }
  1381. void bnx2x_int_enable(struct bnx2x *bp)
  1382. {
  1383. if (bp->common.int_block == INT_BLOCK_HC)
  1384. bnx2x_hc_int_enable(bp);
  1385. else
  1386. bnx2x_igu_int_enable(bp);
  1387. }
  1388. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
  1389. {
  1390. int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
  1391. int i, offset;
  1392. if (disable_hw)
  1393. /* prevent the HW from sending interrupts */
  1394. bnx2x_int_disable(bp);
  1395. /* make sure all ISRs are done */
  1396. if (msix) {
  1397. synchronize_irq(bp->msix_table[0].vector);
  1398. offset = 1;
  1399. if (CNIC_SUPPORT(bp))
  1400. offset++;
  1401. for_each_eth_queue(bp, i)
  1402. synchronize_irq(bp->msix_table[offset++].vector);
  1403. } else
  1404. synchronize_irq(bp->pdev->irq);
  1405. /* make sure sp_task is not running */
  1406. cancel_delayed_work(&bp->sp_task);
  1407. cancel_delayed_work(&bp->period_task);
  1408. flush_workqueue(bnx2x_wq);
  1409. }
  1410. /* fast path */
  1411. /*
  1412. * General service functions
  1413. */
  1414. /* Return true if succeeded to acquire the lock */
  1415. static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
  1416. {
  1417. u32 lock_status;
  1418. u32 resource_bit = (1 << resource);
  1419. int func = BP_FUNC(bp);
  1420. u32 hw_lock_control_reg;
  1421. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1422. "Trying to take a lock on resource %d\n", resource);
  1423. /* Validating that the resource is within range */
  1424. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1425. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1426. "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1427. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1428. return false;
  1429. }
  1430. if (func <= 5)
  1431. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1432. else
  1433. hw_lock_control_reg =
  1434. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1435. /* Try to acquire the lock */
  1436. REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
  1437. lock_status = REG_RD(bp, hw_lock_control_reg);
  1438. if (lock_status & resource_bit)
  1439. return true;
  1440. DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
  1441. "Failed to get a lock on resource %d\n", resource);
  1442. return false;
  1443. }
  1444. /**
  1445. * bnx2x_get_leader_lock_resource - get the recovery leader resource id
  1446. *
  1447. * @bp: driver handle
  1448. *
  1449. * Returns the recovery leader resource id according to the engine this function
  1450. * belongs to. Currently only only 2 engines is supported.
  1451. */
  1452. static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
  1453. {
  1454. if (BP_PATH(bp))
  1455. return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
  1456. else
  1457. return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
  1458. }
  1459. /**
  1460. * bnx2x_trylock_leader_lock- try to acquire a leader lock.
  1461. *
  1462. * @bp: driver handle
  1463. *
  1464. * Tries to acquire a leader lock for current engine.
  1465. */
  1466. static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
  1467. {
  1468. return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
  1469. }
  1470. static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
  1471. /* schedule the sp task and mark that interrupt occurred (runs from ISR) */
  1472. static int bnx2x_schedule_sp_task(struct bnx2x *bp)
  1473. {
  1474. /* Set the interrupt occurred bit for the sp-task to recognize it
  1475. * must ack the interrupt and transition according to the IGU
  1476. * state machine.
  1477. */
  1478. atomic_set(&bp->interrupt_occurred, 1);
  1479. /* The sp_task must execute only after this bit
  1480. * is set, otherwise we will get out of sync and miss all
  1481. * further interrupts. Hence, the barrier.
  1482. */
  1483. smp_wmb();
  1484. /* schedule sp_task to workqueue */
  1485. return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
  1486. }
  1487. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
  1488. {
  1489. struct bnx2x *bp = fp->bp;
  1490. int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
  1491. int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
  1492. enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
  1493. struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  1494. DP(BNX2X_MSG_SP,
  1495. "fp %d cid %d got ramrod #%d state is %x type is %d\n",
  1496. fp->index, cid, command, bp->state,
  1497. rr_cqe->ramrod_cqe.ramrod_type);
  1498. /* If cid is within VF range, replace the slowpath object with the
  1499. * one corresponding to this VF
  1500. */
  1501. if (cid >= BNX2X_FIRST_VF_CID &&
  1502. cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
  1503. bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
  1504. switch (command) {
  1505. case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
  1506. DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
  1507. drv_cmd = BNX2X_Q_CMD_UPDATE;
  1508. break;
  1509. case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
  1510. DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
  1511. drv_cmd = BNX2X_Q_CMD_SETUP;
  1512. break;
  1513. case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
  1514. DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
  1515. drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
  1516. break;
  1517. case (RAMROD_CMD_ID_ETH_HALT):
  1518. DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
  1519. drv_cmd = BNX2X_Q_CMD_HALT;
  1520. break;
  1521. case (RAMROD_CMD_ID_ETH_TERMINATE):
  1522. DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
  1523. drv_cmd = BNX2X_Q_CMD_TERMINATE;
  1524. break;
  1525. case (RAMROD_CMD_ID_ETH_EMPTY):
  1526. DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
  1527. drv_cmd = BNX2X_Q_CMD_EMPTY;
  1528. break;
  1529. default:
  1530. BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
  1531. command, fp->index);
  1532. return;
  1533. }
  1534. if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
  1535. q_obj->complete_cmd(bp, q_obj, drv_cmd))
  1536. /* q_obj->complete_cmd() failure means that this was
  1537. * an unexpected completion.
  1538. *
  1539. * In this case we don't want to increase the bp->spq_left
  1540. * because apparently we haven't sent this command the first
  1541. * place.
  1542. */
  1543. #ifdef BNX2X_STOP_ON_ERROR
  1544. bnx2x_panic();
  1545. #else
  1546. return;
  1547. #endif
  1548. /* SRIOV: reschedule any 'in_progress' operations */
  1549. bnx2x_iov_sp_event(bp, cid, true);
  1550. smp_mb__before_atomic_inc();
  1551. atomic_inc(&bp->cq_spq_left);
  1552. /* push the change in bp->spq_left and towards the memory */
  1553. smp_mb__after_atomic_inc();
  1554. DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
  1555. if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
  1556. (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
  1557. /* if Q update ramrod is completed for last Q in AFEX vif set
  1558. * flow, then ACK MCP at the end
  1559. *
  1560. * mark pending ACK to MCP bit.
  1561. * prevent case that both bits are cleared.
  1562. * At the end of load/unload driver checks that
  1563. * sp_state is cleared, and this order prevents
  1564. * races
  1565. */
  1566. smp_mb__before_clear_bit();
  1567. set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
  1568. wmb();
  1569. clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
  1570. smp_mb__after_clear_bit();
  1571. /* schedule the sp task as mcp ack is required */
  1572. bnx2x_schedule_sp_task(bp);
  1573. }
  1574. return;
  1575. }
  1576. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
  1577. {
  1578. struct bnx2x *bp = netdev_priv(dev_instance);
  1579. u16 status = bnx2x_ack_int(bp);
  1580. u16 mask;
  1581. int i;
  1582. u8 cos;
  1583. /* Return here if interrupt is shared and it's not for us */
  1584. if (unlikely(status == 0)) {
  1585. DP(NETIF_MSG_INTR, "not our interrupt!\n");
  1586. return IRQ_NONE;
  1587. }
  1588. DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
  1589. #ifdef BNX2X_STOP_ON_ERROR
  1590. if (unlikely(bp->panic))
  1591. return IRQ_HANDLED;
  1592. #endif
  1593. for_each_eth_queue(bp, i) {
  1594. struct bnx2x_fastpath *fp = &bp->fp[i];
  1595. mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
  1596. if (status & mask) {
  1597. /* Handle Rx or Tx according to SB id */
  1598. for_each_cos_in_tx_queue(fp, cos)
  1599. prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
  1600. prefetch(&fp->sb_running_index[SM_RX_ID]);
  1601. napi_schedule(&bnx2x_fp(bp, fp->index, napi));
  1602. status &= ~mask;
  1603. }
  1604. }
  1605. if (CNIC_SUPPORT(bp)) {
  1606. mask = 0x2;
  1607. if (status & (mask | 0x1)) {
  1608. struct cnic_ops *c_ops = NULL;
  1609. rcu_read_lock();
  1610. c_ops = rcu_dereference(bp->cnic_ops);
  1611. if (c_ops && (bp->cnic_eth_dev.drv_state &
  1612. CNIC_DRV_STATE_HANDLES_IRQ))
  1613. c_ops->cnic_handler(bp->cnic_data, NULL);
  1614. rcu_read_unlock();
  1615. status &= ~mask;
  1616. }
  1617. }
  1618. if (unlikely(status & 0x1)) {
  1619. /* schedule sp task to perform default status block work, ack
  1620. * attentions and enable interrupts.
  1621. */
  1622. bnx2x_schedule_sp_task(bp);
  1623. status &= ~0x1;
  1624. if (!status)
  1625. return IRQ_HANDLED;
  1626. }
  1627. if (unlikely(status))
  1628. DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
  1629. status);
  1630. return IRQ_HANDLED;
  1631. }
  1632. /* Link */
  1633. /*
  1634. * General service functions
  1635. */
  1636. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
  1637. {
  1638. u32 lock_status;
  1639. u32 resource_bit = (1 << resource);
  1640. int func = BP_FUNC(bp);
  1641. u32 hw_lock_control_reg;
  1642. int cnt;
  1643. /* Validating that the resource is within range */
  1644. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1645. BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1646. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1647. return -EINVAL;
  1648. }
  1649. if (func <= 5) {
  1650. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1651. } else {
  1652. hw_lock_control_reg =
  1653. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1654. }
  1655. /* Validating that the resource is not already taken */
  1656. lock_status = REG_RD(bp, hw_lock_control_reg);
  1657. if (lock_status & resource_bit) {
  1658. BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
  1659. lock_status, resource_bit);
  1660. return -EEXIST;
  1661. }
  1662. /* Try for 5 second every 5ms */
  1663. for (cnt = 0; cnt < 1000; cnt++) {
  1664. /* Try to acquire the lock */
  1665. REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
  1666. lock_status = REG_RD(bp, hw_lock_control_reg);
  1667. if (lock_status & resource_bit)
  1668. return 0;
  1669. usleep_range(5000, 10000);
  1670. }
  1671. BNX2X_ERR("Timeout\n");
  1672. return -EAGAIN;
  1673. }
  1674. int bnx2x_release_leader_lock(struct bnx2x *bp)
  1675. {
  1676. return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
  1677. }
  1678. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
  1679. {
  1680. u32 lock_status;
  1681. u32 resource_bit = (1 << resource);
  1682. int func = BP_FUNC(bp);
  1683. u32 hw_lock_control_reg;
  1684. /* Validating that the resource is within range */
  1685. if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
  1686. BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
  1687. resource, HW_LOCK_MAX_RESOURCE_VALUE);
  1688. return -EINVAL;
  1689. }
  1690. if (func <= 5) {
  1691. hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
  1692. } else {
  1693. hw_lock_control_reg =
  1694. (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
  1695. }
  1696. /* Validating that the resource is currently taken */
  1697. lock_status = REG_RD(bp, hw_lock_control_reg);
  1698. if (!(lock_status & resource_bit)) {
  1699. BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
  1700. lock_status, resource_bit);
  1701. return -EFAULT;
  1702. }
  1703. REG_WR(bp, hw_lock_control_reg, resource_bit);
  1704. return 0;
  1705. }
  1706. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
  1707. {
  1708. /* The GPIO should be swapped if swap register is set and active */
  1709. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1710. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1711. int gpio_shift = gpio_num +
  1712. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1713. u32 gpio_mask = (1 << gpio_shift);
  1714. u32 gpio_reg;
  1715. int value;
  1716. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1717. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1718. return -EINVAL;
  1719. }
  1720. /* read GPIO value */
  1721. gpio_reg = REG_RD(bp, MISC_REG_GPIO);
  1722. /* get the requested pin value */
  1723. if ((gpio_reg & gpio_mask) == gpio_mask)
  1724. value = 1;
  1725. else
  1726. value = 0;
  1727. DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
  1728. return value;
  1729. }
  1730. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
  1731. {
  1732. /* The GPIO should be swapped if swap register is set and active */
  1733. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1734. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1735. int gpio_shift = gpio_num +
  1736. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1737. u32 gpio_mask = (1 << gpio_shift);
  1738. u32 gpio_reg;
  1739. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1740. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1741. return -EINVAL;
  1742. }
  1743. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1744. /* read GPIO and mask except the float bits */
  1745. gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
  1746. switch (mode) {
  1747. case MISC_REGISTERS_GPIO_OUTPUT_LOW:
  1748. DP(NETIF_MSG_LINK,
  1749. "Set GPIO %d (shift %d) -> output low\n",
  1750. gpio_num, gpio_shift);
  1751. /* clear FLOAT and set CLR */
  1752. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1753. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
  1754. break;
  1755. case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
  1756. DP(NETIF_MSG_LINK,
  1757. "Set GPIO %d (shift %d) -> output high\n",
  1758. gpio_num, gpio_shift);
  1759. /* clear FLOAT and set SET */
  1760. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1761. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
  1762. break;
  1763. case MISC_REGISTERS_GPIO_INPUT_HI_Z:
  1764. DP(NETIF_MSG_LINK,
  1765. "Set GPIO %d (shift %d) -> input\n",
  1766. gpio_num, gpio_shift);
  1767. /* set FLOAT */
  1768. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
  1769. break;
  1770. default:
  1771. break;
  1772. }
  1773. REG_WR(bp, MISC_REG_GPIO, gpio_reg);
  1774. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1775. return 0;
  1776. }
  1777. int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
  1778. {
  1779. u32 gpio_reg = 0;
  1780. int rc = 0;
  1781. /* Any port swapping should be handled by caller. */
  1782. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1783. /* read GPIO and mask except the float bits */
  1784. gpio_reg = REG_RD(bp, MISC_REG_GPIO);
  1785. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
  1786. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
  1787. gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
  1788. switch (mode) {
  1789. case MISC_REGISTERS_GPIO_OUTPUT_LOW:
  1790. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
  1791. /* set CLR */
  1792. gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
  1793. break;
  1794. case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
  1795. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
  1796. /* set SET */
  1797. gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
  1798. break;
  1799. case MISC_REGISTERS_GPIO_INPUT_HI_Z:
  1800. DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
  1801. /* set FLOAT */
  1802. gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
  1803. break;
  1804. default:
  1805. BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
  1806. rc = -EINVAL;
  1807. break;
  1808. }
  1809. if (rc == 0)
  1810. REG_WR(bp, MISC_REG_GPIO, gpio_reg);
  1811. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1812. return rc;
  1813. }
  1814. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
  1815. {
  1816. /* The GPIO should be swapped if swap register is set and active */
  1817. int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
  1818. REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
  1819. int gpio_shift = gpio_num +
  1820. (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
  1821. u32 gpio_mask = (1 << gpio_shift);
  1822. u32 gpio_reg;
  1823. if (gpio_num > MISC_REGISTERS_GPIO_3) {
  1824. BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
  1825. return -EINVAL;
  1826. }
  1827. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1828. /* read GPIO int */
  1829. gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
  1830. switch (mode) {
  1831. case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
  1832. DP(NETIF_MSG_LINK,
  1833. "Clear GPIO INT %d (shift %d) -> output low\n",
  1834. gpio_num, gpio_shift);
  1835. /* clear SET and set CLR */
  1836. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
  1837. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
  1838. break;
  1839. case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
  1840. DP(NETIF_MSG_LINK,
  1841. "Set GPIO INT %d (shift %d) -> output high\n",
  1842. gpio_num, gpio_shift);
  1843. /* clear CLR and set SET */
  1844. gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
  1845. gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
  1846. break;
  1847. default:
  1848. break;
  1849. }
  1850. REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
  1851. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
  1852. return 0;
  1853. }
  1854. static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
  1855. {
  1856. u32 spio_reg;
  1857. /* Only 2 SPIOs are configurable */
  1858. if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
  1859. BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
  1860. return -EINVAL;
  1861. }
  1862. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
  1863. /* read SPIO and mask except the float bits */
  1864. spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
  1865. switch (mode) {
  1866. case MISC_SPIO_OUTPUT_LOW:
  1867. DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
  1868. /* clear FLOAT and set CLR */
  1869. spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
  1870. spio_reg |= (spio << MISC_SPIO_CLR_POS);
  1871. break;
  1872. case MISC_SPIO_OUTPUT_HIGH:
  1873. DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
  1874. /* clear FLOAT and set SET */
  1875. spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
  1876. spio_reg |= (spio << MISC_SPIO_SET_POS);
  1877. break;
  1878. case MISC_SPIO_INPUT_HI_Z:
  1879. DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
  1880. /* set FLOAT */
  1881. spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
  1882. break;
  1883. default:
  1884. break;
  1885. }
  1886. REG_WR(bp, MISC_REG_SPIO, spio_reg);
  1887. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
  1888. return 0;
  1889. }
  1890. void bnx2x_calc_fc_adv(struct bnx2x *bp)
  1891. {
  1892. u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1893. switch (bp->link_vars.ieee_fc &
  1894. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
  1895. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
  1896. bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
  1897. ADVERTISED_Pause);
  1898. break;
  1899. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
  1900. bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
  1901. ADVERTISED_Pause);
  1902. break;
  1903. case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
  1904. bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
  1905. break;
  1906. default:
  1907. bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
  1908. ADVERTISED_Pause);
  1909. break;
  1910. }
  1911. }
  1912. static void bnx2x_set_requested_fc(struct bnx2x *bp)
  1913. {
  1914. /* Initialize link parameters structure variables
  1915. * It is recommended to turn off RX FC for jumbo frames
  1916. * for better performance
  1917. */
  1918. if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
  1919. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
  1920. else
  1921. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
  1922. }
  1923. static void bnx2x_init_dropless_fc(struct bnx2x *bp)
  1924. {
  1925. u32 pause_enabled = 0;
  1926. if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
  1927. if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
  1928. pause_enabled = 1;
  1929. REG_WR(bp, BAR_USTRORM_INTMEM +
  1930. USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
  1931. pause_enabled);
  1932. }
  1933. DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
  1934. pause_enabled ? "enabled" : "disabled");
  1935. }
  1936. int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
  1937. {
  1938. int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
  1939. u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
  1940. if (!BP_NOMCP(bp)) {
  1941. bnx2x_set_requested_fc(bp);
  1942. bnx2x_acquire_phy_lock(bp);
  1943. if (load_mode == LOAD_DIAG) {
  1944. struct link_params *lp = &bp->link_params;
  1945. lp->loopback_mode = LOOPBACK_XGXS;
  1946. /* do PHY loopback at 10G speed, if possible */
  1947. if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
  1948. if (lp->speed_cap_mask[cfx_idx] &
  1949. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  1950. lp->req_line_speed[cfx_idx] =
  1951. SPEED_10000;
  1952. else
  1953. lp->req_line_speed[cfx_idx] =
  1954. SPEED_1000;
  1955. }
  1956. }
  1957. if (load_mode == LOAD_LOOPBACK_EXT) {
  1958. struct link_params *lp = &bp->link_params;
  1959. lp->loopback_mode = LOOPBACK_EXT;
  1960. }
  1961. rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1962. bnx2x_release_phy_lock(bp);
  1963. bnx2x_init_dropless_fc(bp);
  1964. bnx2x_calc_fc_adv(bp);
  1965. if (bp->link_vars.link_up) {
  1966. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  1967. bnx2x_link_report(bp);
  1968. }
  1969. queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
  1970. bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
  1971. return rc;
  1972. }
  1973. BNX2X_ERR("Bootcode is missing - can not initialize link\n");
  1974. return -EINVAL;
  1975. }
  1976. void bnx2x_link_set(struct bnx2x *bp)
  1977. {
  1978. if (!BP_NOMCP(bp)) {
  1979. bnx2x_acquire_phy_lock(bp);
  1980. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1981. bnx2x_release_phy_lock(bp);
  1982. bnx2x_init_dropless_fc(bp);
  1983. bnx2x_calc_fc_adv(bp);
  1984. } else
  1985. BNX2X_ERR("Bootcode is missing - can not set link\n");
  1986. }
  1987. static void bnx2x__link_reset(struct bnx2x *bp)
  1988. {
  1989. if (!BP_NOMCP(bp)) {
  1990. bnx2x_acquire_phy_lock(bp);
  1991. bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
  1992. bnx2x_release_phy_lock(bp);
  1993. } else
  1994. BNX2X_ERR("Bootcode is missing - can not reset link\n");
  1995. }
  1996. void bnx2x_force_link_reset(struct bnx2x *bp)
  1997. {
  1998. bnx2x_acquire_phy_lock(bp);
  1999. bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
  2000. bnx2x_release_phy_lock(bp);
  2001. }
  2002. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
  2003. {
  2004. u8 rc = 0;
  2005. if (!BP_NOMCP(bp)) {
  2006. bnx2x_acquire_phy_lock(bp);
  2007. rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
  2008. is_serdes);
  2009. bnx2x_release_phy_lock(bp);
  2010. } else
  2011. BNX2X_ERR("Bootcode is missing - can not test link\n");
  2012. return rc;
  2013. }
  2014. /* Calculates the sum of vn_min_rates.
  2015. It's needed for further normalizing of the min_rates.
  2016. Returns:
  2017. sum of vn_min_rates.
  2018. or
  2019. 0 - if all the min_rates are 0.
  2020. In the later case fairness algorithm should be deactivated.
  2021. If not all min_rates are zero then those that are zeroes will be set to 1.
  2022. */
  2023. static void bnx2x_calc_vn_min(struct bnx2x *bp,
  2024. struct cmng_init_input *input)
  2025. {
  2026. int all_zero = 1;
  2027. int vn;
  2028. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  2029. u32 vn_cfg = bp->mf_config[vn];
  2030. u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
  2031. FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
  2032. /* Skip hidden vns */
  2033. if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
  2034. vn_min_rate = 0;
  2035. /* If min rate is zero - set it to 1 */
  2036. else if (!vn_min_rate)
  2037. vn_min_rate = DEF_MIN_RATE;
  2038. else
  2039. all_zero = 0;
  2040. input->vnic_min_rate[vn] = vn_min_rate;
  2041. }
  2042. /* if ETS or all min rates are zeros - disable fairness */
  2043. if (BNX2X_IS_ETS_ENABLED(bp)) {
  2044. input->flags.cmng_enables &=
  2045. ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  2046. DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
  2047. } else if (all_zero) {
  2048. input->flags.cmng_enables &=
  2049. ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  2050. DP(NETIF_MSG_IFUP,
  2051. "All MIN values are zeroes fairness will be disabled\n");
  2052. } else
  2053. input->flags.cmng_enables |=
  2054. CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
  2055. }
  2056. static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
  2057. struct cmng_init_input *input)
  2058. {
  2059. u16 vn_max_rate;
  2060. u32 vn_cfg = bp->mf_config[vn];
  2061. if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
  2062. vn_max_rate = 0;
  2063. else {
  2064. u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
  2065. if (IS_MF_SI(bp)) {
  2066. /* maxCfg in percents of linkspeed */
  2067. vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
  2068. } else /* SD modes */
  2069. /* maxCfg is absolute in 100Mb units */
  2070. vn_max_rate = maxCfg * 100;
  2071. }
  2072. DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
  2073. input->vnic_max_rate[vn] = vn_max_rate;
  2074. }
  2075. static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
  2076. {
  2077. if (CHIP_REV_IS_SLOW(bp))
  2078. return CMNG_FNS_NONE;
  2079. if (IS_MF(bp))
  2080. return CMNG_FNS_MINMAX;
  2081. return CMNG_FNS_NONE;
  2082. }
  2083. void bnx2x_read_mf_cfg(struct bnx2x *bp)
  2084. {
  2085. int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
  2086. if (BP_NOMCP(bp))
  2087. return; /* what should be the default value in this case */
  2088. /* For 2 port configuration the absolute function number formula
  2089. * is:
  2090. * abs_func = 2 * vn + BP_PORT + BP_PATH
  2091. *
  2092. * and there are 4 functions per port
  2093. *
  2094. * For 4 port configuration it is
  2095. * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
  2096. *
  2097. * and there are 2 functions per port
  2098. */
  2099. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  2100. int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
  2101. if (func >= E1H_FUNC_MAX)
  2102. break;
  2103. bp->mf_config[vn] =
  2104. MF_CFG_RD(bp, func_mf_config[func].config);
  2105. }
  2106. if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
  2107. DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
  2108. bp->flags |= MF_FUNC_DIS;
  2109. } else {
  2110. DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
  2111. bp->flags &= ~MF_FUNC_DIS;
  2112. }
  2113. }
  2114. static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
  2115. {
  2116. struct cmng_init_input input;
  2117. memset(&input, 0, sizeof(struct cmng_init_input));
  2118. input.port_rate = bp->link_vars.line_speed;
  2119. if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
  2120. int vn;
  2121. /* read mf conf from shmem */
  2122. if (read_cfg)
  2123. bnx2x_read_mf_cfg(bp);
  2124. /* vn_weight_sum and enable fairness if not 0 */
  2125. bnx2x_calc_vn_min(bp, &input);
  2126. /* calculate and set min-max rate for each vn */
  2127. if (bp->port.pmf)
  2128. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
  2129. bnx2x_calc_vn_max(bp, vn, &input);
  2130. /* always enable rate shaping and fairness */
  2131. input.flags.cmng_enables |=
  2132. CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
  2133. bnx2x_init_cmng(&input, &bp->cmng);
  2134. return;
  2135. }
  2136. /* rate shaping and fairness are disabled */
  2137. DP(NETIF_MSG_IFUP,
  2138. "rate shaping and fairness are disabled\n");
  2139. }
  2140. static void storm_memset_cmng(struct bnx2x *bp,
  2141. struct cmng_init *cmng,
  2142. u8 port)
  2143. {
  2144. int vn;
  2145. size_t size = sizeof(struct cmng_struct_per_port);
  2146. u32 addr = BAR_XSTRORM_INTMEM +
  2147. XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
  2148. __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
  2149. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  2150. int func = func_by_vn(bp, vn);
  2151. addr = BAR_XSTRORM_INTMEM +
  2152. XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
  2153. size = sizeof(struct rate_shaping_vars_per_vn);
  2154. __storm_memset_struct(bp, addr, size,
  2155. (u32 *)&cmng->vnic.vnic_max_rate[vn]);
  2156. addr = BAR_XSTRORM_INTMEM +
  2157. XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
  2158. size = sizeof(struct fairness_vars_per_vn);
  2159. __storm_memset_struct(bp, addr, size,
  2160. (u32 *)&cmng->vnic.vnic_min_rate[vn]);
  2161. }
  2162. }
  2163. /* init cmng mode in HW according to local configuration */
  2164. void bnx2x_set_local_cmng(struct bnx2x *bp)
  2165. {
  2166. int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
  2167. if (cmng_fns != CMNG_FNS_NONE) {
  2168. bnx2x_cmng_fns_init(bp, false, cmng_fns);
  2169. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2170. } else {
  2171. /* rate shaping and fairness are disabled */
  2172. DP(NETIF_MSG_IFUP,
  2173. "single function mode without fairness\n");
  2174. }
  2175. }
  2176. /* This function is called upon link interrupt */
  2177. static void bnx2x_link_attn(struct bnx2x *bp)
  2178. {
  2179. /* Make sure that we are synced with the current statistics */
  2180. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  2181. bnx2x_link_update(&bp->link_params, &bp->link_vars);
  2182. bnx2x_init_dropless_fc(bp);
  2183. if (bp->link_vars.link_up) {
  2184. if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
  2185. struct host_port_stats *pstats;
  2186. pstats = bnx2x_sp(bp, port_stats);
  2187. /* reset old mac stats */
  2188. memset(&(pstats->mac_stx[0]), 0,
  2189. sizeof(struct mac_stx));
  2190. }
  2191. if (bp->state == BNX2X_STATE_OPEN)
  2192. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2193. }
  2194. if (bp->link_vars.link_up && bp->link_vars.line_speed)
  2195. bnx2x_set_local_cmng(bp);
  2196. __bnx2x_link_report(bp);
  2197. if (IS_MF(bp))
  2198. bnx2x_link_sync_notify(bp);
  2199. }
  2200. void bnx2x__link_status_update(struct bnx2x *bp)
  2201. {
  2202. if (bp->state != BNX2X_STATE_OPEN)
  2203. return;
  2204. /* read updated dcb configuration */
  2205. if (IS_PF(bp)) {
  2206. bnx2x_dcbx_pmf_update(bp);
  2207. bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
  2208. if (bp->link_vars.link_up)
  2209. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2210. else
  2211. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  2212. /* indicate link status */
  2213. bnx2x_link_report(bp);
  2214. } else { /* VF */
  2215. bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
  2216. SUPPORTED_10baseT_Full |
  2217. SUPPORTED_100baseT_Half |
  2218. SUPPORTED_100baseT_Full |
  2219. SUPPORTED_1000baseT_Full |
  2220. SUPPORTED_2500baseX_Full |
  2221. SUPPORTED_10000baseT_Full |
  2222. SUPPORTED_TP |
  2223. SUPPORTED_FIBRE |
  2224. SUPPORTED_Autoneg |
  2225. SUPPORTED_Pause |
  2226. SUPPORTED_Asym_Pause);
  2227. bp->port.advertising[0] = bp->port.supported[0];
  2228. bp->link_params.bp = bp;
  2229. bp->link_params.port = BP_PORT(bp);
  2230. bp->link_params.req_duplex[0] = DUPLEX_FULL;
  2231. bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
  2232. bp->link_params.req_line_speed[0] = SPEED_10000;
  2233. bp->link_params.speed_cap_mask[0] = 0x7f0000;
  2234. bp->link_params.switch_cfg = SWITCH_CFG_10G;
  2235. bp->link_vars.mac_type = MAC_TYPE_BMAC;
  2236. bp->link_vars.line_speed = SPEED_10000;
  2237. bp->link_vars.link_status =
  2238. (LINK_STATUS_LINK_UP |
  2239. LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
  2240. bp->link_vars.link_up = 1;
  2241. bp->link_vars.duplex = DUPLEX_FULL;
  2242. bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  2243. __bnx2x_link_report(bp);
  2244. bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
  2245. }
  2246. }
  2247. static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
  2248. u16 vlan_val, u8 allowed_prio)
  2249. {
  2250. struct bnx2x_func_state_params func_params = {NULL};
  2251. struct bnx2x_func_afex_update_params *f_update_params =
  2252. &func_params.params.afex_update;
  2253. func_params.f_obj = &bp->func_obj;
  2254. func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
  2255. /* no need to wait for RAMROD completion, so don't
  2256. * set RAMROD_COMP_WAIT flag
  2257. */
  2258. f_update_params->vif_id = vifid;
  2259. f_update_params->afex_default_vlan = vlan_val;
  2260. f_update_params->allowed_priorities = allowed_prio;
  2261. /* if ramrod can not be sent, response to MCP immediately */
  2262. if (bnx2x_func_state_change(bp, &func_params) < 0)
  2263. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  2264. return 0;
  2265. }
  2266. static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
  2267. u16 vif_index, u8 func_bit_map)
  2268. {
  2269. struct bnx2x_func_state_params func_params = {NULL};
  2270. struct bnx2x_func_afex_viflists_params *update_params =
  2271. &func_params.params.afex_viflists;
  2272. int rc;
  2273. u32 drv_msg_code;
  2274. /* validate only LIST_SET and LIST_GET are received from switch */
  2275. if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
  2276. BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
  2277. cmd_type);
  2278. func_params.f_obj = &bp->func_obj;
  2279. func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
  2280. /* set parameters according to cmd_type */
  2281. update_params->afex_vif_list_command = cmd_type;
  2282. update_params->vif_list_index = vif_index;
  2283. update_params->func_bit_map =
  2284. (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
  2285. update_params->func_to_clear = 0;
  2286. drv_msg_code =
  2287. (cmd_type == VIF_LIST_RULE_GET) ?
  2288. DRV_MSG_CODE_AFEX_LISTGET_ACK :
  2289. DRV_MSG_CODE_AFEX_LISTSET_ACK;
  2290. /* if ramrod can not be sent, respond to MCP immediately for
  2291. * SET and GET requests (other are not triggered from MCP)
  2292. */
  2293. rc = bnx2x_func_state_change(bp, &func_params);
  2294. if (rc < 0)
  2295. bnx2x_fw_command(bp, drv_msg_code, 0);
  2296. return 0;
  2297. }
  2298. static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
  2299. {
  2300. struct afex_stats afex_stats;
  2301. u32 func = BP_ABS_FUNC(bp);
  2302. u32 mf_config;
  2303. u16 vlan_val;
  2304. u32 vlan_prio;
  2305. u16 vif_id;
  2306. u8 allowed_prio;
  2307. u8 vlan_mode;
  2308. u32 addr_to_write, vifid, addrs, stats_type, i;
  2309. if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
  2310. vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2311. DP(BNX2X_MSG_MCP,
  2312. "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
  2313. bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
  2314. }
  2315. if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
  2316. vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2317. addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
  2318. DP(BNX2X_MSG_MCP,
  2319. "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
  2320. vifid, addrs);
  2321. bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
  2322. addrs);
  2323. }
  2324. if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
  2325. addr_to_write = SHMEM2_RD(bp,
  2326. afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
  2327. stats_type = SHMEM2_RD(bp,
  2328. afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
  2329. DP(BNX2X_MSG_MCP,
  2330. "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
  2331. addr_to_write);
  2332. bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
  2333. /* write response to scratchpad, for MCP */
  2334. for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
  2335. REG_WR(bp, addr_to_write + i*sizeof(u32),
  2336. *(((u32 *)(&afex_stats))+i));
  2337. /* send ack message to MCP */
  2338. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
  2339. }
  2340. if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
  2341. mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
  2342. bp->mf_config[BP_VN(bp)] = mf_config;
  2343. DP(BNX2X_MSG_MCP,
  2344. "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
  2345. mf_config);
  2346. /* if VIF_SET is "enabled" */
  2347. if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
  2348. /* set rate limit directly to internal RAM */
  2349. struct cmng_init_input cmng_input;
  2350. struct rate_shaping_vars_per_vn m_rs_vn;
  2351. size_t size = sizeof(struct rate_shaping_vars_per_vn);
  2352. u32 addr = BAR_XSTRORM_INTMEM +
  2353. XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
  2354. bp->mf_config[BP_VN(bp)] = mf_config;
  2355. bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
  2356. m_rs_vn.vn_counter.rate =
  2357. cmng_input.vnic_max_rate[BP_VN(bp)];
  2358. m_rs_vn.vn_counter.quota =
  2359. (m_rs_vn.vn_counter.rate *
  2360. RS_PERIODIC_TIMEOUT_USEC) / 8;
  2361. __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
  2362. /* read relevant values from mf_cfg struct in shmem */
  2363. vif_id =
  2364. (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  2365. FUNC_MF_CFG_E1HOV_TAG_MASK) >>
  2366. FUNC_MF_CFG_E1HOV_TAG_SHIFT;
  2367. vlan_val =
  2368. (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  2369. FUNC_MF_CFG_AFEX_VLAN_MASK) >>
  2370. FUNC_MF_CFG_AFEX_VLAN_SHIFT;
  2371. vlan_prio = (mf_config &
  2372. FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
  2373. FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
  2374. vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
  2375. vlan_mode =
  2376. (MF_CFG_RD(bp,
  2377. func_mf_config[func].afex_config) &
  2378. FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
  2379. FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
  2380. allowed_prio =
  2381. (MF_CFG_RD(bp,
  2382. func_mf_config[func].afex_config) &
  2383. FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
  2384. FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
  2385. /* send ramrod to FW, return in case of failure */
  2386. if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
  2387. allowed_prio))
  2388. return;
  2389. bp->afex_def_vlan_tag = vlan_val;
  2390. bp->afex_vlan_mode = vlan_mode;
  2391. } else {
  2392. /* notify link down because BP->flags is disabled */
  2393. bnx2x_link_report(bp);
  2394. /* send INVALID VIF ramrod to FW */
  2395. bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
  2396. /* Reset the default afex VLAN */
  2397. bp->afex_def_vlan_tag = -1;
  2398. }
  2399. }
  2400. }
  2401. static void bnx2x_pmf_update(struct bnx2x *bp)
  2402. {
  2403. int port = BP_PORT(bp);
  2404. u32 val;
  2405. bp->port.pmf = 1;
  2406. DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
  2407. /*
  2408. * We need the mb() to ensure the ordering between the writing to
  2409. * bp->port.pmf here and reading it from the bnx2x_periodic_task().
  2410. */
  2411. smp_mb();
  2412. /* queue a periodic task */
  2413. queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
  2414. bnx2x_dcbx_pmf_update(bp);
  2415. /* enable nig attention */
  2416. val = (0xff0f | (1 << (BP_VN(bp) + 4)));
  2417. if (bp->common.int_block == INT_BLOCK_HC) {
  2418. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
  2419. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
  2420. } else if (!CHIP_IS_E1x(bp)) {
  2421. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
  2422. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
  2423. }
  2424. bnx2x_stats_handle(bp, STATS_EVENT_PMF);
  2425. }
  2426. /* end of Link */
  2427. /* slow path */
  2428. /*
  2429. * General service functions
  2430. */
  2431. /* send the MCP a request, block until there is a reply */
  2432. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
  2433. {
  2434. int mb_idx = BP_FW_MB_IDX(bp);
  2435. u32 seq;
  2436. u32 rc = 0;
  2437. u32 cnt = 1;
  2438. u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
  2439. mutex_lock(&bp->fw_mb_mutex);
  2440. seq = ++bp->fw_seq;
  2441. SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
  2442. SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
  2443. DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
  2444. (command | seq), param);
  2445. do {
  2446. /* let the FW do it's magic ... */
  2447. msleep(delay);
  2448. rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
  2449. /* Give the FW up to 5 second (500*10ms) */
  2450. } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
  2451. DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
  2452. cnt*delay, rc, seq);
  2453. /* is this a reply to our command? */
  2454. if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
  2455. rc &= FW_MSG_CODE_MASK;
  2456. else {
  2457. /* FW BUG! */
  2458. BNX2X_ERR("FW failed to respond!\n");
  2459. bnx2x_fw_dump(bp);
  2460. rc = 0;
  2461. }
  2462. mutex_unlock(&bp->fw_mb_mutex);
  2463. return rc;
  2464. }
  2465. static void storm_memset_func_cfg(struct bnx2x *bp,
  2466. struct tstorm_eth_function_common_config *tcfg,
  2467. u16 abs_fid)
  2468. {
  2469. size_t size = sizeof(struct tstorm_eth_function_common_config);
  2470. u32 addr = BAR_TSTRORM_INTMEM +
  2471. TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
  2472. __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
  2473. }
  2474. void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
  2475. {
  2476. if (CHIP_IS_E1x(bp)) {
  2477. struct tstorm_eth_function_common_config tcfg = {0};
  2478. storm_memset_func_cfg(bp, &tcfg, p->func_id);
  2479. }
  2480. /* Enable the function in the FW */
  2481. storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
  2482. storm_memset_func_en(bp, p->func_id, 1);
  2483. /* spq */
  2484. if (p->func_flgs & FUNC_FLG_SPQ) {
  2485. storm_memset_spq_addr(bp, p->spq_map, p->func_id);
  2486. REG_WR(bp, XSEM_REG_FAST_MEMORY +
  2487. XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
  2488. }
  2489. }
  2490. /**
  2491. * bnx2x_get_common_flags - Return common flags
  2492. *
  2493. * @bp device handle
  2494. * @fp queue handle
  2495. * @zero_stats TRUE if statistics zeroing is needed
  2496. *
  2497. * Return the flags that are common for the Tx-only and not normal connections.
  2498. */
  2499. static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
  2500. struct bnx2x_fastpath *fp,
  2501. bool zero_stats)
  2502. {
  2503. unsigned long flags = 0;
  2504. /* PF driver will always initialize the Queue to an ACTIVE state */
  2505. __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
  2506. /* tx only connections collect statistics (on the same index as the
  2507. * parent connection). The statistics are zeroed when the parent
  2508. * connection is initialized.
  2509. */
  2510. __set_bit(BNX2X_Q_FLG_STATS, &flags);
  2511. if (zero_stats)
  2512. __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
  2513. __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
  2514. __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
  2515. #ifdef BNX2X_STOP_ON_ERROR
  2516. __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
  2517. #endif
  2518. return flags;
  2519. }
  2520. static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
  2521. struct bnx2x_fastpath *fp,
  2522. bool leading)
  2523. {
  2524. unsigned long flags = 0;
  2525. /* calculate other queue flags */
  2526. if (IS_MF_SD(bp))
  2527. __set_bit(BNX2X_Q_FLG_OV, &flags);
  2528. if (IS_FCOE_FP(fp)) {
  2529. __set_bit(BNX2X_Q_FLG_FCOE, &flags);
  2530. /* For FCoE - force usage of default priority (for afex) */
  2531. __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
  2532. }
  2533. if (!fp->disable_tpa) {
  2534. __set_bit(BNX2X_Q_FLG_TPA, &flags);
  2535. __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
  2536. if (fp->mode == TPA_MODE_GRO)
  2537. __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
  2538. }
  2539. if (leading) {
  2540. __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
  2541. __set_bit(BNX2X_Q_FLG_MCAST, &flags);
  2542. }
  2543. /* Always set HW VLAN stripping */
  2544. __set_bit(BNX2X_Q_FLG_VLAN, &flags);
  2545. /* configure silent vlan removal */
  2546. if (IS_MF_AFEX(bp))
  2547. __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
  2548. return flags | bnx2x_get_common_flags(bp, fp, true);
  2549. }
  2550. static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
  2551. struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
  2552. u8 cos)
  2553. {
  2554. gen_init->stat_id = bnx2x_stats_id(fp);
  2555. gen_init->spcl_id = fp->cl_id;
  2556. /* Always use mini-jumbo MTU for FCoE L2 ring */
  2557. if (IS_FCOE_FP(fp))
  2558. gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
  2559. else
  2560. gen_init->mtu = bp->dev->mtu;
  2561. gen_init->cos = cos;
  2562. }
  2563. static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
  2564. struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
  2565. struct bnx2x_rxq_setup_params *rxq_init)
  2566. {
  2567. u8 max_sge = 0;
  2568. u16 sge_sz = 0;
  2569. u16 tpa_agg_size = 0;
  2570. if (!fp->disable_tpa) {
  2571. pause->sge_th_lo = SGE_TH_LO(bp);
  2572. pause->sge_th_hi = SGE_TH_HI(bp);
  2573. /* validate SGE ring has enough to cross high threshold */
  2574. WARN_ON(bp->dropless_fc &&
  2575. pause->sge_th_hi + FW_PREFETCH_CNT >
  2576. MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
  2577. tpa_agg_size = TPA_AGG_SIZE;
  2578. max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
  2579. SGE_PAGE_SHIFT;
  2580. max_sge = ((max_sge + PAGES_PER_SGE - 1) &
  2581. (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
  2582. sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
  2583. }
  2584. /* pause - not for e1 */
  2585. if (!CHIP_IS_E1(bp)) {
  2586. pause->bd_th_lo = BD_TH_LO(bp);
  2587. pause->bd_th_hi = BD_TH_HI(bp);
  2588. pause->rcq_th_lo = RCQ_TH_LO(bp);
  2589. pause->rcq_th_hi = RCQ_TH_HI(bp);
  2590. /*
  2591. * validate that rings have enough entries to cross
  2592. * high thresholds
  2593. */
  2594. WARN_ON(bp->dropless_fc &&
  2595. pause->bd_th_hi + FW_PREFETCH_CNT >
  2596. bp->rx_ring_size);
  2597. WARN_ON(bp->dropless_fc &&
  2598. pause->rcq_th_hi + FW_PREFETCH_CNT >
  2599. NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
  2600. pause->pri_map = 1;
  2601. }
  2602. /* rxq setup */
  2603. rxq_init->dscr_map = fp->rx_desc_mapping;
  2604. rxq_init->sge_map = fp->rx_sge_mapping;
  2605. rxq_init->rcq_map = fp->rx_comp_mapping;
  2606. rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
  2607. /* This should be a maximum number of data bytes that may be
  2608. * placed on the BD (not including paddings).
  2609. */
  2610. rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
  2611. BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
  2612. rxq_init->cl_qzone_id = fp->cl_qzone_id;
  2613. rxq_init->tpa_agg_sz = tpa_agg_size;
  2614. rxq_init->sge_buf_sz = sge_sz;
  2615. rxq_init->max_sges_pkt = max_sge;
  2616. rxq_init->rss_engine_id = BP_FUNC(bp);
  2617. rxq_init->mcast_engine_id = BP_FUNC(bp);
  2618. /* Maximum number or simultaneous TPA aggregation for this Queue.
  2619. *
  2620. * For PF Clients it should be the maximum available number.
  2621. * VF driver(s) may want to define it to a smaller value.
  2622. */
  2623. rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
  2624. rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
  2625. rxq_init->fw_sb_id = fp->fw_sb_id;
  2626. if (IS_FCOE_FP(fp))
  2627. rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
  2628. else
  2629. rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
  2630. /* configure silent vlan removal
  2631. * if multi function mode is afex, then mask default vlan
  2632. */
  2633. if (IS_MF_AFEX(bp)) {
  2634. rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
  2635. rxq_init->silent_removal_mask = VLAN_VID_MASK;
  2636. }
  2637. }
  2638. static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
  2639. struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
  2640. u8 cos)
  2641. {
  2642. txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
  2643. txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
  2644. txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
  2645. txq_init->fw_sb_id = fp->fw_sb_id;
  2646. /*
  2647. * set the tss leading client id for TX classification ==
  2648. * leading RSS client id
  2649. */
  2650. txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
  2651. if (IS_FCOE_FP(fp)) {
  2652. txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
  2653. txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
  2654. }
  2655. }
  2656. static void bnx2x_pf_init(struct bnx2x *bp)
  2657. {
  2658. struct bnx2x_func_init_params func_init = {0};
  2659. struct event_ring_data eq_data = { {0} };
  2660. u16 flags;
  2661. if (!CHIP_IS_E1x(bp)) {
  2662. /* reset IGU PF statistics: MSIX + ATTN */
  2663. /* PF */
  2664. REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
  2665. BNX2X_IGU_STAS_MSG_VF_CNT*4 +
  2666. (CHIP_MODE_IS_4_PORT(bp) ?
  2667. BP_FUNC(bp) : BP_VN(bp))*4, 0);
  2668. /* ATTN */
  2669. REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
  2670. BNX2X_IGU_STAS_MSG_VF_CNT*4 +
  2671. BNX2X_IGU_STAS_MSG_PF_CNT*4 +
  2672. (CHIP_MODE_IS_4_PORT(bp) ?
  2673. BP_FUNC(bp) : BP_VN(bp))*4, 0);
  2674. }
  2675. /* function setup flags */
  2676. flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
  2677. /* This flag is relevant for E1x only.
  2678. * E2 doesn't have a TPA configuration in a function level.
  2679. */
  2680. flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
  2681. func_init.func_flgs = flags;
  2682. func_init.pf_id = BP_FUNC(bp);
  2683. func_init.func_id = BP_FUNC(bp);
  2684. func_init.spq_map = bp->spq_mapping;
  2685. func_init.spq_prod = bp->spq_prod_idx;
  2686. bnx2x_func_init(bp, &func_init);
  2687. memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
  2688. /*
  2689. * Congestion management values depend on the link rate
  2690. * There is no active link so initial link rate is set to 10 Gbps.
  2691. * When the link comes up The congestion management values are
  2692. * re-calculated according to the actual link rate.
  2693. */
  2694. bp->link_vars.line_speed = SPEED_10000;
  2695. bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
  2696. /* Only the PMF sets the HW */
  2697. if (bp->port.pmf)
  2698. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2699. /* init Event Queue - PCI bus guarantees correct endianity*/
  2700. eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
  2701. eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
  2702. eq_data.producer = bp->eq_prod;
  2703. eq_data.index_id = HC_SP_INDEX_EQ_CONS;
  2704. eq_data.sb_id = DEF_SB_ID;
  2705. storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
  2706. }
  2707. static void bnx2x_e1h_disable(struct bnx2x *bp)
  2708. {
  2709. int port = BP_PORT(bp);
  2710. bnx2x_tx_disable(bp);
  2711. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
  2712. }
  2713. static void bnx2x_e1h_enable(struct bnx2x *bp)
  2714. {
  2715. int port = BP_PORT(bp);
  2716. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
  2717. /* Tx queue should be only re-enabled */
  2718. netif_tx_wake_all_queues(bp->dev);
  2719. /*
  2720. * Should not call netif_carrier_on since it will be called if the link
  2721. * is up when checking for link state
  2722. */
  2723. }
  2724. #define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
  2725. static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
  2726. {
  2727. struct eth_stats_info *ether_stat =
  2728. &bp->slowpath->drv_info_to_mcp.ether_stat;
  2729. struct bnx2x_vlan_mac_obj *mac_obj =
  2730. &bp->sp_objs->mac_obj;
  2731. int i;
  2732. strlcpy(ether_stat->version, DRV_MODULE_VERSION,
  2733. ETH_STAT_INFO_VERSION_LEN);
  2734. /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
  2735. * mac_local field in ether_stat struct. The base address is offset by 2
  2736. * bytes to account for the field being 8 bytes but a mac address is
  2737. * only 6 bytes. Likewise, the stride for the get_n_elements function is
  2738. * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
  2739. * allocated by the ether_stat struct, so the macs will land in their
  2740. * proper positions.
  2741. */
  2742. for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
  2743. memset(ether_stat->mac_local + i, 0,
  2744. sizeof(ether_stat->mac_local[0]));
  2745. mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
  2746. DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
  2747. ether_stat->mac_local + MAC_PAD, MAC_PAD,
  2748. ETH_ALEN);
  2749. ether_stat->mtu_size = bp->dev->mtu;
  2750. if (bp->dev->features & NETIF_F_RXCSUM)
  2751. ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
  2752. if (bp->dev->features & NETIF_F_TSO)
  2753. ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
  2754. ether_stat->feature_flags |= bp->common.boot_mode;
  2755. ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
  2756. ether_stat->txq_size = bp->tx_ring_size;
  2757. ether_stat->rxq_size = bp->rx_ring_size;
  2758. }
  2759. static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
  2760. {
  2761. struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
  2762. struct fcoe_stats_info *fcoe_stat =
  2763. &bp->slowpath->drv_info_to_mcp.fcoe_stat;
  2764. if (!CNIC_LOADED(bp))
  2765. return;
  2766. memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
  2767. fcoe_stat->qos_priority =
  2768. app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
  2769. /* insert FCoE stats from ramrod response */
  2770. if (!NO_FCOE(bp)) {
  2771. struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
  2772. &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
  2773. tstorm_queue_statistics;
  2774. struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
  2775. &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
  2776. xstorm_queue_statistics;
  2777. struct fcoe_statistics_params *fw_fcoe_stat =
  2778. &bp->fw_stats_data->fcoe;
  2779. ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
  2780. fcoe_stat->rx_bytes_lo,
  2781. fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
  2782. ADD_64_LE(fcoe_stat->rx_bytes_hi,
  2783. fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
  2784. fcoe_stat->rx_bytes_lo,
  2785. fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
  2786. ADD_64_LE(fcoe_stat->rx_bytes_hi,
  2787. fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
  2788. fcoe_stat->rx_bytes_lo,
  2789. fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
  2790. ADD_64_LE(fcoe_stat->rx_bytes_hi,
  2791. fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
  2792. fcoe_stat->rx_bytes_lo,
  2793. fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
  2794. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2795. fcoe_stat->rx_frames_lo,
  2796. fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
  2797. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2798. fcoe_stat->rx_frames_lo,
  2799. fcoe_q_tstorm_stats->rcv_ucast_pkts);
  2800. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2801. fcoe_stat->rx_frames_lo,
  2802. fcoe_q_tstorm_stats->rcv_bcast_pkts);
  2803. ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
  2804. fcoe_stat->rx_frames_lo,
  2805. fcoe_q_tstorm_stats->rcv_mcast_pkts);
  2806. ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
  2807. fcoe_stat->tx_bytes_lo,
  2808. fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
  2809. ADD_64_LE(fcoe_stat->tx_bytes_hi,
  2810. fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
  2811. fcoe_stat->tx_bytes_lo,
  2812. fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
  2813. ADD_64_LE(fcoe_stat->tx_bytes_hi,
  2814. fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
  2815. fcoe_stat->tx_bytes_lo,
  2816. fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
  2817. ADD_64_LE(fcoe_stat->tx_bytes_hi,
  2818. fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
  2819. fcoe_stat->tx_bytes_lo,
  2820. fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
  2821. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2822. fcoe_stat->tx_frames_lo,
  2823. fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
  2824. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2825. fcoe_stat->tx_frames_lo,
  2826. fcoe_q_xstorm_stats->ucast_pkts_sent);
  2827. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2828. fcoe_stat->tx_frames_lo,
  2829. fcoe_q_xstorm_stats->bcast_pkts_sent);
  2830. ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
  2831. fcoe_stat->tx_frames_lo,
  2832. fcoe_q_xstorm_stats->mcast_pkts_sent);
  2833. }
  2834. /* ask L5 driver to add data to the struct */
  2835. bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
  2836. }
  2837. static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
  2838. {
  2839. struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
  2840. struct iscsi_stats_info *iscsi_stat =
  2841. &bp->slowpath->drv_info_to_mcp.iscsi_stat;
  2842. if (!CNIC_LOADED(bp))
  2843. return;
  2844. memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
  2845. ETH_ALEN);
  2846. iscsi_stat->qos_priority =
  2847. app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
  2848. /* ask L5 driver to add data to the struct */
  2849. bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
  2850. }
  2851. /* called due to MCP event (on pmf):
  2852. * reread new bandwidth configuration
  2853. * configure FW
  2854. * notify others function about the change
  2855. */
  2856. static void bnx2x_config_mf_bw(struct bnx2x *bp)
  2857. {
  2858. if (bp->link_vars.link_up) {
  2859. bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
  2860. bnx2x_link_sync_notify(bp);
  2861. }
  2862. storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
  2863. }
  2864. static void bnx2x_set_mf_bw(struct bnx2x *bp)
  2865. {
  2866. bnx2x_config_mf_bw(bp);
  2867. bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
  2868. }
  2869. static void bnx2x_handle_eee_event(struct bnx2x *bp)
  2870. {
  2871. DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
  2872. bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
  2873. }
  2874. static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
  2875. {
  2876. enum drv_info_opcode op_code;
  2877. u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
  2878. /* if drv_info version supported by MFW doesn't match - send NACK */
  2879. if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
  2880. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
  2881. return;
  2882. }
  2883. op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
  2884. DRV_INFO_CONTROL_OP_CODE_SHIFT;
  2885. memset(&bp->slowpath->drv_info_to_mcp, 0,
  2886. sizeof(union drv_info_to_mcp));
  2887. switch (op_code) {
  2888. case ETH_STATS_OPCODE:
  2889. bnx2x_drv_info_ether_stat(bp);
  2890. break;
  2891. case FCOE_STATS_OPCODE:
  2892. bnx2x_drv_info_fcoe_stat(bp);
  2893. break;
  2894. case ISCSI_STATS_OPCODE:
  2895. bnx2x_drv_info_iscsi_stat(bp);
  2896. break;
  2897. default:
  2898. /* if op code isn't supported - send NACK */
  2899. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
  2900. return;
  2901. }
  2902. /* if we got drv_info attn from MFW then these fields are defined in
  2903. * shmem2 for sure
  2904. */
  2905. SHMEM2_WR(bp, drv_info_host_addr_lo,
  2906. U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
  2907. SHMEM2_WR(bp, drv_info_host_addr_hi,
  2908. U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
  2909. bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
  2910. }
  2911. static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
  2912. {
  2913. DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
  2914. if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
  2915. /*
  2916. * This is the only place besides the function initialization
  2917. * where the bp->flags can change so it is done without any
  2918. * locks
  2919. */
  2920. if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
  2921. DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
  2922. bp->flags |= MF_FUNC_DIS;
  2923. bnx2x_e1h_disable(bp);
  2924. } else {
  2925. DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
  2926. bp->flags &= ~MF_FUNC_DIS;
  2927. bnx2x_e1h_enable(bp);
  2928. }
  2929. dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
  2930. }
  2931. if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
  2932. bnx2x_config_mf_bw(bp);
  2933. dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
  2934. }
  2935. /* Report results to MCP */
  2936. if (dcc_event)
  2937. bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
  2938. else
  2939. bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
  2940. }
  2941. /* must be called under the spq lock */
  2942. static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
  2943. {
  2944. struct eth_spe *next_spe = bp->spq_prod_bd;
  2945. if (bp->spq_prod_bd == bp->spq_last_bd) {
  2946. bp->spq_prod_bd = bp->spq;
  2947. bp->spq_prod_idx = 0;
  2948. DP(BNX2X_MSG_SP, "end of spq\n");
  2949. } else {
  2950. bp->spq_prod_bd++;
  2951. bp->spq_prod_idx++;
  2952. }
  2953. return next_spe;
  2954. }
  2955. /* must be called under the spq lock */
  2956. static void bnx2x_sp_prod_update(struct bnx2x *bp)
  2957. {
  2958. int func = BP_FUNC(bp);
  2959. /*
  2960. * Make sure that BD data is updated before writing the producer:
  2961. * BD data is written to the memory, the producer is read from the
  2962. * memory, thus we need a full memory barrier to ensure the ordering.
  2963. */
  2964. mb();
  2965. REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
  2966. bp->spq_prod_idx);
  2967. mmiowb();
  2968. }
  2969. /**
  2970. * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
  2971. *
  2972. * @cmd: command to check
  2973. * @cmd_type: command type
  2974. */
  2975. static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
  2976. {
  2977. if ((cmd_type == NONE_CONNECTION_TYPE) ||
  2978. (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
  2979. (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
  2980. (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
  2981. (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
  2982. (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
  2983. (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
  2984. return true;
  2985. else
  2986. return false;
  2987. }
  2988. /**
  2989. * bnx2x_sp_post - place a single command on an SP ring
  2990. *
  2991. * @bp: driver handle
  2992. * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
  2993. * @cid: SW CID the command is related to
  2994. * @data_hi: command private data address (high 32 bits)
  2995. * @data_lo: command private data address (low 32 bits)
  2996. * @cmd_type: command type (e.g. NONE, ETH)
  2997. *
  2998. * SP data is handled as if it's always an address pair, thus data fields are
  2999. * not swapped to little endian in upper functions. Instead this function swaps
  3000. * data as if it's two u32 fields.
  3001. */
  3002. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  3003. u32 data_hi, u32 data_lo, int cmd_type)
  3004. {
  3005. struct eth_spe *spe;
  3006. u16 type;
  3007. bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
  3008. #ifdef BNX2X_STOP_ON_ERROR
  3009. if (unlikely(bp->panic)) {
  3010. BNX2X_ERR("Can't post SP when there is panic\n");
  3011. return -EIO;
  3012. }
  3013. #endif
  3014. spin_lock_bh(&bp->spq_lock);
  3015. if (common) {
  3016. if (!atomic_read(&bp->eq_spq_left)) {
  3017. BNX2X_ERR("BUG! EQ ring full!\n");
  3018. spin_unlock_bh(&bp->spq_lock);
  3019. bnx2x_panic();
  3020. return -EBUSY;
  3021. }
  3022. } else if (!atomic_read(&bp->cq_spq_left)) {
  3023. BNX2X_ERR("BUG! SPQ ring full!\n");
  3024. spin_unlock_bh(&bp->spq_lock);
  3025. bnx2x_panic();
  3026. return -EBUSY;
  3027. }
  3028. spe = bnx2x_sp_get_next(bp);
  3029. /* CID needs port number to be encoded int it */
  3030. spe->hdr.conn_and_cmd_data =
  3031. cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
  3032. HW_CID(bp, cid));
  3033. type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
  3034. type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
  3035. SPE_HDR_FUNCTION_ID);
  3036. spe->hdr.type = cpu_to_le16(type);
  3037. spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
  3038. spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
  3039. /*
  3040. * It's ok if the actual decrement is issued towards the memory
  3041. * somewhere between the spin_lock and spin_unlock. Thus no
  3042. * more explicit memory barrier is needed.
  3043. */
  3044. if (common)
  3045. atomic_dec(&bp->eq_spq_left);
  3046. else
  3047. atomic_dec(&bp->cq_spq_left);
  3048. DP(BNX2X_MSG_SP,
  3049. "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
  3050. bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
  3051. (u32)(U64_LO(bp->spq_mapping) +
  3052. (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
  3053. HW_CID(bp, cid), data_hi, data_lo, type,
  3054. atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
  3055. bnx2x_sp_prod_update(bp);
  3056. spin_unlock_bh(&bp->spq_lock);
  3057. return 0;
  3058. }
  3059. /* acquire split MCP access lock register */
  3060. static int bnx2x_acquire_alr(struct bnx2x *bp)
  3061. {
  3062. u32 j, val;
  3063. int rc = 0;
  3064. might_sleep();
  3065. for (j = 0; j < 1000; j++) {
  3066. REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
  3067. val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
  3068. if (val & MCPR_ACCESS_LOCK_LOCK)
  3069. break;
  3070. usleep_range(5000, 10000);
  3071. }
  3072. if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
  3073. BNX2X_ERR("Cannot acquire MCP access lock register\n");
  3074. rc = -EBUSY;
  3075. }
  3076. return rc;
  3077. }
  3078. /* release split MCP access lock register */
  3079. static void bnx2x_release_alr(struct bnx2x *bp)
  3080. {
  3081. REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
  3082. }
  3083. #define BNX2X_DEF_SB_ATT_IDX 0x0001
  3084. #define BNX2X_DEF_SB_IDX 0x0002
  3085. static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
  3086. {
  3087. struct host_sp_status_block *def_sb = bp->def_status_blk;
  3088. u16 rc = 0;
  3089. barrier(); /* status block is written to by the chip */
  3090. if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
  3091. bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
  3092. rc |= BNX2X_DEF_SB_ATT_IDX;
  3093. }
  3094. if (bp->def_idx != def_sb->sp_sb.running_index) {
  3095. bp->def_idx = def_sb->sp_sb.running_index;
  3096. rc |= BNX2X_DEF_SB_IDX;
  3097. }
  3098. /* Do not reorder: indices reading should complete before handling */
  3099. barrier();
  3100. return rc;
  3101. }
  3102. /*
  3103. * slow path service functions
  3104. */
  3105. static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
  3106. {
  3107. int port = BP_PORT(bp);
  3108. u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  3109. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  3110. u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
  3111. NIG_REG_MASK_INTERRUPT_PORT0;
  3112. u32 aeu_mask;
  3113. u32 nig_mask = 0;
  3114. u32 reg_addr;
  3115. if (bp->attn_state & asserted)
  3116. BNX2X_ERR("IGU ERROR\n");
  3117. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  3118. aeu_mask = REG_RD(bp, aeu_addr);
  3119. DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
  3120. aeu_mask, asserted);
  3121. aeu_mask &= ~(asserted & 0x3ff);
  3122. DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
  3123. REG_WR(bp, aeu_addr, aeu_mask);
  3124. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  3125. DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
  3126. bp->attn_state |= asserted;
  3127. DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
  3128. if (asserted & ATTN_HARD_WIRED_MASK) {
  3129. if (asserted & ATTN_NIG_FOR_FUNC) {
  3130. bnx2x_acquire_phy_lock(bp);
  3131. /* save nig interrupt mask */
  3132. nig_mask = REG_RD(bp, nig_int_mask_addr);
  3133. /* If nig_mask is not set, no need to call the update
  3134. * function.
  3135. */
  3136. if (nig_mask) {
  3137. REG_WR(bp, nig_int_mask_addr, 0);
  3138. bnx2x_link_attn(bp);
  3139. }
  3140. /* handle unicore attn? */
  3141. }
  3142. if (asserted & ATTN_SW_TIMER_4_FUNC)
  3143. DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
  3144. if (asserted & GPIO_2_FUNC)
  3145. DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
  3146. if (asserted & GPIO_3_FUNC)
  3147. DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
  3148. if (asserted & GPIO_4_FUNC)
  3149. DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
  3150. if (port == 0) {
  3151. if (asserted & ATTN_GENERAL_ATTN_1) {
  3152. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
  3153. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
  3154. }
  3155. if (asserted & ATTN_GENERAL_ATTN_2) {
  3156. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
  3157. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
  3158. }
  3159. if (asserted & ATTN_GENERAL_ATTN_3) {
  3160. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
  3161. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
  3162. }
  3163. } else {
  3164. if (asserted & ATTN_GENERAL_ATTN_4) {
  3165. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
  3166. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
  3167. }
  3168. if (asserted & ATTN_GENERAL_ATTN_5) {
  3169. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
  3170. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
  3171. }
  3172. if (asserted & ATTN_GENERAL_ATTN_6) {
  3173. DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
  3174. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
  3175. }
  3176. }
  3177. } /* if hardwired */
  3178. if (bp->common.int_block == INT_BLOCK_HC)
  3179. reg_addr = (HC_REG_COMMAND_REG + port*32 +
  3180. COMMAND_REG_ATTN_BITS_SET);
  3181. else
  3182. reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
  3183. DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
  3184. (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
  3185. REG_WR(bp, reg_addr, asserted);
  3186. /* now set back the mask */
  3187. if (asserted & ATTN_NIG_FOR_FUNC) {
  3188. /* Verify that IGU ack through BAR was written before restoring
  3189. * NIG mask. This loop should exit after 2-3 iterations max.
  3190. */
  3191. if (bp->common.int_block != INT_BLOCK_HC) {
  3192. u32 cnt = 0, igu_acked;
  3193. do {
  3194. igu_acked = REG_RD(bp,
  3195. IGU_REG_ATTENTION_ACK_BITS);
  3196. } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
  3197. (++cnt < MAX_IGU_ATTN_ACK_TO));
  3198. if (!igu_acked)
  3199. DP(NETIF_MSG_HW,
  3200. "Failed to verify IGU ack on time\n");
  3201. barrier();
  3202. }
  3203. REG_WR(bp, nig_int_mask_addr, nig_mask);
  3204. bnx2x_release_phy_lock(bp);
  3205. }
  3206. }
  3207. static void bnx2x_fan_failure(struct bnx2x *bp)
  3208. {
  3209. int port = BP_PORT(bp);
  3210. u32 ext_phy_config;
  3211. /* mark the failure */
  3212. ext_phy_config =
  3213. SHMEM_RD(bp,
  3214. dev_info.port_hw_config[port].external_phy_config);
  3215. ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
  3216. ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
  3217. SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
  3218. ext_phy_config);
  3219. /* log the failure */
  3220. netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
  3221. "Please contact OEM Support for assistance\n");
  3222. /* Schedule device reset (unload)
  3223. * This is due to some boards consuming sufficient power when driver is
  3224. * up to overheat if fan fails.
  3225. */
  3226. smp_mb__before_clear_bit();
  3227. set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
  3228. smp_mb__after_clear_bit();
  3229. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  3230. }
  3231. static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
  3232. {
  3233. int port = BP_PORT(bp);
  3234. int reg_offset;
  3235. u32 val;
  3236. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  3237. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  3238. if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
  3239. val = REG_RD(bp, reg_offset);
  3240. val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
  3241. REG_WR(bp, reg_offset, val);
  3242. BNX2X_ERR("SPIO5 hw attention\n");
  3243. /* Fan failure attention */
  3244. bnx2x_hw_reset_phy(&bp->link_params);
  3245. bnx2x_fan_failure(bp);
  3246. }
  3247. if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
  3248. bnx2x_acquire_phy_lock(bp);
  3249. bnx2x_handle_module_detect_int(&bp->link_params);
  3250. bnx2x_release_phy_lock(bp);
  3251. }
  3252. if (attn & HW_INTERRUT_ASSERT_SET_0) {
  3253. val = REG_RD(bp, reg_offset);
  3254. val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
  3255. REG_WR(bp, reg_offset, val);
  3256. BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
  3257. (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
  3258. bnx2x_panic();
  3259. }
  3260. }
  3261. static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
  3262. {
  3263. u32 val;
  3264. if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
  3265. val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
  3266. BNX2X_ERR("DB hw attention 0x%x\n", val);
  3267. /* DORQ discard attention */
  3268. if (val & 0x2)
  3269. BNX2X_ERR("FATAL error from DORQ\n");
  3270. }
  3271. if (attn & HW_INTERRUT_ASSERT_SET_1) {
  3272. int port = BP_PORT(bp);
  3273. int reg_offset;
  3274. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
  3275. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
  3276. val = REG_RD(bp, reg_offset);
  3277. val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
  3278. REG_WR(bp, reg_offset, val);
  3279. BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
  3280. (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
  3281. bnx2x_panic();
  3282. }
  3283. }
  3284. static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
  3285. {
  3286. u32 val;
  3287. if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
  3288. val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
  3289. BNX2X_ERR("CFC hw attention 0x%x\n", val);
  3290. /* CFC error attention */
  3291. if (val & 0x2)
  3292. BNX2X_ERR("FATAL error from CFC\n");
  3293. }
  3294. if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
  3295. val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
  3296. BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
  3297. /* RQ_USDMDP_FIFO_OVERFLOW */
  3298. if (val & 0x18000)
  3299. BNX2X_ERR("FATAL error from PXP\n");
  3300. if (!CHIP_IS_E1x(bp)) {
  3301. val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
  3302. BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
  3303. }
  3304. }
  3305. if (attn & HW_INTERRUT_ASSERT_SET_2) {
  3306. int port = BP_PORT(bp);
  3307. int reg_offset;
  3308. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
  3309. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
  3310. val = REG_RD(bp, reg_offset);
  3311. val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
  3312. REG_WR(bp, reg_offset, val);
  3313. BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
  3314. (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
  3315. bnx2x_panic();
  3316. }
  3317. }
  3318. static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
  3319. {
  3320. u32 val;
  3321. if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
  3322. if (attn & BNX2X_PMF_LINK_ASSERT) {
  3323. int func = BP_FUNC(bp);
  3324. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  3325. bnx2x_read_mf_cfg(bp);
  3326. bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
  3327. func_mf_config[BP_ABS_FUNC(bp)].config);
  3328. val = SHMEM_RD(bp,
  3329. func_mb[BP_FW_MB_IDX(bp)].drv_status);
  3330. if (val & DRV_STATUS_DCC_EVENT_MASK)
  3331. bnx2x_dcc_event(bp,
  3332. (val & DRV_STATUS_DCC_EVENT_MASK));
  3333. if (val & DRV_STATUS_SET_MF_BW)
  3334. bnx2x_set_mf_bw(bp);
  3335. if (val & DRV_STATUS_DRV_INFO_REQ)
  3336. bnx2x_handle_drv_info_req(bp);
  3337. if (val & DRV_STATUS_VF_DISABLED)
  3338. bnx2x_vf_handle_flr_event(bp);
  3339. if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
  3340. bnx2x_pmf_update(bp);
  3341. if (bp->port.pmf &&
  3342. (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
  3343. bp->dcbx_enabled > 0)
  3344. /* start dcbx state machine */
  3345. bnx2x_dcbx_set_params(bp,
  3346. BNX2X_DCBX_STATE_NEG_RECEIVED);
  3347. if (val & DRV_STATUS_AFEX_EVENT_MASK)
  3348. bnx2x_handle_afex_cmd(bp,
  3349. val & DRV_STATUS_AFEX_EVENT_MASK);
  3350. if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
  3351. bnx2x_handle_eee_event(bp);
  3352. if (bp->link_vars.periodic_flags &
  3353. PERIODIC_FLAGS_LINK_EVENT) {
  3354. /* sync with link */
  3355. bnx2x_acquire_phy_lock(bp);
  3356. bp->link_vars.periodic_flags &=
  3357. ~PERIODIC_FLAGS_LINK_EVENT;
  3358. bnx2x_release_phy_lock(bp);
  3359. if (IS_MF(bp))
  3360. bnx2x_link_sync_notify(bp);
  3361. bnx2x_link_report(bp);
  3362. }
  3363. /* Always call it here: bnx2x_link_report() will
  3364. * prevent the link indication duplication.
  3365. */
  3366. bnx2x__link_status_update(bp);
  3367. } else if (attn & BNX2X_MC_ASSERT_BITS) {
  3368. BNX2X_ERR("MC assert!\n");
  3369. bnx2x_mc_assert(bp);
  3370. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
  3371. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
  3372. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
  3373. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
  3374. bnx2x_panic();
  3375. } else if (attn & BNX2X_MCP_ASSERT) {
  3376. BNX2X_ERR("MCP assert!\n");
  3377. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
  3378. bnx2x_fw_dump(bp);
  3379. } else
  3380. BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
  3381. }
  3382. if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
  3383. BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
  3384. if (attn & BNX2X_GRC_TIMEOUT) {
  3385. val = CHIP_IS_E1(bp) ? 0 :
  3386. REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
  3387. BNX2X_ERR("GRC time-out 0x%08x\n", val);
  3388. }
  3389. if (attn & BNX2X_GRC_RSV) {
  3390. val = CHIP_IS_E1(bp) ? 0 :
  3391. REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
  3392. BNX2X_ERR("GRC reserved 0x%08x\n", val);
  3393. }
  3394. REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
  3395. }
  3396. }
  3397. /*
  3398. * Bits map:
  3399. * 0-7 - Engine0 load counter.
  3400. * 8-15 - Engine1 load counter.
  3401. * 16 - Engine0 RESET_IN_PROGRESS bit.
  3402. * 17 - Engine1 RESET_IN_PROGRESS bit.
  3403. * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
  3404. * on the engine
  3405. * 19 - Engine1 ONE_IS_LOADED.
  3406. * 20 - Chip reset flow bit. When set none-leader must wait for both engines
  3407. * leader to complete (check for both RESET_IN_PROGRESS bits and not for
  3408. * just the one belonging to its engine).
  3409. *
  3410. */
  3411. #define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
  3412. #define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
  3413. #define BNX2X_PATH0_LOAD_CNT_SHIFT 0
  3414. #define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
  3415. #define BNX2X_PATH1_LOAD_CNT_SHIFT 8
  3416. #define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
  3417. #define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
  3418. #define BNX2X_GLOBAL_RESET_BIT 0x00040000
  3419. /*
  3420. * Set the GLOBAL_RESET bit.
  3421. *
  3422. * Should be run under rtnl lock
  3423. */
  3424. void bnx2x_set_reset_global(struct bnx2x *bp)
  3425. {
  3426. u32 val;
  3427. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3428. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3429. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
  3430. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3431. }
  3432. /*
  3433. * Clear the GLOBAL_RESET bit.
  3434. *
  3435. * Should be run under rtnl lock
  3436. */
  3437. static void bnx2x_clear_reset_global(struct bnx2x *bp)
  3438. {
  3439. u32 val;
  3440. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3441. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3442. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
  3443. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3444. }
  3445. /*
  3446. * Checks the GLOBAL_RESET bit.
  3447. *
  3448. * should be run under rtnl lock
  3449. */
  3450. static bool bnx2x_reset_is_global(struct bnx2x *bp)
  3451. {
  3452. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3453. DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
  3454. return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
  3455. }
  3456. /*
  3457. * Clear RESET_IN_PROGRESS bit for the current engine.
  3458. *
  3459. * Should be run under rtnl lock
  3460. */
  3461. static void bnx2x_set_reset_done(struct bnx2x *bp)
  3462. {
  3463. u32 val;
  3464. u32 bit = BP_PATH(bp) ?
  3465. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3466. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3467. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3468. /* Clear the bit */
  3469. val &= ~bit;
  3470. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3471. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3472. }
  3473. /*
  3474. * Set RESET_IN_PROGRESS for the current engine.
  3475. *
  3476. * should be run under rtnl lock
  3477. */
  3478. void bnx2x_set_reset_in_progress(struct bnx2x *bp)
  3479. {
  3480. u32 val;
  3481. u32 bit = BP_PATH(bp) ?
  3482. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3483. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3484. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3485. /* Set the bit */
  3486. val |= bit;
  3487. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3488. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3489. }
  3490. /*
  3491. * Checks the RESET_IN_PROGRESS bit for the given engine.
  3492. * should be run under rtnl lock
  3493. */
  3494. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
  3495. {
  3496. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3497. u32 bit = engine ?
  3498. BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
  3499. /* return false if bit is set */
  3500. return (val & bit) ? false : true;
  3501. }
  3502. /*
  3503. * set pf load for the current pf.
  3504. *
  3505. * should be run under rtnl lock
  3506. */
  3507. void bnx2x_set_pf_load(struct bnx2x *bp)
  3508. {
  3509. u32 val1, val;
  3510. u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
  3511. BNX2X_PATH0_LOAD_CNT_MASK;
  3512. u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3513. BNX2X_PATH0_LOAD_CNT_SHIFT;
  3514. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3515. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3516. DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
  3517. /* get the current counter value */
  3518. val1 = (val & mask) >> shift;
  3519. /* set bit of that PF */
  3520. val1 |= (1 << bp->pf_num);
  3521. /* clear the old value */
  3522. val &= ~mask;
  3523. /* set the new one */
  3524. val |= ((val1 << shift) & mask);
  3525. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3526. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3527. }
  3528. /**
  3529. * bnx2x_clear_pf_load - clear pf load mark
  3530. *
  3531. * @bp: driver handle
  3532. *
  3533. * Should be run under rtnl lock.
  3534. * Decrements the load counter for the current engine. Returns
  3535. * whether other functions are still loaded
  3536. */
  3537. bool bnx2x_clear_pf_load(struct bnx2x *bp)
  3538. {
  3539. u32 val1, val;
  3540. u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
  3541. BNX2X_PATH0_LOAD_CNT_MASK;
  3542. u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3543. BNX2X_PATH0_LOAD_CNT_SHIFT;
  3544. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3545. val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3546. DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
  3547. /* get the current counter value */
  3548. val1 = (val & mask) >> shift;
  3549. /* clear bit of that PF */
  3550. val1 &= ~(1 << bp->pf_num);
  3551. /* clear the old value */
  3552. val &= ~mask;
  3553. /* set the new one */
  3554. val |= ((val1 << shift) & mask);
  3555. REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
  3556. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
  3557. return val1 != 0;
  3558. }
  3559. /*
  3560. * Read the load status for the current engine.
  3561. *
  3562. * should be run under rtnl lock
  3563. */
  3564. static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
  3565. {
  3566. u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
  3567. BNX2X_PATH0_LOAD_CNT_MASK);
  3568. u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
  3569. BNX2X_PATH0_LOAD_CNT_SHIFT);
  3570. u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
  3571. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
  3572. val = (val & mask) >> shift;
  3573. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
  3574. engine, val);
  3575. return val != 0;
  3576. }
  3577. static void _print_parity(struct bnx2x *bp, u32 reg)
  3578. {
  3579. pr_cont(" [0x%08x] ", REG_RD(bp, reg));
  3580. }
  3581. static void _print_next_block(int idx, const char *blk)
  3582. {
  3583. pr_cont("%s%s", idx ? ", " : "", blk);
  3584. }
  3585. static int bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
  3586. int par_num, bool print)
  3587. {
  3588. int i = 0;
  3589. u32 cur_bit = 0;
  3590. for (i = 0; sig; i++) {
  3591. cur_bit = ((u32)0x1 << i);
  3592. if (sig & cur_bit) {
  3593. switch (cur_bit) {
  3594. case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
  3595. if (print) {
  3596. _print_next_block(par_num++, "BRB");
  3597. _print_parity(bp,
  3598. BRB1_REG_BRB1_PRTY_STS);
  3599. }
  3600. break;
  3601. case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
  3602. if (print) {
  3603. _print_next_block(par_num++, "PARSER");
  3604. _print_parity(bp, PRS_REG_PRS_PRTY_STS);
  3605. }
  3606. break;
  3607. case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
  3608. if (print) {
  3609. _print_next_block(par_num++, "TSDM");
  3610. _print_parity(bp,
  3611. TSDM_REG_TSDM_PRTY_STS);
  3612. }
  3613. break;
  3614. case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
  3615. if (print) {
  3616. _print_next_block(par_num++,
  3617. "SEARCHER");
  3618. _print_parity(bp, SRC_REG_SRC_PRTY_STS);
  3619. }
  3620. break;
  3621. case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
  3622. if (print) {
  3623. _print_next_block(par_num++, "TCM");
  3624. _print_parity(bp,
  3625. TCM_REG_TCM_PRTY_STS);
  3626. }
  3627. break;
  3628. case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
  3629. if (print) {
  3630. _print_next_block(par_num++, "TSEMI");
  3631. _print_parity(bp,
  3632. TSEM_REG_TSEM_PRTY_STS_0);
  3633. _print_parity(bp,
  3634. TSEM_REG_TSEM_PRTY_STS_1);
  3635. }
  3636. break;
  3637. case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
  3638. if (print) {
  3639. _print_next_block(par_num++, "XPB");
  3640. _print_parity(bp, GRCBASE_XPB +
  3641. PB_REG_PB_PRTY_STS);
  3642. }
  3643. break;
  3644. }
  3645. /* Clear the bit */
  3646. sig &= ~cur_bit;
  3647. }
  3648. }
  3649. return par_num;
  3650. }
  3651. static int bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
  3652. int par_num, bool *global,
  3653. bool print)
  3654. {
  3655. int i = 0;
  3656. u32 cur_bit = 0;
  3657. for (i = 0; sig; i++) {
  3658. cur_bit = ((u32)0x1 << i);
  3659. if (sig & cur_bit) {
  3660. switch (cur_bit) {
  3661. case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
  3662. if (print) {
  3663. _print_next_block(par_num++, "PBF");
  3664. _print_parity(bp, PBF_REG_PBF_PRTY_STS);
  3665. }
  3666. break;
  3667. case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
  3668. if (print) {
  3669. _print_next_block(par_num++, "QM");
  3670. _print_parity(bp, QM_REG_QM_PRTY_STS);
  3671. }
  3672. break;
  3673. case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
  3674. if (print) {
  3675. _print_next_block(par_num++, "TM");
  3676. _print_parity(bp, TM_REG_TM_PRTY_STS);
  3677. }
  3678. break;
  3679. case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
  3680. if (print) {
  3681. _print_next_block(par_num++, "XSDM");
  3682. _print_parity(bp,
  3683. XSDM_REG_XSDM_PRTY_STS);
  3684. }
  3685. break;
  3686. case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
  3687. if (print) {
  3688. _print_next_block(par_num++, "XCM");
  3689. _print_parity(bp, XCM_REG_XCM_PRTY_STS);
  3690. }
  3691. break;
  3692. case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
  3693. if (print) {
  3694. _print_next_block(par_num++, "XSEMI");
  3695. _print_parity(bp,
  3696. XSEM_REG_XSEM_PRTY_STS_0);
  3697. _print_parity(bp,
  3698. XSEM_REG_XSEM_PRTY_STS_1);
  3699. }
  3700. break;
  3701. case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
  3702. if (print) {
  3703. _print_next_block(par_num++,
  3704. "DOORBELLQ");
  3705. _print_parity(bp,
  3706. DORQ_REG_DORQ_PRTY_STS);
  3707. }
  3708. break;
  3709. case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
  3710. if (print) {
  3711. _print_next_block(par_num++, "NIG");
  3712. if (CHIP_IS_E1x(bp)) {
  3713. _print_parity(bp,
  3714. NIG_REG_NIG_PRTY_STS);
  3715. } else {
  3716. _print_parity(bp,
  3717. NIG_REG_NIG_PRTY_STS_0);
  3718. _print_parity(bp,
  3719. NIG_REG_NIG_PRTY_STS_1);
  3720. }
  3721. }
  3722. break;
  3723. case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
  3724. if (print)
  3725. _print_next_block(par_num++,
  3726. "VAUX PCI CORE");
  3727. *global = true;
  3728. break;
  3729. case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
  3730. if (print) {
  3731. _print_next_block(par_num++, "DEBUG");
  3732. _print_parity(bp, DBG_REG_DBG_PRTY_STS);
  3733. }
  3734. break;
  3735. case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
  3736. if (print) {
  3737. _print_next_block(par_num++, "USDM");
  3738. _print_parity(bp,
  3739. USDM_REG_USDM_PRTY_STS);
  3740. }
  3741. break;
  3742. case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
  3743. if (print) {
  3744. _print_next_block(par_num++, "UCM");
  3745. _print_parity(bp, UCM_REG_UCM_PRTY_STS);
  3746. }
  3747. break;
  3748. case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
  3749. if (print) {
  3750. _print_next_block(par_num++, "USEMI");
  3751. _print_parity(bp,
  3752. USEM_REG_USEM_PRTY_STS_0);
  3753. _print_parity(bp,
  3754. USEM_REG_USEM_PRTY_STS_1);
  3755. }
  3756. break;
  3757. case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
  3758. if (print) {
  3759. _print_next_block(par_num++, "UPB");
  3760. _print_parity(bp, GRCBASE_UPB +
  3761. PB_REG_PB_PRTY_STS);
  3762. }
  3763. break;
  3764. case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
  3765. if (print) {
  3766. _print_next_block(par_num++, "CSDM");
  3767. _print_parity(bp,
  3768. CSDM_REG_CSDM_PRTY_STS);
  3769. }
  3770. break;
  3771. case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
  3772. if (print) {
  3773. _print_next_block(par_num++, "CCM");
  3774. _print_parity(bp, CCM_REG_CCM_PRTY_STS);
  3775. }
  3776. break;
  3777. }
  3778. /* Clear the bit */
  3779. sig &= ~cur_bit;
  3780. }
  3781. }
  3782. return par_num;
  3783. }
  3784. static int bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
  3785. int par_num, bool print)
  3786. {
  3787. int i = 0;
  3788. u32 cur_bit = 0;
  3789. for (i = 0; sig; i++) {
  3790. cur_bit = ((u32)0x1 << i);
  3791. if (sig & cur_bit) {
  3792. switch (cur_bit) {
  3793. case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
  3794. if (print) {
  3795. _print_next_block(par_num++, "CSEMI");
  3796. _print_parity(bp,
  3797. CSEM_REG_CSEM_PRTY_STS_0);
  3798. _print_parity(bp,
  3799. CSEM_REG_CSEM_PRTY_STS_1);
  3800. }
  3801. break;
  3802. case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
  3803. if (print) {
  3804. _print_next_block(par_num++, "PXP");
  3805. _print_parity(bp, PXP_REG_PXP_PRTY_STS);
  3806. _print_parity(bp,
  3807. PXP2_REG_PXP2_PRTY_STS_0);
  3808. _print_parity(bp,
  3809. PXP2_REG_PXP2_PRTY_STS_1);
  3810. }
  3811. break;
  3812. case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
  3813. if (print)
  3814. _print_next_block(par_num++,
  3815. "PXPPCICLOCKCLIENT");
  3816. break;
  3817. case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
  3818. if (print) {
  3819. _print_next_block(par_num++, "CFC");
  3820. _print_parity(bp,
  3821. CFC_REG_CFC_PRTY_STS);
  3822. }
  3823. break;
  3824. case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
  3825. if (print) {
  3826. _print_next_block(par_num++, "CDU");
  3827. _print_parity(bp, CDU_REG_CDU_PRTY_STS);
  3828. }
  3829. break;
  3830. case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
  3831. if (print) {
  3832. _print_next_block(par_num++, "DMAE");
  3833. _print_parity(bp,
  3834. DMAE_REG_DMAE_PRTY_STS);
  3835. }
  3836. break;
  3837. case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
  3838. if (print) {
  3839. _print_next_block(par_num++, "IGU");
  3840. if (CHIP_IS_E1x(bp))
  3841. _print_parity(bp,
  3842. HC_REG_HC_PRTY_STS);
  3843. else
  3844. _print_parity(bp,
  3845. IGU_REG_IGU_PRTY_STS);
  3846. }
  3847. break;
  3848. case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
  3849. if (print) {
  3850. _print_next_block(par_num++, "MISC");
  3851. _print_parity(bp,
  3852. MISC_REG_MISC_PRTY_STS);
  3853. }
  3854. break;
  3855. }
  3856. /* Clear the bit */
  3857. sig &= ~cur_bit;
  3858. }
  3859. }
  3860. return par_num;
  3861. }
  3862. static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
  3863. bool *global, bool print)
  3864. {
  3865. int i = 0;
  3866. u32 cur_bit = 0;
  3867. for (i = 0; sig; i++) {
  3868. cur_bit = ((u32)0x1 << i);
  3869. if (sig & cur_bit) {
  3870. switch (cur_bit) {
  3871. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
  3872. if (print)
  3873. _print_next_block(par_num++, "MCP ROM");
  3874. *global = true;
  3875. break;
  3876. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
  3877. if (print)
  3878. _print_next_block(par_num++,
  3879. "MCP UMP RX");
  3880. *global = true;
  3881. break;
  3882. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
  3883. if (print)
  3884. _print_next_block(par_num++,
  3885. "MCP UMP TX");
  3886. *global = true;
  3887. break;
  3888. case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
  3889. if (print)
  3890. _print_next_block(par_num++,
  3891. "MCP SCPAD");
  3892. *global = true;
  3893. break;
  3894. }
  3895. /* Clear the bit */
  3896. sig &= ~cur_bit;
  3897. }
  3898. }
  3899. return par_num;
  3900. }
  3901. static int bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
  3902. int par_num, bool print)
  3903. {
  3904. int i = 0;
  3905. u32 cur_bit = 0;
  3906. for (i = 0; sig; i++) {
  3907. cur_bit = ((u32)0x1 << i);
  3908. if (sig & cur_bit) {
  3909. switch (cur_bit) {
  3910. case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
  3911. if (print) {
  3912. _print_next_block(par_num++, "PGLUE_B");
  3913. _print_parity(bp,
  3914. PGLUE_B_REG_PGLUE_B_PRTY_STS);
  3915. }
  3916. break;
  3917. case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
  3918. if (print) {
  3919. _print_next_block(par_num++, "ATC");
  3920. _print_parity(bp,
  3921. ATC_REG_ATC_PRTY_STS);
  3922. }
  3923. break;
  3924. }
  3925. /* Clear the bit */
  3926. sig &= ~cur_bit;
  3927. }
  3928. }
  3929. return par_num;
  3930. }
  3931. static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
  3932. u32 *sig)
  3933. {
  3934. if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
  3935. (sig[1] & HW_PRTY_ASSERT_SET_1) ||
  3936. (sig[2] & HW_PRTY_ASSERT_SET_2) ||
  3937. (sig[3] & HW_PRTY_ASSERT_SET_3) ||
  3938. (sig[4] & HW_PRTY_ASSERT_SET_4)) {
  3939. int par_num = 0;
  3940. DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
  3941. "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
  3942. sig[0] & HW_PRTY_ASSERT_SET_0,
  3943. sig[1] & HW_PRTY_ASSERT_SET_1,
  3944. sig[2] & HW_PRTY_ASSERT_SET_2,
  3945. sig[3] & HW_PRTY_ASSERT_SET_3,
  3946. sig[4] & HW_PRTY_ASSERT_SET_4);
  3947. if (print)
  3948. netdev_err(bp->dev,
  3949. "Parity errors detected in blocks: ");
  3950. par_num = bnx2x_check_blocks_with_parity0(bp,
  3951. sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
  3952. par_num = bnx2x_check_blocks_with_parity1(bp,
  3953. sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
  3954. par_num = bnx2x_check_blocks_with_parity2(bp,
  3955. sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
  3956. par_num = bnx2x_check_blocks_with_parity3(
  3957. sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
  3958. par_num = bnx2x_check_blocks_with_parity4(bp,
  3959. sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
  3960. if (print)
  3961. pr_cont("\n");
  3962. return true;
  3963. } else
  3964. return false;
  3965. }
  3966. /**
  3967. * bnx2x_chk_parity_attn - checks for parity attentions.
  3968. *
  3969. * @bp: driver handle
  3970. * @global: true if there was a global attention
  3971. * @print: show parity attention in syslog
  3972. */
  3973. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
  3974. {
  3975. struct attn_route attn = { {0} };
  3976. int port = BP_PORT(bp);
  3977. attn.sig[0] = REG_RD(bp,
  3978. MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
  3979. port*4);
  3980. attn.sig[1] = REG_RD(bp,
  3981. MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
  3982. port*4);
  3983. attn.sig[2] = REG_RD(bp,
  3984. MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
  3985. port*4);
  3986. attn.sig[3] = REG_RD(bp,
  3987. MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
  3988. port*4);
  3989. if (!CHIP_IS_E1x(bp))
  3990. attn.sig[4] = REG_RD(bp,
  3991. MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
  3992. port*4);
  3993. return bnx2x_parity_attn(bp, global, print, attn.sig);
  3994. }
  3995. static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
  3996. {
  3997. u32 val;
  3998. if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
  3999. val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
  4000. BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
  4001. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
  4002. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
  4003. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
  4004. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
  4005. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
  4006. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
  4007. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
  4008. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
  4009. if (val &
  4010. PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
  4011. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
  4012. if (val &
  4013. PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
  4014. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
  4015. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
  4016. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
  4017. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
  4018. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
  4019. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
  4020. BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
  4021. }
  4022. if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
  4023. val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
  4024. BNX2X_ERR("ATC hw attention 0x%x\n", val);
  4025. if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
  4026. BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
  4027. if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
  4028. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
  4029. if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
  4030. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
  4031. if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
  4032. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
  4033. if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
  4034. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
  4035. if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
  4036. BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
  4037. }
  4038. if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
  4039. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
  4040. BNX2X_ERR("FATAL parity attention set4 0x%x\n",
  4041. (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
  4042. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
  4043. }
  4044. }
  4045. static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
  4046. {
  4047. struct attn_route attn, *group_mask;
  4048. int port = BP_PORT(bp);
  4049. int index;
  4050. u32 reg_addr;
  4051. u32 val;
  4052. u32 aeu_mask;
  4053. bool global = false;
  4054. /* need to take HW lock because MCP or other port might also
  4055. try to handle this event */
  4056. bnx2x_acquire_alr(bp);
  4057. if (bnx2x_chk_parity_attn(bp, &global, true)) {
  4058. #ifndef BNX2X_STOP_ON_ERROR
  4059. bp->recovery_state = BNX2X_RECOVERY_INIT;
  4060. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  4061. /* Disable HW interrupts */
  4062. bnx2x_int_disable(bp);
  4063. /* In case of parity errors don't handle attentions so that
  4064. * other function would "see" parity errors.
  4065. */
  4066. #else
  4067. bnx2x_panic();
  4068. #endif
  4069. bnx2x_release_alr(bp);
  4070. return;
  4071. }
  4072. attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
  4073. attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
  4074. attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
  4075. attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
  4076. if (!CHIP_IS_E1x(bp))
  4077. attn.sig[4] =
  4078. REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
  4079. else
  4080. attn.sig[4] = 0;
  4081. DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
  4082. attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
  4083. for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
  4084. if (deasserted & (1 << index)) {
  4085. group_mask = &bp->attn_group[index];
  4086. DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
  4087. index,
  4088. group_mask->sig[0], group_mask->sig[1],
  4089. group_mask->sig[2], group_mask->sig[3],
  4090. group_mask->sig[4]);
  4091. bnx2x_attn_int_deasserted4(bp,
  4092. attn.sig[4] & group_mask->sig[4]);
  4093. bnx2x_attn_int_deasserted3(bp,
  4094. attn.sig[3] & group_mask->sig[3]);
  4095. bnx2x_attn_int_deasserted1(bp,
  4096. attn.sig[1] & group_mask->sig[1]);
  4097. bnx2x_attn_int_deasserted2(bp,
  4098. attn.sig[2] & group_mask->sig[2]);
  4099. bnx2x_attn_int_deasserted0(bp,
  4100. attn.sig[0] & group_mask->sig[0]);
  4101. }
  4102. }
  4103. bnx2x_release_alr(bp);
  4104. if (bp->common.int_block == INT_BLOCK_HC)
  4105. reg_addr = (HC_REG_COMMAND_REG + port*32 +
  4106. COMMAND_REG_ATTN_BITS_CLR);
  4107. else
  4108. reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
  4109. val = ~deasserted;
  4110. DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
  4111. (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
  4112. REG_WR(bp, reg_addr, val);
  4113. if (~bp->attn_state & deasserted)
  4114. BNX2X_ERR("IGU ERROR\n");
  4115. reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  4116. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  4117. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  4118. aeu_mask = REG_RD(bp, reg_addr);
  4119. DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
  4120. aeu_mask, deasserted);
  4121. aeu_mask |= (deasserted & 0x3ff);
  4122. DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
  4123. REG_WR(bp, reg_addr, aeu_mask);
  4124. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
  4125. DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
  4126. bp->attn_state &= ~deasserted;
  4127. DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
  4128. }
  4129. static void bnx2x_attn_int(struct bnx2x *bp)
  4130. {
  4131. /* read local copy of bits */
  4132. u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
  4133. attn_bits);
  4134. u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
  4135. attn_bits_ack);
  4136. u32 attn_state = bp->attn_state;
  4137. /* look for changed bits */
  4138. u32 asserted = attn_bits & ~attn_ack & ~attn_state;
  4139. u32 deasserted = ~attn_bits & attn_ack & attn_state;
  4140. DP(NETIF_MSG_HW,
  4141. "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
  4142. attn_bits, attn_ack, asserted, deasserted);
  4143. if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
  4144. BNX2X_ERR("BAD attention state\n");
  4145. /* handle bits that were raised */
  4146. if (asserted)
  4147. bnx2x_attn_int_asserted(bp, asserted);
  4148. if (deasserted)
  4149. bnx2x_attn_int_deasserted(bp, deasserted);
  4150. }
  4151. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  4152. u16 index, u8 op, u8 update)
  4153. {
  4154. u32 igu_addr = bp->igu_base_addr;
  4155. igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
  4156. bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
  4157. igu_addr);
  4158. }
  4159. static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
  4160. {
  4161. /* No memory barriers */
  4162. storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
  4163. mmiowb(); /* keep prod updates ordered */
  4164. }
  4165. static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
  4166. union event_ring_elem *elem)
  4167. {
  4168. u8 err = elem->message.error;
  4169. if (!bp->cnic_eth_dev.starting_cid ||
  4170. (cid < bp->cnic_eth_dev.starting_cid &&
  4171. cid != bp->cnic_eth_dev.iscsi_l2_cid))
  4172. return 1;
  4173. DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
  4174. if (unlikely(err)) {
  4175. BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
  4176. cid);
  4177. bnx2x_panic_dump(bp, false);
  4178. }
  4179. bnx2x_cnic_cfc_comp(bp, cid, err);
  4180. return 0;
  4181. }
  4182. static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
  4183. {
  4184. struct bnx2x_mcast_ramrod_params rparam;
  4185. int rc;
  4186. memset(&rparam, 0, sizeof(rparam));
  4187. rparam.mcast_obj = &bp->mcast_obj;
  4188. netif_addr_lock_bh(bp->dev);
  4189. /* Clear pending state for the last command */
  4190. bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
  4191. /* If there are pending mcast commands - send them */
  4192. if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
  4193. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
  4194. if (rc < 0)
  4195. BNX2X_ERR("Failed to send pending mcast commands: %d\n",
  4196. rc);
  4197. }
  4198. netif_addr_unlock_bh(bp->dev);
  4199. }
  4200. static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
  4201. union event_ring_elem *elem)
  4202. {
  4203. unsigned long ramrod_flags = 0;
  4204. int rc = 0;
  4205. u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
  4206. struct bnx2x_vlan_mac_obj *vlan_mac_obj;
  4207. /* Always push next commands out, don't wait here */
  4208. __set_bit(RAMROD_CONT, &ramrod_flags);
  4209. switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
  4210. >> BNX2X_SWCID_SHIFT) {
  4211. case BNX2X_FILTER_MAC_PENDING:
  4212. DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
  4213. if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
  4214. vlan_mac_obj = &bp->iscsi_l2_mac_obj;
  4215. else
  4216. vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
  4217. break;
  4218. case BNX2X_FILTER_MCAST_PENDING:
  4219. DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
  4220. /* This is only relevant for 57710 where multicast MACs are
  4221. * configured as unicast MACs using the same ramrod.
  4222. */
  4223. bnx2x_handle_mcast_eqe(bp);
  4224. return;
  4225. default:
  4226. BNX2X_ERR("Unsupported classification command: %d\n",
  4227. elem->message.data.eth_event.echo);
  4228. return;
  4229. }
  4230. rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
  4231. if (rc < 0)
  4232. BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
  4233. else if (rc > 0)
  4234. DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
  4235. }
  4236. static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
  4237. static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
  4238. {
  4239. netif_addr_lock_bh(bp->dev);
  4240. clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
  4241. /* Send rx_mode command again if was requested */
  4242. if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
  4243. bnx2x_set_storm_rx_mode(bp);
  4244. else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
  4245. &bp->sp_state))
  4246. bnx2x_set_iscsi_eth_rx_mode(bp, true);
  4247. else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
  4248. &bp->sp_state))
  4249. bnx2x_set_iscsi_eth_rx_mode(bp, false);
  4250. netif_addr_unlock_bh(bp->dev);
  4251. }
  4252. static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
  4253. union event_ring_elem *elem)
  4254. {
  4255. if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
  4256. DP(BNX2X_MSG_SP,
  4257. "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
  4258. elem->message.data.vif_list_event.func_bit_map);
  4259. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
  4260. elem->message.data.vif_list_event.func_bit_map);
  4261. } else if (elem->message.data.vif_list_event.echo ==
  4262. VIF_LIST_RULE_SET) {
  4263. DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
  4264. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
  4265. }
  4266. }
  4267. /* called with rtnl_lock */
  4268. static void bnx2x_after_function_update(struct bnx2x *bp)
  4269. {
  4270. int q, rc;
  4271. struct bnx2x_fastpath *fp;
  4272. struct bnx2x_queue_state_params queue_params = {NULL};
  4273. struct bnx2x_queue_update_params *q_update_params =
  4274. &queue_params.params.update;
  4275. /* Send Q update command with afex vlan removal values for all Qs */
  4276. queue_params.cmd = BNX2X_Q_CMD_UPDATE;
  4277. /* set silent vlan removal values according to vlan mode */
  4278. __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
  4279. &q_update_params->update_flags);
  4280. __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
  4281. &q_update_params->update_flags);
  4282. __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
  4283. /* in access mode mark mask and value are 0 to strip all vlans */
  4284. if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
  4285. q_update_params->silent_removal_value = 0;
  4286. q_update_params->silent_removal_mask = 0;
  4287. } else {
  4288. q_update_params->silent_removal_value =
  4289. (bp->afex_def_vlan_tag & VLAN_VID_MASK);
  4290. q_update_params->silent_removal_mask = VLAN_VID_MASK;
  4291. }
  4292. for_each_eth_queue(bp, q) {
  4293. /* Set the appropriate Queue object */
  4294. fp = &bp->fp[q];
  4295. queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  4296. /* send the ramrod */
  4297. rc = bnx2x_queue_state_change(bp, &queue_params);
  4298. if (rc < 0)
  4299. BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
  4300. q);
  4301. }
  4302. if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
  4303. fp = &bp->fp[FCOE_IDX(bp)];
  4304. queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  4305. /* clear pending completion bit */
  4306. __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
  4307. /* mark latest Q bit */
  4308. smp_mb__before_clear_bit();
  4309. set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
  4310. smp_mb__after_clear_bit();
  4311. /* send Q update ramrod for FCoE Q */
  4312. rc = bnx2x_queue_state_change(bp, &queue_params);
  4313. if (rc < 0)
  4314. BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
  4315. q);
  4316. } else {
  4317. /* If no FCoE ring - ACK MCP now */
  4318. bnx2x_link_report(bp);
  4319. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  4320. }
  4321. }
  4322. static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
  4323. struct bnx2x *bp, u32 cid)
  4324. {
  4325. DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
  4326. if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
  4327. return &bnx2x_fcoe_sp_obj(bp, q_obj);
  4328. else
  4329. return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
  4330. }
  4331. static void bnx2x_eq_int(struct bnx2x *bp)
  4332. {
  4333. u16 hw_cons, sw_cons, sw_prod;
  4334. union event_ring_elem *elem;
  4335. u8 echo;
  4336. u32 cid;
  4337. u8 opcode;
  4338. int rc, spqe_cnt = 0;
  4339. struct bnx2x_queue_sp_obj *q_obj;
  4340. struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
  4341. struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
  4342. hw_cons = le16_to_cpu(*bp->eq_cons_sb);
  4343. /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
  4344. * when we get the next-page we need to adjust so the loop
  4345. * condition below will be met. The next element is the size of a
  4346. * regular element and hence incrementing by 1
  4347. */
  4348. if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
  4349. hw_cons++;
  4350. /* This function may never run in parallel with itself for a
  4351. * specific bp, thus there is no need in "paired" read memory
  4352. * barrier here.
  4353. */
  4354. sw_cons = bp->eq_cons;
  4355. sw_prod = bp->eq_prod;
  4356. DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
  4357. hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
  4358. for (; sw_cons != hw_cons;
  4359. sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
  4360. elem = &bp->eq_ring[EQ_DESC(sw_cons)];
  4361. rc = bnx2x_iov_eq_sp_event(bp, elem);
  4362. if (!rc) {
  4363. DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
  4364. rc);
  4365. goto next_spqe;
  4366. }
  4367. /* elem CID originates from FW; actually LE */
  4368. cid = SW_CID((__force __le32)
  4369. elem->message.data.cfc_del_event.cid);
  4370. opcode = elem->message.opcode;
  4371. /* handle eq element */
  4372. switch (opcode) {
  4373. case EVENT_RING_OPCODE_VF_PF_CHANNEL:
  4374. DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
  4375. bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
  4376. continue;
  4377. case EVENT_RING_OPCODE_STAT_QUERY:
  4378. DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
  4379. "got statistics comp event %d\n",
  4380. bp->stats_comp++);
  4381. /* nothing to do with stats comp */
  4382. goto next_spqe;
  4383. case EVENT_RING_OPCODE_CFC_DEL:
  4384. /* handle according to cid range */
  4385. /*
  4386. * we may want to verify here that the bp state is
  4387. * HALTING
  4388. */
  4389. DP(BNX2X_MSG_SP,
  4390. "got delete ramrod for MULTI[%d]\n", cid);
  4391. if (CNIC_LOADED(bp) &&
  4392. !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
  4393. goto next_spqe;
  4394. q_obj = bnx2x_cid_to_q_obj(bp, cid);
  4395. if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
  4396. break;
  4397. goto next_spqe;
  4398. case EVENT_RING_OPCODE_STOP_TRAFFIC:
  4399. DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
  4400. if (f_obj->complete_cmd(bp, f_obj,
  4401. BNX2X_F_CMD_TX_STOP))
  4402. break;
  4403. bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
  4404. goto next_spqe;
  4405. case EVENT_RING_OPCODE_START_TRAFFIC:
  4406. DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
  4407. if (f_obj->complete_cmd(bp, f_obj,
  4408. BNX2X_F_CMD_TX_START))
  4409. break;
  4410. bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
  4411. goto next_spqe;
  4412. case EVENT_RING_OPCODE_FUNCTION_UPDATE:
  4413. echo = elem->message.data.function_update_event.echo;
  4414. if (echo == SWITCH_UPDATE) {
  4415. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4416. "got FUNC_SWITCH_UPDATE ramrod\n");
  4417. if (f_obj->complete_cmd(
  4418. bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
  4419. break;
  4420. } else {
  4421. DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
  4422. "AFEX: ramrod completed FUNCTION_UPDATE\n");
  4423. f_obj->complete_cmd(bp, f_obj,
  4424. BNX2X_F_CMD_AFEX_UPDATE);
  4425. /* We will perform the Queues update from
  4426. * sp_rtnl task as all Queue SP operations
  4427. * should run under rtnl_lock.
  4428. */
  4429. smp_mb__before_clear_bit();
  4430. set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
  4431. &bp->sp_rtnl_state);
  4432. smp_mb__after_clear_bit();
  4433. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  4434. }
  4435. goto next_spqe;
  4436. case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
  4437. f_obj->complete_cmd(bp, f_obj,
  4438. BNX2X_F_CMD_AFEX_VIFLISTS);
  4439. bnx2x_after_afex_vif_lists(bp, elem);
  4440. goto next_spqe;
  4441. case EVENT_RING_OPCODE_FUNCTION_START:
  4442. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4443. "got FUNC_START ramrod\n");
  4444. if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
  4445. break;
  4446. goto next_spqe;
  4447. case EVENT_RING_OPCODE_FUNCTION_STOP:
  4448. DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
  4449. "got FUNC_STOP ramrod\n");
  4450. if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
  4451. break;
  4452. goto next_spqe;
  4453. }
  4454. switch (opcode | bp->state) {
  4455. case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
  4456. BNX2X_STATE_OPEN):
  4457. case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
  4458. BNX2X_STATE_OPENING_WAIT4_PORT):
  4459. cid = elem->message.data.eth_event.echo &
  4460. BNX2X_SWCID_MASK;
  4461. DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
  4462. cid);
  4463. rss_raw->clear_pending(rss_raw);
  4464. break;
  4465. case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
  4466. case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
  4467. case (EVENT_RING_OPCODE_SET_MAC |
  4468. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4469. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4470. BNX2X_STATE_OPEN):
  4471. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4472. BNX2X_STATE_DIAG):
  4473. case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
  4474. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4475. DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
  4476. bnx2x_handle_classification_eqe(bp, elem);
  4477. break;
  4478. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4479. BNX2X_STATE_OPEN):
  4480. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4481. BNX2X_STATE_DIAG):
  4482. case (EVENT_RING_OPCODE_MULTICAST_RULES |
  4483. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4484. DP(BNX2X_MSG_SP, "got mcast ramrod\n");
  4485. bnx2x_handle_mcast_eqe(bp);
  4486. break;
  4487. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4488. BNX2X_STATE_OPEN):
  4489. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4490. BNX2X_STATE_DIAG):
  4491. case (EVENT_RING_OPCODE_FILTERS_RULES |
  4492. BNX2X_STATE_CLOSING_WAIT4_HALT):
  4493. DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
  4494. bnx2x_handle_rx_mode_eqe(bp);
  4495. break;
  4496. default:
  4497. /* unknown event log error and continue */
  4498. BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
  4499. elem->message.opcode, bp->state);
  4500. }
  4501. next_spqe:
  4502. spqe_cnt++;
  4503. } /* for */
  4504. smp_mb__before_atomic_inc();
  4505. atomic_add(spqe_cnt, &bp->eq_spq_left);
  4506. bp->eq_cons = sw_cons;
  4507. bp->eq_prod = sw_prod;
  4508. /* Make sure that above mem writes were issued towards the memory */
  4509. smp_wmb();
  4510. /* update producer */
  4511. bnx2x_update_eq_prod(bp, bp->eq_prod);
  4512. }
  4513. static void bnx2x_sp_task(struct work_struct *work)
  4514. {
  4515. struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
  4516. DP(BNX2X_MSG_SP, "sp task invoked\n");
  4517. /* make sure the atomic interrupt_occurred has been written */
  4518. smp_rmb();
  4519. if (atomic_read(&bp->interrupt_occurred)) {
  4520. /* what work needs to be performed? */
  4521. u16 status = bnx2x_update_dsb_idx(bp);
  4522. DP(BNX2X_MSG_SP, "status %x\n", status);
  4523. DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
  4524. atomic_set(&bp->interrupt_occurred, 0);
  4525. /* HW attentions */
  4526. if (status & BNX2X_DEF_SB_ATT_IDX) {
  4527. bnx2x_attn_int(bp);
  4528. status &= ~BNX2X_DEF_SB_ATT_IDX;
  4529. }
  4530. /* SP events: STAT_QUERY and others */
  4531. if (status & BNX2X_DEF_SB_IDX) {
  4532. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  4533. if (FCOE_INIT(bp) &&
  4534. (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
  4535. /* Prevent local bottom-halves from running as
  4536. * we are going to change the local NAPI list.
  4537. */
  4538. local_bh_disable();
  4539. napi_schedule(&bnx2x_fcoe(bp, napi));
  4540. local_bh_enable();
  4541. }
  4542. /* Handle EQ completions */
  4543. bnx2x_eq_int(bp);
  4544. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
  4545. le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
  4546. status &= ~BNX2X_DEF_SB_IDX;
  4547. }
  4548. /* if status is non zero then perhaps something went wrong */
  4549. if (unlikely(status))
  4550. DP(BNX2X_MSG_SP,
  4551. "got an unknown interrupt! (status 0x%x)\n", status);
  4552. /* ack status block only if something was actually handled */
  4553. bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
  4554. le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
  4555. }
  4556. /* must be called after the EQ processing (since eq leads to sriov
  4557. * ramrod completion flows).
  4558. * This flow may have been scheduled by the arrival of a ramrod
  4559. * completion, or by the sriov code rescheduling itself.
  4560. */
  4561. bnx2x_iov_sp_task(bp);
  4562. /* afex - poll to check if VIFSET_ACK should be sent to MFW */
  4563. if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
  4564. &bp->sp_state)) {
  4565. bnx2x_link_report(bp);
  4566. bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
  4567. }
  4568. }
  4569. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
  4570. {
  4571. struct net_device *dev = dev_instance;
  4572. struct bnx2x *bp = netdev_priv(dev);
  4573. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
  4574. IGU_INT_DISABLE, 0);
  4575. #ifdef BNX2X_STOP_ON_ERROR
  4576. if (unlikely(bp->panic))
  4577. return IRQ_HANDLED;
  4578. #endif
  4579. if (CNIC_LOADED(bp)) {
  4580. struct cnic_ops *c_ops;
  4581. rcu_read_lock();
  4582. c_ops = rcu_dereference(bp->cnic_ops);
  4583. if (c_ops)
  4584. c_ops->cnic_handler(bp->cnic_data, NULL);
  4585. rcu_read_unlock();
  4586. }
  4587. /* schedule sp task to perform default status block work, ack
  4588. * attentions and enable interrupts.
  4589. */
  4590. bnx2x_schedule_sp_task(bp);
  4591. return IRQ_HANDLED;
  4592. }
  4593. /* end of slow path */
  4594. void bnx2x_drv_pulse(struct bnx2x *bp)
  4595. {
  4596. SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
  4597. bp->fw_drv_pulse_wr_seq);
  4598. }
  4599. static void bnx2x_timer(unsigned long data)
  4600. {
  4601. struct bnx2x *bp = (struct bnx2x *) data;
  4602. if (!netif_running(bp->dev))
  4603. return;
  4604. if (IS_PF(bp) &&
  4605. !BP_NOMCP(bp)) {
  4606. int mb_idx = BP_FW_MB_IDX(bp);
  4607. u32 drv_pulse;
  4608. u32 mcp_pulse;
  4609. ++bp->fw_drv_pulse_wr_seq;
  4610. bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
  4611. /* TBD - add SYSTEM_TIME */
  4612. drv_pulse = bp->fw_drv_pulse_wr_seq;
  4613. bnx2x_drv_pulse(bp);
  4614. mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
  4615. MCP_PULSE_SEQ_MASK);
  4616. /* The delta between driver pulse and mcp response
  4617. * should be 1 (before mcp response) or 0 (after mcp response)
  4618. */
  4619. if ((drv_pulse != mcp_pulse) &&
  4620. (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
  4621. /* someone lost a heartbeat... */
  4622. BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
  4623. drv_pulse, mcp_pulse);
  4624. }
  4625. }
  4626. if (bp->state == BNX2X_STATE_OPEN)
  4627. bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
  4628. /* sample pf vf bulletin board for new posts from pf */
  4629. if (IS_VF(bp))
  4630. bnx2x_timer_sriov(bp);
  4631. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4632. }
  4633. /* end of Statistics */
  4634. /* nic init */
  4635. /*
  4636. * nic init service functions
  4637. */
  4638. static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
  4639. {
  4640. u32 i;
  4641. if (!(len%4) && !(addr%4))
  4642. for (i = 0; i < len; i += 4)
  4643. REG_WR(bp, addr + i, fill);
  4644. else
  4645. for (i = 0; i < len; i++)
  4646. REG_WR8(bp, addr + i, fill);
  4647. }
  4648. /* helper: writes FP SP data to FW - data_size in dwords */
  4649. static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
  4650. int fw_sb_id,
  4651. u32 *sb_data_p,
  4652. u32 data_size)
  4653. {
  4654. int index;
  4655. for (index = 0; index < data_size; index++)
  4656. REG_WR(bp, BAR_CSTRORM_INTMEM +
  4657. CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
  4658. sizeof(u32)*index,
  4659. *(sb_data_p + index));
  4660. }
  4661. static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
  4662. {
  4663. u32 *sb_data_p;
  4664. u32 data_size = 0;
  4665. struct hc_status_block_data_e2 sb_data_e2;
  4666. struct hc_status_block_data_e1x sb_data_e1x;
  4667. /* disable the function first */
  4668. if (!CHIP_IS_E1x(bp)) {
  4669. memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
  4670. sb_data_e2.common.state = SB_DISABLED;
  4671. sb_data_e2.common.p_func.vf_valid = false;
  4672. sb_data_p = (u32 *)&sb_data_e2;
  4673. data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
  4674. } else {
  4675. memset(&sb_data_e1x, 0,
  4676. sizeof(struct hc_status_block_data_e1x));
  4677. sb_data_e1x.common.state = SB_DISABLED;
  4678. sb_data_e1x.common.p_func.vf_valid = false;
  4679. sb_data_p = (u32 *)&sb_data_e1x;
  4680. data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
  4681. }
  4682. bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
  4683. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4684. CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
  4685. CSTORM_STATUS_BLOCK_SIZE);
  4686. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4687. CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
  4688. CSTORM_SYNC_BLOCK_SIZE);
  4689. }
  4690. /* helper: writes SP SB data to FW */
  4691. static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
  4692. struct hc_sp_status_block_data *sp_sb_data)
  4693. {
  4694. int func = BP_FUNC(bp);
  4695. int i;
  4696. for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
  4697. REG_WR(bp, BAR_CSTRORM_INTMEM +
  4698. CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
  4699. i*sizeof(u32),
  4700. *((u32 *)sp_sb_data + i));
  4701. }
  4702. static void bnx2x_zero_sp_sb(struct bnx2x *bp)
  4703. {
  4704. int func = BP_FUNC(bp);
  4705. struct hc_sp_status_block_data sp_sb_data;
  4706. memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
  4707. sp_sb_data.state = SB_DISABLED;
  4708. sp_sb_data.p_func.vf_valid = false;
  4709. bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
  4710. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4711. CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
  4712. CSTORM_SP_STATUS_BLOCK_SIZE);
  4713. bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
  4714. CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
  4715. CSTORM_SP_SYNC_BLOCK_SIZE);
  4716. }
  4717. static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
  4718. int igu_sb_id, int igu_seg_id)
  4719. {
  4720. hc_sm->igu_sb_id = igu_sb_id;
  4721. hc_sm->igu_seg_id = igu_seg_id;
  4722. hc_sm->timer_value = 0xFF;
  4723. hc_sm->time_to_expire = 0xFFFFFFFF;
  4724. }
  4725. /* allocates state machine ids. */
  4726. static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
  4727. {
  4728. /* zero out state machine indices */
  4729. /* rx indices */
  4730. index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
  4731. /* tx indices */
  4732. index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
  4733. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
  4734. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
  4735. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
  4736. /* map indices */
  4737. /* rx indices */
  4738. index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
  4739. SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4740. /* tx indices */
  4741. index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
  4742. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4743. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
  4744. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4745. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
  4746. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4747. index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
  4748. SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
  4749. }
  4750. void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
  4751. u8 vf_valid, int fw_sb_id, int igu_sb_id)
  4752. {
  4753. int igu_seg_id;
  4754. struct hc_status_block_data_e2 sb_data_e2;
  4755. struct hc_status_block_data_e1x sb_data_e1x;
  4756. struct hc_status_block_sm *hc_sm_p;
  4757. int data_size;
  4758. u32 *sb_data_p;
  4759. if (CHIP_INT_MODE_IS_BC(bp))
  4760. igu_seg_id = HC_SEG_ACCESS_NORM;
  4761. else
  4762. igu_seg_id = IGU_SEG_ACCESS_NORM;
  4763. bnx2x_zero_fp_sb(bp, fw_sb_id);
  4764. if (!CHIP_IS_E1x(bp)) {
  4765. memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
  4766. sb_data_e2.common.state = SB_ENABLED;
  4767. sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
  4768. sb_data_e2.common.p_func.vf_id = vfid;
  4769. sb_data_e2.common.p_func.vf_valid = vf_valid;
  4770. sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
  4771. sb_data_e2.common.same_igu_sb_1b = true;
  4772. sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
  4773. sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
  4774. hc_sm_p = sb_data_e2.common.state_machine;
  4775. sb_data_p = (u32 *)&sb_data_e2;
  4776. data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
  4777. bnx2x_map_sb_state_machines(sb_data_e2.index_data);
  4778. } else {
  4779. memset(&sb_data_e1x, 0,
  4780. sizeof(struct hc_status_block_data_e1x));
  4781. sb_data_e1x.common.state = SB_ENABLED;
  4782. sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
  4783. sb_data_e1x.common.p_func.vf_id = 0xff;
  4784. sb_data_e1x.common.p_func.vf_valid = false;
  4785. sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
  4786. sb_data_e1x.common.same_igu_sb_1b = true;
  4787. sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
  4788. sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
  4789. hc_sm_p = sb_data_e1x.common.state_machine;
  4790. sb_data_p = (u32 *)&sb_data_e1x;
  4791. data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
  4792. bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
  4793. }
  4794. bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
  4795. igu_sb_id, igu_seg_id);
  4796. bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
  4797. igu_sb_id, igu_seg_id);
  4798. DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
  4799. /* write indices to HW - PCI guarantees endianity of regpairs */
  4800. bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
  4801. }
  4802. static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
  4803. u16 tx_usec, u16 rx_usec)
  4804. {
  4805. bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
  4806. false, rx_usec);
  4807. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4808. HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
  4809. tx_usec);
  4810. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4811. HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
  4812. tx_usec);
  4813. bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
  4814. HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
  4815. tx_usec);
  4816. }
  4817. static void bnx2x_init_def_sb(struct bnx2x *bp)
  4818. {
  4819. struct host_sp_status_block *def_sb = bp->def_status_blk;
  4820. dma_addr_t mapping = bp->def_status_blk_mapping;
  4821. int igu_sp_sb_index;
  4822. int igu_seg_id;
  4823. int port = BP_PORT(bp);
  4824. int func = BP_FUNC(bp);
  4825. int reg_offset, reg_offset_en5;
  4826. u64 section;
  4827. int index;
  4828. struct hc_sp_status_block_data sp_sb_data;
  4829. memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
  4830. if (CHIP_INT_MODE_IS_BC(bp)) {
  4831. igu_sp_sb_index = DEF_SB_IGU_ID;
  4832. igu_seg_id = HC_SEG_ACCESS_DEF;
  4833. } else {
  4834. igu_sp_sb_index = bp->igu_dsb_id;
  4835. igu_seg_id = IGU_SEG_ACCESS_DEF;
  4836. }
  4837. /* ATTN */
  4838. section = ((u64)mapping) + offsetof(struct host_sp_status_block,
  4839. atten_status_block);
  4840. def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
  4841. bp->attn_state = 0;
  4842. reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  4843. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  4844. reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
  4845. MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
  4846. for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
  4847. int sindex;
  4848. /* take care of sig[0]..sig[4] */
  4849. for (sindex = 0; sindex < 4; sindex++)
  4850. bp->attn_group[index].sig[sindex] =
  4851. REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
  4852. if (!CHIP_IS_E1x(bp))
  4853. /*
  4854. * enable5 is separate from the rest of the registers,
  4855. * and therefore the address skip is 4
  4856. * and not 16 between the different groups
  4857. */
  4858. bp->attn_group[index].sig[4] = REG_RD(bp,
  4859. reg_offset_en5 + 0x4*index);
  4860. else
  4861. bp->attn_group[index].sig[4] = 0;
  4862. }
  4863. if (bp->common.int_block == INT_BLOCK_HC) {
  4864. reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
  4865. HC_REG_ATTN_MSG0_ADDR_L);
  4866. REG_WR(bp, reg_offset, U64_LO(section));
  4867. REG_WR(bp, reg_offset + 4, U64_HI(section));
  4868. } else if (!CHIP_IS_E1x(bp)) {
  4869. REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
  4870. REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
  4871. }
  4872. section = ((u64)mapping) + offsetof(struct host_sp_status_block,
  4873. sp_sb);
  4874. bnx2x_zero_sp_sb(bp);
  4875. /* PCI guarantees endianity of regpairs */
  4876. sp_sb_data.state = SB_ENABLED;
  4877. sp_sb_data.host_sb_addr.lo = U64_LO(section);
  4878. sp_sb_data.host_sb_addr.hi = U64_HI(section);
  4879. sp_sb_data.igu_sb_id = igu_sp_sb_index;
  4880. sp_sb_data.igu_seg_id = igu_seg_id;
  4881. sp_sb_data.p_func.pf_id = func;
  4882. sp_sb_data.p_func.vnic_id = BP_VN(bp);
  4883. sp_sb_data.p_func.vf_id = 0xff;
  4884. bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
  4885. bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
  4886. }
  4887. void bnx2x_update_coalesce(struct bnx2x *bp)
  4888. {
  4889. int i;
  4890. for_each_eth_queue(bp, i)
  4891. bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
  4892. bp->tx_ticks, bp->rx_ticks);
  4893. }
  4894. static void bnx2x_init_sp_ring(struct bnx2x *bp)
  4895. {
  4896. spin_lock_init(&bp->spq_lock);
  4897. atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
  4898. bp->spq_prod_idx = 0;
  4899. bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
  4900. bp->spq_prod_bd = bp->spq;
  4901. bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
  4902. }
  4903. static void bnx2x_init_eq_ring(struct bnx2x *bp)
  4904. {
  4905. int i;
  4906. for (i = 1; i <= NUM_EQ_PAGES; i++) {
  4907. union event_ring_elem *elem =
  4908. &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
  4909. elem->next_page.addr.hi =
  4910. cpu_to_le32(U64_HI(bp->eq_mapping +
  4911. BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
  4912. elem->next_page.addr.lo =
  4913. cpu_to_le32(U64_LO(bp->eq_mapping +
  4914. BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
  4915. }
  4916. bp->eq_cons = 0;
  4917. bp->eq_prod = NUM_EQ_DESC;
  4918. bp->eq_cons_sb = BNX2X_EQ_INDEX;
  4919. /* we want a warning message before it gets wrought... */
  4920. atomic_set(&bp->eq_spq_left,
  4921. min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
  4922. }
  4923. /* called with netif_addr_lock_bh() */
  4924. int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  4925. unsigned long rx_mode_flags,
  4926. unsigned long rx_accept_flags,
  4927. unsigned long tx_accept_flags,
  4928. unsigned long ramrod_flags)
  4929. {
  4930. struct bnx2x_rx_mode_ramrod_params ramrod_param;
  4931. int rc;
  4932. memset(&ramrod_param, 0, sizeof(ramrod_param));
  4933. /* Prepare ramrod parameters */
  4934. ramrod_param.cid = 0;
  4935. ramrod_param.cl_id = cl_id;
  4936. ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
  4937. ramrod_param.func_id = BP_FUNC(bp);
  4938. ramrod_param.pstate = &bp->sp_state;
  4939. ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
  4940. ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
  4941. ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
  4942. set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
  4943. ramrod_param.ramrod_flags = ramrod_flags;
  4944. ramrod_param.rx_mode_flags = rx_mode_flags;
  4945. ramrod_param.rx_accept_flags = rx_accept_flags;
  4946. ramrod_param.tx_accept_flags = tx_accept_flags;
  4947. rc = bnx2x_config_rx_mode(bp, &ramrod_param);
  4948. if (rc < 0) {
  4949. BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
  4950. return rc;
  4951. }
  4952. return 0;
  4953. }
  4954. static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
  4955. unsigned long *rx_accept_flags,
  4956. unsigned long *tx_accept_flags)
  4957. {
  4958. /* Clear the flags first */
  4959. *rx_accept_flags = 0;
  4960. *tx_accept_flags = 0;
  4961. switch (rx_mode) {
  4962. case BNX2X_RX_MODE_NONE:
  4963. /*
  4964. * 'drop all' supersedes any accept flags that may have been
  4965. * passed to the function.
  4966. */
  4967. break;
  4968. case BNX2X_RX_MODE_NORMAL:
  4969. __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
  4970. __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
  4971. __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
  4972. /* internal switching mode */
  4973. __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
  4974. __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
  4975. __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
  4976. break;
  4977. case BNX2X_RX_MODE_ALLMULTI:
  4978. __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
  4979. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
  4980. __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
  4981. /* internal switching mode */
  4982. __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
  4983. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
  4984. __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
  4985. break;
  4986. case BNX2X_RX_MODE_PROMISC:
  4987. /* According to definition of SI mode, iface in promisc mode
  4988. * should receive matched and unmatched (in resolution of port)
  4989. * unicast packets.
  4990. */
  4991. __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
  4992. __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
  4993. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
  4994. __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
  4995. /* internal switching mode */
  4996. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
  4997. __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
  4998. if (IS_MF_SI(bp))
  4999. __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
  5000. else
  5001. __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
  5002. break;
  5003. default:
  5004. BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
  5005. return -EINVAL;
  5006. }
  5007. /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
  5008. if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
  5009. __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
  5010. __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
  5011. }
  5012. return 0;
  5013. }
  5014. /* called with netif_addr_lock_bh() */
  5015. int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
  5016. {
  5017. unsigned long rx_mode_flags = 0, ramrod_flags = 0;
  5018. unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
  5019. int rc;
  5020. if (!NO_FCOE(bp))
  5021. /* Configure rx_mode of FCoE Queue */
  5022. __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
  5023. rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
  5024. &tx_accept_flags);
  5025. if (rc)
  5026. return rc;
  5027. __set_bit(RAMROD_RX, &ramrod_flags);
  5028. __set_bit(RAMROD_TX, &ramrod_flags);
  5029. return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
  5030. rx_accept_flags, tx_accept_flags,
  5031. ramrod_flags);
  5032. }
  5033. static void bnx2x_init_internal_common(struct bnx2x *bp)
  5034. {
  5035. int i;
  5036. if (IS_MF_SI(bp))
  5037. /*
  5038. * In switch independent mode, the TSTORM needs to accept
  5039. * packets that failed classification, since approximate match
  5040. * mac addresses aren't written to NIG LLH
  5041. */
  5042. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  5043. TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
  5044. else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
  5045. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  5046. TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
  5047. /* Zero this manually as its initialization is
  5048. currently missing in the initTool */
  5049. for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
  5050. REG_WR(bp, BAR_USTRORM_INTMEM +
  5051. USTORM_AGG_DATA_OFFSET + i * 4, 0);
  5052. if (!CHIP_IS_E1x(bp)) {
  5053. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
  5054. CHIP_INT_MODE_IS_BC(bp) ?
  5055. HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
  5056. }
  5057. }
  5058. static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
  5059. {
  5060. switch (load_code) {
  5061. case FW_MSG_CODE_DRV_LOAD_COMMON:
  5062. case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
  5063. bnx2x_init_internal_common(bp);
  5064. /* no break */
  5065. case FW_MSG_CODE_DRV_LOAD_PORT:
  5066. /* nothing to do */
  5067. /* no break */
  5068. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  5069. /* internal memory per function is
  5070. initialized inside bnx2x_pf_init */
  5071. break;
  5072. default:
  5073. BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
  5074. break;
  5075. }
  5076. }
  5077. static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
  5078. {
  5079. return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
  5080. }
  5081. static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
  5082. {
  5083. return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
  5084. }
  5085. static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
  5086. {
  5087. if (CHIP_IS_E1x(fp->bp))
  5088. return BP_L_ID(fp->bp) + fp->index;
  5089. else /* We want Client ID to be the same as IGU SB ID for 57712 */
  5090. return bnx2x_fp_igu_sb_id(fp);
  5091. }
  5092. static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
  5093. {
  5094. struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
  5095. u8 cos;
  5096. unsigned long q_type = 0;
  5097. u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
  5098. fp->rx_queue = fp_idx;
  5099. fp->cid = fp_idx;
  5100. fp->cl_id = bnx2x_fp_cl_id(fp);
  5101. fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
  5102. fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
  5103. /* qZone id equals to FW (per path) client id */
  5104. fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
  5105. /* init shortcut */
  5106. fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
  5107. /* Setup SB indices */
  5108. fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
  5109. /* Configure Queue State object */
  5110. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  5111. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  5112. BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
  5113. /* init tx data */
  5114. for_each_cos_in_tx_queue(fp, cos) {
  5115. bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
  5116. CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
  5117. FP_COS_TO_TXQ(fp, cos, bp),
  5118. BNX2X_TX_SB_INDEX_BASE + cos, fp);
  5119. cids[cos] = fp->txdata_ptr[cos]->cid;
  5120. }
  5121. /* nothing more for vf to do here */
  5122. if (IS_VF(bp))
  5123. return;
  5124. bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
  5125. fp->fw_sb_id, fp->igu_sb_id);
  5126. bnx2x_update_fpsb_idx(fp);
  5127. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
  5128. fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  5129. bnx2x_sp_mapping(bp, q_rdata), q_type);
  5130. /**
  5131. * Configure classification DBs: Always enable Tx switching
  5132. */
  5133. bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
  5134. DP(NETIF_MSG_IFUP,
  5135. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  5136. fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  5137. fp->igu_sb_id);
  5138. }
  5139. static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
  5140. {
  5141. int i;
  5142. for (i = 1; i <= NUM_TX_RINGS; i++) {
  5143. struct eth_tx_next_bd *tx_next_bd =
  5144. &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
  5145. tx_next_bd->addr_hi =
  5146. cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
  5147. BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
  5148. tx_next_bd->addr_lo =
  5149. cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
  5150. BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
  5151. }
  5152. *txdata->tx_cons_sb = cpu_to_le16(0);
  5153. SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
  5154. txdata->tx_db.data.zero_fill1 = 0;
  5155. txdata->tx_db.data.prod = 0;
  5156. txdata->tx_pkt_prod = 0;
  5157. txdata->tx_pkt_cons = 0;
  5158. txdata->tx_bd_prod = 0;
  5159. txdata->tx_bd_cons = 0;
  5160. txdata->tx_pkt = 0;
  5161. }
  5162. static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
  5163. {
  5164. int i;
  5165. for_each_tx_queue_cnic(bp, i)
  5166. bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
  5167. }
  5168. static void bnx2x_init_tx_rings(struct bnx2x *bp)
  5169. {
  5170. int i;
  5171. u8 cos;
  5172. for_each_eth_queue(bp, i)
  5173. for_each_cos_in_tx_queue(&bp->fp[i], cos)
  5174. bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
  5175. }
  5176. void bnx2x_nic_init_cnic(struct bnx2x *bp)
  5177. {
  5178. if (!NO_FCOE(bp))
  5179. bnx2x_init_fcoe_fp(bp);
  5180. bnx2x_init_sb(bp, bp->cnic_sb_mapping,
  5181. BNX2X_VF_ID_INVALID, false,
  5182. bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
  5183. /* ensure status block indices were read */
  5184. rmb();
  5185. bnx2x_init_rx_rings_cnic(bp);
  5186. bnx2x_init_tx_rings_cnic(bp);
  5187. /* flush all */
  5188. mb();
  5189. mmiowb();
  5190. }
  5191. void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
  5192. {
  5193. int i;
  5194. /* Setup NIC internals and enable interrupts */
  5195. for_each_eth_queue(bp, i)
  5196. bnx2x_init_eth_fp(bp, i);
  5197. /* ensure status block indices were read */
  5198. rmb();
  5199. bnx2x_init_rx_rings(bp);
  5200. bnx2x_init_tx_rings(bp);
  5201. if (IS_PF(bp)) {
  5202. /* Initialize MOD_ABS interrupts */
  5203. bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
  5204. bp->common.shmem_base,
  5205. bp->common.shmem2_base, BP_PORT(bp));
  5206. /* initialize the default status block and sp ring */
  5207. bnx2x_init_def_sb(bp);
  5208. bnx2x_update_dsb_idx(bp);
  5209. bnx2x_init_sp_ring(bp);
  5210. } else {
  5211. bnx2x_memset_stats(bp);
  5212. }
  5213. }
  5214. void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
  5215. {
  5216. bnx2x_init_eq_ring(bp);
  5217. bnx2x_init_internal(bp, load_code);
  5218. bnx2x_pf_init(bp);
  5219. bnx2x_stats_init(bp);
  5220. /* flush all before enabling interrupts */
  5221. mb();
  5222. mmiowb();
  5223. bnx2x_int_enable(bp);
  5224. /* Check for SPIO5 */
  5225. bnx2x_attn_int_deasserted0(bp,
  5226. REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
  5227. AEU_INPUTS_ATTN_BITS_SPIO5);
  5228. }
  5229. /* gzip service functions */
  5230. static int bnx2x_gunzip_init(struct bnx2x *bp)
  5231. {
  5232. bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
  5233. &bp->gunzip_mapping, GFP_KERNEL);
  5234. if (bp->gunzip_buf == NULL)
  5235. goto gunzip_nomem1;
  5236. bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
  5237. if (bp->strm == NULL)
  5238. goto gunzip_nomem2;
  5239. bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
  5240. if (bp->strm->workspace == NULL)
  5241. goto gunzip_nomem3;
  5242. return 0;
  5243. gunzip_nomem3:
  5244. kfree(bp->strm);
  5245. bp->strm = NULL;
  5246. gunzip_nomem2:
  5247. dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
  5248. bp->gunzip_mapping);
  5249. bp->gunzip_buf = NULL;
  5250. gunzip_nomem1:
  5251. BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
  5252. return -ENOMEM;
  5253. }
  5254. static void bnx2x_gunzip_end(struct bnx2x *bp)
  5255. {
  5256. if (bp->strm) {
  5257. vfree(bp->strm->workspace);
  5258. kfree(bp->strm);
  5259. bp->strm = NULL;
  5260. }
  5261. if (bp->gunzip_buf) {
  5262. dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
  5263. bp->gunzip_mapping);
  5264. bp->gunzip_buf = NULL;
  5265. }
  5266. }
  5267. static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
  5268. {
  5269. int n, rc;
  5270. /* check gzip header */
  5271. if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
  5272. BNX2X_ERR("Bad gzip header\n");
  5273. return -EINVAL;
  5274. }
  5275. n = 10;
  5276. #define FNAME 0x8
  5277. if (zbuf[3] & FNAME)
  5278. while ((zbuf[n++] != 0) && (n < len));
  5279. bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
  5280. bp->strm->avail_in = len - n;
  5281. bp->strm->next_out = bp->gunzip_buf;
  5282. bp->strm->avail_out = FW_BUF_SIZE;
  5283. rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
  5284. if (rc != Z_OK)
  5285. return rc;
  5286. rc = zlib_inflate(bp->strm, Z_FINISH);
  5287. if ((rc != Z_OK) && (rc != Z_STREAM_END))
  5288. netdev_err(bp->dev, "Firmware decompression error: %s\n",
  5289. bp->strm->msg);
  5290. bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
  5291. if (bp->gunzip_outlen & 0x3)
  5292. netdev_err(bp->dev,
  5293. "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
  5294. bp->gunzip_outlen);
  5295. bp->gunzip_outlen >>= 2;
  5296. zlib_inflateEnd(bp->strm);
  5297. if (rc == Z_STREAM_END)
  5298. return 0;
  5299. return rc;
  5300. }
  5301. /* nic load/unload */
  5302. /*
  5303. * General service functions
  5304. */
  5305. /* send a NIG loopback debug packet */
  5306. static void bnx2x_lb_pckt(struct bnx2x *bp)
  5307. {
  5308. u32 wb_write[3];
  5309. /* Ethernet source and destination addresses */
  5310. wb_write[0] = 0x55555555;
  5311. wb_write[1] = 0x55555555;
  5312. wb_write[2] = 0x20; /* SOP */
  5313. REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
  5314. /* NON-IP protocol */
  5315. wb_write[0] = 0x09000000;
  5316. wb_write[1] = 0x55555555;
  5317. wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
  5318. REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
  5319. }
  5320. /* some of the internal memories
  5321. * are not directly readable from the driver
  5322. * to test them we send debug packets
  5323. */
  5324. static int bnx2x_int_mem_test(struct bnx2x *bp)
  5325. {
  5326. int factor;
  5327. int count, i;
  5328. u32 val = 0;
  5329. if (CHIP_REV_IS_FPGA(bp))
  5330. factor = 120;
  5331. else if (CHIP_REV_IS_EMUL(bp))
  5332. factor = 200;
  5333. else
  5334. factor = 1;
  5335. /* Disable inputs of parser neighbor blocks */
  5336. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
  5337. REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
  5338. REG_WR(bp, CFC_REG_DEBUG0, 0x1);
  5339. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
  5340. /* Write 0 to parser credits for CFC search request */
  5341. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
  5342. /* send Ethernet packet */
  5343. bnx2x_lb_pckt(bp);
  5344. /* TODO do i reset NIG statistic? */
  5345. /* Wait until NIG register shows 1 packet of size 0x10 */
  5346. count = 1000 * factor;
  5347. while (count) {
  5348. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5349. val = *bnx2x_sp(bp, wb_data[0]);
  5350. if (val == 0x10)
  5351. break;
  5352. usleep_range(10000, 20000);
  5353. count--;
  5354. }
  5355. if (val != 0x10) {
  5356. BNX2X_ERR("NIG timeout val = 0x%x\n", val);
  5357. return -1;
  5358. }
  5359. /* Wait until PRS register shows 1 packet */
  5360. count = 1000 * factor;
  5361. while (count) {
  5362. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5363. if (val == 1)
  5364. break;
  5365. usleep_range(10000, 20000);
  5366. count--;
  5367. }
  5368. if (val != 0x1) {
  5369. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5370. return -2;
  5371. }
  5372. /* Reset and init BRB, PRS */
  5373. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
  5374. msleep(50);
  5375. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
  5376. msleep(50);
  5377. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5378. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5379. DP(NETIF_MSG_HW, "part2\n");
  5380. /* Disable inputs of parser neighbor blocks */
  5381. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
  5382. REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
  5383. REG_WR(bp, CFC_REG_DEBUG0, 0x1);
  5384. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
  5385. /* Write 0 to parser credits for CFC search request */
  5386. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
  5387. /* send 10 Ethernet packets */
  5388. for (i = 0; i < 10; i++)
  5389. bnx2x_lb_pckt(bp);
  5390. /* Wait until NIG register shows 10 + 1
  5391. packets of size 11*0x10 = 0xb0 */
  5392. count = 1000 * factor;
  5393. while (count) {
  5394. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5395. val = *bnx2x_sp(bp, wb_data[0]);
  5396. if (val == 0xb0)
  5397. break;
  5398. usleep_range(10000, 20000);
  5399. count--;
  5400. }
  5401. if (val != 0xb0) {
  5402. BNX2X_ERR("NIG timeout val = 0x%x\n", val);
  5403. return -3;
  5404. }
  5405. /* Wait until PRS register shows 2 packets */
  5406. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5407. if (val != 2)
  5408. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5409. /* Write 1 to parser credits for CFC search request */
  5410. REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
  5411. /* Wait until PRS register shows 3 packets */
  5412. msleep(10 * factor);
  5413. /* Wait until NIG register shows 1 packet of size 0x10 */
  5414. val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
  5415. if (val != 3)
  5416. BNX2X_ERR("PRS timeout val = 0x%x\n", val);
  5417. /* clear NIG EOP FIFO */
  5418. for (i = 0; i < 11; i++)
  5419. REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
  5420. val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
  5421. if (val != 1) {
  5422. BNX2X_ERR("clear of NIG failed\n");
  5423. return -4;
  5424. }
  5425. /* Reset and init BRB, PRS, NIG */
  5426. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
  5427. msleep(50);
  5428. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
  5429. msleep(50);
  5430. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5431. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5432. if (!CNIC_SUPPORT(bp))
  5433. /* set NIC mode */
  5434. REG_WR(bp, PRS_REG_NIC_MODE, 1);
  5435. /* Enable inputs of parser neighbor blocks */
  5436. REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
  5437. REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
  5438. REG_WR(bp, CFC_REG_DEBUG0, 0x0);
  5439. REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
  5440. DP(NETIF_MSG_HW, "done\n");
  5441. return 0; /* OK */
  5442. }
  5443. static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
  5444. {
  5445. u32 val;
  5446. REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
  5447. if (!CHIP_IS_E1x(bp))
  5448. REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
  5449. else
  5450. REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
  5451. REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
  5452. REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
  5453. /*
  5454. * mask read length error interrupts in brb for parser
  5455. * (parsing unit and 'checksum and crc' unit)
  5456. * these errors are legal (PU reads fixed length and CAC can cause
  5457. * read length error on truncated packets)
  5458. */
  5459. REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
  5460. REG_WR(bp, QM_REG_QM_INT_MASK, 0);
  5461. REG_WR(bp, TM_REG_TM_INT_MASK, 0);
  5462. REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
  5463. REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
  5464. REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
  5465. /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
  5466. /* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
  5467. REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
  5468. REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
  5469. REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
  5470. /* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
  5471. /* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
  5472. REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
  5473. REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
  5474. REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
  5475. REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
  5476. /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
  5477. /* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
  5478. val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
  5479. PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
  5480. PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
  5481. if (!CHIP_IS_E1x(bp))
  5482. val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
  5483. PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
  5484. REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
  5485. REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
  5486. REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
  5487. REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
  5488. /* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
  5489. if (!CHIP_IS_E1x(bp))
  5490. /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
  5491. REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
  5492. REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
  5493. REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
  5494. /* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
  5495. REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
  5496. }
  5497. static void bnx2x_reset_common(struct bnx2x *bp)
  5498. {
  5499. u32 val = 0x1400;
  5500. /* reset_common */
  5501. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  5502. 0xd3ffff7f);
  5503. if (CHIP_IS_E3(bp)) {
  5504. val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
  5505. val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
  5506. }
  5507. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
  5508. }
  5509. static void bnx2x_setup_dmae(struct bnx2x *bp)
  5510. {
  5511. bp->dmae_ready = 0;
  5512. spin_lock_init(&bp->dmae_lock);
  5513. }
  5514. static void bnx2x_init_pxp(struct bnx2x *bp)
  5515. {
  5516. u16 devctl;
  5517. int r_order, w_order;
  5518. pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
  5519. DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
  5520. w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
  5521. if (bp->mrrs == -1)
  5522. r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
  5523. else {
  5524. DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
  5525. r_order = bp->mrrs;
  5526. }
  5527. bnx2x_init_pxp_arb(bp, r_order, w_order);
  5528. }
  5529. static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
  5530. {
  5531. int is_required;
  5532. u32 val;
  5533. int port;
  5534. if (BP_NOMCP(bp))
  5535. return;
  5536. is_required = 0;
  5537. val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
  5538. SHARED_HW_CFG_FAN_FAILURE_MASK;
  5539. if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
  5540. is_required = 1;
  5541. /*
  5542. * The fan failure mechanism is usually related to the PHY type since
  5543. * the power consumption of the board is affected by the PHY. Currently,
  5544. * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
  5545. */
  5546. else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
  5547. for (port = PORT_0; port < PORT_MAX; port++) {
  5548. is_required |=
  5549. bnx2x_fan_failure_det_req(
  5550. bp,
  5551. bp->common.shmem_base,
  5552. bp->common.shmem2_base,
  5553. port);
  5554. }
  5555. DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
  5556. if (is_required == 0)
  5557. return;
  5558. /* Fan failure is indicated by SPIO 5 */
  5559. bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
  5560. /* set to active low mode */
  5561. val = REG_RD(bp, MISC_REG_SPIO_INT);
  5562. val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
  5563. REG_WR(bp, MISC_REG_SPIO_INT, val);
  5564. /* enable interrupt to signal the IGU */
  5565. val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
  5566. val |= MISC_SPIO_SPIO5;
  5567. REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
  5568. }
  5569. void bnx2x_pf_disable(struct bnx2x *bp)
  5570. {
  5571. u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
  5572. val &= ~IGU_PF_CONF_FUNC_EN;
  5573. REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
  5574. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  5575. REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
  5576. }
  5577. static void bnx2x__common_init_phy(struct bnx2x *bp)
  5578. {
  5579. u32 shmem_base[2], shmem2_base[2];
  5580. /* Avoid common init in case MFW supports LFA */
  5581. if (SHMEM2_RD(bp, size) >
  5582. (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
  5583. return;
  5584. shmem_base[0] = bp->common.shmem_base;
  5585. shmem2_base[0] = bp->common.shmem2_base;
  5586. if (!CHIP_IS_E1x(bp)) {
  5587. shmem_base[1] =
  5588. SHMEM2_RD(bp, other_shmem_base_addr);
  5589. shmem2_base[1] =
  5590. SHMEM2_RD(bp, other_shmem2_base_addr);
  5591. }
  5592. bnx2x_acquire_phy_lock(bp);
  5593. bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
  5594. bp->common.chip_id);
  5595. bnx2x_release_phy_lock(bp);
  5596. }
  5597. /**
  5598. * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
  5599. *
  5600. * @bp: driver handle
  5601. */
  5602. static int bnx2x_init_hw_common(struct bnx2x *bp)
  5603. {
  5604. u32 val;
  5605. DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
  5606. /*
  5607. * take the RESET lock to protect undi_unload flow from accessing
  5608. * registers while we're resetting the chip
  5609. */
  5610. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  5611. bnx2x_reset_common(bp);
  5612. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
  5613. val = 0xfffc;
  5614. if (CHIP_IS_E3(bp)) {
  5615. val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
  5616. val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
  5617. }
  5618. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
  5619. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  5620. bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
  5621. if (!CHIP_IS_E1x(bp)) {
  5622. u8 abs_func_id;
  5623. /**
  5624. * 4-port mode or 2-port mode we need to turn of master-enable
  5625. * for everyone, after that, turn it back on for self.
  5626. * so, we disregard multi-function or not, and always disable
  5627. * for all functions on the given path, this means 0,2,4,6 for
  5628. * path 0 and 1,3,5,7 for path 1
  5629. */
  5630. for (abs_func_id = BP_PATH(bp);
  5631. abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
  5632. if (abs_func_id == BP_ABS_FUNC(bp)) {
  5633. REG_WR(bp,
  5634. PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
  5635. 1);
  5636. continue;
  5637. }
  5638. bnx2x_pretend_func(bp, abs_func_id);
  5639. /* clear pf enable */
  5640. bnx2x_pf_disable(bp);
  5641. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  5642. }
  5643. }
  5644. bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
  5645. if (CHIP_IS_E1(bp)) {
  5646. /* enable HW interrupt from PXP on USDM overflow
  5647. bit 16 on INT_MASK_0 */
  5648. REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
  5649. }
  5650. bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
  5651. bnx2x_init_pxp(bp);
  5652. #ifdef __BIG_ENDIAN
  5653. REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
  5654. REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
  5655. REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
  5656. REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
  5657. REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
  5658. /* make sure this value is 0 */
  5659. REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
  5660. /* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
  5661. REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
  5662. REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
  5663. REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
  5664. REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
  5665. #endif
  5666. bnx2x_ilt_init_page_size(bp, INITOP_SET);
  5667. if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
  5668. REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
  5669. /* let the HW do it's magic ... */
  5670. msleep(100);
  5671. /* finish PXP init */
  5672. val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
  5673. if (val != 1) {
  5674. BNX2X_ERR("PXP2 CFG failed\n");
  5675. return -EBUSY;
  5676. }
  5677. val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
  5678. if (val != 1) {
  5679. BNX2X_ERR("PXP2 RD_INIT failed\n");
  5680. return -EBUSY;
  5681. }
  5682. /* Timers bug workaround E2 only. We need to set the entire ILT to
  5683. * have entries with value "0" and valid bit on.
  5684. * This needs to be done by the first PF that is loaded in a path
  5685. * (i.e. common phase)
  5686. */
  5687. if (!CHIP_IS_E1x(bp)) {
  5688. /* In E2 there is a bug in the timers block that can cause function 6 / 7
  5689. * (i.e. vnic3) to start even if it is marked as "scan-off".
  5690. * This occurs when a different function (func2,3) is being marked
  5691. * as "scan-off". Real-life scenario for example: if a driver is being
  5692. * load-unloaded while func6,7 are down. This will cause the timer to access
  5693. * the ilt, translate to a logical address and send a request to read/write.
  5694. * Since the ilt for the function that is down is not valid, this will cause
  5695. * a translation error which is unrecoverable.
  5696. * The Workaround is intended to make sure that when this happens nothing fatal
  5697. * will occur. The workaround:
  5698. * 1. First PF driver which loads on a path will:
  5699. * a. After taking the chip out of reset, by using pretend,
  5700. * it will write "0" to the following registers of
  5701. * the other vnics.
  5702. * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  5703. * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
  5704. * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
  5705. * And for itself it will write '1' to
  5706. * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
  5707. * dmae-operations (writing to pram for example.)
  5708. * note: can be done for only function 6,7 but cleaner this
  5709. * way.
  5710. * b. Write zero+valid to the entire ILT.
  5711. * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
  5712. * VNIC3 (of that port). The range allocated will be the
  5713. * entire ILT. This is needed to prevent ILT range error.
  5714. * 2. Any PF driver load flow:
  5715. * a. ILT update with the physical addresses of the allocated
  5716. * logical pages.
  5717. * b. Wait 20msec. - note that this timeout is needed to make
  5718. * sure there are no requests in one of the PXP internal
  5719. * queues with "old" ILT addresses.
  5720. * c. PF enable in the PGLC.
  5721. * d. Clear the was_error of the PF in the PGLC. (could have
  5722. * occurred while driver was down)
  5723. * e. PF enable in the CFC (WEAK + STRONG)
  5724. * f. Timers scan enable
  5725. * 3. PF driver unload flow:
  5726. * a. Clear the Timers scan_en.
  5727. * b. Polling for scan_on=0 for that PF.
  5728. * c. Clear the PF enable bit in the PXP.
  5729. * d. Clear the PF enable in the CFC (WEAK + STRONG)
  5730. * e. Write zero+valid to all ILT entries (The valid bit must
  5731. * stay set)
  5732. * f. If this is VNIC 3 of a port then also init
  5733. * first_timers_ilt_entry to zero and last_timers_ilt_entry
  5734. * to the last entry in the ILT.
  5735. *
  5736. * Notes:
  5737. * Currently the PF error in the PGLC is non recoverable.
  5738. * In the future the there will be a recovery routine for this error.
  5739. * Currently attention is masked.
  5740. * Having an MCP lock on the load/unload process does not guarantee that
  5741. * there is no Timer disable during Func6/7 enable. This is because the
  5742. * Timers scan is currently being cleared by the MCP on FLR.
  5743. * Step 2.d can be done only for PF6/7 and the driver can also check if
  5744. * there is error before clearing it. But the flow above is simpler and
  5745. * more general.
  5746. * All ILT entries are written by zero+valid and not just PF6/7
  5747. * ILT entries since in the future the ILT entries allocation for
  5748. * PF-s might be dynamic.
  5749. */
  5750. struct ilt_client_info ilt_cli;
  5751. struct bnx2x_ilt ilt;
  5752. memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
  5753. memset(&ilt, 0, sizeof(struct bnx2x_ilt));
  5754. /* initialize dummy TM client */
  5755. ilt_cli.start = 0;
  5756. ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
  5757. ilt_cli.client_num = ILT_CLIENT_TM;
  5758. /* Step 1: set zeroes to all ilt page entries with valid bit on
  5759. * Step 2: set the timers first/last ilt entry to point
  5760. * to the entire range to prevent ILT range error for 3rd/4th
  5761. * vnic (this code assumes existence of the vnic)
  5762. *
  5763. * both steps performed by call to bnx2x_ilt_client_init_op()
  5764. * with dummy TM client
  5765. *
  5766. * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
  5767. * and his brother are split registers
  5768. */
  5769. bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
  5770. bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
  5771. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  5772. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
  5773. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
  5774. REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
  5775. }
  5776. REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
  5777. REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
  5778. if (!CHIP_IS_E1x(bp)) {
  5779. int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
  5780. (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
  5781. bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
  5782. bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
  5783. /* let the HW do it's magic ... */
  5784. do {
  5785. msleep(200);
  5786. val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
  5787. } while (factor-- && (val != 1));
  5788. if (val != 1) {
  5789. BNX2X_ERR("ATC_INIT failed\n");
  5790. return -EBUSY;
  5791. }
  5792. }
  5793. bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
  5794. bnx2x_iov_init_dmae(bp);
  5795. /* clean the DMAE memory */
  5796. bp->dmae_ready = 1;
  5797. bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
  5798. bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
  5799. bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
  5800. bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
  5801. bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
  5802. bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
  5803. bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
  5804. bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
  5805. bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
  5806. bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
  5807. /* QM queues pointers table */
  5808. bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
  5809. /* soft reset pulse */
  5810. REG_WR(bp, QM_REG_SOFT_RESET, 1);
  5811. REG_WR(bp, QM_REG_SOFT_RESET, 0);
  5812. if (CNIC_SUPPORT(bp))
  5813. bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
  5814. bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
  5815. REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
  5816. if (!CHIP_REV_IS_SLOW(bp))
  5817. /* enable hw interrupt from doorbell Q */
  5818. REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
  5819. bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
  5820. bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
  5821. REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
  5822. if (!CHIP_IS_E1(bp))
  5823. REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
  5824. if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
  5825. if (IS_MF_AFEX(bp)) {
  5826. /* configure that VNTag and VLAN headers must be
  5827. * received in afex mode
  5828. */
  5829. REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
  5830. REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
  5831. REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
  5832. REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
  5833. REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
  5834. } else {
  5835. /* Bit-map indicating which L2 hdrs may appear
  5836. * after the basic Ethernet header
  5837. */
  5838. REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
  5839. bp->path_has_ovlan ? 7 : 6);
  5840. }
  5841. }
  5842. bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
  5843. bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
  5844. bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
  5845. bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
  5846. if (!CHIP_IS_E1x(bp)) {
  5847. /* reset VFC memories */
  5848. REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
  5849. VFC_MEMORIES_RST_REG_CAM_RST |
  5850. VFC_MEMORIES_RST_REG_RAM_RST);
  5851. REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
  5852. VFC_MEMORIES_RST_REG_CAM_RST |
  5853. VFC_MEMORIES_RST_REG_RAM_RST);
  5854. msleep(20);
  5855. }
  5856. bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
  5857. bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
  5858. bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
  5859. bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
  5860. /* sync semi rtc */
  5861. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  5862. 0x80000000);
  5863. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
  5864. 0x80000000);
  5865. bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
  5866. bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
  5867. bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
  5868. if (!CHIP_IS_E1x(bp)) {
  5869. if (IS_MF_AFEX(bp)) {
  5870. /* configure that VNTag and VLAN headers must be
  5871. * sent in afex mode
  5872. */
  5873. REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
  5874. REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
  5875. REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
  5876. REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
  5877. REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
  5878. } else {
  5879. REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
  5880. bp->path_has_ovlan ? 7 : 6);
  5881. }
  5882. }
  5883. REG_WR(bp, SRC_REG_SOFT_RST, 1);
  5884. bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
  5885. if (CNIC_SUPPORT(bp)) {
  5886. REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
  5887. REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
  5888. REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
  5889. REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
  5890. REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
  5891. REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
  5892. REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
  5893. REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
  5894. REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
  5895. REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
  5896. }
  5897. REG_WR(bp, SRC_REG_SOFT_RST, 0);
  5898. if (sizeof(union cdu_context) != 1024)
  5899. /* we currently assume that a context is 1024 bytes */
  5900. dev_alert(&bp->pdev->dev,
  5901. "please adjust the size of cdu_context(%ld)\n",
  5902. (long)sizeof(union cdu_context));
  5903. bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
  5904. val = (4 << 24) + (0 << 12) + 1024;
  5905. REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
  5906. bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
  5907. REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
  5908. /* enable context validation interrupt from CFC */
  5909. REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
  5910. /* set the thresholds to prevent CFC/CDU race */
  5911. REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
  5912. bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
  5913. if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
  5914. REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
  5915. bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
  5916. bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
  5917. /* Reset PCIE errors for debug */
  5918. REG_WR(bp, 0x2814, 0xffffffff);
  5919. REG_WR(bp, 0x3820, 0xffffffff);
  5920. if (!CHIP_IS_E1x(bp)) {
  5921. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
  5922. (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
  5923. PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
  5924. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
  5925. (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
  5926. PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
  5927. PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
  5928. REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
  5929. (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
  5930. PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
  5931. PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
  5932. }
  5933. bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
  5934. if (!CHIP_IS_E1(bp)) {
  5935. /* in E3 this done in per-port section */
  5936. if (!CHIP_IS_E3(bp))
  5937. REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
  5938. }
  5939. if (CHIP_IS_E1H(bp))
  5940. /* not applicable for E2 (and above ...) */
  5941. REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
  5942. if (CHIP_REV_IS_SLOW(bp))
  5943. msleep(200);
  5944. /* finish CFC init */
  5945. val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
  5946. if (val != 1) {
  5947. BNX2X_ERR("CFC LL_INIT failed\n");
  5948. return -EBUSY;
  5949. }
  5950. val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
  5951. if (val != 1) {
  5952. BNX2X_ERR("CFC AC_INIT failed\n");
  5953. return -EBUSY;
  5954. }
  5955. val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
  5956. if (val != 1) {
  5957. BNX2X_ERR("CFC CAM_INIT failed\n");
  5958. return -EBUSY;
  5959. }
  5960. REG_WR(bp, CFC_REG_DEBUG0, 0);
  5961. if (CHIP_IS_E1(bp)) {
  5962. /* read NIG statistic
  5963. to see if this is our first up since powerup */
  5964. bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
  5965. val = *bnx2x_sp(bp, wb_data[0]);
  5966. /* do internal memory self test */
  5967. if ((val == 0) && bnx2x_int_mem_test(bp)) {
  5968. BNX2X_ERR("internal mem self test failed\n");
  5969. return -EBUSY;
  5970. }
  5971. }
  5972. bnx2x_setup_fan_failure_detection(bp);
  5973. /* clear PXP2 attentions */
  5974. REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
  5975. bnx2x_enable_blocks_attention(bp);
  5976. bnx2x_enable_blocks_parity(bp);
  5977. if (!BP_NOMCP(bp)) {
  5978. if (CHIP_IS_E1x(bp))
  5979. bnx2x__common_init_phy(bp);
  5980. } else
  5981. BNX2X_ERR("Bootcode is missing - can not initialize link\n");
  5982. return 0;
  5983. }
  5984. /**
  5985. * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
  5986. *
  5987. * @bp: driver handle
  5988. */
  5989. static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
  5990. {
  5991. int rc = bnx2x_init_hw_common(bp);
  5992. if (rc)
  5993. return rc;
  5994. /* In E2 2-PORT mode, same ext phy is used for the two paths */
  5995. if (!BP_NOMCP(bp))
  5996. bnx2x__common_init_phy(bp);
  5997. return 0;
  5998. }
  5999. static int bnx2x_init_hw_port(struct bnx2x *bp)
  6000. {
  6001. int port = BP_PORT(bp);
  6002. int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
  6003. u32 low, high;
  6004. u32 val;
  6005. DP(NETIF_MSG_HW, "starting port init port %d\n", port);
  6006. REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
  6007. bnx2x_init_block(bp, BLOCK_MISC, init_phase);
  6008. bnx2x_init_block(bp, BLOCK_PXP, init_phase);
  6009. bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
  6010. /* Timers bug workaround: disables the pf_master bit in pglue at
  6011. * common phase, we need to enable it here before any dmae access are
  6012. * attempted. Therefore we manually added the enable-master to the
  6013. * port phase (it also happens in the function phase)
  6014. */
  6015. if (!CHIP_IS_E1x(bp))
  6016. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  6017. bnx2x_init_block(bp, BLOCK_ATC, init_phase);
  6018. bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
  6019. bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
  6020. bnx2x_init_block(bp, BLOCK_QM, init_phase);
  6021. bnx2x_init_block(bp, BLOCK_TCM, init_phase);
  6022. bnx2x_init_block(bp, BLOCK_UCM, init_phase);
  6023. bnx2x_init_block(bp, BLOCK_CCM, init_phase);
  6024. bnx2x_init_block(bp, BLOCK_XCM, init_phase);
  6025. /* QM cid (connection) count */
  6026. bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
  6027. if (CNIC_SUPPORT(bp)) {
  6028. bnx2x_init_block(bp, BLOCK_TM, init_phase);
  6029. REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
  6030. REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
  6031. }
  6032. bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
  6033. bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
  6034. if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
  6035. if (IS_MF(bp))
  6036. low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
  6037. else if (bp->dev->mtu > 4096) {
  6038. if (bp->flags & ONE_PORT_FLAG)
  6039. low = 160;
  6040. else {
  6041. val = bp->dev->mtu;
  6042. /* (24*1024 + val*4)/256 */
  6043. low = 96 + (val/64) +
  6044. ((val % 64) ? 1 : 0);
  6045. }
  6046. } else
  6047. low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
  6048. high = low + 56; /* 14*1024/256 */
  6049. REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
  6050. REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
  6051. }
  6052. if (CHIP_MODE_IS_4_PORT(bp))
  6053. REG_WR(bp, (BP_PORT(bp) ?
  6054. BRB1_REG_MAC_GUARANTIED_1 :
  6055. BRB1_REG_MAC_GUARANTIED_0), 40);
  6056. bnx2x_init_block(bp, BLOCK_PRS, init_phase);
  6057. if (CHIP_IS_E3B0(bp)) {
  6058. if (IS_MF_AFEX(bp)) {
  6059. /* configure headers for AFEX mode */
  6060. REG_WR(bp, BP_PORT(bp) ?
  6061. PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
  6062. PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
  6063. REG_WR(bp, BP_PORT(bp) ?
  6064. PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
  6065. PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
  6066. REG_WR(bp, BP_PORT(bp) ?
  6067. PRS_REG_MUST_HAVE_HDRS_PORT_1 :
  6068. PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
  6069. } else {
  6070. /* Ovlan exists only if we are in multi-function +
  6071. * switch-dependent mode, in switch-independent there
  6072. * is no ovlan headers
  6073. */
  6074. REG_WR(bp, BP_PORT(bp) ?
  6075. PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
  6076. PRS_REG_HDRS_AFTER_BASIC_PORT_0,
  6077. (bp->path_has_ovlan ? 7 : 6));
  6078. }
  6079. }
  6080. bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
  6081. bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
  6082. bnx2x_init_block(bp, BLOCK_USDM, init_phase);
  6083. bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
  6084. bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
  6085. bnx2x_init_block(bp, BLOCK_USEM, init_phase);
  6086. bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
  6087. bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
  6088. bnx2x_init_block(bp, BLOCK_UPB, init_phase);
  6089. bnx2x_init_block(bp, BLOCK_XPB, init_phase);
  6090. bnx2x_init_block(bp, BLOCK_PBF, init_phase);
  6091. if (CHIP_IS_E1x(bp)) {
  6092. /* configure PBF to work without PAUSE mtu 9000 */
  6093. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  6094. /* update threshold */
  6095. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
  6096. /* update init credit */
  6097. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
  6098. /* probe changes */
  6099. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
  6100. udelay(50);
  6101. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
  6102. }
  6103. if (CNIC_SUPPORT(bp))
  6104. bnx2x_init_block(bp, BLOCK_SRC, init_phase);
  6105. bnx2x_init_block(bp, BLOCK_CDU, init_phase);
  6106. bnx2x_init_block(bp, BLOCK_CFC, init_phase);
  6107. if (CHIP_IS_E1(bp)) {
  6108. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  6109. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  6110. }
  6111. bnx2x_init_block(bp, BLOCK_HC, init_phase);
  6112. bnx2x_init_block(bp, BLOCK_IGU, init_phase);
  6113. bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
  6114. /* init aeu_mask_attn_func_0/1:
  6115. * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
  6116. * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
  6117. * bits 4-7 are used for "per vn group attention" */
  6118. val = IS_MF(bp) ? 0xF7 : 0x7;
  6119. /* Enable DCBX attention for all but E1 */
  6120. val |= CHIP_IS_E1(bp) ? 0 : 0x10;
  6121. REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
  6122. bnx2x_init_block(bp, BLOCK_NIG, init_phase);
  6123. if (!CHIP_IS_E1x(bp)) {
  6124. /* Bit-map indicating which L2 hdrs may appear after the
  6125. * basic Ethernet header
  6126. */
  6127. if (IS_MF_AFEX(bp))
  6128. REG_WR(bp, BP_PORT(bp) ?
  6129. NIG_REG_P1_HDRS_AFTER_BASIC :
  6130. NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
  6131. else
  6132. REG_WR(bp, BP_PORT(bp) ?
  6133. NIG_REG_P1_HDRS_AFTER_BASIC :
  6134. NIG_REG_P0_HDRS_AFTER_BASIC,
  6135. IS_MF_SD(bp) ? 7 : 6);
  6136. if (CHIP_IS_E3(bp))
  6137. REG_WR(bp, BP_PORT(bp) ?
  6138. NIG_REG_LLH1_MF_MODE :
  6139. NIG_REG_LLH_MF_MODE, IS_MF(bp));
  6140. }
  6141. if (!CHIP_IS_E3(bp))
  6142. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  6143. if (!CHIP_IS_E1(bp)) {
  6144. /* 0x2 disable mf_ov, 0x1 enable */
  6145. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
  6146. (IS_MF_SD(bp) ? 0x1 : 0x2));
  6147. if (!CHIP_IS_E1x(bp)) {
  6148. val = 0;
  6149. switch (bp->mf_mode) {
  6150. case MULTI_FUNCTION_SD:
  6151. val = 1;
  6152. break;
  6153. case MULTI_FUNCTION_SI:
  6154. case MULTI_FUNCTION_AFEX:
  6155. val = 2;
  6156. break;
  6157. }
  6158. REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
  6159. NIG_REG_LLH0_CLS_TYPE), val);
  6160. }
  6161. {
  6162. REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
  6163. REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
  6164. REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
  6165. }
  6166. }
  6167. /* If SPIO5 is set to generate interrupts, enable it for this port */
  6168. val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
  6169. if (val & MISC_SPIO_SPIO5) {
  6170. u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
  6171. MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
  6172. val = REG_RD(bp, reg_addr);
  6173. val |= AEU_INPUTS_ATTN_BITS_SPIO5;
  6174. REG_WR(bp, reg_addr, val);
  6175. }
  6176. return 0;
  6177. }
  6178. static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
  6179. {
  6180. int reg;
  6181. u32 wb_write[2];
  6182. if (CHIP_IS_E1(bp))
  6183. reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
  6184. else
  6185. reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
  6186. wb_write[0] = ONCHIP_ADDR1(addr);
  6187. wb_write[1] = ONCHIP_ADDR2(addr);
  6188. REG_WR_DMAE(bp, reg, wb_write, 2);
  6189. }
  6190. void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
  6191. {
  6192. u32 data, ctl, cnt = 100;
  6193. u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
  6194. u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
  6195. u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
  6196. u32 sb_bit = 1 << (idu_sb_id%32);
  6197. u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
  6198. u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
  6199. /* Not supported in BC mode */
  6200. if (CHIP_INT_MODE_IS_BC(bp))
  6201. return;
  6202. data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
  6203. << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
  6204. IGU_REGULAR_CLEANUP_SET |
  6205. IGU_REGULAR_BCLEANUP;
  6206. ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
  6207. func_encode << IGU_CTRL_REG_FID_SHIFT |
  6208. IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
  6209. DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
  6210. data, igu_addr_data);
  6211. REG_WR(bp, igu_addr_data, data);
  6212. mmiowb();
  6213. barrier();
  6214. DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
  6215. ctl, igu_addr_ctl);
  6216. REG_WR(bp, igu_addr_ctl, ctl);
  6217. mmiowb();
  6218. barrier();
  6219. /* wait for clean up to finish */
  6220. while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
  6221. msleep(20);
  6222. if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
  6223. DP(NETIF_MSG_HW,
  6224. "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
  6225. idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
  6226. }
  6227. }
  6228. static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
  6229. {
  6230. bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
  6231. }
  6232. static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
  6233. {
  6234. u32 i, base = FUNC_ILT_BASE(func);
  6235. for (i = base; i < base + ILT_PER_FUNC; i++)
  6236. bnx2x_ilt_wr(bp, i, 0);
  6237. }
  6238. static void bnx2x_init_searcher(struct bnx2x *bp)
  6239. {
  6240. int port = BP_PORT(bp);
  6241. bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
  6242. /* T1 hash bits value determines the T1 number of entries */
  6243. REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
  6244. }
  6245. static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
  6246. {
  6247. int rc;
  6248. struct bnx2x_func_state_params func_params = {NULL};
  6249. struct bnx2x_func_switch_update_params *switch_update_params =
  6250. &func_params.params.switch_update;
  6251. /* Prepare parameters for function state transitions */
  6252. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  6253. __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
  6254. func_params.f_obj = &bp->func_obj;
  6255. func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
  6256. /* Function parameters */
  6257. switch_update_params->suspend = suspend;
  6258. rc = bnx2x_func_state_change(bp, &func_params);
  6259. return rc;
  6260. }
  6261. static int bnx2x_reset_nic_mode(struct bnx2x *bp)
  6262. {
  6263. int rc, i, port = BP_PORT(bp);
  6264. int vlan_en = 0, mac_en[NUM_MACS];
  6265. /* Close input from network */
  6266. if (bp->mf_mode == SINGLE_FUNCTION) {
  6267. bnx2x_set_rx_filter(&bp->link_params, 0);
  6268. } else {
  6269. vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
  6270. NIG_REG_LLH0_FUNC_EN);
  6271. REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
  6272. NIG_REG_LLH0_FUNC_EN, 0);
  6273. for (i = 0; i < NUM_MACS; i++) {
  6274. mac_en[i] = REG_RD(bp, port ?
  6275. (NIG_REG_LLH1_FUNC_MEM_ENABLE +
  6276. 4 * i) :
  6277. (NIG_REG_LLH0_FUNC_MEM_ENABLE +
  6278. 4 * i));
  6279. REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
  6280. 4 * i) :
  6281. (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
  6282. }
  6283. }
  6284. /* Close BMC to host */
  6285. REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
  6286. NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
  6287. /* Suspend Tx switching to the PF. Completion of this ramrod
  6288. * further guarantees that all the packets of that PF / child
  6289. * VFs in BRB were processed by the Parser, so it is safe to
  6290. * change the NIC_MODE register.
  6291. */
  6292. rc = bnx2x_func_switch_update(bp, 1);
  6293. if (rc) {
  6294. BNX2X_ERR("Can't suspend tx-switching!\n");
  6295. return rc;
  6296. }
  6297. /* Change NIC_MODE register */
  6298. REG_WR(bp, PRS_REG_NIC_MODE, 0);
  6299. /* Open input from network */
  6300. if (bp->mf_mode == SINGLE_FUNCTION) {
  6301. bnx2x_set_rx_filter(&bp->link_params, 1);
  6302. } else {
  6303. REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
  6304. NIG_REG_LLH0_FUNC_EN, vlan_en);
  6305. for (i = 0; i < NUM_MACS; i++) {
  6306. REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
  6307. 4 * i) :
  6308. (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
  6309. mac_en[i]);
  6310. }
  6311. }
  6312. /* Enable BMC to host */
  6313. REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
  6314. NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
  6315. /* Resume Tx switching to the PF */
  6316. rc = bnx2x_func_switch_update(bp, 0);
  6317. if (rc) {
  6318. BNX2X_ERR("Can't resume tx-switching!\n");
  6319. return rc;
  6320. }
  6321. DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
  6322. return 0;
  6323. }
  6324. int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
  6325. {
  6326. int rc;
  6327. bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
  6328. if (CONFIGURE_NIC_MODE(bp)) {
  6329. /* Configure searcher as part of function hw init */
  6330. bnx2x_init_searcher(bp);
  6331. /* Reset NIC mode */
  6332. rc = bnx2x_reset_nic_mode(bp);
  6333. if (rc)
  6334. BNX2X_ERR("Can't change NIC mode!\n");
  6335. return rc;
  6336. }
  6337. return 0;
  6338. }
  6339. static int bnx2x_init_hw_func(struct bnx2x *bp)
  6340. {
  6341. int port = BP_PORT(bp);
  6342. int func = BP_FUNC(bp);
  6343. int init_phase = PHASE_PF0 + func;
  6344. struct bnx2x_ilt *ilt = BP_ILT(bp);
  6345. u16 cdu_ilt_start;
  6346. u32 addr, val;
  6347. u32 main_mem_base, main_mem_size, main_mem_prty_clr;
  6348. int i, main_mem_width, rc;
  6349. DP(NETIF_MSG_HW, "starting func init func %d\n", func);
  6350. /* FLR cleanup - hmmm */
  6351. if (!CHIP_IS_E1x(bp)) {
  6352. rc = bnx2x_pf_flr_clnup(bp);
  6353. if (rc) {
  6354. bnx2x_fw_dump(bp);
  6355. return rc;
  6356. }
  6357. }
  6358. /* set MSI reconfigure capability */
  6359. if (bp->common.int_block == INT_BLOCK_HC) {
  6360. addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
  6361. val = REG_RD(bp, addr);
  6362. val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
  6363. REG_WR(bp, addr, val);
  6364. }
  6365. bnx2x_init_block(bp, BLOCK_PXP, init_phase);
  6366. bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
  6367. ilt = BP_ILT(bp);
  6368. cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
  6369. if (IS_SRIOV(bp))
  6370. cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
  6371. cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
  6372. /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
  6373. * those of the VFs, so start line should be reset
  6374. */
  6375. cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
  6376. for (i = 0; i < L2_ILT_LINES(bp); i++) {
  6377. ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
  6378. ilt->lines[cdu_ilt_start + i].page_mapping =
  6379. bp->context[i].cxt_mapping;
  6380. ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
  6381. }
  6382. bnx2x_ilt_init_op(bp, INITOP_SET);
  6383. if (!CONFIGURE_NIC_MODE(bp)) {
  6384. bnx2x_init_searcher(bp);
  6385. REG_WR(bp, PRS_REG_NIC_MODE, 0);
  6386. DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
  6387. } else {
  6388. /* Set NIC mode */
  6389. REG_WR(bp, PRS_REG_NIC_MODE, 1);
  6390. DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
  6391. }
  6392. if (!CHIP_IS_E1x(bp)) {
  6393. u32 pf_conf = IGU_PF_CONF_FUNC_EN;
  6394. /* Turn on a single ISR mode in IGU if driver is going to use
  6395. * INT#x or MSI
  6396. */
  6397. if (!(bp->flags & USING_MSIX_FLAG))
  6398. pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
  6399. /*
  6400. * Timers workaround bug: function init part.
  6401. * Need to wait 20msec after initializing ILT,
  6402. * needed to make sure there are no requests in
  6403. * one of the PXP internal queues with "old" ILT addresses
  6404. */
  6405. msleep(20);
  6406. /*
  6407. * Master enable - Due to WB DMAE writes performed before this
  6408. * register is re-initialized as part of the regular function
  6409. * init
  6410. */
  6411. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
  6412. /* Enable the function in IGU */
  6413. REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
  6414. }
  6415. bp->dmae_ready = 1;
  6416. bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
  6417. if (!CHIP_IS_E1x(bp))
  6418. REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
  6419. bnx2x_init_block(bp, BLOCK_ATC, init_phase);
  6420. bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
  6421. bnx2x_init_block(bp, BLOCK_NIG, init_phase);
  6422. bnx2x_init_block(bp, BLOCK_SRC, init_phase);
  6423. bnx2x_init_block(bp, BLOCK_MISC, init_phase);
  6424. bnx2x_init_block(bp, BLOCK_TCM, init_phase);
  6425. bnx2x_init_block(bp, BLOCK_UCM, init_phase);
  6426. bnx2x_init_block(bp, BLOCK_CCM, init_phase);
  6427. bnx2x_init_block(bp, BLOCK_XCM, init_phase);
  6428. bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
  6429. bnx2x_init_block(bp, BLOCK_USEM, init_phase);
  6430. bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
  6431. bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
  6432. if (!CHIP_IS_E1x(bp))
  6433. REG_WR(bp, QM_REG_PF_EN, 1);
  6434. if (!CHIP_IS_E1x(bp)) {
  6435. REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6436. REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6437. REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6438. REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
  6439. }
  6440. bnx2x_init_block(bp, BLOCK_QM, init_phase);
  6441. bnx2x_init_block(bp, BLOCK_TM, init_phase);
  6442. bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
  6443. bnx2x_iov_init_dq(bp);
  6444. bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
  6445. bnx2x_init_block(bp, BLOCK_PRS, init_phase);
  6446. bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
  6447. bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
  6448. bnx2x_init_block(bp, BLOCK_USDM, init_phase);
  6449. bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
  6450. bnx2x_init_block(bp, BLOCK_UPB, init_phase);
  6451. bnx2x_init_block(bp, BLOCK_XPB, init_phase);
  6452. bnx2x_init_block(bp, BLOCK_PBF, init_phase);
  6453. if (!CHIP_IS_E1x(bp))
  6454. REG_WR(bp, PBF_REG_DISABLE_PF, 0);
  6455. bnx2x_init_block(bp, BLOCK_CDU, init_phase);
  6456. bnx2x_init_block(bp, BLOCK_CFC, init_phase);
  6457. if (!CHIP_IS_E1x(bp))
  6458. REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
  6459. if (IS_MF(bp)) {
  6460. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
  6461. REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
  6462. }
  6463. bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
  6464. /* HC init per function */
  6465. if (bp->common.int_block == INT_BLOCK_HC) {
  6466. if (CHIP_IS_E1H(bp)) {
  6467. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  6468. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  6469. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  6470. }
  6471. bnx2x_init_block(bp, BLOCK_HC, init_phase);
  6472. } else {
  6473. int num_segs, sb_idx, prod_offset;
  6474. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
  6475. if (!CHIP_IS_E1x(bp)) {
  6476. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
  6477. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
  6478. }
  6479. bnx2x_init_block(bp, BLOCK_IGU, init_phase);
  6480. if (!CHIP_IS_E1x(bp)) {
  6481. int dsb_idx = 0;
  6482. /**
  6483. * Producer memory:
  6484. * E2 mode: address 0-135 match to the mapping memory;
  6485. * 136 - PF0 default prod; 137 - PF1 default prod;
  6486. * 138 - PF2 default prod; 139 - PF3 default prod;
  6487. * 140 - PF0 attn prod; 141 - PF1 attn prod;
  6488. * 142 - PF2 attn prod; 143 - PF3 attn prod;
  6489. * 144-147 reserved.
  6490. *
  6491. * E1.5 mode - In backward compatible mode;
  6492. * for non default SB; each even line in the memory
  6493. * holds the U producer and each odd line hold
  6494. * the C producer. The first 128 producers are for
  6495. * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
  6496. * producers are for the DSB for each PF.
  6497. * Each PF has five segments: (the order inside each
  6498. * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
  6499. * 132-135 C prods; 136-139 X prods; 140-143 T prods;
  6500. * 144-147 attn prods;
  6501. */
  6502. /* non-default-status-blocks */
  6503. num_segs = CHIP_INT_MODE_IS_BC(bp) ?
  6504. IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
  6505. for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
  6506. prod_offset = (bp->igu_base_sb + sb_idx) *
  6507. num_segs;
  6508. for (i = 0; i < num_segs; i++) {
  6509. addr = IGU_REG_PROD_CONS_MEMORY +
  6510. (prod_offset + i) * 4;
  6511. REG_WR(bp, addr, 0);
  6512. }
  6513. /* send consumer update with value 0 */
  6514. bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
  6515. USTORM_ID, 0, IGU_INT_NOP, 1);
  6516. bnx2x_igu_clear_sb(bp,
  6517. bp->igu_base_sb + sb_idx);
  6518. }
  6519. /* default-status-blocks */
  6520. num_segs = CHIP_INT_MODE_IS_BC(bp) ?
  6521. IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
  6522. if (CHIP_MODE_IS_4_PORT(bp))
  6523. dsb_idx = BP_FUNC(bp);
  6524. else
  6525. dsb_idx = BP_VN(bp);
  6526. prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
  6527. IGU_BC_BASE_DSB_PROD + dsb_idx :
  6528. IGU_NORM_BASE_DSB_PROD + dsb_idx);
  6529. /*
  6530. * igu prods come in chunks of E1HVN_MAX (4) -
  6531. * does not matters what is the current chip mode
  6532. */
  6533. for (i = 0; i < (num_segs * E1HVN_MAX);
  6534. i += E1HVN_MAX) {
  6535. addr = IGU_REG_PROD_CONS_MEMORY +
  6536. (prod_offset + i)*4;
  6537. REG_WR(bp, addr, 0);
  6538. }
  6539. /* send consumer update with 0 */
  6540. if (CHIP_INT_MODE_IS_BC(bp)) {
  6541. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6542. USTORM_ID, 0, IGU_INT_NOP, 1);
  6543. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6544. CSTORM_ID, 0, IGU_INT_NOP, 1);
  6545. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6546. XSTORM_ID, 0, IGU_INT_NOP, 1);
  6547. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6548. TSTORM_ID, 0, IGU_INT_NOP, 1);
  6549. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6550. ATTENTION_ID, 0, IGU_INT_NOP, 1);
  6551. } else {
  6552. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6553. USTORM_ID, 0, IGU_INT_NOP, 1);
  6554. bnx2x_ack_sb(bp, bp->igu_dsb_id,
  6555. ATTENTION_ID, 0, IGU_INT_NOP, 1);
  6556. }
  6557. bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
  6558. /* !!! These should become driver const once
  6559. rf-tool supports split-68 const */
  6560. REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
  6561. REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
  6562. REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
  6563. REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
  6564. REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
  6565. REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
  6566. }
  6567. }
  6568. /* Reset PCIE errors for debug */
  6569. REG_WR(bp, 0x2114, 0xffffffff);
  6570. REG_WR(bp, 0x2120, 0xffffffff);
  6571. if (CHIP_IS_E1x(bp)) {
  6572. main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
  6573. main_mem_base = HC_REG_MAIN_MEMORY +
  6574. BP_PORT(bp) * (main_mem_size * 4);
  6575. main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
  6576. main_mem_width = 8;
  6577. val = REG_RD(bp, main_mem_prty_clr);
  6578. if (val)
  6579. DP(NETIF_MSG_HW,
  6580. "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
  6581. val);
  6582. /* Clear "false" parity errors in MSI-X table */
  6583. for (i = main_mem_base;
  6584. i < main_mem_base + main_mem_size * 4;
  6585. i += main_mem_width) {
  6586. bnx2x_read_dmae(bp, i, main_mem_width / 4);
  6587. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
  6588. i, main_mem_width / 4);
  6589. }
  6590. /* Clear HC parity attention */
  6591. REG_RD(bp, main_mem_prty_clr);
  6592. }
  6593. #ifdef BNX2X_STOP_ON_ERROR
  6594. /* Enable STORMs SP logging */
  6595. REG_WR8(bp, BAR_USTRORM_INTMEM +
  6596. USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6597. REG_WR8(bp, BAR_TSTRORM_INTMEM +
  6598. TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6599. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  6600. CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6601. REG_WR8(bp, BAR_XSTRORM_INTMEM +
  6602. XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
  6603. #endif
  6604. bnx2x_phy_probe(&bp->link_params);
  6605. return 0;
  6606. }
  6607. void bnx2x_free_mem_cnic(struct bnx2x *bp)
  6608. {
  6609. bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
  6610. if (!CHIP_IS_E1x(bp))
  6611. BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
  6612. sizeof(struct host_hc_status_block_e2));
  6613. else
  6614. BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
  6615. sizeof(struct host_hc_status_block_e1x));
  6616. BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
  6617. }
  6618. void bnx2x_free_mem(struct bnx2x *bp)
  6619. {
  6620. int i;
  6621. BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
  6622. sizeof(struct host_sp_status_block));
  6623. BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
  6624. bp->fw_stats_data_sz + bp->fw_stats_req_sz);
  6625. BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
  6626. sizeof(struct bnx2x_slowpath));
  6627. for (i = 0; i < L2_ILT_LINES(bp); i++)
  6628. BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
  6629. bp->context[i].size);
  6630. bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
  6631. BNX2X_FREE(bp->ilt->lines);
  6632. BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
  6633. BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
  6634. BCM_PAGE_SIZE * NUM_EQ_PAGES);
  6635. BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
  6636. bnx2x_iov_free_mem(bp);
  6637. }
  6638. int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
  6639. {
  6640. if (!CHIP_IS_E1x(bp))
  6641. /* size = the status block + ramrod buffers */
  6642. BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
  6643. sizeof(struct host_hc_status_block_e2));
  6644. else
  6645. BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
  6646. &bp->cnic_sb_mapping,
  6647. sizeof(struct
  6648. host_hc_status_block_e1x));
  6649. if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
  6650. /* allocate searcher T2 table, as it wasn't allocated before */
  6651. BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
  6652. /* write address to which L5 should insert its values */
  6653. bp->cnic_eth_dev.addr_drv_info_to_mcp =
  6654. &bp->slowpath->drv_info_to_mcp;
  6655. if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
  6656. goto alloc_mem_err;
  6657. return 0;
  6658. alloc_mem_err:
  6659. bnx2x_free_mem_cnic(bp);
  6660. BNX2X_ERR("Can't allocate memory\n");
  6661. return -ENOMEM;
  6662. }
  6663. int bnx2x_alloc_mem(struct bnx2x *bp)
  6664. {
  6665. int i, allocated, context_size;
  6666. if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
  6667. /* allocate searcher T2 table */
  6668. BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
  6669. BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
  6670. sizeof(struct host_sp_status_block));
  6671. BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
  6672. sizeof(struct bnx2x_slowpath));
  6673. /* Allocate memory for CDU context:
  6674. * This memory is allocated separately and not in the generic ILT
  6675. * functions because CDU differs in few aspects:
  6676. * 1. There are multiple entities allocating memory for context -
  6677. * 'regular' driver, CNIC and SRIOV driver. Each separately controls
  6678. * its own ILT lines.
  6679. * 2. Since CDU page-size is not a single 4KB page (which is the case
  6680. * for the other ILT clients), to be efficient we want to support
  6681. * allocation of sub-page-size in the last entry.
  6682. * 3. Context pointers are used by the driver to pass to FW / update
  6683. * the context (for the other ILT clients the pointers are used just to
  6684. * free the memory during unload).
  6685. */
  6686. context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
  6687. for (i = 0, allocated = 0; allocated < context_size; i++) {
  6688. bp->context[i].size = min(CDU_ILT_PAGE_SZ,
  6689. (context_size - allocated));
  6690. BNX2X_PCI_ALLOC(bp->context[i].vcxt,
  6691. &bp->context[i].cxt_mapping,
  6692. bp->context[i].size);
  6693. allocated += bp->context[i].size;
  6694. }
  6695. BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
  6696. if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
  6697. goto alloc_mem_err;
  6698. if (bnx2x_iov_alloc_mem(bp))
  6699. goto alloc_mem_err;
  6700. /* Slow path ring */
  6701. BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
  6702. /* EQ */
  6703. BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
  6704. BCM_PAGE_SIZE * NUM_EQ_PAGES);
  6705. return 0;
  6706. alloc_mem_err:
  6707. bnx2x_free_mem(bp);
  6708. BNX2X_ERR("Can't allocate memory\n");
  6709. return -ENOMEM;
  6710. }
  6711. /*
  6712. * Init service functions
  6713. */
  6714. int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
  6715. struct bnx2x_vlan_mac_obj *obj, bool set,
  6716. int mac_type, unsigned long *ramrod_flags)
  6717. {
  6718. int rc;
  6719. struct bnx2x_vlan_mac_ramrod_params ramrod_param;
  6720. memset(&ramrod_param, 0, sizeof(ramrod_param));
  6721. /* Fill general parameters */
  6722. ramrod_param.vlan_mac_obj = obj;
  6723. ramrod_param.ramrod_flags = *ramrod_flags;
  6724. /* Fill a user request section if needed */
  6725. if (!test_bit(RAMROD_CONT, ramrod_flags)) {
  6726. memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
  6727. __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
  6728. /* Set the command: ADD or DEL */
  6729. if (set)
  6730. ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
  6731. else
  6732. ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
  6733. }
  6734. rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
  6735. if (rc == -EEXIST) {
  6736. DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
  6737. /* do not treat adding same MAC as error */
  6738. rc = 0;
  6739. } else if (rc < 0)
  6740. BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
  6741. return rc;
  6742. }
  6743. int bnx2x_del_all_macs(struct bnx2x *bp,
  6744. struct bnx2x_vlan_mac_obj *mac_obj,
  6745. int mac_type, bool wait_for_comp)
  6746. {
  6747. int rc;
  6748. unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
  6749. /* Wait for completion of requested */
  6750. if (wait_for_comp)
  6751. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  6752. /* Set the mac type of addresses we want to clear */
  6753. __set_bit(mac_type, &vlan_mac_flags);
  6754. rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
  6755. if (rc < 0)
  6756. BNX2X_ERR("Failed to delete MACs: %d\n", rc);
  6757. return rc;
  6758. }
  6759. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
  6760. {
  6761. if (is_zero_ether_addr(bp->dev->dev_addr) &&
  6762. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
  6763. DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
  6764. "Ignoring Zero MAC for STORAGE SD mode\n");
  6765. return 0;
  6766. }
  6767. if (IS_PF(bp)) {
  6768. unsigned long ramrod_flags = 0;
  6769. DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
  6770. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  6771. return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
  6772. &bp->sp_objs->mac_obj, set,
  6773. BNX2X_ETH_MAC, &ramrod_flags);
  6774. } else { /* vf */
  6775. return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
  6776. bp->fp->index, true);
  6777. }
  6778. }
  6779. int bnx2x_setup_leading(struct bnx2x *bp)
  6780. {
  6781. return bnx2x_setup_queue(bp, &bp->fp[0], 1);
  6782. }
  6783. /**
  6784. * bnx2x_set_int_mode - configure interrupt mode
  6785. *
  6786. * @bp: driver handle
  6787. *
  6788. * In case of MSI-X it will also try to enable MSI-X.
  6789. */
  6790. int bnx2x_set_int_mode(struct bnx2x *bp)
  6791. {
  6792. int rc = 0;
  6793. if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
  6794. return -EINVAL;
  6795. switch (int_mode) {
  6796. case BNX2X_INT_MODE_MSIX:
  6797. /* attempt to enable msix */
  6798. rc = bnx2x_enable_msix(bp);
  6799. /* msix attained */
  6800. if (!rc)
  6801. return 0;
  6802. /* vfs use only msix */
  6803. if (rc && IS_VF(bp))
  6804. return rc;
  6805. /* failed to enable multiple MSI-X */
  6806. BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
  6807. bp->num_queues,
  6808. 1 + bp->num_cnic_queues);
  6809. /* falling through... */
  6810. case BNX2X_INT_MODE_MSI:
  6811. bnx2x_enable_msi(bp);
  6812. /* falling through... */
  6813. case BNX2X_INT_MODE_INTX:
  6814. bp->num_ethernet_queues = 1;
  6815. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  6816. BNX2X_DEV_INFO("set number of queues to 1\n");
  6817. break;
  6818. default:
  6819. BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
  6820. return -EINVAL;
  6821. }
  6822. return 0;
  6823. }
  6824. /* must be called prior to any HW initializations */
  6825. static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
  6826. {
  6827. if (IS_SRIOV(bp))
  6828. return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
  6829. return L2_ILT_LINES(bp);
  6830. }
  6831. void bnx2x_ilt_set_info(struct bnx2x *bp)
  6832. {
  6833. struct ilt_client_info *ilt_client;
  6834. struct bnx2x_ilt *ilt = BP_ILT(bp);
  6835. u16 line = 0;
  6836. ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
  6837. DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
  6838. /* CDU */
  6839. ilt_client = &ilt->clients[ILT_CLIENT_CDU];
  6840. ilt_client->client_num = ILT_CLIENT_CDU;
  6841. ilt_client->page_size = CDU_ILT_PAGE_SZ;
  6842. ilt_client->flags = ILT_CLIENT_SKIP_MEM;
  6843. ilt_client->start = line;
  6844. line += bnx2x_cid_ilt_lines(bp);
  6845. if (CNIC_SUPPORT(bp))
  6846. line += CNIC_ILT_LINES;
  6847. ilt_client->end = line - 1;
  6848. DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6849. ilt_client->start,
  6850. ilt_client->end,
  6851. ilt_client->page_size,
  6852. ilt_client->flags,
  6853. ilog2(ilt_client->page_size >> 12));
  6854. /* QM */
  6855. if (QM_INIT(bp->qm_cid_count)) {
  6856. ilt_client = &ilt->clients[ILT_CLIENT_QM];
  6857. ilt_client->client_num = ILT_CLIENT_QM;
  6858. ilt_client->page_size = QM_ILT_PAGE_SZ;
  6859. ilt_client->flags = 0;
  6860. ilt_client->start = line;
  6861. /* 4 bytes for each cid */
  6862. line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
  6863. QM_ILT_PAGE_SZ);
  6864. ilt_client->end = line - 1;
  6865. DP(NETIF_MSG_IFUP,
  6866. "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6867. ilt_client->start,
  6868. ilt_client->end,
  6869. ilt_client->page_size,
  6870. ilt_client->flags,
  6871. ilog2(ilt_client->page_size >> 12));
  6872. }
  6873. if (CNIC_SUPPORT(bp)) {
  6874. /* SRC */
  6875. ilt_client = &ilt->clients[ILT_CLIENT_SRC];
  6876. ilt_client->client_num = ILT_CLIENT_SRC;
  6877. ilt_client->page_size = SRC_ILT_PAGE_SZ;
  6878. ilt_client->flags = 0;
  6879. ilt_client->start = line;
  6880. line += SRC_ILT_LINES;
  6881. ilt_client->end = line - 1;
  6882. DP(NETIF_MSG_IFUP,
  6883. "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6884. ilt_client->start,
  6885. ilt_client->end,
  6886. ilt_client->page_size,
  6887. ilt_client->flags,
  6888. ilog2(ilt_client->page_size >> 12));
  6889. /* TM */
  6890. ilt_client = &ilt->clients[ILT_CLIENT_TM];
  6891. ilt_client->client_num = ILT_CLIENT_TM;
  6892. ilt_client->page_size = TM_ILT_PAGE_SZ;
  6893. ilt_client->flags = 0;
  6894. ilt_client->start = line;
  6895. line += TM_ILT_LINES;
  6896. ilt_client->end = line - 1;
  6897. DP(NETIF_MSG_IFUP,
  6898. "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
  6899. ilt_client->start,
  6900. ilt_client->end,
  6901. ilt_client->page_size,
  6902. ilt_client->flags,
  6903. ilog2(ilt_client->page_size >> 12));
  6904. }
  6905. BUG_ON(line > ILT_MAX_LINES);
  6906. }
  6907. /**
  6908. * bnx2x_pf_q_prep_init - prepare INIT transition parameters
  6909. *
  6910. * @bp: driver handle
  6911. * @fp: pointer to fastpath
  6912. * @init_params: pointer to parameters structure
  6913. *
  6914. * parameters configured:
  6915. * - HC configuration
  6916. * - Queue's CDU context
  6917. */
  6918. static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
  6919. struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
  6920. {
  6921. u8 cos;
  6922. int cxt_index, cxt_offset;
  6923. /* FCoE Queue uses Default SB, thus has no HC capabilities */
  6924. if (!IS_FCOE_FP(fp)) {
  6925. __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
  6926. __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
  6927. /* If HC is supported, enable host coalescing in the transition
  6928. * to INIT state.
  6929. */
  6930. __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
  6931. __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
  6932. /* HC rate */
  6933. init_params->rx.hc_rate = bp->rx_ticks ?
  6934. (1000000 / bp->rx_ticks) : 0;
  6935. init_params->tx.hc_rate = bp->tx_ticks ?
  6936. (1000000 / bp->tx_ticks) : 0;
  6937. /* FW SB ID */
  6938. init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
  6939. fp->fw_sb_id;
  6940. /*
  6941. * CQ index among the SB indices: FCoE clients uses the default
  6942. * SB, therefore it's different.
  6943. */
  6944. init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
  6945. init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
  6946. }
  6947. /* set maximum number of COSs supported by this queue */
  6948. init_params->max_cos = fp->max_cos;
  6949. DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
  6950. fp->index, init_params->max_cos);
  6951. /* set the context pointers queue object */
  6952. for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
  6953. cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
  6954. cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
  6955. ILT_PAGE_CIDS);
  6956. init_params->cxts[cos] =
  6957. &bp->context[cxt_index].vcxt[cxt_offset].eth;
  6958. }
  6959. }
  6960. static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  6961. struct bnx2x_queue_state_params *q_params,
  6962. struct bnx2x_queue_setup_tx_only_params *tx_only_params,
  6963. int tx_index, bool leading)
  6964. {
  6965. memset(tx_only_params, 0, sizeof(*tx_only_params));
  6966. /* Set the command */
  6967. q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
  6968. /* Set tx-only QUEUE flags: don't zero statistics */
  6969. tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
  6970. /* choose the index of the cid to send the slow path on */
  6971. tx_only_params->cid_index = tx_index;
  6972. /* Set general TX_ONLY_SETUP parameters */
  6973. bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
  6974. /* Set Tx TX_ONLY_SETUP parameters */
  6975. bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
  6976. DP(NETIF_MSG_IFUP,
  6977. "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
  6978. tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
  6979. q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
  6980. tx_only_params->gen_params.spcl_id, tx_only_params->flags);
  6981. /* send the ramrod */
  6982. return bnx2x_queue_state_change(bp, q_params);
  6983. }
  6984. /**
  6985. * bnx2x_setup_queue - setup queue
  6986. *
  6987. * @bp: driver handle
  6988. * @fp: pointer to fastpath
  6989. * @leading: is leading
  6990. *
  6991. * This function performs 2 steps in a Queue state machine
  6992. * actually: 1) RESET->INIT 2) INIT->SETUP
  6993. */
  6994. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  6995. bool leading)
  6996. {
  6997. struct bnx2x_queue_state_params q_params = {NULL};
  6998. struct bnx2x_queue_setup_params *setup_params =
  6999. &q_params.params.setup;
  7000. struct bnx2x_queue_setup_tx_only_params *tx_only_params =
  7001. &q_params.params.tx_only;
  7002. int rc;
  7003. u8 tx_index;
  7004. DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
  7005. /* reset IGU state skip FCoE L2 queue */
  7006. if (!IS_FCOE_FP(fp))
  7007. bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
  7008. IGU_INT_ENABLE, 0);
  7009. q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  7010. /* We want to wait for completion in this context */
  7011. __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
  7012. /* Prepare the INIT parameters */
  7013. bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
  7014. /* Set the command */
  7015. q_params.cmd = BNX2X_Q_CMD_INIT;
  7016. /* Change the state to INIT */
  7017. rc = bnx2x_queue_state_change(bp, &q_params);
  7018. if (rc) {
  7019. BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
  7020. return rc;
  7021. }
  7022. DP(NETIF_MSG_IFUP, "init complete\n");
  7023. /* Now move the Queue to the SETUP state... */
  7024. memset(setup_params, 0, sizeof(*setup_params));
  7025. /* Set QUEUE flags */
  7026. setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
  7027. /* Set general SETUP parameters */
  7028. bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
  7029. FIRST_TX_COS_INDEX);
  7030. bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
  7031. &setup_params->rxq_params);
  7032. bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
  7033. FIRST_TX_COS_INDEX);
  7034. /* Set the command */
  7035. q_params.cmd = BNX2X_Q_CMD_SETUP;
  7036. if (IS_FCOE_FP(fp))
  7037. bp->fcoe_init = true;
  7038. /* Change the state to SETUP */
  7039. rc = bnx2x_queue_state_change(bp, &q_params);
  7040. if (rc) {
  7041. BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
  7042. return rc;
  7043. }
  7044. /* loop through the relevant tx-only indices */
  7045. for (tx_index = FIRST_TX_ONLY_COS_INDEX;
  7046. tx_index < fp->max_cos;
  7047. tx_index++) {
  7048. /* prepare and send tx-only ramrod*/
  7049. rc = bnx2x_setup_tx_only(bp, fp, &q_params,
  7050. tx_only_params, tx_index, leading);
  7051. if (rc) {
  7052. BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
  7053. fp->index, tx_index);
  7054. return rc;
  7055. }
  7056. }
  7057. return rc;
  7058. }
  7059. static int bnx2x_stop_queue(struct bnx2x *bp, int index)
  7060. {
  7061. struct bnx2x_fastpath *fp = &bp->fp[index];
  7062. struct bnx2x_fp_txdata *txdata;
  7063. struct bnx2x_queue_state_params q_params = {NULL};
  7064. int rc, tx_index;
  7065. DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
  7066. q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
  7067. /* We want to wait for completion in this context */
  7068. __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
  7069. /* close tx-only connections */
  7070. for (tx_index = FIRST_TX_ONLY_COS_INDEX;
  7071. tx_index < fp->max_cos;
  7072. tx_index++){
  7073. /* ascertain this is a normal queue*/
  7074. txdata = fp->txdata_ptr[tx_index];
  7075. DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
  7076. txdata->txq_index);
  7077. /* send halt terminate on tx-only connection */
  7078. q_params.cmd = BNX2X_Q_CMD_TERMINATE;
  7079. memset(&q_params.params.terminate, 0,
  7080. sizeof(q_params.params.terminate));
  7081. q_params.params.terminate.cid_index = tx_index;
  7082. rc = bnx2x_queue_state_change(bp, &q_params);
  7083. if (rc)
  7084. return rc;
  7085. /* send halt terminate on tx-only connection */
  7086. q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
  7087. memset(&q_params.params.cfc_del, 0,
  7088. sizeof(q_params.params.cfc_del));
  7089. q_params.params.cfc_del.cid_index = tx_index;
  7090. rc = bnx2x_queue_state_change(bp, &q_params);
  7091. if (rc)
  7092. return rc;
  7093. }
  7094. /* Stop the primary connection: */
  7095. /* ...halt the connection */
  7096. q_params.cmd = BNX2X_Q_CMD_HALT;
  7097. rc = bnx2x_queue_state_change(bp, &q_params);
  7098. if (rc)
  7099. return rc;
  7100. /* ...terminate the connection */
  7101. q_params.cmd = BNX2X_Q_CMD_TERMINATE;
  7102. memset(&q_params.params.terminate, 0,
  7103. sizeof(q_params.params.terminate));
  7104. q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
  7105. rc = bnx2x_queue_state_change(bp, &q_params);
  7106. if (rc)
  7107. return rc;
  7108. /* ...delete cfc entry */
  7109. q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
  7110. memset(&q_params.params.cfc_del, 0,
  7111. sizeof(q_params.params.cfc_del));
  7112. q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
  7113. return bnx2x_queue_state_change(bp, &q_params);
  7114. }
  7115. static void bnx2x_reset_func(struct bnx2x *bp)
  7116. {
  7117. int port = BP_PORT(bp);
  7118. int func = BP_FUNC(bp);
  7119. int i;
  7120. /* Disable the function in the FW */
  7121. REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
  7122. REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
  7123. REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
  7124. REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
  7125. /* FP SBs */
  7126. for_each_eth_queue(bp, i) {
  7127. struct bnx2x_fastpath *fp = &bp->fp[i];
  7128. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  7129. CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
  7130. SB_DISABLED);
  7131. }
  7132. if (CNIC_LOADED(bp))
  7133. /* CNIC SB */
  7134. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  7135. CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
  7136. (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
  7137. /* SP SB */
  7138. REG_WR8(bp, BAR_CSTRORM_INTMEM +
  7139. CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
  7140. SB_DISABLED);
  7141. for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
  7142. REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
  7143. 0);
  7144. /* Configure IGU */
  7145. if (bp->common.int_block == INT_BLOCK_HC) {
  7146. REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
  7147. REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
  7148. } else {
  7149. REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
  7150. REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
  7151. }
  7152. if (CNIC_LOADED(bp)) {
  7153. /* Disable Timer scan */
  7154. REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
  7155. /*
  7156. * Wait for at least 10ms and up to 2 second for the timers
  7157. * scan to complete
  7158. */
  7159. for (i = 0; i < 200; i++) {
  7160. usleep_range(10000, 20000);
  7161. if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
  7162. break;
  7163. }
  7164. }
  7165. /* Clear ILT */
  7166. bnx2x_clear_func_ilt(bp, func);
  7167. /* Timers workaround bug for E2: if this is vnic-3,
  7168. * we need to set the entire ilt range for this timers.
  7169. */
  7170. if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
  7171. struct ilt_client_info ilt_cli;
  7172. /* use dummy TM client */
  7173. memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
  7174. ilt_cli.start = 0;
  7175. ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
  7176. ilt_cli.client_num = ILT_CLIENT_TM;
  7177. bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
  7178. }
  7179. /* this assumes that reset_port() called before reset_func()*/
  7180. if (!CHIP_IS_E1x(bp))
  7181. bnx2x_pf_disable(bp);
  7182. bp->dmae_ready = 0;
  7183. }
  7184. static void bnx2x_reset_port(struct bnx2x *bp)
  7185. {
  7186. int port = BP_PORT(bp);
  7187. u32 val;
  7188. /* Reset physical Link */
  7189. bnx2x__link_reset(bp);
  7190. REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
  7191. /* Do not rcv packets to BRB */
  7192. REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
  7193. /* Do not direct rcv packets that are not for MCP to the BRB */
  7194. REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
  7195. NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
  7196. /* Configure AEU */
  7197. REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
  7198. msleep(100);
  7199. /* Check for BRB port occupancy */
  7200. val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
  7201. if (val)
  7202. DP(NETIF_MSG_IFDOWN,
  7203. "BRB1 is not empty %d blocks are occupied\n", val);
  7204. /* TODO: Close Doorbell port? */
  7205. }
  7206. static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
  7207. {
  7208. struct bnx2x_func_state_params func_params = {NULL};
  7209. /* Prepare parameters for function state transitions */
  7210. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  7211. func_params.f_obj = &bp->func_obj;
  7212. func_params.cmd = BNX2X_F_CMD_HW_RESET;
  7213. func_params.params.hw_init.load_phase = load_code;
  7214. return bnx2x_func_state_change(bp, &func_params);
  7215. }
  7216. static int bnx2x_func_stop(struct bnx2x *bp)
  7217. {
  7218. struct bnx2x_func_state_params func_params = {NULL};
  7219. int rc;
  7220. /* Prepare parameters for function state transitions */
  7221. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  7222. func_params.f_obj = &bp->func_obj;
  7223. func_params.cmd = BNX2X_F_CMD_STOP;
  7224. /*
  7225. * Try to stop the function the 'good way'. If fails (in case
  7226. * of a parity error during bnx2x_chip_cleanup()) and we are
  7227. * not in a debug mode, perform a state transaction in order to
  7228. * enable further HW_RESET transaction.
  7229. */
  7230. rc = bnx2x_func_state_change(bp, &func_params);
  7231. if (rc) {
  7232. #ifdef BNX2X_STOP_ON_ERROR
  7233. return rc;
  7234. #else
  7235. BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
  7236. __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
  7237. return bnx2x_func_state_change(bp, &func_params);
  7238. #endif
  7239. }
  7240. return 0;
  7241. }
  7242. /**
  7243. * bnx2x_send_unload_req - request unload mode from the MCP.
  7244. *
  7245. * @bp: driver handle
  7246. * @unload_mode: requested function's unload mode
  7247. *
  7248. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  7249. */
  7250. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
  7251. {
  7252. u32 reset_code = 0;
  7253. int port = BP_PORT(bp);
  7254. /* Select the UNLOAD request mode */
  7255. if (unload_mode == UNLOAD_NORMAL)
  7256. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
  7257. else if (bp->flags & NO_WOL_FLAG)
  7258. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
  7259. else if (bp->wol) {
  7260. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  7261. u8 *mac_addr = bp->dev->dev_addr;
  7262. u32 val;
  7263. u16 pmc;
  7264. /* The mac address is written to entries 1-4 to
  7265. * preserve entry 0 which is used by the PMF
  7266. */
  7267. u8 entry = (BP_VN(bp) + 1)*8;
  7268. val = (mac_addr[0] << 8) | mac_addr[1];
  7269. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
  7270. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  7271. (mac_addr[4] << 8) | mac_addr[5];
  7272. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
  7273. /* Enable the PME and clear the status */
  7274. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
  7275. pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
  7276. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
  7277. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
  7278. } else
  7279. reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
  7280. /* Send the request to the MCP */
  7281. if (!BP_NOMCP(bp))
  7282. reset_code = bnx2x_fw_command(bp, reset_code, 0);
  7283. else {
  7284. int path = BP_PATH(bp);
  7285. DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
  7286. path, load_count[path][0], load_count[path][1],
  7287. load_count[path][2]);
  7288. load_count[path][0]--;
  7289. load_count[path][1 + port]--;
  7290. DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
  7291. path, load_count[path][0], load_count[path][1],
  7292. load_count[path][2]);
  7293. if (load_count[path][0] == 0)
  7294. reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
  7295. else if (load_count[path][1 + port] == 0)
  7296. reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
  7297. else
  7298. reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
  7299. }
  7300. return reset_code;
  7301. }
  7302. /**
  7303. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  7304. *
  7305. * @bp: driver handle
  7306. * @keep_link: true iff link should be kept up
  7307. */
  7308. void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
  7309. {
  7310. u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
  7311. /* Report UNLOAD_DONE to MCP */
  7312. if (!BP_NOMCP(bp))
  7313. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
  7314. }
  7315. static int bnx2x_func_wait_started(struct bnx2x *bp)
  7316. {
  7317. int tout = 50;
  7318. int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
  7319. if (!bp->port.pmf)
  7320. return 0;
  7321. /*
  7322. * (assumption: No Attention from MCP at this stage)
  7323. * PMF probably in the middle of TX disable/enable transaction
  7324. * 1. Sync IRS for default SB
  7325. * 2. Sync SP queue - this guarantees us that attention handling started
  7326. * 3. Wait, that TX disable/enable transaction completes
  7327. *
  7328. * 1+2 guarantee that if DCBx attention was scheduled it already changed
  7329. * pending bit of transaction from STARTED-->TX_STOPPED, if we already
  7330. * received completion for the transaction the state is TX_STOPPED.
  7331. * State will return to STARTED after completion of TX_STOPPED-->STARTED
  7332. * transaction.
  7333. */
  7334. /* make sure default SB ISR is done */
  7335. if (msix)
  7336. synchronize_irq(bp->msix_table[0].vector);
  7337. else
  7338. synchronize_irq(bp->pdev->irq);
  7339. flush_workqueue(bnx2x_wq);
  7340. while (bnx2x_func_get_state(bp, &bp->func_obj) !=
  7341. BNX2X_F_STATE_STARTED && tout--)
  7342. msleep(20);
  7343. if (bnx2x_func_get_state(bp, &bp->func_obj) !=
  7344. BNX2X_F_STATE_STARTED) {
  7345. #ifdef BNX2X_STOP_ON_ERROR
  7346. BNX2X_ERR("Wrong function state\n");
  7347. return -EBUSY;
  7348. #else
  7349. /*
  7350. * Failed to complete the transaction in a "good way"
  7351. * Force both transactions with CLR bit
  7352. */
  7353. struct bnx2x_func_state_params func_params = {NULL};
  7354. DP(NETIF_MSG_IFDOWN,
  7355. "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
  7356. func_params.f_obj = &bp->func_obj;
  7357. __set_bit(RAMROD_DRV_CLR_ONLY,
  7358. &func_params.ramrod_flags);
  7359. /* STARTED-->TX_ST0PPED */
  7360. func_params.cmd = BNX2X_F_CMD_TX_STOP;
  7361. bnx2x_func_state_change(bp, &func_params);
  7362. /* TX_ST0PPED-->STARTED */
  7363. func_params.cmd = BNX2X_F_CMD_TX_START;
  7364. return bnx2x_func_state_change(bp, &func_params);
  7365. #endif
  7366. }
  7367. return 0;
  7368. }
  7369. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
  7370. {
  7371. int port = BP_PORT(bp);
  7372. int i, rc = 0;
  7373. u8 cos;
  7374. struct bnx2x_mcast_ramrod_params rparam = {NULL};
  7375. u32 reset_code;
  7376. /* Wait until tx fastpath tasks complete */
  7377. for_each_tx_queue(bp, i) {
  7378. struct bnx2x_fastpath *fp = &bp->fp[i];
  7379. for_each_cos_in_tx_queue(fp, cos)
  7380. rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
  7381. #ifdef BNX2X_STOP_ON_ERROR
  7382. if (rc)
  7383. return;
  7384. #endif
  7385. }
  7386. /* Give HW time to discard old tx messages */
  7387. usleep_range(1000, 2000);
  7388. /* Clean all ETH MACs */
  7389. rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
  7390. false);
  7391. if (rc < 0)
  7392. BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
  7393. /* Clean up UC list */
  7394. rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
  7395. true);
  7396. if (rc < 0)
  7397. BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
  7398. rc);
  7399. /* Disable LLH */
  7400. if (!CHIP_IS_E1(bp))
  7401. REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
  7402. /* Set "drop all" (stop Rx).
  7403. * We need to take a netif_addr_lock() here in order to prevent
  7404. * a race between the completion code and this code.
  7405. */
  7406. netif_addr_lock_bh(bp->dev);
  7407. /* Schedule the rx_mode command */
  7408. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
  7409. set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
  7410. else
  7411. bnx2x_set_storm_rx_mode(bp);
  7412. /* Cleanup multicast configuration */
  7413. rparam.mcast_obj = &bp->mcast_obj;
  7414. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
  7415. if (rc < 0)
  7416. BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
  7417. netif_addr_unlock_bh(bp->dev);
  7418. bnx2x_iov_chip_cleanup(bp);
  7419. /*
  7420. * Send the UNLOAD_REQUEST to the MCP. This will return if
  7421. * this function should perform FUNC, PORT or COMMON HW
  7422. * reset.
  7423. */
  7424. reset_code = bnx2x_send_unload_req(bp, unload_mode);
  7425. /*
  7426. * (assumption: No Attention from MCP at this stage)
  7427. * PMF probably in the middle of TX disable/enable transaction
  7428. */
  7429. rc = bnx2x_func_wait_started(bp);
  7430. if (rc) {
  7431. BNX2X_ERR("bnx2x_func_wait_started failed\n");
  7432. #ifdef BNX2X_STOP_ON_ERROR
  7433. return;
  7434. #endif
  7435. }
  7436. /* Close multi and leading connections
  7437. * Completions for ramrods are collected in a synchronous way
  7438. */
  7439. for_each_eth_queue(bp, i)
  7440. if (bnx2x_stop_queue(bp, i))
  7441. #ifdef BNX2X_STOP_ON_ERROR
  7442. return;
  7443. #else
  7444. goto unload_error;
  7445. #endif
  7446. if (CNIC_LOADED(bp)) {
  7447. for_each_cnic_queue(bp, i)
  7448. if (bnx2x_stop_queue(bp, i))
  7449. #ifdef BNX2X_STOP_ON_ERROR
  7450. return;
  7451. #else
  7452. goto unload_error;
  7453. #endif
  7454. }
  7455. /* If SP settings didn't get completed so far - something
  7456. * very wrong has happen.
  7457. */
  7458. if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
  7459. BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
  7460. #ifndef BNX2X_STOP_ON_ERROR
  7461. unload_error:
  7462. #endif
  7463. rc = bnx2x_func_stop(bp);
  7464. if (rc) {
  7465. BNX2X_ERR("Function stop failed!\n");
  7466. #ifdef BNX2X_STOP_ON_ERROR
  7467. return;
  7468. #endif
  7469. }
  7470. /* Disable HW interrupts, NAPI */
  7471. bnx2x_netif_stop(bp, 1);
  7472. /* Delete all NAPI objects */
  7473. bnx2x_del_all_napi(bp);
  7474. if (CNIC_LOADED(bp))
  7475. bnx2x_del_all_napi_cnic(bp);
  7476. /* Release IRQs */
  7477. bnx2x_free_irq(bp);
  7478. /* Reset the chip */
  7479. rc = bnx2x_reset_hw(bp, reset_code);
  7480. if (rc)
  7481. BNX2X_ERR("HW_RESET failed\n");
  7482. /* Report UNLOAD_DONE to MCP */
  7483. bnx2x_send_unload_done(bp, keep_link);
  7484. }
  7485. void bnx2x_disable_close_the_gate(struct bnx2x *bp)
  7486. {
  7487. u32 val;
  7488. DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
  7489. if (CHIP_IS_E1(bp)) {
  7490. int port = BP_PORT(bp);
  7491. u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
  7492. MISC_REG_AEU_MASK_ATTN_FUNC_0;
  7493. val = REG_RD(bp, addr);
  7494. val &= ~(0x300);
  7495. REG_WR(bp, addr, val);
  7496. } else {
  7497. val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
  7498. val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
  7499. MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
  7500. REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
  7501. }
  7502. }
  7503. /* Close gates #2, #3 and #4: */
  7504. static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
  7505. {
  7506. u32 val;
  7507. /* Gates #2 and #4a are closed/opened for "not E1" only */
  7508. if (!CHIP_IS_E1(bp)) {
  7509. /* #4 */
  7510. REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
  7511. /* #2 */
  7512. REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
  7513. }
  7514. /* #3 */
  7515. if (CHIP_IS_E1x(bp)) {
  7516. /* Prevent interrupts from HC on both ports */
  7517. val = REG_RD(bp, HC_REG_CONFIG_1);
  7518. REG_WR(bp, HC_REG_CONFIG_1,
  7519. (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
  7520. (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
  7521. val = REG_RD(bp, HC_REG_CONFIG_0);
  7522. REG_WR(bp, HC_REG_CONFIG_0,
  7523. (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
  7524. (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
  7525. } else {
  7526. /* Prevent incoming interrupts in IGU */
  7527. val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
  7528. REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
  7529. (!close) ?
  7530. (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
  7531. (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
  7532. }
  7533. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
  7534. close ? "closing" : "opening");
  7535. mmiowb();
  7536. }
  7537. #define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
  7538. static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
  7539. {
  7540. /* Do some magic... */
  7541. u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
  7542. *magic_val = val & SHARED_MF_CLP_MAGIC;
  7543. MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
  7544. }
  7545. /**
  7546. * bnx2x_clp_reset_done - restore the value of the `magic' bit.
  7547. *
  7548. * @bp: driver handle
  7549. * @magic_val: old value of the `magic' bit.
  7550. */
  7551. static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
  7552. {
  7553. /* Restore the `magic' bit value... */
  7554. u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
  7555. MF_CFG_WR(bp, shared_mf_config.clp_mb,
  7556. (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
  7557. }
  7558. /**
  7559. * bnx2x_reset_mcp_prep - prepare for MCP reset.
  7560. *
  7561. * @bp: driver handle
  7562. * @magic_val: old value of 'magic' bit.
  7563. *
  7564. * Takes care of CLP configurations.
  7565. */
  7566. static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
  7567. {
  7568. u32 shmem;
  7569. u32 validity_offset;
  7570. DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
  7571. /* Set `magic' bit in order to save MF config */
  7572. if (!CHIP_IS_E1(bp))
  7573. bnx2x_clp_reset_prep(bp, magic_val);
  7574. /* Get shmem offset */
  7575. shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
  7576. validity_offset =
  7577. offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
  7578. /* Clear validity map flags */
  7579. if (shmem > 0)
  7580. REG_WR(bp, shmem + validity_offset, 0);
  7581. }
  7582. #define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
  7583. #define MCP_ONE_TIMEOUT 100 /* 100 ms */
  7584. /**
  7585. * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
  7586. *
  7587. * @bp: driver handle
  7588. */
  7589. static void bnx2x_mcp_wait_one(struct bnx2x *bp)
  7590. {
  7591. /* special handling for emulation and FPGA,
  7592. wait 10 times longer */
  7593. if (CHIP_REV_IS_SLOW(bp))
  7594. msleep(MCP_ONE_TIMEOUT*10);
  7595. else
  7596. msleep(MCP_ONE_TIMEOUT);
  7597. }
  7598. /*
  7599. * initializes bp->common.shmem_base and waits for validity signature to appear
  7600. */
  7601. static int bnx2x_init_shmem(struct bnx2x *bp)
  7602. {
  7603. int cnt = 0;
  7604. u32 val = 0;
  7605. do {
  7606. bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
  7607. if (bp->common.shmem_base) {
  7608. val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
  7609. if (val & SHR_MEM_VALIDITY_MB)
  7610. return 0;
  7611. }
  7612. bnx2x_mcp_wait_one(bp);
  7613. } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
  7614. BNX2X_ERR("BAD MCP validity signature\n");
  7615. return -ENODEV;
  7616. }
  7617. static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
  7618. {
  7619. int rc = bnx2x_init_shmem(bp);
  7620. /* Restore the `magic' bit value */
  7621. if (!CHIP_IS_E1(bp))
  7622. bnx2x_clp_reset_done(bp, magic_val);
  7623. return rc;
  7624. }
  7625. static void bnx2x_pxp_prep(struct bnx2x *bp)
  7626. {
  7627. if (!CHIP_IS_E1(bp)) {
  7628. REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
  7629. REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
  7630. mmiowb();
  7631. }
  7632. }
  7633. /*
  7634. * Reset the whole chip except for:
  7635. * - PCIE core
  7636. * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
  7637. * one reset bit)
  7638. * - IGU
  7639. * - MISC (including AEU)
  7640. * - GRC
  7641. * - RBCN, RBCP
  7642. */
  7643. static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
  7644. {
  7645. u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
  7646. u32 global_bits2, stay_reset2;
  7647. /*
  7648. * Bits that have to be set in reset_mask2 if we want to reset 'global'
  7649. * (per chip) blocks.
  7650. */
  7651. global_bits2 =
  7652. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
  7653. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
  7654. /* Don't reset the following blocks.
  7655. * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
  7656. * reset, as in 4 port device they might still be owned
  7657. * by the MCP (there is only one leader per path).
  7658. */
  7659. not_reset_mask1 =
  7660. MISC_REGISTERS_RESET_REG_1_RST_HC |
  7661. MISC_REGISTERS_RESET_REG_1_RST_PXPV |
  7662. MISC_REGISTERS_RESET_REG_1_RST_PXP;
  7663. not_reset_mask2 =
  7664. MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
  7665. MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
  7666. MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
  7667. MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
  7668. MISC_REGISTERS_RESET_REG_2_RST_RBCN |
  7669. MISC_REGISTERS_RESET_REG_2_RST_GRC |
  7670. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
  7671. MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
  7672. MISC_REGISTERS_RESET_REG_2_RST_ATC |
  7673. MISC_REGISTERS_RESET_REG_2_PGLC |
  7674. MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
  7675. MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
  7676. MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
  7677. MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
  7678. MISC_REGISTERS_RESET_REG_2_UMAC0 |
  7679. MISC_REGISTERS_RESET_REG_2_UMAC1;
  7680. /*
  7681. * Keep the following blocks in reset:
  7682. * - all xxMACs are handled by the bnx2x_link code.
  7683. */
  7684. stay_reset2 =
  7685. MISC_REGISTERS_RESET_REG_2_XMAC |
  7686. MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
  7687. /* Full reset masks according to the chip */
  7688. reset_mask1 = 0xffffffff;
  7689. if (CHIP_IS_E1(bp))
  7690. reset_mask2 = 0xffff;
  7691. else if (CHIP_IS_E1H(bp))
  7692. reset_mask2 = 0x1ffff;
  7693. else if (CHIP_IS_E2(bp))
  7694. reset_mask2 = 0xfffff;
  7695. else /* CHIP_IS_E3 */
  7696. reset_mask2 = 0x3ffffff;
  7697. /* Don't reset global blocks unless we need to */
  7698. if (!global)
  7699. reset_mask2 &= ~global_bits2;
  7700. /*
  7701. * In case of attention in the QM, we need to reset PXP
  7702. * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
  7703. * because otherwise QM reset would release 'close the gates' shortly
  7704. * before resetting the PXP, then the PSWRQ would send a write
  7705. * request to PGLUE. Then when PXP is reset, PGLUE would try to
  7706. * read the payload data from PSWWR, but PSWWR would not
  7707. * respond. The write queue in PGLUE would stuck, dmae commands
  7708. * would not return. Therefore it's important to reset the second
  7709. * reset register (containing the
  7710. * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
  7711. * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
  7712. * bit).
  7713. */
  7714. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  7715. reset_mask2 & (~not_reset_mask2));
  7716. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
  7717. reset_mask1 & (~not_reset_mask1));
  7718. barrier();
  7719. mmiowb();
  7720. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  7721. reset_mask2 & (~stay_reset2));
  7722. barrier();
  7723. mmiowb();
  7724. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
  7725. mmiowb();
  7726. }
  7727. /**
  7728. * bnx2x_er_poll_igu_vq - poll for pending writes bit.
  7729. * It should get cleared in no more than 1s.
  7730. *
  7731. * @bp: driver handle
  7732. *
  7733. * It should get cleared in no more than 1s. Returns 0 if
  7734. * pending writes bit gets cleared.
  7735. */
  7736. static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
  7737. {
  7738. u32 cnt = 1000;
  7739. u32 pend_bits = 0;
  7740. do {
  7741. pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
  7742. if (pend_bits == 0)
  7743. break;
  7744. usleep_range(1000, 2000);
  7745. } while (cnt-- > 0);
  7746. if (cnt <= 0) {
  7747. BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
  7748. pend_bits);
  7749. return -EBUSY;
  7750. }
  7751. return 0;
  7752. }
  7753. static int bnx2x_process_kill(struct bnx2x *bp, bool global)
  7754. {
  7755. int cnt = 1000;
  7756. u32 val = 0;
  7757. u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
  7758. u32 tags_63_32 = 0;
  7759. /* Empty the Tetris buffer, wait for 1s */
  7760. do {
  7761. sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
  7762. blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
  7763. port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
  7764. port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
  7765. pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
  7766. if (CHIP_IS_E3(bp))
  7767. tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
  7768. if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
  7769. ((port_is_idle_0 & 0x1) == 0x1) &&
  7770. ((port_is_idle_1 & 0x1) == 0x1) &&
  7771. (pgl_exp_rom2 == 0xffffffff) &&
  7772. (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
  7773. break;
  7774. usleep_range(1000, 2000);
  7775. } while (cnt-- > 0);
  7776. if (cnt <= 0) {
  7777. BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
  7778. BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
  7779. sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
  7780. pgl_exp_rom2);
  7781. return -EAGAIN;
  7782. }
  7783. barrier();
  7784. /* Close gates #2, #3 and #4 */
  7785. bnx2x_set_234_gates(bp, true);
  7786. /* Poll for IGU VQs for 57712 and newer chips */
  7787. if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
  7788. return -EAGAIN;
  7789. /* TBD: Indicate that "process kill" is in progress to MCP */
  7790. /* Clear "unprepared" bit */
  7791. REG_WR(bp, MISC_REG_UNPREPARED, 0);
  7792. barrier();
  7793. /* Make sure all is written to the chip before the reset */
  7794. mmiowb();
  7795. /* Wait for 1ms to empty GLUE and PCI-E core queues,
  7796. * PSWHST, GRC and PSWRD Tetris buffer.
  7797. */
  7798. usleep_range(1000, 2000);
  7799. /* Prepare to chip reset: */
  7800. /* MCP */
  7801. if (global)
  7802. bnx2x_reset_mcp_prep(bp, &val);
  7803. /* PXP */
  7804. bnx2x_pxp_prep(bp);
  7805. barrier();
  7806. /* reset the chip */
  7807. bnx2x_process_kill_chip_reset(bp, global);
  7808. barrier();
  7809. /* Recover after reset: */
  7810. /* MCP */
  7811. if (global && bnx2x_reset_mcp_comp(bp, val))
  7812. return -EAGAIN;
  7813. /* TBD: Add resetting the NO_MCP mode DB here */
  7814. /* Open the gates #2, #3 and #4 */
  7815. bnx2x_set_234_gates(bp, false);
  7816. /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
  7817. * reset state, re-enable attentions. */
  7818. return 0;
  7819. }
  7820. static int bnx2x_leader_reset(struct bnx2x *bp)
  7821. {
  7822. int rc = 0;
  7823. bool global = bnx2x_reset_is_global(bp);
  7824. u32 load_code;
  7825. /* if not going to reset MCP - load "fake" driver to reset HW while
  7826. * driver is owner of the HW
  7827. */
  7828. if (!global && !BP_NOMCP(bp)) {
  7829. load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
  7830. DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
  7831. if (!load_code) {
  7832. BNX2X_ERR("MCP response failure, aborting\n");
  7833. rc = -EAGAIN;
  7834. goto exit_leader_reset;
  7835. }
  7836. if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
  7837. (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
  7838. BNX2X_ERR("MCP unexpected resp, aborting\n");
  7839. rc = -EAGAIN;
  7840. goto exit_leader_reset2;
  7841. }
  7842. load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
  7843. if (!load_code) {
  7844. BNX2X_ERR("MCP response failure, aborting\n");
  7845. rc = -EAGAIN;
  7846. goto exit_leader_reset2;
  7847. }
  7848. }
  7849. /* Try to recover after the failure */
  7850. if (bnx2x_process_kill(bp, global)) {
  7851. BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
  7852. BP_PATH(bp));
  7853. rc = -EAGAIN;
  7854. goto exit_leader_reset2;
  7855. }
  7856. /*
  7857. * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
  7858. * state.
  7859. */
  7860. bnx2x_set_reset_done(bp);
  7861. if (global)
  7862. bnx2x_clear_reset_global(bp);
  7863. exit_leader_reset2:
  7864. /* unload "fake driver" if it was loaded */
  7865. if (!global && !BP_NOMCP(bp)) {
  7866. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
  7867. bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
  7868. }
  7869. exit_leader_reset:
  7870. bp->is_leader = 0;
  7871. bnx2x_release_leader_lock(bp);
  7872. smp_mb();
  7873. return rc;
  7874. }
  7875. static void bnx2x_recovery_failed(struct bnx2x *bp)
  7876. {
  7877. netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
  7878. /* Disconnect this device */
  7879. netif_device_detach(bp->dev);
  7880. /*
  7881. * Block ifup for all function on this engine until "process kill"
  7882. * or power cycle.
  7883. */
  7884. bnx2x_set_reset_in_progress(bp);
  7885. /* Shut down the power */
  7886. bnx2x_set_power_state(bp, PCI_D3hot);
  7887. bp->recovery_state = BNX2X_RECOVERY_FAILED;
  7888. smp_mb();
  7889. }
  7890. /*
  7891. * Assumption: runs under rtnl lock. This together with the fact
  7892. * that it's called only from bnx2x_sp_rtnl() ensure that it
  7893. * will never be called when netif_running(bp->dev) is false.
  7894. */
  7895. static void bnx2x_parity_recover(struct bnx2x *bp)
  7896. {
  7897. bool global = false;
  7898. u32 error_recovered, error_unrecovered;
  7899. bool is_parity;
  7900. DP(NETIF_MSG_HW, "Handling parity\n");
  7901. while (1) {
  7902. switch (bp->recovery_state) {
  7903. case BNX2X_RECOVERY_INIT:
  7904. DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
  7905. is_parity = bnx2x_chk_parity_attn(bp, &global, false);
  7906. WARN_ON(!is_parity);
  7907. /* Try to get a LEADER_LOCK HW lock */
  7908. if (bnx2x_trylock_leader_lock(bp)) {
  7909. bnx2x_set_reset_in_progress(bp);
  7910. /*
  7911. * Check if there is a global attention and if
  7912. * there was a global attention, set the global
  7913. * reset bit.
  7914. */
  7915. if (global)
  7916. bnx2x_set_reset_global(bp);
  7917. bp->is_leader = 1;
  7918. }
  7919. /* Stop the driver */
  7920. /* If interface has been removed - break */
  7921. if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
  7922. return;
  7923. bp->recovery_state = BNX2X_RECOVERY_WAIT;
  7924. /* Ensure "is_leader", MCP command sequence and
  7925. * "recovery_state" update values are seen on other
  7926. * CPUs.
  7927. */
  7928. smp_mb();
  7929. break;
  7930. case BNX2X_RECOVERY_WAIT:
  7931. DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
  7932. if (bp->is_leader) {
  7933. int other_engine = BP_PATH(bp) ? 0 : 1;
  7934. bool other_load_status =
  7935. bnx2x_get_load_status(bp, other_engine);
  7936. bool load_status =
  7937. bnx2x_get_load_status(bp, BP_PATH(bp));
  7938. global = bnx2x_reset_is_global(bp);
  7939. /*
  7940. * In case of a parity in a global block, let
  7941. * the first leader that performs a
  7942. * leader_reset() reset the global blocks in
  7943. * order to clear global attentions. Otherwise
  7944. * the gates will remain closed for that
  7945. * engine.
  7946. */
  7947. if (load_status ||
  7948. (global && other_load_status)) {
  7949. /* Wait until all other functions get
  7950. * down.
  7951. */
  7952. schedule_delayed_work(&bp->sp_rtnl_task,
  7953. HZ/10);
  7954. return;
  7955. } else {
  7956. /* If all other functions got down -
  7957. * try to bring the chip back to
  7958. * normal. In any case it's an exit
  7959. * point for a leader.
  7960. */
  7961. if (bnx2x_leader_reset(bp)) {
  7962. bnx2x_recovery_failed(bp);
  7963. return;
  7964. }
  7965. /* If we are here, means that the
  7966. * leader has succeeded and doesn't
  7967. * want to be a leader any more. Try
  7968. * to continue as a none-leader.
  7969. */
  7970. break;
  7971. }
  7972. } else { /* non-leader */
  7973. if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
  7974. /* Try to get a LEADER_LOCK HW lock as
  7975. * long as a former leader may have
  7976. * been unloaded by the user or
  7977. * released a leadership by another
  7978. * reason.
  7979. */
  7980. if (bnx2x_trylock_leader_lock(bp)) {
  7981. /* I'm a leader now! Restart a
  7982. * switch case.
  7983. */
  7984. bp->is_leader = 1;
  7985. break;
  7986. }
  7987. schedule_delayed_work(&bp->sp_rtnl_task,
  7988. HZ/10);
  7989. return;
  7990. } else {
  7991. /*
  7992. * If there was a global attention, wait
  7993. * for it to be cleared.
  7994. */
  7995. if (bnx2x_reset_is_global(bp)) {
  7996. schedule_delayed_work(
  7997. &bp->sp_rtnl_task,
  7998. HZ/10);
  7999. return;
  8000. }
  8001. error_recovered =
  8002. bp->eth_stats.recoverable_error;
  8003. error_unrecovered =
  8004. bp->eth_stats.unrecoverable_error;
  8005. bp->recovery_state =
  8006. BNX2X_RECOVERY_NIC_LOADING;
  8007. if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
  8008. error_unrecovered++;
  8009. netdev_err(bp->dev,
  8010. "Recovery failed. Power cycle needed\n");
  8011. /* Disconnect this device */
  8012. netif_device_detach(bp->dev);
  8013. /* Shut down the power */
  8014. bnx2x_set_power_state(
  8015. bp, PCI_D3hot);
  8016. smp_mb();
  8017. } else {
  8018. bp->recovery_state =
  8019. BNX2X_RECOVERY_DONE;
  8020. error_recovered++;
  8021. smp_mb();
  8022. }
  8023. bp->eth_stats.recoverable_error =
  8024. error_recovered;
  8025. bp->eth_stats.unrecoverable_error =
  8026. error_unrecovered;
  8027. return;
  8028. }
  8029. }
  8030. default:
  8031. return;
  8032. }
  8033. }
  8034. }
  8035. static int bnx2x_close(struct net_device *dev);
  8036. /* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
  8037. * scheduled on a general queue in order to prevent a dead lock.
  8038. */
  8039. static void bnx2x_sp_rtnl_task(struct work_struct *work)
  8040. {
  8041. struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
  8042. rtnl_lock();
  8043. if (!netif_running(bp->dev)) {
  8044. rtnl_unlock();
  8045. return;
  8046. }
  8047. if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
  8048. #ifdef BNX2X_STOP_ON_ERROR
  8049. BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
  8050. "you will need to reboot when done\n");
  8051. goto sp_rtnl_not_reset;
  8052. #endif
  8053. /*
  8054. * Clear all pending SP commands as we are going to reset the
  8055. * function anyway.
  8056. */
  8057. bp->sp_rtnl_state = 0;
  8058. smp_mb();
  8059. bnx2x_parity_recover(bp);
  8060. rtnl_unlock();
  8061. return;
  8062. }
  8063. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
  8064. #ifdef BNX2X_STOP_ON_ERROR
  8065. BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
  8066. "you will need to reboot when done\n");
  8067. goto sp_rtnl_not_reset;
  8068. #endif
  8069. /*
  8070. * Clear all pending SP commands as we are going to reset the
  8071. * function anyway.
  8072. */
  8073. bp->sp_rtnl_state = 0;
  8074. smp_mb();
  8075. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  8076. bnx2x_nic_load(bp, LOAD_NORMAL);
  8077. rtnl_unlock();
  8078. return;
  8079. }
  8080. #ifdef BNX2X_STOP_ON_ERROR
  8081. sp_rtnl_not_reset:
  8082. #endif
  8083. if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
  8084. bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
  8085. if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
  8086. bnx2x_after_function_update(bp);
  8087. /*
  8088. * in case of fan failure we need to reset id if the "stop on error"
  8089. * debug flag is set, since we trying to prevent permanent overheating
  8090. * damage
  8091. */
  8092. if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
  8093. DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
  8094. netif_device_detach(bp->dev);
  8095. bnx2x_close(bp->dev);
  8096. rtnl_unlock();
  8097. return;
  8098. }
  8099. if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
  8100. DP(BNX2X_MSG_SP,
  8101. "sending set mcast vf pf channel message from rtnl sp-task\n");
  8102. bnx2x_vfpf_set_mcast(bp->dev);
  8103. }
  8104. if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
  8105. &bp->sp_rtnl_state)){
  8106. if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
  8107. bnx2x_tx_disable(bp);
  8108. BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
  8109. }
  8110. }
  8111. if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
  8112. &bp->sp_rtnl_state)) {
  8113. DP(BNX2X_MSG_SP,
  8114. "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
  8115. bnx2x_vfpf_storm_rx_mode(bp);
  8116. }
  8117. if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
  8118. &bp->sp_rtnl_state))
  8119. bnx2x_pf_set_vfs_vlan(bp);
  8120. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state))
  8121. bnx2x_dcbx_stop_hw_tx(bp);
  8122. if (test_and_clear_bit(BNX2X_SP_RTNL_TX_RESUME, &bp->sp_rtnl_state))
  8123. bnx2x_dcbx_resume_hw_tx(bp);
  8124. /* work which needs rtnl lock not-taken (as it takes the lock itself and
  8125. * can be called from other contexts as well)
  8126. */
  8127. rtnl_unlock();
  8128. /* enable SR-IOV if applicable */
  8129. if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
  8130. &bp->sp_rtnl_state)) {
  8131. bnx2x_disable_sriov(bp);
  8132. bnx2x_enable_sriov(bp);
  8133. }
  8134. }
  8135. static void bnx2x_period_task(struct work_struct *work)
  8136. {
  8137. struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
  8138. if (!netif_running(bp->dev))
  8139. goto period_task_exit;
  8140. if (CHIP_REV_IS_SLOW(bp)) {
  8141. BNX2X_ERR("period task called on emulation, ignoring\n");
  8142. goto period_task_exit;
  8143. }
  8144. bnx2x_acquire_phy_lock(bp);
  8145. /*
  8146. * The barrier is needed to ensure the ordering between the writing to
  8147. * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
  8148. * the reading here.
  8149. */
  8150. smp_mb();
  8151. if (bp->port.pmf) {
  8152. bnx2x_period_func(&bp->link_params, &bp->link_vars);
  8153. /* Re-queue task in 1 sec */
  8154. queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
  8155. }
  8156. bnx2x_release_phy_lock(bp);
  8157. period_task_exit:
  8158. return;
  8159. }
  8160. /*
  8161. * Init service functions
  8162. */
  8163. u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
  8164. {
  8165. u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
  8166. u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
  8167. return base + (BP_ABS_FUNC(bp)) * stride;
  8168. }
  8169. static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
  8170. struct bnx2x_mac_vals *vals)
  8171. {
  8172. u32 val, base_addr, offset, mask, reset_reg;
  8173. bool mac_stopped = false;
  8174. u8 port = BP_PORT(bp);
  8175. /* reset addresses as they also mark which values were changed */
  8176. vals->bmac_addr = 0;
  8177. vals->umac_addr = 0;
  8178. vals->xmac_addr = 0;
  8179. vals->emac_addr = 0;
  8180. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
  8181. if (!CHIP_IS_E3(bp)) {
  8182. val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
  8183. mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
  8184. if ((mask & reset_reg) && val) {
  8185. u32 wb_data[2];
  8186. BNX2X_DEV_INFO("Disable bmac Rx\n");
  8187. base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
  8188. : NIG_REG_INGRESS_BMAC0_MEM;
  8189. offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
  8190. : BIGMAC_REGISTER_BMAC_CONTROL;
  8191. /*
  8192. * use rd/wr since we cannot use dmae. This is safe
  8193. * since MCP won't access the bus due to the request
  8194. * to unload, and no function on the path can be
  8195. * loaded at this time.
  8196. */
  8197. wb_data[0] = REG_RD(bp, base_addr + offset);
  8198. wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
  8199. vals->bmac_addr = base_addr + offset;
  8200. vals->bmac_val[0] = wb_data[0];
  8201. vals->bmac_val[1] = wb_data[1];
  8202. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  8203. REG_WR(bp, vals->bmac_addr, wb_data[0]);
  8204. REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
  8205. }
  8206. BNX2X_DEV_INFO("Disable emac Rx\n");
  8207. vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
  8208. vals->emac_val = REG_RD(bp, vals->emac_addr);
  8209. REG_WR(bp, vals->emac_addr, 0);
  8210. mac_stopped = true;
  8211. } else {
  8212. if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
  8213. BNX2X_DEV_INFO("Disable xmac Rx\n");
  8214. base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
  8215. val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
  8216. REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
  8217. val & ~(1 << 1));
  8218. REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
  8219. val | (1 << 1));
  8220. vals->xmac_addr = base_addr + XMAC_REG_CTRL;
  8221. vals->xmac_val = REG_RD(bp, vals->xmac_addr);
  8222. REG_WR(bp, vals->xmac_addr, 0);
  8223. mac_stopped = true;
  8224. }
  8225. mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
  8226. if (mask & reset_reg) {
  8227. BNX2X_DEV_INFO("Disable umac Rx\n");
  8228. base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
  8229. vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
  8230. vals->umac_val = REG_RD(bp, vals->umac_addr);
  8231. REG_WR(bp, vals->umac_addr, 0);
  8232. mac_stopped = true;
  8233. }
  8234. }
  8235. if (mac_stopped)
  8236. msleep(20);
  8237. }
  8238. #define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
  8239. #define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
  8240. #define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
  8241. #define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
  8242. static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
  8243. {
  8244. u16 rcq, bd;
  8245. u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
  8246. rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
  8247. bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
  8248. tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
  8249. REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
  8250. BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
  8251. port, bd, rcq);
  8252. }
  8253. static int bnx2x_prev_mcp_done(struct bnx2x *bp)
  8254. {
  8255. u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
  8256. DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
  8257. if (!rc) {
  8258. BNX2X_ERR("MCP response failure, aborting\n");
  8259. return -EBUSY;
  8260. }
  8261. return 0;
  8262. }
  8263. static struct bnx2x_prev_path_list *
  8264. bnx2x_prev_path_get_entry(struct bnx2x *bp)
  8265. {
  8266. struct bnx2x_prev_path_list *tmp_list;
  8267. list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
  8268. if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
  8269. bp->pdev->bus->number == tmp_list->bus &&
  8270. BP_PATH(bp) == tmp_list->path)
  8271. return tmp_list;
  8272. return NULL;
  8273. }
  8274. static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
  8275. {
  8276. struct bnx2x_prev_path_list *tmp_list;
  8277. int rc;
  8278. rc = down_interruptible(&bnx2x_prev_sem);
  8279. if (rc) {
  8280. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  8281. return rc;
  8282. }
  8283. tmp_list = bnx2x_prev_path_get_entry(bp);
  8284. if (tmp_list) {
  8285. tmp_list->aer = 1;
  8286. rc = 0;
  8287. } else {
  8288. BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
  8289. BP_PATH(bp));
  8290. }
  8291. up(&bnx2x_prev_sem);
  8292. return rc;
  8293. }
  8294. static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
  8295. {
  8296. struct bnx2x_prev_path_list *tmp_list;
  8297. int rc = false;
  8298. if (down_trylock(&bnx2x_prev_sem))
  8299. return false;
  8300. tmp_list = bnx2x_prev_path_get_entry(bp);
  8301. if (tmp_list) {
  8302. if (tmp_list->aer) {
  8303. DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
  8304. BP_PATH(bp));
  8305. } else {
  8306. rc = true;
  8307. BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
  8308. BP_PATH(bp));
  8309. }
  8310. }
  8311. up(&bnx2x_prev_sem);
  8312. return rc;
  8313. }
  8314. bool bnx2x_port_after_undi(struct bnx2x *bp)
  8315. {
  8316. struct bnx2x_prev_path_list *entry;
  8317. bool val;
  8318. down(&bnx2x_prev_sem);
  8319. entry = bnx2x_prev_path_get_entry(bp);
  8320. val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
  8321. up(&bnx2x_prev_sem);
  8322. return val;
  8323. }
  8324. static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
  8325. {
  8326. struct bnx2x_prev_path_list *tmp_list;
  8327. int rc;
  8328. rc = down_interruptible(&bnx2x_prev_sem);
  8329. if (rc) {
  8330. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  8331. return rc;
  8332. }
  8333. /* Check whether the entry for this path already exists */
  8334. tmp_list = bnx2x_prev_path_get_entry(bp);
  8335. if (tmp_list) {
  8336. if (!tmp_list->aer) {
  8337. BNX2X_ERR("Re-Marking the path.\n");
  8338. } else {
  8339. DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
  8340. BP_PATH(bp));
  8341. tmp_list->aer = 0;
  8342. }
  8343. up(&bnx2x_prev_sem);
  8344. return 0;
  8345. }
  8346. up(&bnx2x_prev_sem);
  8347. /* Create an entry for this path and add it */
  8348. tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
  8349. if (!tmp_list) {
  8350. BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
  8351. return -ENOMEM;
  8352. }
  8353. tmp_list->bus = bp->pdev->bus->number;
  8354. tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
  8355. tmp_list->path = BP_PATH(bp);
  8356. tmp_list->aer = 0;
  8357. tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
  8358. rc = down_interruptible(&bnx2x_prev_sem);
  8359. if (rc) {
  8360. BNX2X_ERR("Received %d when tried to take lock\n", rc);
  8361. kfree(tmp_list);
  8362. } else {
  8363. DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
  8364. BP_PATH(bp));
  8365. list_add(&tmp_list->list, &bnx2x_prev_list);
  8366. up(&bnx2x_prev_sem);
  8367. }
  8368. return rc;
  8369. }
  8370. static int bnx2x_do_flr(struct bnx2x *bp)
  8371. {
  8372. int i;
  8373. u16 status;
  8374. struct pci_dev *dev = bp->pdev;
  8375. if (CHIP_IS_E1x(bp)) {
  8376. BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
  8377. return -EINVAL;
  8378. }
  8379. /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
  8380. if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
  8381. BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
  8382. bp->common.bc_ver);
  8383. return -EINVAL;
  8384. }
  8385. /* Wait for Transaction Pending bit clean */
  8386. for (i = 0; i < 4; i++) {
  8387. if (i)
  8388. msleep((1 << (i - 1)) * 100);
  8389. pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
  8390. if (!(status & PCI_EXP_DEVSTA_TRPND))
  8391. goto clear;
  8392. }
  8393. dev_err(&dev->dev,
  8394. "transaction is not cleared; proceeding with reset anyway\n");
  8395. clear:
  8396. BNX2X_DEV_INFO("Initiating FLR\n");
  8397. bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
  8398. return 0;
  8399. }
  8400. static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
  8401. {
  8402. int rc;
  8403. BNX2X_DEV_INFO("Uncommon unload Flow\n");
  8404. /* Test if previous unload process was already finished for this path */
  8405. if (bnx2x_prev_is_path_marked(bp))
  8406. return bnx2x_prev_mcp_done(bp);
  8407. BNX2X_DEV_INFO("Path is unmarked\n");
  8408. /* If function has FLR capabilities, and existing FW version matches
  8409. * the one required, then FLR will be sufficient to clean any residue
  8410. * left by previous driver
  8411. */
  8412. rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
  8413. if (!rc) {
  8414. /* fw version is good */
  8415. BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
  8416. rc = bnx2x_do_flr(bp);
  8417. }
  8418. if (!rc) {
  8419. /* FLR was performed */
  8420. BNX2X_DEV_INFO("FLR successful\n");
  8421. return 0;
  8422. }
  8423. BNX2X_DEV_INFO("Could not FLR\n");
  8424. /* Close the MCP request, return failure*/
  8425. rc = bnx2x_prev_mcp_done(bp);
  8426. if (!rc)
  8427. rc = BNX2X_PREV_WAIT_NEEDED;
  8428. return rc;
  8429. }
  8430. static int bnx2x_prev_unload_common(struct bnx2x *bp)
  8431. {
  8432. u32 reset_reg, tmp_reg = 0, rc;
  8433. bool prev_undi = false;
  8434. struct bnx2x_mac_vals mac_vals;
  8435. /* It is possible a previous function received 'common' answer,
  8436. * but hasn't loaded yet, therefore creating a scenario of
  8437. * multiple functions receiving 'common' on the same path.
  8438. */
  8439. BNX2X_DEV_INFO("Common unload Flow\n");
  8440. memset(&mac_vals, 0, sizeof(mac_vals));
  8441. if (bnx2x_prev_is_path_marked(bp))
  8442. return bnx2x_prev_mcp_done(bp);
  8443. reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
  8444. /* Reset should be performed after BRB is emptied */
  8445. if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
  8446. u32 timer_count = 1000;
  8447. /* Close the MAC Rx to prevent BRB from filling up */
  8448. bnx2x_prev_unload_close_mac(bp, &mac_vals);
  8449. /* close LLH filters towards the BRB */
  8450. bnx2x_set_rx_filter(&bp->link_params, 0);
  8451. /* Check if the UNDI driver was previously loaded
  8452. * UNDI driver initializes CID offset for normal bell to 0x7
  8453. */
  8454. if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
  8455. tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
  8456. if (tmp_reg == 0x7) {
  8457. BNX2X_DEV_INFO("UNDI previously loaded\n");
  8458. prev_undi = true;
  8459. /* clear the UNDI indication */
  8460. REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
  8461. /* clear possible idle check errors */
  8462. REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
  8463. }
  8464. }
  8465. if (!CHIP_IS_E1x(bp))
  8466. /* block FW from writing to host */
  8467. REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
  8468. /* wait until BRB is empty */
  8469. tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
  8470. while (timer_count) {
  8471. u32 prev_brb = tmp_reg;
  8472. tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
  8473. if (!tmp_reg)
  8474. break;
  8475. BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
  8476. /* reset timer as long as BRB actually gets emptied */
  8477. if (prev_brb > tmp_reg)
  8478. timer_count = 1000;
  8479. else
  8480. timer_count--;
  8481. /* If UNDI resides in memory, manually increment it */
  8482. if (prev_undi)
  8483. bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
  8484. udelay(10);
  8485. }
  8486. if (!timer_count)
  8487. BNX2X_ERR("Failed to empty BRB, hope for the best\n");
  8488. }
  8489. /* No packets are in the pipeline, path is ready for reset */
  8490. bnx2x_reset_common(bp);
  8491. if (mac_vals.xmac_addr)
  8492. REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
  8493. if (mac_vals.umac_addr)
  8494. REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
  8495. if (mac_vals.emac_addr)
  8496. REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
  8497. if (mac_vals.bmac_addr) {
  8498. REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
  8499. REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
  8500. }
  8501. rc = bnx2x_prev_mark_path(bp, prev_undi);
  8502. if (rc) {
  8503. bnx2x_prev_mcp_done(bp);
  8504. return rc;
  8505. }
  8506. return bnx2x_prev_mcp_done(bp);
  8507. }
  8508. /* previous driver DMAE transaction may have occurred when pre-boot stage ended
  8509. * and boot began, or when kdump kernel was loaded. Either case would invalidate
  8510. * the addresses of the transaction, resulting in was-error bit set in the pci
  8511. * causing all hw-to-host pcie transactions to timeout. If this happened we want
  8512. * to clear the interrupt which detected this from the pglueb and the was done
  8513. * bit
  8514. */
  8515. static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
  8516. {
  8517. if (!CHIP_IS_E1x(bp)) {
  8518. u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
  8519. if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
  8520. DP(BNX2X_MSG_SP,
  8521. "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
  8522. REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
  8523. 1 << BP_FUNC(bp));
  8524. }
  8525. }
  8526. }
  8527. static int bnx2x_prev_unload(struct bnx2x *bp)
  8528. {
  8529. int time_counter = 10;
  8530. u32 rc, fw, hw_lock_reg, hw_lock_val;
  8531. BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
  8532. /* clear hw from errors which may have resulted from an interrupted
  8533. * dmae transaction.
  8534. */
  8535. bnx2x_prev_interrupted_dmae(bp);
  8536. /* Release previously held locks */
  8537. hw_lock_reg = (BP_FUNC(bp) <= 5) ?
  8538. (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
  8539. (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
  8540. hw_lock_val = REG_RD(bp, hw_lock_reg);
  8541. if (hw_lock_val) {
  8542. if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
  8543. BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
  8544. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  8545. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
  8546. }
  8547. BNX2X_DEV_INFO("Release Previously held hw lock\n");
  8548. REG_WR(bp, hw_lock_reg, 0xffffffff);
  8549. } else
  8550. BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
  8551. if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
  8552. BNX2X_DEV_INFO("Release previously held alr\n");
  8553. bnx2x_release_alr(bp);
  8554. }
  8555. do {
  8556. int aer = 0;
  8557. /* Lock MCP using an unload request */
  8558. fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
  8559. if (!fw) {
  8560. BNX2X_ERR("MCP response failure, aborting\n");
  8561. rc = -EBUSY;
  8562. break;
  8563. }
  8564. rc = down_interruptible(&bnx2x_prev_sem);
  8565. if (rc) {
  8566. BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
  8567. rc);
  8568. } else {
  8569. /* If Path is marked by EEH, ignore unload status */
  8570. aer = !!(bnx2x_prev_path_get_entry(bp) &&
  8571. bnx2x_prev_path_get_entry(bp)->aer);
  8572. up(&bnx2x_prev_sem);
  8573. }
  8574. if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
  8575. rc = bnx2x_prev_unload_common(bp);
  8576. break;
  8577. }
  8578. /* non-common reply from MCP might require looping */
  8579. rc = bnx2x_prev_unload_uncommon(bp);
  8580. if (rc != BNX2X_PREV_WAIT_NEEDED)
  8581. break;
  8582. msleep(20);
  8583. } while (--time_counter);
  8584. if (!time_counter || rc) {
  8585. BNX2X_ERR("Failed unloading previous driver, aborting\n");
  8586. rc = -EBUSY;
  8587. }
  8588. /* Mark function if its port was used to boot from SAN */
  8589. if (bnx2x_port_after_undi(bp))
  8590. bp->link_params.feature_config_flags |=
  8591. FEATURE_CONFIG_BOOT_FROM_SAN;
  8592. BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
  8593. return rc;
  8594. }
  8595. static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
  8596. {
  8597. u32 val, val2, val3, val4, id, boot_mode;
  8598. u16 pmc;
  8599. /* Get the chip revision id and number. */
  8600. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  8601. val = REG_RD(bp, MISC_REG_CHIP_NUM);
  8602. id = ((val & 0xffff) << 16);
  8603. val = REG_RD(bp, MISC_REG_CHIP_REV);
  8604. id |= ((val & 0xf) << 12);
  8605. /* Metal is read from PCI regs, but we can't access >=0x400 from
  8606. * the configuration space (so we need to reg_rd)
  8607. */
  8608. val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
  8609. id |= (((val >> 24) & 0xf) << 4);
  8610. val = REG_RD(bp, MISC_REG_BOND_ID);
  8611. id |= (val & 0xf);
  8612. bp->common.chip_id = id;
  8613. /* force 57811 according to MISC register */
  8614. if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
  8615. if (CHIP_IS_57810(bp))
  8616. bp->common.chip_id = (CHIP_NUM_57811 << 16) |
  8617. (bp->common.chip_id & 0x0000FFFF);
  8618. else if (CHIP_IS_57810_MF(bp))
  8619. bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
  8620. (bp->common.chip_id & 0x0000FFFF);
  8621. bp->common.chip_id |= 0x1;
  8622. }
  8623. /* Set doorbell size */
  8624. bp->db_size = (1 << BNX2X_DB_SHIFT);
  8625. if (!CHIP_IS_E1x(bp)) {
  8626. val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
  8627. if ((val & 1) == 0)
  8628. val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
  8629. else
  8630. val = (val >> 1) & 1;
  8631. BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
  8632. "2_PORT_MODE");
  8633. bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
  8634. CHIP_2_PORT_MODE;
  8635. if (CHIP_MODE_IS_4_PORT(bp))
  8636. bp->pfid = (bp->pf_num >> 1); /* 0..3 */
  8637. else
  8638. bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
  8639. } else {
  8640. bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
  8641. bp->pfid = bp->pf_num; /* 0..7 */
  8642. }
  8643. BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
  8644. bp->link_params.chip_id = bp->common.chip_id;
  8645. BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
  8646. val = (REG_RD(bp, 0x2874) & 0x55);
  8647. if ((bp->common.chip_id & 0x1) ||
  8648. (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
  8649. bp->flags |= ONE_PORT_FLAG;
  8650. BNX2X_DEV_INFO("single port device\n");
  8651. }
  8652. val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
  8653. bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
  8654. (val & MCPR_NVM_CFG4_FLASH_SIZE));
  8655. BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
  8656. bp->common.flash_size, bp->common.flash_size);
  8657. bnx2x_init_shmem(bp);
  8658. bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
  8659. MISC_REG_GENERIC_CR_1 :
  8660. MISC_REG_GENERIC_CR_0));
  8661. bp->link_params.shmem_base = bp->common.shmem_base;
  8662. bp->link_params.shmem2_base = bp->common.shmem2_base;
  8663. if (SHMEM2_RD(bp, size) >
  8664. (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
  8665. bp->link_params.lfa_base =
  8666. REG_RD(bp, bp->common.shmem2_base +
  8667. (u32)offsetof(struct shmem2_region,
  8668. lfa_host_addr[BP_PORT(bp)]));
  8669. else
  8670. bp->link_params.lfa_base = 0;
  8671. BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
  8672. bp->common.shmem_base, bp->common.shmem2_base);
  8673. if (!bp->common.shmem_base) {
  8674. BNX2X_DEV_INFO("MCP not active\n");
  8675. bp->flags |= NO_MCP_FLAG;
  8676. return;
  8677. }
  8678. bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
  8679. BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
  8680. bp->link_params.hw_led_mode = ((bp->common.hw_config &
  8681. SHARED_HW_CFG_LED_MODE_MASK) >>
  8682. SHARED_HW_CFG_LED_MODE_SHIFT);
  8683. bp->link_params.feature_config_flags = 0;
  8684. val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
  8685. if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
  8686. bp->link_params.feature_config_flags |=
  8687. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
  8688. else
  8689. bp->link_params.feature_config_flags &=
  8690. ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
  8691. val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
  8692. bp->common.bc_ver = val;
  8693. BNX2X_DEV_INFO("bc_ver %X\n", val);
  8694. if (val < BNX2X_BC_VER) {
  8695. /* for now only warn
  8696. * later we might need to enforce this */
  8697. BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
  8698. BNX2X_BC_VER, val);
  8699. }
  8700. bp->link_params.feature_config_flags |=
  8701. (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
  8702. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
  8703. bp->link_params.feature_config_flags |=
  8704. (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
  8705. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
  8706. bp->link_params.feature_config_flags |=
  8707. (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
  8708. FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
  8709. bp->link_params.feature_config_flags |=
  8710. (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
  8711. FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
  8712. bp->link_params.feature_config_flags |=
  8713. (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
  8714. FEATURE_CONFIG_MT_SUPPORT : 0;
  8715. bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
  8716. BC_SUPPORTS_PFC_STATS : 0;
  8717. bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
  8718. BC_SUPPORTS_FCOE_FEATURES : 0;
  8719. bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
  8720. BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
  8721. bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
  8722. BC_SUPPORTS_RMMOD_CMD : 0;
  8723. boot_mode = SHMEM_RD(bp,
  8724. dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
  8725. PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
  8726. switch (boot_mode) {
  8727. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
  8728. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
  8729. break;
  8730. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
  8731. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
  8732. break;
  8733. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
  8734. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
  8735. break;
  8736. case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
  8737. bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
  8738. break;
  8739. }
  8740. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
  8741. bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
  8742. BNX2X_DEV_INFO("%sWoL capable\n",
  8743. (bp->flags & NO_WOL_FLAG) ? "not " : "");
  8744. val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
  8745. val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
  8746. val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
  8747. val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
  8748. dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
  8749. val, val2, val3, val4);
  8750. }
  8751. #define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
  8752. #define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
  8753. static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
  8754. {
  8755. int pfid = BP_FUNC(bp);
  8756. int igu_sb_id;
  8757. u32 val;
  8758. u8 fid, igu_sb_cnt = 0;
  8759. bp->igu_base_sb = 0xff;
  8760. if (CHIP_INT_MODE_IS_BC(bp)) {
  8761. int vn = BP_VN(bp);
  8762. igu_sb_cnt = bp->igu_sb_cnt;
  8763. bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
  8764. FP_SB_MAX_E1x;
  8765. bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
  8766. (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
  8767. return 0;
  8768. }
  8769. /* IGU in normal mode - read CAM */
  8770. for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
  8771. igu_sb_id++) {
  8772. val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
  8773. if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
  8774. continue;
  8775. fid = IGU_FID(val);
  8776. if ((fid & IGU_FID_ENCODE_IS_PF)) {
  8777. if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
  8778. continue;
  8779. if (IGU_VEC(val) == 0)
  8780. /* default status block */
  8781. bp->igu_dsb_id = igu_sb_id;
  8782. else {
  8783. if (bp->igu_base_sb == 0xff)
  8784. bp->igu_base_sb = igu_sb_id;
  8785. igu_sb_cnt++;
  8786. }
  8787. }
  8788. }
  8789. #ifdef CONFIG_PCI_MSI
  8790. /* Due to new PF resource allocation by MFW T7.4 and above, it's
  8791. * optional that number of CAM entries will not be equal to the value
  8792. * advertised in PCI.
  8793. * Driver should use the minimal value of both as the actual status
  8794. * block count
  8795. */
  8796. bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
  8797. #endif
  8798. if (igu_sb_cnt == 0) {
  8799. BNX2X_ERR("CAM configuration error\n");
  8800. return -EINVAL;
  8801. }
  8802. return 0;
  8803. }
  8804. static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
  8805. {
  8806. int cfg_size = 0, idx, port = BP_PORT(bp);
  8807. /* Aggregation of supported attributes of all external phys */
  8808. bp->port.supported[0] = 0;
  8809. bp->port.supported[1] = 0;
  8810. switch (bp->link_params.num_phys) {
  8811. case 1:
  8812. bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
  8813. cfg_size = 1;
  8814. break;
  8815. case 2:
  8816. bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
  8817. cfg_size = 1;
  8818. break;
  8819. case 3:
  8820. if (bp->link_params.multi_phy_config &
  8821. PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
  8822. bp->port.supported[1] =
  8823. bp->link_params.phy[EXT_PHY1].supported;
  8824. bp->port.supported[0] =
  8825. bp->link_params.phy[EXT_PHY2].supported;
  8826. } else {
  8827. bp->port.supported[0] =
  8828. bp->link_params.phy[EXT_PHY1].supported;
  8829. bp->port.supported[1] =
  8830. bp->link_params.phy[EXT_PHY2].supported;
  8831. }
  8832. cfg_size = 2;
  8833. break;
  8834. }
  8835. if (!(bp->port.supported[0] || bp->port.supported[1])) {
  8836. BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
  8837. SHMEM_RD(bp,
  8838. dev_info.port_hw_config[port].external_phy_config),
  8839. SHMEM_RD(bp,
  8840. dev_info.port_hw_config[port].external_phy_config2));
  8841. return;
  8842. }
  8843. if (CHIP_IS_E3(bp))
  8844. bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
  8845. else {
  8846. switch (switch_cfg) {
  8847. case SWITCH_CFG_1G:
  8848. bp->port.phy_addr = REG_RD(
  8849. bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
  8850. break;
  8851. case SWITCH_CFG_10G:
  8852. bp->port.phy_addr = REG_RD(
  8853. bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
  8854. break;
  8855. default:
  8856. BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
  8857. bp->port.link_config[0]);
  8858. return;
  8859. }
  8860. }
  8861. BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
  8862. /* mask what we support according to speed_cap_mask per configuration */
  8863. for (idx = 0; idx < cfg_size; idx++) {
  8864. if (!(bp->link_params.speed_cap_mask[idx] &
  8865. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
  8866. bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
  8867. if (!(bp->link_params.speed_cap_mask[idx] &
  8868. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
  8869. bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
  8870. if (!(bp->link_params.speed_cap_mask[idx] &
  8871. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
  8872. bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
  8873. if (!(bp->link_params.speed_cap_mask[idx] &
  8874. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
  8875. bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
  8876. if (!(bp->link_params.speed_cap_mask[idx] &
  8877. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
  8878. bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
  8879. SUPPORTED_1000baseT_Full);
  8880. if (!(bp->link_params.speed_cap_mask[idx] &
  8881. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  8882. bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
  8883. if (!(bp->link_params.speed_cap_mask[idx] &
  8884. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
  8885. bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
  8886. if (!(bp->link_params.speed_cap_mask[idx] &
  8887. PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
  8888. bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
  8889. }
  8890. BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
  8891. bp->port.supported[1]);
  8892. }
  8893. static void bnx2x_link_settings_requested(struct bnx2x *bp)
  8894. {
  8895. u32 link_config, idx, cfg_size = 0;
  8896. bp->port.advertising[0] = 0;
  8897. bp->port.advertising[1] = 0;
  8898. switch (bp->link_params.num_phys) {
  8899. case 1:
  8900. case 2:
  8901. cfg_size = 1;
  8902. break;
  8903. case 3:
  8904. cfg_size = 2;
  8905. break;
  8906. }
  8907. for (idx = 0; idx < cfg_size; idx++) {
  8908. bp->link_params.req_duplex[idx] = DUPLEX_FULL;
  8909. link_config = bp->port.link_config[idx];
  8910. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  8911. case PORT_FEATURE_LINK_SPEED_AUTO:
  8912. if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
  8913. bp->link_params.req_line_speed[idx] =
  8914. SPEED_AUTO_NEG;
  8915. bp->port.advertising[idx] |=
  8916. bp->port.supported[idx];
  8917. if (bp->link_params.phy[EXT_PHY1].type ==
  8918. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  8919. bp->port.advertising[idx] |=
  8920. (SUPPORTED_100baseT_Half |
  8921. SUPPORTED_100baseT_Full);
  8922. } else {
  8923. /* force 10G, no AN */
  8924. bp->link_params.req_line_speed[idx] =
  8925. SPEED_10000;
  8926. bp->port.advertising[idx] |=
  8927. (ADVERTISED_10000baseT_Full |
  8928. ADVERTISED_FIBRE);
  8929. continue;
  8930. }
  8931. break;
  8932. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  8933. if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
  8934. bp->link_params.req_line_speed[idx] =
  8935. SPEED_10;
  8936. bp->port.advertising[idx] |=
  8937. (ADVERTISED_10baseT_Full |
  8938. ADVERTISED_TP);
  8939. } else {
  8940. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8941. link_config,
  8942. bp->link_params.speed_cap_mask[idx]);
  8943. return;
  8944. }
  8945. break;
  8946. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  8947. if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
  8948. bp->link_params.req_line_speed[idx] =
  8949. SPEED_10;
  8950. bp->link_params.req_duplex[idx] =
  8951. DUPLEX_HALF;
  8952. bp->port.advertising[idx] |=
  8953. (ADVERTISED_10baseT_Half |
  8954. ADVERTISED_TP);
  8955. } else {
  8956. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8957. link_config,
  8958. bp->link_params.speed_cap_mask[idx]);
  8959. return;
  8960. }
  8961. break;
  8962. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  8963. if (bp->port.supported[idx] &
  8964. SUPPORTED_100baseT_Full) {
  8965. bp->link_params.req_line_speed[idx] =
  8966. SPEED_100;
  8967. bp->port.advertising[idx] |=
  8968. (ADVERTISED_100baseT_Full |
  8969. ADVERTISED_TP);
  8970. } else {
  8971. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8972. link_config,
  8973. bp->link_params.speed_cap_mask[idx]);
  8974. return;
  8975. }
  8976. break;
  8977. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  8978. if (bp->port.supported[idx] &
  8979. SUPPORTED_100baseT_Half) {
  8980. bp->link_params.req_line_speed[idx] =
  8981. SPEED_100;
  8982. bp->link_params.req_duplex[idx] =
  8983. DUPLEX_HALF;
  8984. bp->port.advertising[idx] |=
  8985. (ADVERTISED_100baseT_Half |
  8986. ADVERTISED_TP);
  8987. } else {
  8988. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  8989. link_config,
  8990. bp->link_params.speed_cap_mask[idx]);
  8991. return;
  8992. }
  8993. break;
  8994. case PORT_FEATURE_LINK_SPEED_1G:
  8995. if (bp->port.supported[idx] &
  8996. SUPPORTED_1000baseT_Full) {
  8997. bp->link_params.req_line_speed[idx] =
  8998. SPEED_1000;
  8999. bp->port.advertising[idx] |=
  9000. (ADVERTISED_1000baseT_Full |
  9001. ADVERTISED_TP);
  9002. } else {
  9003. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9004. link_config,
  9005. bp->link_params.speed_cap_mask[idx]);
  9006. return;
  9007. }
  9008. break;
  9009. case PORT_FEATURE_LINK_SPEED_2_5G:
  9010. if (bp->port.supported[idx] &
  9011. SUPPORTED_2500baseX_Full) {
  9012. bp->link_params.req_line_speed[idx] =
  9013. SPEED_2500;
  9014. bp->port.advertising[idx] |=
  9015. (ADVERTISED_2500baseX_Full |
  9016. ADVERTISED_TP);
  9017. } else {
  9018. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9019. link_config,
  9020. bp->link_params.speed_cap_mask[idx]);
  9021. return;
  9022. }
  9023. break;
  9024. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  9025. if (bp->port.supported[idx] &
  9026. SUPPORTED_10000baseT_Full) {
  9027. bp->link_params.req_line_speed[idx] =
  9028. SPEED_10000;
  9029. bp->port.advertising[idx] |=
  9030. (ADVERTISED_10000baseT_Full |
  9031. ADVERTISED_FIBRE);
  9032. } else {
  9033. BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
  9034. link_config,
  9035. bp->link_params.speed_cap_mask[idx]);
  9036. return;
  9037. }
  9038. break;
  9039. case PORT_FEATURE_LINK_SPEED_20G:
  9040. bp->link_params.req_line_speed[idx] = SPEED_20000;
  9041. break;
  9042. default:
  9043. BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
  9044. link_config);
  9045. bp->link_params.req_line_speed[idx] =
  9046. SPEED_AUTO_NEG;
  9047. bp->port.advertising[idx] =
  9048. bp->port.supported[idx];
  9049. break;
  9050. }
  9051. bp->link_params.req_flow_ctrl[idx] = (link_config &
  9052. PORT_FEATURE_FLOW_CONTROL_MASK);
  9053. if (bp->link_params.req_flow_ctrl[idx] ==
  9054. BNX2X_FLOW_CTRL_AUTO) {
  9055. if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
  9056. bp->link_params.req_flow_ctrl[idx] =
  9057. BNX2X_FLOW_CTRL_NONE;
  9058. else
  9059. bnx2x_set_requested_fc(bp);
  9060. }
  9061. BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
  9062. bp->link_params.req_line_speed[idx],
  9063. bp->link_params.req_duplex[idx],
  9064. bp->link_params.req_flow_ctrl[idx],
  9065. bp->port.advertising[idx]);
  9066. }
  9067. }
  9068. static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
  9069. {
  9070. __be16 mac_hi_be = cpu_to_be16(mac_hi);
  9071. __be32 mac_lo_be = cpu_to_be32(mac_lo);
  9072. memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
  9073. memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
  9074. }
  9075. static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
  9076. {
  9077. int port = BP_PORT(bp);
  9078. u32 config;
  9079. u32 ext_phy_type, ext_phy_config, eee_mode;
  9080. bp->link_params.bp = bp;
  9081. bp->link_params.port = port;
  9082. bp->link_params.lane_config =
  9083. SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
  9084. bp->link_params.speed_cap_mask[0] =
  9085. SHMEM_RD(bp,
  9086. dev_info.port_hw_config[port].speed_capability_mask) &
  9087. PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
  9088. bp->link_params.speed_cap_mask[1] =
  9089. SHMEM_RD(bp,
  9090. dev_info.port_hw_config[port].speed_capability_mask2) &
  9091. PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
  9092. bp->port.link_config[0] =
  9093. SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
  9094. bp->port.link_config[1] =
  9095. SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
  9096. bp->link_params.multi_phy_config =
  9097. SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
  9098. /* If the device is capable of WoL, set the default state according
  9099. * to the HW
  9100. */
  9101. config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
  9102. bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
  9103. (config & PORT_FEATURE_WOL_ENABLED));
  9104. if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
  9105. PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
  9106. bp->flags |= NO_ISCSI_FLAG;
  9107. if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
  9108. PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
  9109. bp->flags |= NO_FCOE_FLAG;
  9110. BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
  9111. bp->link_params.lane_config,
  9112. bp->link_params.speed_cap_mask[0],
  9113. bp->port.link_config[0]);
  9114. bp->link_params.switch_cfg = (bp->port.link_config[0] &
  9115. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  9116. bnx2x_phy_probe(&bp->link_params);
  9117. bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
  9118. bnx2x_link_settings_requested(bp);
  9119. /*
  9120. * If connected directly, work with the internal PHY, otherwise, work
  9121. * with the external PHY
  9122. */
  9123. ext_phy_config =
  9124. SHMEM_RD(bp,
  9125. dev_info.port_hw_config[port].external_phy_config);
  9126. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  9127. if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
  9128. bp->mdio.prtad = bp->port.phy_addr;
  9129. else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
  9130. (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
  9131. bp->mdio.prtad =
  9132. XGXS_EXT_PHY_ADDR(ext_phy_config);
  9133. /* Configure link feature according to nvram value */
  9134. eee_mode = (((SHMEM_RD(bp, dev_info.
  9135. port_feature_config[port].eee_power_mode)) &
  9136. PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
  9137. PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
  9138. if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
  9139. bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
  9140. EEE_MODE_ENABLE_LPI |
  9141. EEE_MODE_OUTPUT_TIME;
  9142. } else {
  9143. bp->link_params.eee_mode = 0;
  9144. }
  9145. }
  9146. void bnx2x_get_iscsi_info(struct bnx2x *bp)
  9147. {
  9148. u32 no_flags = NO_ISCSI_FLAG;
  9149. int port = BP_PORT(bp);
  9150. u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
  9151. drv_lic_key[port].max_iscsi_conn);
  9152. if (!CNIC_SUPPORT(bp)) {
  9153. bp->flags |= no_flags;
  9154. return;
  9155. }
  9156. /* Get the number of maximum allowed iSCSI connections */
  9157. bp->cnic_eth_dev.max_iscsi_conn =
  9158. (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
  9159. BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
  9160. BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
  9161. bp->cnic_eth_dev.max_iscsi_conn);
  9162. /*
  9163. * If maximum allowed number of connections is zero -
  9164. * disable the feature.
  9165. */
  9166. if (!bp->cnic_eth_dev.max_iscsi_conn)
  9167. bp->flags |= no_flags;
  9168. }
  9169. static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
  9170. {
  9171. /* Port info */
  9172. bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
  9173. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
  9174. bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
  9175. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
  9176. /* Node info */
  9177. bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
  9178. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
  9179. bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
  9180. MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
  9181. }
  9182. static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
  9183. {
  9184. u8 count = 0;
  9185. if (IS_MF(bp)) {
  9186. u8 fid;
  9187. /* iterate over absolute function ids for this path: */
  9188. for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
  9189. if (IS_MF_SD(bp)) {
  9190. u32 cfg = MF_CFG_RD(bp,
  9191. func_mf_config[fid].config);
  9192. if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
  9193. ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
  9194. FUNC_MF_CFG_PROTOCOL_FCOE))
  9195. count++;
  9196. } else {
  9197. u32 cfg = MF_CFG_RD(bp,
  9198. func_ext_config[fid].
  9199. func_cfg);
  9200. if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
  9201. (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
  9202. count++;
  9203. }
  9204. }
  9205. } else { /* SF */
  9206. int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
  9207. for (port = 0; port < port_cnt; port++) {
  9208. u32 lic = SHMEM_RD(bp,
  9209. drv_lic_key[port].max_fcoe_conn) ^
  9210. FW_ENCODE_32BIT_PATTERN;
  9211. if (lic)
  9212. count++;
  9213. }
  9214. }
  9215. return count;
  9216. }
  9217. static void bnx2x_get_fcoe_info(struct bnx2x *bp)
  9218. {
  9219. int port = BP_PORT(bp);
  9220. int func = BP_ABS_FUNC(bp);
  9221. u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
  9222. drv_lic_key[port].max_fcoe_conn);
  9223. u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
  9224. if (!CNIC_SUPPORT(bp)) {
  9225. bp->flags |= NO_FCOE_FLAG;
  9226. return;
  9227. }
  9228. /* Get the number of maximum allowed FCoE connections */
  9229. bp->cnic_eth_dev.max_fcoe_conn =
  9230. (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
  9231. BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
  9232. /* Calculate the number of maximum allowed FCoE tasks */
  9233. bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
  9234. /* check if FCoE resources must be shared between different functions */
  9235. if (num_fcoe_func)
  9236. bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
  9237. /* Read the WWN: */
  9238. if (!IS_MF(bp)) {
  9239. /* Port info */
  9240. bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
  9241. SHMEM_RD(bp,
  9242. dev_info.port_hw_config[port].
  9243. fcoe_wwn_port_name_upper);
  9244. bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
  9245. SHMEM_RD(bp,
  9246. dev_info.port_hw_config[port].
  9247. fcoe_wwn_port_name_lower);
  9248. /* Node info */
  9249. bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
  9250. SHMEM_RD(bp,
  9251. dev_info.port_hw_config[port].
  9252. fcoe_wwn_node_name_upper);
  9253. bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
  9254. SHMEM_RD(bp,
  9255. dev_info.port_hw_config[port].
  9256. fcoe_wwn_node_name_lower);
  9257. } else if (!IS_MF_SD(bp)) {
  9258. /*
  9259. * Read the WWN info only if the FCoE feature is enabled for
  9260. * this function.
  9261. */
  9262. if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
  9263. bnx2x_get_ext_wwn_info(bp, func);
  9264. } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
  9265. bnx2x_get_ext_wwn_info(bp, func);
  9266. }
  9267. BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
  9268. /*
  9269. * If maximum allowed number of connections is zero -
  9270. * disable the feature.
  9271. */
  9272. if (!bp->cnic_eth_dev.max_fcoe_conn)
  9273. bp->flags |= NO_FCOE_FLAG;
  9274. }
  9275. static void bnx2x_get_cnic_info(struct bnx2x *bp)
  9276. {
  9277. /*
  9278. * iSCSI may be dynamically disabled but reading
  9279. * info here we will decrease memory usage by driver
  9280. * if the feature is disabled for good
  9281. */
  9282. bnx2x_get_iscsi_info(bp);
  9283. bnx2x_get_fcoe_info(bp);
  9284. }
  9285. static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
  9286. {
  9287. u32 val, val2;
  9288. int func = BP_ABS_FUNC(bp);
  9289. int port = BP_PORT(bp);
  9290. u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
  9291. u8 *fip_mac = bp->fip_mac;
  9292. if (IS_MF(bp)) {
  9293. /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
  9294. * FCoE MAC then the appropriate feature should be disabled.
  9295. * In non SD mode features configuration comes from struct
  9296. * func_ext_config.
  9297. */
  9298. if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
  9299. u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
  9300. if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
  9301. val2 = MF_CFG_RD(bp, func_ext_config[func].
  9302. iscsi_mac_addr_upper);
  9303. val = MF_CFG_RD(bp, func_ext_config[func].
  9304. iscsi_mac_addr_lower);
  9305. bnx2x_set_mac_buf(iscsi_mac, val, val2);
  9306. BNX2X_DEV_INFO
  9307. ("Read iSCSI MAC: %pM\n", iscsi_mac);
  9308. } else {
  9309. bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
  9310. }
  9311. if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
  9312. val2 = MF_CFG_RD(bp, func_ext_config[func].
  9313. fcoe_mac_addr_upper);
  9314. val = MF_CFG_RD(bp, func_ext_config[func].
  9315. fcoe_mac_addr_lower);
  9316. bnx2x_set_mac_buf(fip_mac, val, val2);
  9317. BNX2X_DEV_INFO
  9318. ("Read FCoE L2 MAC: %pM\n", fip_mac);
  9319. } else {
  9320. bp->flags |= NO_FCOE_FLAG;
  9321. }
  9322. bp->mf_ext_config = cfg;
  9323. } else { /* SD MODE */
  9324. if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
  9325. /* use primary mac as iscsi mac */
  9326. memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
  9327. BNX2X_DEV_INFO("SD ISCSI MODE\n");
  9328. BNX2X_DEV_INFO
  9329. ("Read iSCSI MAC: %pM\n", iscsi_mac);
  9330. } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
  9331. /* use primary mac as fip mac */
  9332. memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
  9333. BNX2X_DEV_INFO("SD FCoE MODE\n");
  9334. BNX2X_DEV_INFO
  9335. ("Read FIP MAC: %pM\n", fip_mac);
  9336. }
  9337. }
  9338. /* If this is a storage-only interface, use SAN mac as
  9339. * primary MAC. Notice that for SD this is already the case,
  9340. * as the SAN mac was copied from the primary MAC.
  9341. */
  9342. if (IS_MF_FCOE_AFEX(bp))
  9343. memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
  9344. } else {
  9345. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9346. iscsi_mac_upper);
  9347. val = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9348. iscsi_mac_lower);
  9349. bnx2x_set_mac_buf(iscsi_mac, val, val2);
  9350. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9351. fcoe_fip_mac_upper);
  9352. val = SHMEM_RD(bp, dev_info.port_hw_config[port].
  9353. fcoe_fip_mac_lower);
  9354. bnx2x_set_mac_buf(fip_mac, val, val2);
  9355. }
  9356. /* Disable iSCSI OOO if MAC configuration is invalid. */
  9357. if (!is_valid_ether_addr(iscsi_mac)) {
  9358. bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
  9359. memset(iscsi_mac, 0, ETH_ALEN);
  9360. }
  9361. /* Disable FCoE if MAC configuration is invalid. */
  9362. if (!is_valid_ether_addr(fip_mac)) {
  9363. bp->flags |= NO_FCOE_FLAG;
  9364. memset(bp->fip_mac, 0, ETH_ALEN);
  9365. }
  9366. }
  9367. static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
  9368. {
  9369. u32 val, val2;
  9370. int func = BP_ABS_FUNC(bp);
  9371. int port = BP_PORT(bp);
  9372. /* Zero primary MAC configuration */
  9373. memset(bp->dev->dev_addr, 0, ETH_ALEN);
  9374. if (BP_NOMCP(bp)) {
  9375. BNX2X_ERROR("warning: random MAC workaround active\n");
  9376. eth_hw_addr_random(bp->dev);
  9377. } else if (IS_MF(bp)) {
  9378. val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
  9379. val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
  9380. if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
  9381. (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
  9382. bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
  9383. if (CNIC_SUPPORT(bp))
  9384. bnx2x_get_cnic_mac_hwinfo(bp);
  9385. } else {
  9386. /* in SF read MACs from port configuration */
  9387. val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
  9388. val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
  9389. bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
  9390. if (CNIC_SUPPORT(bp))
  9391. bnx2x_get_cnic_mac_hwinfo(bp);
  9392. }
  9393. memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
  9394. if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
  9395. dev_err(&bp->pdev->dev,
  9396. "bad Ethernet MAC address configuration: %pM\n"
  9397. "change it manually before bringing up the appropriate network interface\n",
  9398. bp->dev->dev_addr);
  9399. }
  9400. static bool bnx2x_get_dropless_info(struct bnx2x *bp)
  9401. {
  9402. int tmp;
  9403. u32 cfg;
  9404. if (IS_VF(bp))
  9405. return 0;
  9406. if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
  9407. /* Take function: tmp = func */
  9408. tmp = BP_ABS_FUNC(bp);
  9409. cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
  9410. cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
  9411. } else {
  9412. /* Take port: tmp = port */
  9413. tmp = BP_PORT(bp);
  9414. cfg = SHMEM_RD(bp,
  9415. dev_info.port_hw_config[tmp].generic_features);
  9416. cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
  9417. }
  9418. return cfg;
  9419. }
  9420. static int bnx2x_get_hwinfo(struct bnx2x *bp)
  9421. {
  9422. int /*abs*/func = BP_ABS_FUNC(bp);
  9423. int vn;
  9424. u32 val = 0;
  9425. int rc = 0;
  9426. bnx2x_get_common_hwinfo(bp);
  9427. /*
  9428. * initialize IGU parameters
  9429. */
  9430. if (CHIP_IS_E1x(bp)) {
  9431. bp->common.int_block = INT_BLOCK_HC;
  9432. bp->igu_dsb_id = DEF_SB_IGU_ID;
  9433. bp->igu_base_sb = 0;
  9434. } else {
  9435. bp->common.int_block = INT_BLOCK_IGU;
  9436. /* do not allow device reset during IGU info processing */
  9437. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  9438. val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
  9439. if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
  9440. int tout = 5000;
  9441. BNX2X_DEV_INFO("FORCING Normal Mode\n");
  9442. val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
  9443. REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
  9444. REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
  9445. while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
  9446. tout--;
  9447. usleep_range(1000, 2000);
  9448. }
  9449. if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
  9450. dev_err(&bp->pdev->dev,
  9451. "FORCING Normal Mode failed!!!\n");
  9452. bnx2x_release_hw_lock(bp,
  9453. HW_LOCK_RESOURCE_RESET);
  9454. return -EPERM;
  9455. }
  9456. }
  9457. if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
  9458. BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
  9459. bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
  9460. } else
  9461. BNX2X_DEV_INFO("IGU Normal Mode\n");
  9462. rc = bnx2x_get_igu_cam_info(bp);
  9463. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
  9464. if (rc)
  9465. return rc;
  9466. }
  9467. /*
  9468. * set base FW non-default (fast path) status block id, this value is
  9469. * used to initialize the fw_sb_id saved on the fp/queue structure to
  9470. * determine the id used by the FW.
  9471. */
  9472. if (CHIP_IS_E1x(bp))
  9473. bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
  9474. else /*
  9475. * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
  9476. * the same queue are indicated on the same IGU SB). So we prefer
  9477. * FW and IGU SBs to be the same value.
  9478. */
  9479. bp->base_fw_ndsb = bp->igu_base_sb;
  9480. BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
  9481. "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
  9482. bp->igu_sb_cnt, bp->base_fw_ndsb);
  9483. /*
  9484. * Initialize MF configuration
  9485. */
  9486. bp->mf_ov = 0;
  9487. bp->mf_mode = 0;
  9488. vn = BP_VN(bp);
  9489. if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
  9490. BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
  9491. bp->common.shmem2_base, SHMEM2_RD(bp, size),
  9492. (u32)offsetof(struct shmem2_region, mf_cfg_addr));
  9493. if (SHMEM2_HAS(bp, mf_cfg_addr))
  9494. bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
  9495. else
  9496. bp->common.mf_cfg_base = bp->common.shmem_base +
  9497. offsetof(struct shmem_region, func_mb) +
  9498. E1H_FUNC_MAX * sizeof(struct drv_func_mb);
  9499. /*
  9500. * get mf configuration:
  9501. * 1. Existence of MF configuration
  9502. * 2. MAC address must be legal (check only upper bytes)
  9503. * for Switch-Independent mode;
  9504. * OVLAN must be legal for Switch-Dependent mode
  9505. * 3. SF_MODE configures specific MF mode
  9506. */
  9507. if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
  9508. /* get mf configuration */
  9509. val = SHMEM_RD(bp,
  9510. dev_info.shared_feature_config.config);
  9511. val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
  9512. switch (val) {
  9513. case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
  9514. val = MF_CFG_RD(bp, func_mf_config[func].
  9515. mac_upper);
  9516. /* check for legal mac (upper bytes)*/
  9517. if (val != 0xffff) {
  9518. bp->mf_mode = MULTI_FUNCTION_SI;
  9519. bp->mf_config[vn] = MF_CFG_RD(bp,
  9520. func_mf_config[func].config);
  9521. } else
  9522. BNX2X_DEV_INFO("illegal MAC address for SI\n");
  9523. break;
  9524. case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
  9525. if ((!CHIP_IS_E1x(bp)) &&
  9526. (MF_CFG_RD(bp, func_mf_config[func].
  9527. mac_upper) != 0xffff) &&
  9528. (SHMEM2_HAS(bp,
  9529. afex_driver_support))) {
  9530. bp->mf_mode = MULTI_FUNCTION_AFEX;
  9531. bp->mf_config[vn] = MF_CFG_RD(bp,
  9532. func_mf_config[func].config);
  9533. } else {
  9534. BNX2X_DEV_INFO("can not configure afex mode\n");
  9535. }
  9536. break;
  9537. case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
  9538. /* get OV configuration */
  9539. val = MF_CFG_RD(bp,
  9540. func_mf_config[FUNC_0].e1hov_tag);
  9541. val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
  9542. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
  9543. bp->mf_mode = MULTI_FUNCTION_SD;
  9544. bp->mf_config[vn] = MF_CFG_RD(bp,
  9545. func_mf_config[func].config);
  9546. } else
  9547. BNX2X_DEV_INFO("illegal OV for SD\n");
  9548. break;
  9549. case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
  9550. bp->mf_config[vn] = 0;
  9551. break;
  9552. default:
  9553. /* Unknown configuration: reset mf_config */
  9554. bp->mf_config[vn] = 0;
  9555. BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
  9556. }
  9557. }
  9558. BNX2X_DEV_INFO("%s function mode\n",
  9559. IS_MF(bp) ? "multi" : "single");
  9560. switch (bp->mf_mode) {
  9561. case MULTI_FUNCTION_SD:
  9562. val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
  9563. FUNC_MF_CFG_E1HOV_TAG_MASK;
  9564. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
  9565. bp->mf_ov = val;
  9566. bp->path_has_ovlan = true;
  9567. BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
  9568. func, bp->mf_ov, bp->mf_ov);
  9569. } else {
  9570. dev_err(&bp->pdev->dev,
  9571. "No valid MF OV for func %d, aborting\n",
  9572. func);
  9573. return -EPERM;
  9574. }
  9575. break;
  9576. case MULTI_FUNCTION_AFEX:
  9577. BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
  9578. break;
  9579. case MULTI_FUNCTION_SI:
  9580. BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
  9581. func);
  9582. break;
  9583. default:
  9584. if (vn) {
  9585. dev_err(&bp->pdev->dev,
  9586. "VN %d is in a single function mode, aborting\n",
  9587. vn);
  9588. return -EPERM;
  9589. }
  9590. break;
  9591. }
  9592. /* check if other port on the path needs ovlan:
  9593. * Since MF configuration is shared between ports
  9594. * Possible mixed modes are only
  9595. * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
  9596. */
  9597. if (CHIP_MODE_IS_4_PORT(bp) &&
  9598. !bp->path_has_ovlan &&
  9599. !IS_MF(bp) &&
  9600. bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
  9601. u8 other_port = !BP_PORT(bp);
  9602. u8 other_func = BP_PATH(bp) + 2*other_port;
  9603. val = MF_CFG_RD(bp,
  9604. func_mf_config[other_func].e1hov_tag);
  9605. if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
  9606. bp->path_has_ovlan = true;
  9607. }
  9608. }
  9609. /* adjust igu_sb_cnt to MF for E1x */
  9610. if (CHIP_IS_E1x(bp) && IS_MF(bp))
  9611. bp->igu_sb_cnt /= E1HVN_MAX;
  9612. /* port info */
  9613. bnx2x_get_port_hwinfo(bp);
  9614. /* Get MAC addresses */
  9615. bnx2x_get_mac_hwinfo(bp);
  9616. bnx2x_get_cnic_info(bp);
  9617. return rc;
  9618. }
  9619. static void bnx2x_read_fwinfo(struct bnx2x *bp)
  9620. {
  9621. int cnt, i, block_end, rodi;
  9622. char vpd_start[BNX2X_VPD_LEN+1];
  9623. char str_id_reg[VENDOR_ID_LEN+1];
  9624. char str_id_cap[VENDOR_ID_LEN+1];
  9625. char *vpd_data;
  9626. char *vpd_extended_data = NULL;
  9627. u8 len;
  9628. cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
  9629. memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
  9630. if (cnt < BNX2X_VPD_LEN)
  9631. goto out_not_found;
  9632. /* VPD RO tag should be first tag after identifier string, hence
  9633. * we should be able to find it in first BNX2X_VPD_LEN chars
  9634. */
  9635. i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
  9636. PCI_VPD_LRDT_RO_DATA);
  9637. if (i < 0)
  9638. goto out_not_found;
  9639. block_end = i + PCI_VPD_LRDT_TAG_SIZE +
  9640. pci_vpd_lrdt_size(&vpd_start[i]);
  9641. i += PCI_VPD_LRDT_TAG_SIZE;
  9642. if (block_end > BNX2X_VPD_LEN) {
  9643. vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
  9644. if (vpd_extended_data == NULL)
  9645. goto out_not_found;
  9646. /* read rest of vpd image into vpd_extended_data */
  9647. memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
  9648. cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
  9649. block_end - BNX2X_VPD_LEN,
  9650. vpd_extended_data + BNX2X_VPD_LEN);
  9651. if (cnt < (block_end - BNX2X_VPD_LEN))
  9652. goto out_not_found;
  9653. vpd_data = vpd_extended_data;
  9654. } else
  9655. vpd_data = vpd_start;
  9656. /* now vpd_data holds full vpd content in both cases */
  9657. rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
  9658. PCI_VPD_RO_KEYWORD_MFR_ID);
  9659. if (rodi < 0)
  9660. goto out_not_found;
  9661. len = pci_vpd_info_field_size(&vpd_data[rodi]);
  9662. if (len != VENDOR_ID_LEN)
  9663. goto out_not_found;
  9664. rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
  9665. /* vendor specific info */
  9666. snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
  9667. snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
  9668. if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
  9669. !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
  9670. rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
  9671. PCI_VPD_RO_KEYWORD_VENDOR0);
  9672. if (rodi >= 0) {
  9673. len = pci_vpd_info_field_size(&vpd_data[rodi]);
  9674. rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
  9675. if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
  9676. memcpy(bp->fw_ver, &vpd_data[rodi], len);
  9677. bp->fw_ver[len] = ' ';
  9678. }
  9679. }
  9680. kfree(vpd_extended_data);
  9681. return;
  9682. }
  9683. out_not_found:
  9684. kfree(vpd_extended_data);
  9685. return;
  9686. }
  9687. static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
  9688. {
  9689. u32 flags = 0;
  9690. if (CHIP_REV_IS_FPGA(bp))
  9691. SET_FLAGS(flags, MODE_FPGA);
  9692. else if (CHIP_REV_IS_EMUL(bp))
  9693. SET_FLAGS(flags, MODE_EMUL);
  9694. else
  9695. SET_FLAGS(flags, MODE_ASIC);
  9696. if (CHIP_MODE_IS_4_PORT(bp))
  9697. SET_FLAGS(flags, MODE_PORT4);
  9698. else
  9699. SET_FLAGS(flags, MODE_PORT2);
  9700. if (CHIP_IS_E2(bp))
  9701. SET_FLAGS(flags, MODE_E2);
  9702. else if (CHIP_IS_E3(bp)) {
  9703. SET_FLAGS(flags, MODE_E3);
  9704. if (CHIP_REV(bp) == CHIP_REV_Ax)
  9705. SET_FLAGS(flags, MODE_E3_A0);
  9706. else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
  9707. SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
  9708. }
  9709. if (IS_MF(bp)) {
  9710. SET_FLAGS(flags, MODE_MF);
  9711. switch (bp->mf_mode) {
  9712. case MULTI_FUNCTION_SD:
  9713. SET_FLAGS(flags, MODE_MF_SD);
  9714. break;
  9715. case MULTI_FUNCTION_SI:
  9716. SET_FLAGS(flags, MODE_MF_SI);
  9717. break;
  9718. case MULTI_FUNCTION_AFEX:
  9719. SET_FLAGS(flags, MODE_MF_AFEX);
  9720. break;
  9721. }
  9722. } else
  9723. SET_FLAGS(flags, MODE_SF);
  9724. #if defined(__LITTLE_ENDIAN)
  9725. SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
  9726. #else /*(__BIG_ENDIAN)*/
  9727. SET_FLAGS(flags, MODE_BIG_ENDIAN);
  9728. #endif
  9729. INIT_MODE_FLAGS(bp) = flags;
  9730. }
  9731. static int bnx2x_init_bp(struct bnx2x *bp)
  9732. {
  9733. int func;
  9734. int rc;
  9735. mutex_init(&bp->port.phy_mutex);
  9736. mutex_init(&bp->fw_mb_mutex);
  9737. spin_lock_init(&bp->stats_lock);
  9738. sema_init(&bp->stats_sema, 1);
  9739. INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
  9740. INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
  9741. INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
  9742. if (IS_PF(bp)) {
  9743. rc = bnx2x_get_hwinfo(bp);
  9744. if (rc)
  9745. return rc;
  9746. } else {
  9747. eth_zero_addr(bp->dev->dev_addr);
  9748. }
  9749. bnx2x_set_modes_bitmap(bp);
  9750. rc = bnx2x_alloc_mem_bp(bp);
  9751. if (rc)
  9752. return rc;
  9753. bnx2x_read_fwinfo(bp);
  9754. func = BP_FUNC(bp);
  9755. /* need to reset chip if undi was active */
  9756. if (IS_PF(bp) && !BP_NOMCP(bp)) {
  9757. /* init fw_seq */
  9758. bp->fw_seq =
  9759. SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
  9760. DRV_MSG_SEQ_NUMBER_MASK;
  9761. BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
  9762. bnx2x_prev_unload(bp);
  9763. }
  9764. if (CHIP_REV_IS_FPGA(bp))
  9765. dev_err(&bp->pdev->dev, "FPGA detected\n");
  9766. if (BP_NOMCP(bp) && (func == 0))
  9767. dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
  9768. bp->disable_tpa = disable_tpa;
  9769. bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
  9770. /* Set TPA flags */
  9771. if (bp->disable_tpa) {
  9772. bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
  9773. bp->dev->features &= ~NETIF_F_LRO;
  9774. } else {
  9775. bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
  9776. bp->dev->features |= NETIF_F_LRO;
  9777. }
  9778. if (CHIP_IS_E1(bp))
  9779. bp->dropless_fc = 0;
  9780. else
  9781. bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
  9782. bp->mrrs = mrrs;
  9783. bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  9784. if (IS_VF(bp))
  9785. bp->rx_ring_size = MAX_RX_AVAIL;
  9786. /* make sure that the numbers are in the right granularity */
  9787. bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
  9788. bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
  9789. bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
  9790. init_timer(&bp->timer);
  9791. bp->timer.expires = jiffies + bp->current_interval;
  9792. bp->timer.data = (unsigned long) bp;
  9793. bp->timer.function = bnx2x_timer;
  9794. if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
  9795. SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
  9796. SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
  9797. SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
  9798. bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
  9799. bnx2x_dcbx_init_params(bp);
  9800. } else {
  9801. bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
  9802. }
  9803. if (CHIP_IS_E1x(bp))
  9804. bp->cnic_base_cl_id = FP_SB_MAX_E1x;
  9805. else
  9806. bp->cnic_base_cl_id = FP_SB_MAX_E2;
  9807. /* multiple tx priority */
  9808. if (IS_VF(bp))
  9809. bp->max_cos = 1;
  9810. else if (CHIP_IS_E1x(bp))
  9811. bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
  9812. else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
  9813. bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
  9814. else if (CHIP_IS_E3B0(bp))
  9815. bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
  9816. else
  9817. BNX2X_ERR("unknown chip %x revision %x\n",
  9818. CHIP_NUM(bp), CHIP_REV(bp));
  9819. BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
  9820. /* We need at least one default status block for slow-path events,
  9821. * second status block for the L2 queue, and a third status block for
  9822. * CNIC if supported.
  9823. */
  9824. if (CNIC_SUPPORT(bp))
  9825. bp->min_msix_vec_cnt = 3;
  9826. else
  9827. bp->min_msix_vec_cnt = 2;
  9828. BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
  9829. bp->dump_preset_idx = 1;
  9830. return rc;
  9831. }
  9832. /****************************************************************************
  9833. * General service functions
  9834. ****************************************************************************/
  9835. /*
  9836. * net_device service functions
  9837. */
  9838. /* called with rtnl_lock */
  9839. static int bnx2x_open(struct net_device *dev)
  9840. {
  9841. struct bnx2x *bp = netdev_priv(dev);
  9842. bool global = false;
  9843. int other_engine = BP_PATH(bp) ? 0 : 1;
  9844. bool other_load_status, load_status;
  9845. int rc;
  9846. bp->stats_init = true;
  9847. netif_carrier_off(dev);
  9848. bnx2x_set_power_state(bp, PCI_D0);
  9849. /* If parity had happen during the unload, then attentions
  9850. * and/or RECOVERY_IN_PROGRES may still be set. In this case we
  9851. * want the first function loaded on the current engine to
  9852. * complete the recovery.
  9853. * Parity recovery is only relevant for PF driver.
  9854. */
  9855. if (IS_PF(bp)) {
  9856. other_load_status = bnx2x_get_load_status(bp, other_engine);
  9857. load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
  9858. if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
  9859. bnx2x_chk_parity_attn(bp, &global, true)) {
  9860. do {
  9861. /* If there are attentions and they are in a
  9862. * global blocks, set the GLOBAL_RESET bit
  9863. * regardless whether it will be this function
  9864. * that will complete the recovery or not.
  9865. */
  9866. if (global)
  9867. bnx2x_set_reset_global(bp);
  9868. /* Only the first function on the current
  9869. * engine should try to recover in open. In case
  9870. * of attentions in global blocks only the first
  9871. * in the chip should try to recover.
  9872. */
  9873. if ((!load_status &&
  9874. (!global || !other_load_status)) &&
  9875. bnx2x_trylock_leader_lock(bp) &&
  9876. !bnx2x_leader_reset(bp)) {
  9877. netdev_info(bp->dev,
  9878. "Recovered in open\n");
  9879. break;
  9880. }
  9881. /* recovery has failed... */
  9882. bnx2x_set_power_state(bp, PCI_D3hot);
  9883. bp->recovery_state = BNX2X_RECOVERY_FAILED;
  9884. BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
  9885. "If you still see this message after a few retries then power cycle is required.\n");
  9886. return -EAGAIN;
  9887. } while (0);
  9888. }
  9889. }
  9890. bp->recovery_state = BNX2X_RECOVERY_DONE;
  9891. rc = bnx2x_nic_load(bp, LOAD_OPEN);
  9892. if (rc)
  9893. return rc;
  9894. return bnx2x_open_epilog(bp);
  9895. }
  9896. /* called with rtnl_lock */
  9897. static int bnx2x_close(struct net_device *dev)
  9898. {
  9899. struct bnx2x *bp = netdev_priv(dev);
  9900. /* Unload the driver, release IRQs */
  9901. bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
  9902. return 0;
  9903. }
  9904. static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
  9905. struct bnx2x_mcast_ramrod_params *p)
  9906. {
  9907. int mc_count = netdev_mc_count(bp->dev);
  9908. struct bnx2x_mcast_list_elem *mc_mac =
  9909. kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
  9910. struct netdev_hw_addr *ha;
  9911. if (!mc_mac)
  9912. return -ENOMEM;
  9913. INIT_LIST_HEAD(&p->mcast_list);
  9914. netdev_for_each_mc_addr(ha, bp->dev) {
  9915. mc_mac->mac = bnx2x_mc_addr(ha);
  9916. list_add_tail(&mc_mac->link, &p->mcast_list);
  9917. mc_mac++;
  9918. }
  9919. p->mcast_list_len = mc_count;
  9920. return 0;
  9921. }
  9922. static void bnx2x_free_mcast_macs_list(
  9923. struct bnx2x_mcast_ramrod_params *p)
  9924. {
  9925. struct bnx2x_mcast_list_elem *mc_mac =
  9926. list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
  9927. link);
  9928. WARN_ON(!mc_mac);
  9929. kfree(mc_mac);
  9930. }
  9931. /**
  9932. * bnx2x_set_uc_list - configure a new unicast MACs list.
  9933. *
  9934. * @bp: driver handle
  9935. *
  9936. * We will use zero (0) as a MAC type for these MACs.
  9937. */
  9938. static int bnx2x_set_uc_list(struct bnx2x *bp)
  9939. {
  9940. int rc;
  9941. struct net_device *dev = bp->dev;
  9942. struct netdev_hw_addr *ha;
  9943. struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
  9944. unsigned long ramrod_flags = 0;
  9945. /* First schedule a cleanup up of old configuration */
  9946. rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
  9947. if (rc < 0) {
  9948. BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
  9949. return rc;
  9950. }
  9951. netdev_for_each_uc_addr(ha, dev) {
  9952. rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
  9953. BNX2X_UC_LIST_MAC, &ramrod_flags);
  9954. if (rc == -EEXIST) {
  9955. DP(BNX2X_MSG_SP,
  9956. "Failed to schedule ADD operations: %d\n", rc);
  9957. /* do not treat adding same MAC as error */
  9958. rc = 0;
  9959. } else if (rc < 0) {
  9960. BNX2X_ERR("Failed to schedule ADD operations: %d\n",
  9961. rc);
  9962. return rc;
  9963. }
  9964. }
  9965. /* Execute the pending commands */
  9966. __set_bit(RAMROD_CONT, &ramrod_flags);
  9967. return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
  9968. BNX2X_UC_LIST_MAC, &ramrod_flags);
  9969. }
  9970. static int bnx2x_set_mc_list(struct bnx2x *bp)
  9971. {
  9972. struct net_device *dev = bp->dev;
  9973. struct bnx2x_mcast_ramrod_params rparam = {NULL};
  9974. int rc = 0;
  9975. rparam.mcast_obj = &bp->mcast_obj;
  9976. /* first, clear all configured multicast MACs */
  9977. rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
  9978. if (rc < 0) {
  9979. BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
  9980. return rc;
  9981. }
  9982. /* then, configure a new MACs list */
  9983. if (netdev_mc_count(dev)) {
  9984. rc = bnx2x_init_mcast_macs_list(bp, &rparam);
  9985. if (rc) {
  9986. BNX2X_ERR("Failed to create multicast MACs list: %d\n",
  9987. rc);
  9988. return rc;
  9989. }
  9990. /* Now add the new MACs */
  9991. rc = bnx2x_config_mcast(bp, &rparam,
  9992. BNX2X_MCAST_CMD_ADD);
  9993. if (rc < 0)
  9994. BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
  9995. rc);
  9996. bnx2x_free_mcast_macs_list(&rparam);
  9997. }
  9998. return rc;
  9999. }
  10000. /* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
  10001. void bnx2x_set_rx_mode(struct net_device *dev)
  10002. {
  10003. struct bnx2x *bp = netdev_priv(dev);
  10004. u32 rx_mode = BNX2X_RX_MODE_NORMAL;
  10005. if (bp->state != BNX2X_STATE_OPEN) {
  10006. DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
  10007. return;
  10008. }
  10009. DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
  10010. if (dev->flags & IFF_PROMISC)
  10011. rx_mode = BNX2X_RX_MODE_PROMISC;
  10012. else if ((dev->flags & IFF_ALLMULTI) ||
  10013. ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
  10014. CHIP_IS_E1(bp)))
  10015. rx_mode = BNX2X_RX_MODE_ALLMULTI;
  10016. else {
  10017. if (IS_PF(bp)) {
  10018. /* some multicasts */
  10019. if (bnx2x_set_mc_list(bp) < 0)
  10020. rx_mode = BNX2X_RX_MODE_ALLMULTI;
  10021. if (bnx2x_set_uc_list(bp) < 0)
  10022. rx_mode = BNX2X_RX_MODE_PROMISC;
  10023. } else {
  10024. /* configuring mcast to a vf involves sleeping (when we
  10025. * wait for the pf's response). Since this function is
  10026. * called from non sleepable context we must schedule
  10027. * a work item for this purpose
  10028. */
  10029. smp_mb__before_clear_bit();
  10030. set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
  10031. &bp->sp_rtnl_state);
  10032. smp_mb__after_clear_bit();
  10033. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  10034. }
  10035. }
  10036. bp->rx_mode = rx_mode;
  10037. /* handle ISCSI SD mode */
  10038. if (IS_MF_ISCSI_SD(bp))
  10039. bp->rx_mode = BNX2X_RX_MODE_NONE;
  10040. /* Schedule the rx_mode command */
  10041. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
  10042. set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
  10043. return;
  10044. }
  10045. if (IS_PF(bp)) {
  10046. bnx2x_set_storm_rx_mode(bp);
  10047. } else {
  10048. /* configuring rx mode to storms in a vf involves sleeping (when
  10049. * we wait for the pf's response). Since this function is
  10050. * called from non sleepable context we must schedule
  10051. * a work item for this purpose
  10052. */
  10053. smp_mb__before_clear_bit();
  10054. set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
  10055. &bp->sp_rtnl_state);
  10056. smp_mb__after_clear_bit();
  10057. schedule_delayed_work(&bp->sp_rtnl_task, 0);
  10058. }
  10059. }
  10060. /* called with rtnl_lock */
  10061. static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
  10062. int devad, u16 addr)
  10063. {
  10064. struct bnx2x *bp = netdev_priv(netdev);
  10065. u16 value;
  10066. int rc;
  10067. DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
  10068. prtad, devad, addr);
  10069. /* The HW expects different devad if CL22 is used */
  10070. devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
  10071. bnx2x_acquire_phy_lock(bp);
  10072. rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
  10073. bnx2x_release_phy_lock(bp);
  10074. DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
  10075. if (!rc)
  10076. rc = value;
  10077. return rc;
  10078. }
  10079. /* called with rtnl_lock */
  10080. static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
  10081. u16 addr, u16 value)
  10082. {
  10083. struct bnx2x *bp = netdev_priv(netdev);
  10084. int rc;
  10085. DP(NETIF_MSG_LINK,
  10086. "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
  10087. prtad, devad, addr, value);
  10088. /* The HW expects different devad if CL22 is used */
  10089. devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
  10090. bnx2x_acquire_phy_lock(bp);
  10091. rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
  10092. bnx2x_release_phy_lock(bp);
  10093. return rc;
  10094. }
  10095. /* called with rtnl_lock */
  10096. static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10097. {
  10098. struct bnx2x *bp = netdev_priv(dev);
  10099. struct mii_ioctl_data *mdio = if_mii(ifr);
  10100. DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
  10101. mdio->phy_id, mdio->reg_num, mdio->val_in);
  10102. if (!netif_running(dev))
  10103. return -EAGAIN;
  10104. return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
  10105. }
  10106. #ifdef CONFIG_NET_POLL_CONTROLLER
  10107. static void poll_bnx2x(struct net_device *dev)
  10108. {
  10109. struct bnx2x *bp = netdev_priv(dev);
  10110. int i;
  10111. for_each_eth_queue(bp, i) {
  10112. struct bnx2x_fastpath *fp = &bp->fp[i];
  10113. napi_schedule(&bnx2x_fp(bp, fp->index, napi));
  10114. }
  10115. }
  10116. #endif
  10117. static int bnx2x_validate_addr(struct net_device *dev)
  10118. {
  10119. struct bnx2x *bp = netdev_priv(dev);
  10120. /* query the bulletin board for mac address configured by the PF */
  10121. if (IS_VF(bp))
  10122. bnx2x_sample_bulletin(bp);
  10123. if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
  10124. BNX2X_ERR("Non-valid Ethernet address\n");
  10125. return -EADDRNOTAVAIL;
  10126. }
  10127. return 0;
  10128. }
  10129. static const struct net_device_ops bnx2x_netdev_ops = {
  10130. .ndo_open = bnx2x_open,
  10131. .ndo_stop = bnx2x_close,
  10132. .ndo_start_xmit = bnx2x_start_xmit,
  10133. .ndo_select_queue = bnx2x_select_queue,
  10134. .ndo_set_rx_mode = bnx2x_set_rx_mode,
  10135. .ndo_set_mac_address = bnx2x_change_mac_addr,
  10136. .ndo_validate_addr = bnx2x_validate_addr,
  10137. .ndo_do_ioctl = bnx2x_ioctl,
  10138. .ndo_change_mtu = bnx2x_change_mtu,
  10139. .ndo_fix_features = bnx2x_fix_features,
  10140. .ndo_set_features = bnx2x_set_features,
  10141. .ndo_tx_timeout = bnx2x_tx_timeout,
  10142. #ifdef CONFIG_NET_POLL_CONTROLLER
  10143. .ndo_poll_controller = poll_bnx2x,
  10144. #endif
  10145. .ndo_setup_tc = bnx2x_setup_tc,
  10146. #ifdef CONFIG_BNX2X_SRIOV
  10147. .ndo_set_vf_mac = bnx2x_set_vf_mac,
  10148. .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
  10149. .ndo_get_vf_config = bnx2x_get_vf_config,
  10150. #endif
  10151. #ifdef NETDEV_FCOE_WWNN
  10152. .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
  10153. #endif
  10154. #ifdef CONFIG_NET_RX_BUSY_POLL
  10155. .ndo_busy_poll = bnx2x_low_latency_recv,
  10156. #endif
  10157. };
  10158. static int bnx2x_set_coherency_mask(struct bnx2x *bp)
  10159. {
  10160. struct device *dev = &bp->pdev->dev;
  10161. if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
  10162. bp->flags |= USING_DAC_FLAG;
  10163. if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
  10164. dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
  10165. return -EIO;
  10166. }
  10167. } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
  10168. dev_err(dev, "System does not support DMA, aborting\n");
  10169. return -EIO;
  10170. }
  10171. return 0;
  10172. }
  10173. static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
  10174. struct net_device *dev, unsigned long board_type)
  10175. {
  10176. int rc;
  10177. u32 pci_cfg_dword;
  10178. bool chip_is_e1x = (board_type == BCM57710 ||
  10179. board_type == BCM57711 ||
  10180. board_type == BCM57711E);
  10181. SET_NETDEV_DEV(dev, &pdev->dev);
  10182. bp->dev = dev;
  10183. bp->pdev = pdev;
  10184. rc = pci_enable_device(pdev);
  10185. if (rc) {
  10186. dev_err(&bp->pdev->dev,
  10187. "Cannot enable PCI device, aborting\n");
  10188. goto err_out;
  10189. }
  10190. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10191. dev_err(&bp->pdev->dev,
  10192. "Cannot find PCI device base address, aborting\n");
  10193. rc = -ENODEV;
  10194. goto err_out_disable;
  10195. }
  10196. if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10197. dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
  10198. rc = -ENODEV;
  10199. goto err_out_disable;
  10200. }
  10201. pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
  10202. if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
  10203. PCICFG_REVESION_ID_ERROR_VAL) {
  10204. pr_err("PCI device error, probably due to fan failure, aborting\n");
  10205. rc = -ENODEV;
  10206. goto err_out_disable;
  10207. }
  10208. if (atomic_read(&pdev->enable_cnt) == 1) {
  10209. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  10210. if (rc) {
  10211. dev_err(&bp->pdev->dev,
  10212. "Cannot obtain PCI resources, aborting\n");
  10213. goto err_out_disable;
  10214. }
  10215. pci_set_master(pdev);
  10216. pci_save_state(pdev);
  10217. }
  10218. if (IS_PF(bp)) {
  10219. bp->pm_cap = pdev->pm_cap;
  10220. if (bp->pm_cap == 0) {
  10221. dev_err(&bp->pdev->dev,
  10222. "Cannot find power management capability, aborting\n");
  10223. rc = -EIO;
  10224. goto err_out_release;
  10225. }
  10226. }
  10227. if (!pci_is_pcie(pdev)) {
  10228. dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
  10229. rc = -EIO;
  10230. goto err_out_release;
  10231. }
  10232. rc = bnx2x_set_coherency_mask(bp);
  10233. if (rc)
  10234. goto err_out_release;
  10235. dev->mem_start = pci_resource_start(pdev, 0);
  10236. dev->base_addr = dev->mem_start;
  10237. dev->mem_end = pci_resource_end(pdev, 0);
  10238. dev->irq = pdev->irq;
  10239. bp->regview = pci_ioremap_bar(pdev, 0);
  10240. if (!bp->regview) {
  10241. dev_err(&bp->pdev->dev,
  10242. "Cannot map register space, aborting\n");
  10243. rc = -ENOMEM;
  10244. goto err_out_release;
  10245. }
  10246. /* In E1/E1H use pci device function given by kernel.
  10247. * In E2/E3 read physical function from ME register since these chips
  10248. * support Physical Device Assignment where kernel BDF maybe arbitrary
  10249. * (depending on hypervisor).
  10250. */
  10251. if (chip_is_e1x) {
  10252. bp->pf_num = PCI_FUNC(pdev->devfn);
  10253. } else {
  10254. /* chip is E2/3*/
  10255. pci_read_config_dword(bp->pdev,
  10256. PCICFG_ME_REGISTER, &pci_cfg_dword);
  10257. bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
  10258. ME_REG_ABS_PF_NUM_SHIFT);
  10259. }
  10260. BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
  10261. /* clean indirect addresses */
  10262. pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
  10263. PCICFG_VENDOR_ID_OFFSET);
  10264. /*
  10265. * Clean the following indirect addresses for all functions since it
  10266. * is not used by the driver.
  10267. */
  10268. if (IS_PF(bp)) {
  10269. REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
  10270. REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
  10271. REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
  10272. REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
  10273. if (chip_is_e1x) {
  10274. REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
  10275. REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
  10276. REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
  10277. REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
  10278. }
  10279. /* Enable internal target-read (in case we are probed after PF
  10280. * FLR). Must be done prior to any BAR read access. Only for
  10281. * 57712 and up
  10282. */
  10283. if (!chip_is_e1x)
  10284. REG_WR(bp,
  10285. PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
  10286. }
  10287. dev->watchdog_timeo = TX_TIMEOUT;
  10288. dev->netdev_ops = &bnx2x_netdev_ops;
  10289. bnx2x_set_ethtool_ops(bp, dev);
  10290. dev->priv_flags |= IFF_UNICAST_FLT;
  10291. dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  10292. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
  10293. NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
  10294. NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
  10295. if (!CHIP_IS_E1x(bp)) {
  10296. dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
  10297. dev->hw_enc_features =
  10298. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
  10299. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
  10300. NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
  10301. }
  10302. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  10303. NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
  10304. dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
  10305. if (bp->flags & USING_DAC_FLAG)
  10306. dev->features |= NETIF_F_HIGHDMA;
  10307. /* Add Loopback capability to the device */
  10308. dev->hw_features |= NETIF_F_LOOPBACK;
  10309. #ifdef BCM_DCBNL
  10310. dev->dcbnl_ops = &bnx2x_dcbnl_ops;
  10311. #endif
  10312. /* get_port_hwinfo() will set prtad and mmds properly */
  10313. bp->mdio.prtad = MDIO_PRTAD_NONE;
  10314. bp->mdio.mmds = 0;
  10315. bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
  10316. bp->mdio.dev = dev;
  10317. bp->mdio.mdio_read = bnx2x_mdio_read;
  10318. bp->mdio.mdio_write = bnx2x_mdio_write;
  10319. return 0;
  10320. err_out_release:
  10321. if (atomic_read(&pdev->enable_cnt) == 1)
  10322. pci_release_regions(pdev);
  10323. err_out_disable:
  10324. pci_disable_device(pdev);
  10325. pci_set_drvdata(pdev, NULL);
  10326. err_out:
  10327. return rc;
  10328. }
  10329. static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width,
  10330. enum bnx2x_pci_bus_speed *speed)
  10331. {
  10332. u32 link_speed, val = 0;
  10333. pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
  10334. *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
  10335. link_speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
  10336. switch (link_speed) {
  10337. case 3:
  10338. *speed = BNX2X_PCI_LINK_SPEED_8000;
  10339. break;
  10340. case 2:
  10341. *speed = BNX2X_PCI_LINK_SPEED_5000;
  10342. break;
  10343. default:
  10344. *speed = BNX2X_PCI_LINK_SPEED_2500;
  10345. }
  10346. }
  10347. static int bnx2x_check_firmware(struct bnx2x *bp)
  10348. {
  10349. const struct firmware *firmware = bp->firmware;
  10350. struct bnx2x_fw_file_hdr *fw_hdr;
  10351. struct bnx2x_fw_file_section *sections;
  10352. u32 offset, len, num_ops;
  10353. __be16 *ops_offsets;
  10354. int i;
  10355. const u8 *fw_ver;
  10356. if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
  10357. BNX2X_ERR("Wrong FW size\n");
  10358. return -EINVAL;
  10359. }
  10360. fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
  10361. sections = (struct bnx2x_fw_file_section *)fw_hdr;
  10362. /* Make sure none of the offsets and sizes make us read beyond
  10363. * the end of the firmware data */
  10364. for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
  10365. offset = be32_to_cpu(sections[i].offset);
  10366. len = be32_to_cpu(sections[i].len);
  10367. if (offset + len > firmware->size) {
  10368. BNX2X_ERR("Section %d length is out of bounds\n", i);
  10369. return -EINVAL;
  10370. }
  10371. }
  10372. /* Likewise for the init_ops offsets */
  10373. offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
  10374. ops_offsets = (__force __be16 *)(firmware->data + offset);
  10375. num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
  10376. for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
  10377. if (be16_to_cpu(ops_offsets[i]) > num_ops) {
  10378. BNX2X_ERR("Section offset %d is out of bounds\n", i);
  10379. return -EINVAL;
  10380. }
  10381. }
  10382. /* Check FW version */
  10383. offset = be32_to_cpu(fw_hdr->fw_version.offset);
  10384. fw_ver = firmware->data + offset;
  10385. if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
  10386. (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
  10387. (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
  10388. (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
  10389. BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
  10390. fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
  10391. BCM_5710_FW_MAJOR_VERSION,
  10392. BCM_5710_FW_MINOR_VERSION,
  10393. BCM_5710_FW_REVISION_VERSION,
  10394. BCM_5710_FW_ENGINEERING_VERSION);
  10395. return -EINVAL;
  10396. }
  10397. return 0;
  10398. }
  10399. static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
  10400. {
  10401. const __be32 *source = (const __be32 *)_source;
  10402. u32 *target = (u32 *)_target;
  10403. u32 i;
  10404. for (i = 0; i < n/4; i++)
  10405. target[i] = be32_to_cpu(source[i]);
  10406. }
  10407. /*
  10408. Ops array is stored in the following format:
  10409. {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
  10410. */
  10411. static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
  10412. {
  10413. const __be32 *source = (const __be32 *)_source;
  10414. struct raw_op *target = (struct raw_op *)_target;
  10415. u32 i, j, tmp;
  10416. for (i = 0, j = 0; i < n/8; i++, j += 2) {
  10417. tmp = be32_to_cpu(source[j]);
  10418. target[i].op = (tmp >> 24) & 0xff;
  10419. target[i].offset = tmp & 0xffffff;
  10420. target[i].raw_data = be32_to_cpu(source[j + 1]);
  10421. }
  10422. }
  10423. /* IRO array is stored in the following format:
  10424. * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
  10425. */
  10426. static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
  10427. {
  10428. const __be32 *source = (const __be32 *)_source;
  10429. struct iro *target = (struct iro *)_target;
  10430. u32 i, j, tmp;
  10431. for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
  10432. target[i].base = be32_to_cpu(source[j]);
  10433. j++;
  10434. tmp = be32_to_cpu(source[j]);
  10435. target[i].m1 = (tmp >> 16) & 0xffff;
  10436. target[i].m2 = tmp & 0xffff;
  10437. j++;
  10438. tmp = be32_to_cpu(source[j]);
  10439. target[i].m3 = (tmp >> 16) & 0xffff;
  10440. target[i].size = tmp & 0xffff;
  10441. j++;
  10442. }
  10443. }
  10444. static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
  10445. {
  10446. const __be16 *source = (const __be16 *)_source;
  10447. u16 *target = (u16 *)_target;
  10448. u32 i;
  10449. for (i = 0; i < n/2; i++)
  10450. target[i] = be16_to_cpu(source[i]);
  10451. }
  10452. #define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
  10453. do { \
  10454. u32 len = be32_to_cpu(fw_hdr->arr.len); \
  10455. bp->arr = kmalloc(len, GFP_KERNEL); \
  10456. if (!bp->arr) \
  10457. goto lbl; \
  10458. func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
  10459. (u8 *)bp->arr, len); \
  10460. } while (0)
  10461. static int bnx2x_init_firmware(struct bnx2x *bp)
  10462. {
  10463. const char *fw_file_name;
  10464. struct bnx2x_fw_file_hdr *fw_hdr;
  10465. int rc;
  10466. if (bp->firmware)
  10467. return 0;
  10468. if (CHIP_IS_E1(bp))
  10469. fw_file_name = FW_FILE_NAME_E1;
  10470. else if (CHIP_IS_E1H(bp))
  10471. fw_file_name = FW_FILE_NAME_E1H;
  10472. else if (!CHIP_IS_E1x(bp))
  10473. fw_file_name = FW_FILE_NAME_E2;
  10474. else {
  10475. BNX2X_ERR("Unsupported chip revision\n");
  10476. return -EINVAL;
  10477. }
  10478. BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
  10479. rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
  10480. if (rc) {
  10481. BNX2X_ERR("Can't load firmware file %s\n",
  10482. fw_file_name);
  10483. goto request_firmware_exit;
  10484. }
  10485. rc = bnx2x_check_firmware(bp);
  10486. if (rc) {
  10487. BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
  10488. goto request_firmware_exit;
  10489. }
  10490. fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
  10491. /* Initialize the pointers to the init arrays */
  10492. /* Blob */
  10493. BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
  10494. /* Opcodes */
  10495. BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
  10496. /* Offsets */
  10497. BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
  10498. be16_to_cpu_n);
  10499. /* STORMs firmware */
  10500. INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10501. be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
  10502. INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
  10503. be32_to_cpu(fw_hdr->tsem_pram_data.offset);
  10504. INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10505. be32_to_cpu(fw_hdr->usem_int_table_data.offset);
  10506. INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
  10507. be32_to_cpu(fw_hdr->usem_pram_data.offset);
  10508. INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10509. be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
  10510. INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
  10511. be32_to_cpu(fw_hdr->xsem_pram_data.offset);
  10512. INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
  10513. be32_to_cpu(fw_hdr->csem_int_table_data.offset);
  10514. INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
  10515. be32_to_cpu(fw_hdr->csem_pram_data.offset);
  10516. /* IRO */
  10517. BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
  10518. return 0;
  10519. iro_alloc_err:
  10520. kfree(bp->init_ops_offsets);
  10521. init_offsets_alloc_err:
  10522. kfree(bp->init_ops);
  10523. init_ops_alloc_err:
  10524. kfree(bp->init_data);
  10525. request_firmware_exit:
  10526. release_firmware(bp->firmware);
  10527. bp->firmware = NULL;
  10528. return rc;
  10529. }
  10530. static void bnx2x_release_firmware(struct bnx2x *bp)
  10531. {
  10532. kfree(bp->init_ops_offsets);
  10533. kfree(bp->init_ops);
  10534. kfree(bp->init_data);
  10535. release_firmware(bp->firmware);
  10536. bp->firmware = NULL;
  10537. }
  10538. static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
  10539. .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
  10540. .init_hw_cmn = bnx2x_init_hw_common,
  10541. .init_hw_port = bnx2x_init_hw_port,
  10542. .init_hw_func = bnx2x_init_hw_func,
  10543. .reset_hw_cmn = bnx2x_reset_common,
  10544. .reset_hw_port = bnx2x_reset_port,
  10545. .reset_hw_func = bnx2x_reset_func,
  10546. .gunzip_init = bnx2x_gunzip_init,
  10547. .gunzip_end = bnx2x_gunzip_end,
  10548. .init_fw = bnx2x_init_firmware,
  10549. .release_fw = bnx2x_release_firmware,
  10550. };
  10551. void bnx2x__init_func_obj(struct bnx2x *bp)
  10552. {
  10553. /* Prepare DMAE related driver resources */
  10554. bnx2x_setup_dmae(bp);
  10555. bnx2x_init_func_obj(bp, &bp->func_obj,
  10556. bnx2x_sp(bp, func_rdata),
  10557. bnx2x_sp_mapping(bp, func_rdata),
  10558. bnx2x_sp(bp, func_afex_rdata),
  10559. bnx2x_sp_mapping(bp, func_afex_rdata),
  10560. &bnx2x_func_sp_drv);
  10561. }
  10562. /* must be called after sriov-enable */
  10563. static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
  10564. {
  10565. int cid_count = BNX2X_L2_MAX_CID(bp);
  10566. if (IS_SRIOV(bp))
  10567. cid_count += BNX2X_VF_CIDS;
  10568. if (CNIC_SUPPORT(bp))
  10569. cid_count += CNIC_CID_MAX;
  10570. return roundup(cid_count, QM_CID_ROUND);
  10571. }
  10572. /**
  10573. * bnx2x_get_num_none_def_sbs - return the number of none default SBs
  10574. *
  10575. * @dev: pci device
  10576. *
  10577. */
  10578. static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
  10579. int cnic_cnt, bool is_vf)
  10580. {
  10581. int pos, index;
  10582. u16 control = 0;
  10583. pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  10584. /*
  10585. * If MSI-X is not supported - return number of SBs needed to support
  10586. * one fast path queue: one FP queue + SB for CNIC
  10587. */
  10588. if (!pos) {
  10589. dev_info(&pdev->dev, "no msix capability found\n");
  10590. return 1 + cnic_cnt;
  10591. }
  10592. dev_info(&pdev->dev, "msix capability found\n");
  10593. /*
  10594. * The value in the PCI configuration space is the index of the last
  10595. * entry, namely one less than the actual size of the table, which is
  10596. * exactly what we want to return from this function: number of all SBs
  10597. * without the default SB.
  10598. * For VFs there is no default SB, then we return (index+1).
  10599. */
  10600. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
  10601. index = control & PCI_MSIX_FLAGS_QSIZE;
  10602. return is_vf ? index + 1 : index;
  10603. }
  10604. static int set_max_cos_est(int chip_id)
  10605. {
  10606. switch (chip_id) {
  10607. case BCM57710:
  10608. case BCM57711:
  10609. case BCM57711E:
  10610. return BNX2X_MULTI_TX_COS_E1X;
  10611. case BCM57712:
  10612. case BCM57712_MF:
  10613. case BCM57712_VF:
  10614. return BNX2X_MULTI_TX_COS_E2_E3A0;
  10615. case BCM57800:
  10616. case BCM57800_MF:
  10617. case BCM57800_VF:
  10618. case BCM57810:
  10619. case BCM57810_MF:
  10620. case BCM57840_4_10:
  10621. case BCM57840_2_20:
  10622. case BCM57840_O:
  10623. case BCM57840_MFO:
  10624. case BCM57810_VF:
  10625. case BCM57840_MF:
  10626. case BCM57840_VF:
  10627. case BCM57811:
  10628. case BCM57811_MF:
  10629. case BCM57811_VF:
  10630. return BNX2X_MULTI_TX_COS_E3B0;
  10631. return 1;
  10632. default:
  10633. pr_err("Unknown board_type (%d), aborting\n", chip_id);
  10634. return -ENODEV;
  10635. }
  10636. }
  10637. static int set_is_vf(int chip_id)
  10638. {
  10639. switch (chip_id) {
  10640. case BCM57712_VF:
  10641. case BCM57800_VF:
  10642. case BCM57810_VF:
  10643. case BCM57840_VF:
  10644. case BCM57811_VF:
  10645. return true;
  10646. default:
  10647. return false;
  10648. }
  10649. }
  10650. struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
  10651. static int bnx2x_init_one(struct pci_dev *pdev,
  10652. const struct pci_device_id *ent)
  10653. {
  10654. struct net_device *dev = NULL;
  10655. struct bnx2x *bp;
  10656. int pcie_width;
  10657. enum bnx2x_pci_bus_speed pcie_speed;
  10658. int rc, max_non_def_sbs;
  10659. int rx_count, tx_count, rss_count, doorbell_size;
  10660. int max_cos_est;
  10661. bool is_vf;
  10662. int cnic_cnt;
  10663. /* An estimated maximum supported CoS number according to the chip
  10664. * version.
  10665. * We will try to roughly estimate the maximum number of CoSes this chip
  10666. * may support in order to minimize the memory allocated for Tx
  10667. * netdev_queue's. This number will be accurately calculated during the
  10668. * initialization of bp->max_cos based on the chip versions AND chip
  10669. * revision in the bnx2x_init_bp().
  10670. */
  10671. max_cos_est = set_max_cos_est(ent->driver_data);
  10672. if (max_cos_est < 0)
  10673. return max_cos_est;
  10674. is_vf = set_is_vf(ent->driver_data);
  10675. cnic_cnt = is_vf ? 0 : 1;
  10676. max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
  10677. /* Maximum number of RSS queues: one IGU SB goes to CNIC */
  10678. rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
  10679. if (rss_count < 1)
  10680. return -EINVAL;
  10681. /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
  10682. rx_count = rss_count + cnic_cnt;
  10683. /* Maximum number of netdev Tx queues:
  10684. * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
  10685. */
  10686. tx_count = rss_count * max_cos_est + cnic_cnt;
  10687. /* dev zeroed in init_etherdev */
  10688. dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
  10689. if (!dev)
  10690. return -ENOMEM;
  10691. bp = netdev_priv(dev);
  10692. bp->flags = 0;
  10693. if (is_vf)
  10694. bp->flags |= IS_VF_FLAG;
  10695. bp->igu_sb_cnt = max_non_def_sbs;
  10696. bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
  10697. bp->msg_enable = debug;
  10698. bp->cnic_support = cnic_cnt;
  10699. bp->cnic_probe = bnx2x_cnic_probe;
  10700. pci_set_drvdata(pdev, dev);
  10701. rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
  10702. if (rc < 0) {
  10703. free_netdev(dev);
  10704. return rc;
  10705. }
  10706. BNX2X_DEV_INFO("This is a %s function\n",
  10707. IS_PF(bp) ? "physical" : "virtual");
  10708. BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
  10709. BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
  10710. BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
  10711. tx_count, rx_count);
  10712. rc = bnx2x_init_bp(bp);
  10713. if (rc)
  10714. goto init_one_exit;
  10715. /* Map doorbells here as we need the real value of bp->max_cos which
  10716. * is initialized in bnx2x_init_bp() to determine the number of
  10717. * l2 connections.
  10718. */
  10719. if (IS_VF(bp)) {
  10720. bp->doorbells = bnx2x_vf_doorbells(bp);
  10721. rc = bnx2x_vf_pci_alloc(bp);
  10722. if (rc)
  10723. goto init_one_exit;
  10724. } else {
  10725. doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
  10726. if (doorbell_size > pci_resource_len(pdev, 2)) {
  10727. dev_err(&bp->pdev->dev,
  10728. "Cannot map doorbells, bar size too small, aborting\n");
  10729. rc = -ENOMEM;
  10730. goto init_one_exit;
  10731. }
  10732. bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
  10733. doorbell_size);
  10734. }
  10735. if (!bp->doorbells) {
  10736. dev_err(&bp->pdev->dev,
  10737. "Cannot map doorbell space, aborting\n");
  10738. rc = -ENOMEM;
  10739. goto init_one_exit;
  10740. }
  10741. if (IS_VF(bp)) {
  10742. rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
  10743. if (rc)
  10744. goto init_one_exit;
  10745. }
  10746. /* Enable SRIOV if capability found in configuration space */
  10747. rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
  10748. if (rc)
  10749. goto init_one_exit;
  10750. /* calc qm_cid_count */
  10751. bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
  10752. BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
  10753. /* disable FCOE L2 queue for E1x*/
  10754. if (CHIP_IS_E1x(bp))
  10755. bp->flags |= NO_FCOE_FLAG;
  10756. /* Set bp->num_queues for MSI-X mode*/
  10757. bnx2x_set_num_queues(bp);
  10758. /* Configure interrupt mode: try to enable MSI-X/MSI if
  10759. * needed.
  10760. */
  10761. rc = bnx2x_set_int_mode(bp);
  10762. if (rc) {
  10763. dev_err(&pdev->dev, "Cannot set interrupts\n");
  10764. goto init_one_exit;
  10765. }
  10766. BNX2X_DEV_INFO("set interrupts successfully\n");
  10767. /* register the net device */
  10768. rc = register_netdev(dev);
  10769. if (rc) {
  10770. dev_err(&pdev->dev, "Cannot register net device\n");
  10771. goto init_one_exit;
  10772. }
  10773. BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
  10774. if (!NO_FCOE(bp)) {
  10775. /* Add storage MAC address */
  10776. rtnl_lock();
  10777. dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
  10778. rtnl_unlock();
  10779. }
  10780. bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
  10781. BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
  10782. pcie_width, pcie_speed);
  10783. BNX2X_DEV_INFO("%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
  10784. board_info[ent->driver_data].name,
  10785. (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
  10786. pcie_width,
  10787. pcie_speed == BNX2X_PCI_LINK_SPEED_2500 ? "2.5GHz" :
  10788. pcie_speed == BNX2X_PCI_LINK_SPEED_5000 ? "5.0GHz" :
  10789. pcie_speed == BNX2X_PCI_LINK_SPEED_8000 ? "8.0GHz" :
  10790. "Unknown",
  10791. dev->base_addr, bp->pdev->irq, dev->dev_addr);
  10792. return 0;
  10793. init_one_exit:
  10794. if (bp->regview)
  10795. iounmap(bp->regview);
  10796. if (IS_PF(bp) && bp->doorbells)
  10797. iounmap(bp->doorbells);
  10798. free_netdev(dev);
  10799. if (atomic_read(&pdev->enable_cnt) == 1)
  10800. pci_release_regions(pdev);
  10801. pci_disable_device(pdev);
  10802. pci_set_drvdata(pdev, NULL);
  10803. return rc;
  10804. }
  10805. static void __bnx2x_remove(struct pci_dev *pdev,
  10806. struct net_device *dev,
  10807. struct bnx2x *bp,
  10808. bool remove_netdev)
  10809. {
  10810. /* Delete storage MAC address */
  10811. if (!NO_FCOE(bp)) {
  10812. rtnl_lock();
  10813. dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
  10814. rtnl_unlock();
  10815. }
  10816. #ifdef BCM_DCBNL
  10817. /* Delete app tlvs from dcbnl */
  10818. bnx2x_dcbnl_update_applist(bp, true);
  10819. #endif
  10820. if (IS_PF(bp) &&
  10821. !BP_NOMCP(bp) &&
  10822. (bp->flags & BC_SUPPORTS_RMMOD_CMD))
  10823. bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
  10824. /* Close the interface - either directly or implicitly */
  10825. if (remove_netdev) {
  10826. unregister_netdev(dev);
  10827. } else {
  10828. rtnl_lock();
  10829. dev_close(dev);
  10830. rtnl_unlock();
  10831. }
  10832. bnx2x_iov_remove_one(bp);
  10833. /* Power on: we can't let PCI layer write to us while we are in D3 */
  10834. if (IS_PF(bp))
  10835. bnx2x_set_power_state(bp, PCI_D0);
  10836. /* Disable MSI/MSI-X */
  10837. bnx2x_disable_msi(bp);
  10838. /* Power off */
  10839. if (IS_PF(bp))
  10840. bnx2x_set_power_state(bp, PCI_D3hot);
  10841. /* Make sure RESET task is not scheduled before continuing */
  10842. cancel_delayed_work_sync(&bp->sp_rtnl_task);
  10843. /* send message via vfpf channel to release the resources of this vf */
  10844. if (IS_VF(bp))
  10845. bnx2x_vfpf_release(bp);
  10846. /* Assumes no further PCIe PM changes will occur */
  10847. if (system_state == SYSTEM_POWER_OFF) {
  10848. pci_wake_from_d3(pdev, bp->wol);
  10849. pci_set_power_state(pdev, PCI_D3hot);
  10850. }
  10851. if (bp->regview)
  10852. iounmap(bp->regview);
  10853. /* for vf doorbells are part of the regview and were unmapped along with
  10854. * it. FW is only loaded by PF.
  10855. */
  10856. if (IS_PF(bp)) {
  10857. if (bp->doorbells)
  10858. iounmap(bp->doorbells);
  10859. bnx2x_release_firmware(bp);
  10860. }
  10861. bnx2x_free_mem_bp(bp);
  10862. if (remove_netdev)
  10863. free_netdev(dev);
  10864. if (atomic_read(&pdev->enable_cnt) == 1)
  10865. pci_release_regions(pdev);
  10866. pci_disable_device(pdev);
  10867. pci_set_drvdata(pdev, NULL);
  10868. }
  10869. static void bnx2x_remove_one(struct pci_dev *pdev)
  10870. {
  10871. struct net_device *dev = pci_get_drvdata(pdev);
  10872. struct bnx2x *bp;
  10873. if (!dev) {
  10874. dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
  10875. return;
  10876. }
  10877. bp = netdev_priv(dev);
  10878. __bnx2x_remove(pdev, dev, bp, true);
  10879. }
  10880. static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
  10881. {
  10882. bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
  10883. bp->rx_mode = BNX2X_RX_MODE_NONE;
  10884. if (CNIC_LOADED(bp))
  10885. bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
  10886. /* Stop Tx */
  10887. bnx2x_tx_disable(bp);
  10888. /* Delete all NAPI objects */
  10889. bnx2x_del_all_napi(bp);
  10890. if (CNIC_LOADED(bp))
  10891. bnx2x_del_all_napi_cnic(bp);
  10892. netdev_reset_tc(bp->dev);
  10893. del_timer_sync(&bp->timer);
  10894. cancel_delayed_work(&bp->sp_task);
  10895. cancel_delayed_work(&bp->period_task);
  10896. spin_lock_bh(&bp->stats_lock);
  10897. bp->stats_state = STATS_STATE_DISABLED;
  10898. spin_unlock_bh(&bp->stats_lock);
  10899. bnx2x_save_statistics(bp);
  10900. netif_carrier_off(bp->dev);
  10901. return 0;
  10902. }
  10903. /**
  10904. * bnx2x_io_error_detected - called when PCI error is detected
  10905. * @pdev: Pointer to PCI device
  10906. * @state: The current pci connection state
  10907. *
  10908. * This function is called after a PCI bus error affecting
  10909. * this device has been detected.
  10910. */
  10911. static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
  10912. pci_channel_state_t state)
  10913. {
  10914. struct net_device *dev = pci_get_drvdata(pdev);
  10915. struct bnx2x *bp = netdev_priv(dev);
  10916. rtnl_lock();
  10917. BNX2X_ERR("IO error detected\n");
  10918. netif_device_detach(dev);
  10919. if (state == pci_channel_io_perm_failure) {
  10920. rtnl_unlock();
  10921. return PCI_ERS_RESULT_DISCONNECT;
  10922. }
  10923. if (netif_running(dev))
  10924. bnx2x_eeh_nic_unload(bp);
  10925. bnx2x_prev_path_mark_eeh(bp);
  10926. pci_disable_device(pdev);
  10927. rtnl_unlock();
  10928. /* Request a slot reset */
  10929. return PCI_ERS_RESULT_NEED_RESET;
  10930. }
  10931. /**
  10932. * bnx2x_io_slot_reset - called after the PCI bus has been reset
  10933. * @pdev: Pointer to PCI device
  10934. *
  10935. * Restart the card from scratch, as if from a cold-boot.
  10936. */
  10937. static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
  10938. {
  10939. struct net_device *dev = pci_get_drvdata(pdev);
  10940. struct bnx2x *bp = netdev_priv(dev);
  10941. int i;
  10942. rtnl_lock();
  10943. BNX2X_ERR("IO slot reset initializing...\n");
  10944. if (pci_enable_device(pdev)) {
  10945. dev_err(&pdev->dev,
  10946. "Cannot re-enable PCI device after reset\n");
  10947. rtnl_unlock();
  10948. return PCI_ERS_RESULT_DISCONNECT;
  10949. }
  10950. pci_set_master(pdev);
  10951. pci_restore_state(pdev);
  10952. pci_save_state(pdev);
  10953. if (netif_running(dev))
  10954. bnx2x_set_power_state(bp, PCI_D0);
  10955. if (netif_running(dev)) {
  10956. BNX2X_ERR("IO slot reset --> driver unload\n");
  10957. /* MCP should have been reset; Need to wait for validity */
  10958. bnx2x_init_shmem(bp);
  10959. if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
  10960. u32 v;
  10961. v = SHMEM2_RD(bp,
  10962. drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
  10963. SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
  10964. v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
  10965. }
  10966. bnx2x_drain_tx_queues(bp);
  10967. bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
  10968. bnx2x_netif_stop(bp, 1);
  10969. bnx2x_free_irq(bp);
  10970. /* Report UNLOAD_DONE to MCP */
  10971. bnx2x_send_unload_done(bp, true);
  10972. bp->sp_state = 0;
  10973. bp->port.pmf = 0;
  10974. bnx2x_prev_unload(bp);
  10975. /* We should have reseted the engine, so It's fair to
  10976. * assume the FW will no longer write to the bnx2x driver.
  10977. */
  10978. bnx2x_squeeze_objects(bp);
  10979. bnx2x_free_skbs(bp);
  10980. for_each_rx_queue(bp, i)
  10981. bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
  10982. bnx2x_free_fp_mem(bp);
  10983. bnx2x_free_mem(bp);
  10984. bp->state = BNX2X_STATE_CLOSED;
  10985. }
  10986. rtnl_unlock();
  10987. return PCI_ERS_RESULT_RECOVERED;
  10988. }
  10989. /**
  10990. * bnx2x_io_resume - called when traffic can start flowing again
  10991. * @pdev: Pointer to PCI device
  10992. *
  10993. * This callback is called when the error recovery driver tells us that
  10994. * its OK to resume normal operation.
  10995. */
  10996. static void bnx2x_io_resume(struct pci_dev *pdev)
  10997. {
  10998. struct net_device *dev = pci_get_drvdata(pdev);
  10999. struct bnx2x *bp = netdev_priv(dev);
  11000. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  11001. netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
  11002. return;
  11003. }
  11004. rtnl_lock();
  11005. bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
  11006. DRV_MSG_SEQ_NUMBER_MASK;
  11007. if (netif_running(dev))
  11008. bnx2x_nic_load(bp, LOAD_NORMAL);
  11009. netif_device_attach(dev);
  11010. rtnl_unlock();
  11011. }
  11012. static const struct pci_error_handlers bnx2x_err_handler = {
  11013. .error_detected = bnx2x_io_error_detected,
  11014. .slot_reset = bnx2x_io_slot_reset,
  11015. .resume = bnx2x_io_resume,
  11016. };
  11017. static void bnx2x_shutdown(struct pci_dev *pdev)
  11018. {
  11019. struct net_device *dev = pci_get_drvdata(pdev);
  11020. struct bnx2x *bp;
  11021. if (!dev)
  11022. return;
  11023. bp = netdev_priv(dev);
  11024. if (!bp)
  11025. return;
  11026. rtnl_lock();
  11027. netif_device_detach(dev);
  11028. rtnl_unlock();
  11029. /* Don't remove the netdevice, as there are scenarios which will cause
  11030. * the kernel to hang, e.g., when trying to remove bnx2i while the
  11031. * rootfs is mounted from SAN.
  11032. */
  11033. __bnx2x_remove(pdev, dev, bp, false);
  11034. }
  11035. static struct pci_driver bnx2x_pci_driver = {
  11036. .name = DRV_MODULE_NAME,
  11037. .id_table = bnx2x_pci_tbl,
  11038. .probe = bnx2x_init_one,
  11039. .remove = bnx2x_remove_one,
  11040. .suspend = bnx2x_suspend,
  11041. .resume = bnx2x_resume,
  11042. .err_handler = &bnx2x_err_handler,
  11043. #ifdef CONFIG_BNX2X_SRIOV
  11044. .sriov_configure = bnx2x_sriov_configure,
  11045. #endif
  11046. .shutdown = bnx2x_shutdown,
  11047. };
  11048. static int __init bnx2x_init(void)
  11049. {
  11050. int ret;
  11051. pr_info("%s", version);
  11052. bnx2x_wq = create_singlethread_workqueue("bnx2x");
  11053. if (bnx2x_wq == NULL) {
  11054. pr_err("Cannot create workqueue\n");
  11055. return -ENOMEM;
  11056. }
  11057. ret = pci_register_driver(&bnx2x_pci_driver);
  11058. if (ret) {
  11059. pr_err("Cannot register driver\n");
  11060. destroy_workqueue(bnx2x_wq);
  11061. }
  11062. return ret;
  11063. }
  11064. static void __exit bnx2x_cleanup(void)
  11065. {
  11066. struct list_head *pos, *q;
  11067. pci_unregister_driver(&bnx2x_pci_driver);
  11068. destroy_workqueue(bnx2x_wq);
  11069. /* Free globally allocated resources */
  11070. list_for_each_safe(pos, q, &bnx2x_prev_list) {
  11071. struct bnx2x_prev_path_list *tmp =
  11072. list_entry(pos, struct bnx2x_prev_path_list, list);
  11073. list_del(pos);
  11074. kfree(tmp);
  11075. }
  11076. }
  11077. void bnx2x_notify_link_changed(struct bnx2x *bp)
  11078. {
  11079. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
  11080. }
  11081. module_init(bnx2x_init);
  11082. module_exit(bnx2x_cleanup);
  11083. /**
  11084. * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
  11085. *
  11086. * @bp: driver handle
  11087. * @set: set or clear the CAM entry
  11088. *
  11089. * This function will wait until the ramrod completion returns.
  11090. * Return 0 if success, -ENODEV if ramrod doesn't return.
  11091. */
  11092. static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
  11093. {
  11094. unsigned long ramrod_flags = 0;
  11095. __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
  11096. return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
  11097. &bp->iscsi_l2_mac_obj, true,
  11098. BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
  11099. }
  11100. /* count denotes the number of new completions we have seen */
  11101. static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
  11102. {
  11103. struct eth_spe *spe;
  11104. int cxt_index, cxt_offset;
  11105. #ifdef BNX2X_STOP_ON_ERROR
  11106. if (unlikely(bp->panic))
  11107. return;
  11108. #endif
  11109. spin_lock_bh(&bp->spq_lock);
  11110. BUG_ON(bp->cnic_spq_pending < count);
  11111. bp->cnic_spq_pending -= count;
  11112. for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
  11113. u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
  11114. & SPE_HDR_CONN_TYPE) >>
  11115. SPE_HDR_CONN_TYPE_SHIFT;
  11116. u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
  11117. >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
  11118. /* Set validation for iSCSI L2 client before sending SETUP
  11119. * ramrod
  11120. */
  11121. if (type == ETH_CONNECTION_TYPE) {
  11122. if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
  11123. cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
  11124. ILT_PAGE_CIDS;
  11125. cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
  11126. (cxt_index * ILT_PAGE_CIDS);
  11127. bnx2x_set_ctx_validation(bp,
  11128. &bp->context[cxt_index].
  11129. vcxt[cxt_offset].eth,
  11130. BNX2X_ISCSI_ETH_CID(bp));
  11131. }
  11132. }
  11133. /*
  11134. * There may be not more than 8 L2, not more than 8 L5 SPEs
  11135. * and in the air. We also check that number of outstanding
  11136. * COMMON ramrods is not more than the EQ and SPQ can
  11137. * accommodate.
  11138. */
  11139. if (type == ETH_CONNECTION_TYPE) {
  11140. if (!atomic_read(&bp->cq_spq_left))
  11141. break;
  11142. else
  11143. atomic_dec(&bp->cq_spq_left);
  11144. } else if (type == NONE_CONNECTION_TYPE) {
  11145. if (!atomic_read(&bp->eq_spq_left))
  11146. break;
  11147. else
  11148. atomic_dec(&bp->eq_spq_left);
  11149. } else if ((type == ISCSI_CONNECTION_TYPE) ||
  11150. (type == FCOE_CONNECTION_TYPE)) {
  11151. if (bp->cnic_spq_pending >=
  11152. bp->cnic_eth_dev.max_kwqe_pending)
  11153. break;
  11154. else
  11155. bp->cnic_spq_pending++;
  11156. } else {
  11157. BNX2X_ERR("Unknown SPE type: %d\n", type);
  11158. bnx2x_panic();
  11159. break;
  11160. }
  11161. spe = bnx2x_sp_get_next(bp);
  11162. *spe = *bp->cnic_kwq_cons;
  11163. DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
  11164. bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
  11165. if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
  11166. bp->cnic_kwq_cons = bp->cnic_kwq;
  11167. else
  11168. bp->cnic_kwq_cons++;
  11169. }
  11170. bnx2x_sp_prod_update(bp);
  11171. spin_unlock_bh(&bp->spq_lock);
  11172. }
  11173. static int bnx2x_cnic_sp_queue(struct net_device *dev,
  11174. struct kwqe_16 *kwqes[], u32 count)
  11175. {
  11176. struct bnx2x *bp = netdev_priv(dev);
  11177. int i;
  11178. #ifdef BNX2X_STOP_ON_ERROR
  11179. if (unlikely(bp->panic)) {
  11180. BNX2X_ERR("Can't post to SP queue while panic\n");
  11181. return -EIO;
  11182. }
  11183. #endif
  11184. if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
  11185. (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
  11186. BNX2X_ERR("Handling parity error recovery. Try again later\n");
  11187. return -EAGAIN;
  11188. }
  11189. spin_lock_bh(&bp->spq_lock);
  11190. for (i = 0; i < count; i++) {
  11191. struct eth_spe *spe = (struct eth_spe *)kwqes[i];
  11192. if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
  11193. break;
  11194. *bp->cnic_kwq_prod = *spe;
  11195. bp->cnic_kwq_pending++;
  11196. DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
  11197. spe->hdr.conn_and_cmd_data, spe->hdr.type,
  11198. spe->data.update_data_addr.hi,
  11199. spe->data.update_data_addr.lo,
  11200. bp->cnic_kwq_pending);
  11201. if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
  11202. bp->cnic_kwq_prod = bp->cnic_kwq;
  11203. else
  11204. bp->cnic_kwq_prod++;
  11205. }
  11206. spin_unlock_bh(&bp->spq_lock);
  11207. if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
  11208. bnx2x_cnic_sp_post(bp, 0);
  11209. return i;
  11210. }
  11211. static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
  11212. {
  11213. struct cnic_ops *c_ops;
  11214. int rc = 0;
  11215. mutex_lock(&bp->cnic_mutex);
  11216. c_ops = rcu_dereference_protected(bp->cnic_ops,
  11217. lockdep_is_held(&bp->cnic_mutex));
  11218. if (c_ops)
  11219. rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
  11220. mutex_unlock(&bp->cnic_mutex);
  11221. return rc;
  11222. }
  11223. static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
  11224. {
  11225. struct cnic_ops *c_ops;
  11226. int rc = 0;
  11227. rcu_read_lock();
  11228. c_ops = rcu_dereference(bp->cnic_ops);
  11229. if (c_ops)
  11230. rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
  11231. rcu_read_unlock();
  11232. return rc;
  11233. }
  11234. /*
  11235. * for commands that have no data
  11236. */
  11237. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
  11238. {
  11239. struct cnic_ctl_info ctl = {0};
  11240. ctl.cmd = cmd;
  11241. return bnx2x_cnic_ctl_send(bp, &ctl);
  11242. }
  11243. static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
  11244. {
  11245. struct cnic_ctl_info ctl = {0};
  11246. /* first we tell CNIC and only then we count this as a completion */
  11247. ctl.cmd = CNIC_CTL_COMPLETION_CMD;
  11248. ctl.data.comp.cid = cid;
  11249. ctl.data.comp.error = err;
  11250. bnx2x_cnic_ctl_send_bh(bp, &ctl);
  11251. bnx2x_cnic_sp_post(bp, 0);
  11252. }
  11253. /* Called with netif_addr_lock_bh() taken.
  11254. * Sets an rx_mode config for an iSCSI ETH client.
  11255. * Doesn't block.
  11256. * Completion should be checked outside.
  11257. */
  11258. static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
  11259. {
  11260. unsigned long accept_flags = 0, ramrod_flags = 0;
  11261. u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
  11262. int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
  11263. if (start) {
  11264. /* Start accepting on iSCSI L2 ring. Accept all multicasts
  11265. * because it's the only way for UIO Queue to accept
  11266. * multicasts (in non-promiscuous mode only one Queue per
  11267. * function will receive multicast packets (leading in our
  11268. * case).
  11269. */
  11270. __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
  11271. __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
  11272. __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
  11273. __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
  11274. /* Clear STOP_PENDING bit if START is requested */
  11275. clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
  11276. sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
  11277. } else
  11278. /* Clear START_PENDING bit if STOP is requested */
  11279. clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
  11280. if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
  11281. set_bit(sched_state, &bp->sp_state);
  11282. else {
  11283. __set_bit(RAMROD_RX, &ramrod_flags);
  11284. bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
  11285. ramrod_flags);
  11286. }
  11287. }
  11288. static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
  11289. {
  11290. struct bnx2x *bp = netdev_priv(dev);
  11291. int rc = 0;
  11292. switch (ctl->cmd) {
  11293. case DRV_CTL_CTXTBL_WR_CMD: {
  11294. u32 index = ctl->data.io.offset;
  11295. dma_addr_t addr = ctl->data.io.dma_addr;
  11296. bnx2x_ilt_wr(bp, index, addr);
  11297. break;
  11298. }
  11299. case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
  11300. int count = ctl->data.credit.credit_count;
  11301. bnx2x_cnic_sp_post(bp, count);
  11302. break;
  11303. }
  11304. /* rtnl_lock is held. */
  11305. case DRV_CTL_START_L2_CMD: {
  11306. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11307. unsigned long sp_bits = 0;
  11308. /* Configure the iSCSI classification object */
  11309. bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
  11310. cp->iscsi_l2_client_id,
  11311. cp->iscsi_l2_cid, BP_FUNC(bp),
  11312. bnx2x_sp(bp, mac_rdata),
  11313. bnx2x_sp_mapping(bp, mac_rdata),
  11314. BNX2X_FILTER_MAC_PENDING,
  11315. &bp->sp_state, BNX2X_OBJ_TYPE_RX,
  11316. &bp->macs_pool);
  11317. /* Set iSCSI MAC address */
  11318. rc = bnx2x_set_iscsi_eth_mac_addr(bp);
  11319. if (rc)
  11320. break;
  11321. mmiowb();
  11322. barrier();
  11323. /* Start accepting on iSCSI L2 ring */
  11324. netif_addr_lock_bh(dev);
  11325. bnx2x_set_iscsi_eth_rx_mode(bp, true);
  11326. netif_addr_unlock_bh(dev);
  11327. /* bits to wait on */
  11328. __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
  11329. __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
  11330. if (!bnx2x_wait_sp_comp(bp, sp_bits))
  11331. BNX2X_ERR("rx_mode completion timed out!\n");
  11332. break;
  11333. }
  11334. /* rtnl_lock is held. */
  11335. case DRV_CTL_STOP_L2_CMD: {
  11336. unsigned long sp_bits = 0;
  11337. /* Stop accepting on iSCSI L2 ring */
  11338. netif_addr_lock_bh(dev);
  11339. bnx2x_set_iscsi_eth_rx_mode(bp, false);
  11340. netif_addr_unlock_bh(dev);
  11341. /* bits to wait on */
  11342. __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
  11343. __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
  11344. if (!bnx2x_wait_sp_comp(bp, sp_bits))
  11345. BNX2X_ERR("rx_mode completion timed out!\n");
  11346. mmiowb();
  11347. barrier();
  11348. /* Unset iSCSI L2 MAC */
  11349. rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
  11350. BNX2X_ISCSI_ETH_MAC, true);
  11351. break;
  11352. }
  11353. case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
  11354. int count = ctl->data.credit.credit_count;
  11355. smp_mb__before_atomic_inc();
  11356. atomic_add(count, &bp->cq_spq_left);
  11357. smp_mb__after_atomic_inc();
  11358. break;
  11359. }
  11360. case DRV_CTL_ULP_REGISTER_CMD: {
  11361. int ulp_type = ctl->data.register_data.ulp_type;
  11362. if (CHIP_IS_E3(bp)) {
  11363. int idx = BP_FW_MB_IDX(bp);
  11364. u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
  11365. int path = BP_PATH(bp);
  11366. int port = BP_PORT(bp);
  11367. int i;
  11368. u32 scratch_offset;
  11369. u32 *host_addr;
  11370. /* first write capability to shmem2 */
  11371. if (ulp_type == CNIC_ULP_ISCSI)
  11372. cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
  11373. else if (ulp_type == CNIC_ULP_FCOE)
  11374. cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
  11375. SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
  11376. if ((ulp_type != CNIC_ULP_FCOE) ||
  11377. (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
  11378. (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
  11379. break;
  11380. /* if reached here - should write fcoe capabilities */
  11381. scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
  11382. if (!scratch_offset)
  11383. break;
  11384. scratch_offset += offsetof(struct glob_ncsi_oem_data,
  11385. fcoe_features[path][port]);
  11386. host_addr = (u32 *) &(ctl->data.register_data.
  11387. fcoe_features);
  11388. for (i = 0; i < sizeof(struct fcoe_capabilities);
  11389. i += 4)
  11390. REG_WR(bp, scratch_offset + i,
  11391. *(host_addr + i/4));
  11392. }
  11393. break;
  11394. }
  11395. case DRV_CTL_ULP_UNREGISTER_CMD: {
  11396. int ulp_type = ctl->data.ulp_type;
  11397. if (CHIP_IS_E3(bp)) {
  11398. int idx = BP_FW_MB_IDX(bp);
  11399. u32 cap;
  11400. cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
  11401. if (ulp_type == CNIC_ULP_ISCSI)
  11402. cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
  11403. else if (ulp_type == CNIC_ULP_FCOE)
  11404. cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
  11405. SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
  11406. }
  11407. break;
  11408. }
  11409. default:
  11410. BNX2X_ERR("unknown command %x\n", ctl->cmd);
  11411. rc = -EINVAL;
  11412. }
  11413. return rc;
  11414. }
  11415. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
  11416. {
  11417. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11418. if (bp->flags & USING_MSIX_FLAG) {
  11419. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  11420. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  11421. cp->irq_arr[0].vector = bp->msix_table[1].vector;
  11422. } else {
  11423. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  11424. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  11425. }
  11426. if (!CHIP_IS_E1x(bp))
  11427. cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
  11428. else
  11429. cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
  11430. cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
  11431. cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
  11432. cp->irq_arr[1].status_blk = bp->def_status_blk;
  11433. cp->irq_arr[1].status_blk_num = DEF_SB_ID;
  11434. cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
  11435. cp->num_irq = 2;
  11436. }
  11437. void bnx2x_setup_cnic_info(struct bnx2x *bp)
  11438. {
  11439. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11440. cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
  11441. bnx2x_cid_ilt_lines(bp);
  11442. cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
  11443. cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
  11444. cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
  11445. if (NO_ISCSI_OOO(bp))
  11446. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
  11447. }
  11448. static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  11449. void *data)
  11450. {
  11451. struct bnx2x *bp = netdev_priv(dev);
  11452. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11453. int rc;
  11454. DP(NETIF_MSG_IFUP, "Register_cnic called\n");
  11455. if (ops == NULL) {
  11456. BNX2X_ERR("NULL ops received\n");
  11457. return -EINVAL;
  11458. }
  11459. if (!CNIC_SUPPORT(bp)) {
  11460. BNX2X_ERR("Can't register CNIC when not supported\n");
  11461. return -EOPNOTSUPP;
  11462. }
  11463. if (!CNIC_LOADED(bp)) {
  11464. rc = bnx2x_load_cnic(bp);
  11465. if (rc) {
  11466. BNX2X_ERR("CNIC-related load failed\n");
  11467. return rc;
  11468. }
  11469. }
  11470. bp->cnic_enabled = true;
  11471. bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
  11472. if (!bp->cnic_kwq)
  11473. return -ENOMEM;
  11474. bp->cnic_kwq_cons = bp->cnic_kwq;
  11475. bp->cnic_kwq_prod = bp->cnic_kwq;
  11476. bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
  11477. bp->cnic_spq_pending = 0;
  11478. bp->cnic_kwq_pending = 0;
  11479. bp->cnic_data = data;
  11480. cp->num_irq = 0;
  11481. cp->drv_state |= CNIC_DRV_STATE_REGD;
  11482. cp->iro_arr = bp->iro_arr;
  11483. bnx2x_setup_cnic_irq_info(bp);
  11484. rcu_assign_pointer(bp->cnic_ops, ops);
  11485. return 0;
  11486. }
  11487. static int bnx2x_unregister_cnic(struct net_device *dev)
  11488. {
  11489. struct bnx2x *bp = netdev_priv(dev);
  11490. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11491. mutex_lock(&bp->cnic_mutex);
  11492. cp->drv_state = 0;
  11493. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  11494. mutex_unlock(&bp->cnic_mutex);
  11495. synchronize_rcu();
  11496. bp->cnic_enabled = false;
  11497. kfree(bp->cnic_kwq);
  11498. bp->cnic_kwq = NULL;
  11499. return 0;
  11500. }
  11501. struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
  11502. {
  11503. struct bnx2x *bp = netdev_priv(dev);
  11504. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  11505. /* If both iSCSI and FCoE are disabled - return NULL in
  11506. * order to indicate CNIC that it should not try to work
  11507. * with this device.
  11508. */
  11509. if (NO_ISCSI(bp) && NO_FCOE(bp))
  11510. return NULL;
  11511. cp->drv_owner = THIS_MODULE;
  11512. cp->chip_id = CHIP_ID(bp);
  11513. cp->pdev = bp->pdev;
  11514. cp->io_base = bp->regview;
  11515. cp->io_base2 = bp->doorbells;
  11516. cp->max_kwqe_pending = 8;
  11517. cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
  11518. cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
  11519. bnx2x_cid_ilt_lines(bp);
  11520. cp->ctx_tbl_len = CNIC_ILT_LINES;
  11521. cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
  11522. cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
  11523. cp->drv_ctl = bnx2x_drv_ctl;
  11524. cp->drv_register_cnic = bnx2x_register_cnic;
  11525. cp->drv_unregister_cnic = bnx2x_unregister_cnic;
  11526. cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
  11527. cp->iscsi_l2_client_id =
  11528. bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
  11529. cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
  11530. if (NO_ISCSI_OOO(bp))
  11531. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
  11532. if (NO_ISCSI(bp))
  11533. cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
  11534. if (NO_FCOE(bp))
  11535. cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
  11536. BNX2X_DEV_INFO(
  11537. "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
  11538. cp->ctx_blk_size,
  11539. cp->ctx_tbl_offset,
  11540. cp->ctx_tbl_len,
  11541. cp->starting_cid);
  11542. return cp;
  11543. }
  11544. u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
  11545. {
  11546. struct bnx2x *bp = fp->bp;
  11547. u32 offset = BAR_USTRORM_INTMEM;
  11548. if (IS_VF(bp))
  11549. return bnx2x_vf_ustorm_prods_offset(bp, fp);
  11550. else if (!CHIP_IS_E1x(bp))
  11551. offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
  11552. else
  11553. offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
  11554. return offset;
  11555. }
  11556. /* called only on E1H or E2.
  11557. * When pretending to be PF, the pretend value is the function number 0...7
  11558. * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
  11559. * combination
  11560. */
  11561. int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
  11562. {
  11563. u32 pretend_reg;
  11564. if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
  11565. return -1;
  11566. /* get my own pretend register */
  11567. pretend_reg = bnx2x_get_pretend_reg(bp);
  11568. REG_WR(bp, pretend_reg, pretend_func_val);
  11569. REG_RD(bp, pretend_reg);
  11570. return 0;
  11571. }