tg3.c 424 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #if IS_ENABLED(CONFIG_HWMON)
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #endif
  49. #include <net/checksum.h>
  50. #include <net/ip.h>
  51. #include <linux/io.h>
  52. #include <asm/byteorder.h>
  53. #include <linux/uaccess.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 123
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "March 21, 2012"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] __devinitdata =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  274. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  275. {}
  276. };
  277. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  278. static const struct {
  279. const char string[ETH_GSTRING_LEN];
  280. } ethtool_stats_keys[] = {
  281. { "rx_octets" },
  282. { "rx_fragments" },
  283. { "rx_ucast_packets" },
  284. { "rx_mcast_packets" },
  285. { "rx_bcast_packets" },
  286. { "rx_fcs_errors" },
  287. { "rx_align_errors" },
  288. { "rx_xon_pause_rcvd" },
  289. { "rx_xoff_pause_rcvd" },
  290. { "rx_mac_ctrl_rcvd" },
  291. { "rx_xoff_entered" },
  292. { "rx_frame_too_long_errors" },
  293. { "rx_jabbers" },
  294. { "rx_undersize_packets" },
  295. { "rx_in_length_errors" },
  296. { "rx_out_length_errors" },
  297. { "rx_64_or_less_octet_packets" },
  298. { "rx_65_to_127_octet_packets" },
  299. { "rx_128_to_255_octet_packets" },
  300. { "rx_256_to_511_octet_packets" },
  301. { "rx_512_to_1023_octet_packets" },
  302. { "rx_1024_to_1522_octet_packets" },
  303. { "rx_1523_to_2047_octet_packets" },
  304. { "rx_2048_to_4095_octet_packets" },
  305. { "rx_4096_to_8191_octet_packets" },
  306. { "rx_8192_to_9022_octet_packets" },
  307. { "tx_octets" },
  308. { "tx_collisions" },
  309. { "tx_xon_sent" },
  310. { "tx_xoff_sent" },
  311. { "tx_flow_control" },
  312. { "tx_mac_errors" },
  313. { "tx_single_collisions" },
  314. { "tx_mult_collisions" },
  315. { "tx_deferred" },
  316. { "tx_excessive_collisions" },
  317. { "tx_late_collisions" },
  318. { "tx_collide_2times" },
  319. { "tx_collide_3times" },
  320. { "tx_collide_4times" },
  321. { "tx_collide_5times" },
  322. { "tx_collide_6times" },
  323. { "tx_collide_7times" },
  324. { "tx_collide_8times" },
  325. { "tx_collide_9times" },
  326. { "tx_collide_10times" },
  327. { "tx_collide_11times" },
  328. { "tx_collide_12times" },
  329. { "tx_collide_13times" },
  330. { "tx_collide_14times" },
  331. { "tx_collide_15times" },
  332. { "tx_ucast_packets" },
  333. { "tx_mcast_packets" },
  334. { "tx_bcast_packets" },
  335. { "tx_carrier_sense_errors" },
  336. { "tx_discards" },
  337. { "tx_errors" },
  338. { "dma_writeq_full" },
  339. { "dma_write_prioq_full" },
  340. { "rxbds_empty" },
  341. { "rx_discards" },
  342. { "rx_errors" },
  343. { "rx_threshold_hit" },
  344. { "dma_readq_full" },
  345. { "dma_read_prioq_full" },
  346. { "tx_comp_queue_full" },
  347. { "ring_set_send_prod_index" },
  348. { "ring_status_update" },
  349. { "nic_irqs" },
  350. { "nic_avoided_irqs" },
  351. { "nic_tx_threshold_hit" },
  352. { "mbuf_lwm_thresh_hit" },
  353. };
  354. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  355. static const struct {
  356. const char string[ETH_GSTRING_LEN];
  357. } ethtool_test_keys[] = {
  358. { "nvram test (online) " },
  359. { "link test (online) " },
  360. { "register test (offline)" },
  361. { "memory test (offline)" },
  362. { "mac loopback test (offline)" },
  363. { "phy loopback test (offline)" },
  364. { "ext loopback test (offline)" },
  365. { "interrupt test (offline)" },
  366. };
  367. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  368. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  369. {
  370. writel(val, tp->regs + off);
  371. }
  372. static u32 tg3_read32(struct tg3 *tp, u32 off)
  373. {
  374. return readl(tp->regs + off);
  375. }
  376. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. writel(val, tp->aperegs + off);
  379. }
  380. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  381. {
  382. return readl(tp->aperegs + off);
  383. }
  384. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. unsigned long flags;
  387. spin_lock_irqsave(&tp->indirect_lock, flags);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  389. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  390. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  391. }
  392. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  393. {
  394. writel(val, tp->regs + off);
  395. readl(tp->regs + off);
  396. }
  397. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  398. {
  399. unsigned long flags;
  400. u32 val;
  401. spin_lock_irqsave(&tp->indirect_lock, flags);
  402. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  403. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  404. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  405. return val;
  406. }
  407. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. unsigned long flags;
  410. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  412. TG3_64BIT_REG_LOW, val);
  413. return;
  414. }
  415. if (off == TG3_RX_STD_PROD_IDX_REG) {
  416. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  417. TG3_64BIT_REG_LOW, val);
  418. return;
  419. }
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  422. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. /* In indirect mode when disabling interrupts, we also need
  425. * to clear the interrupt bit in the GRC local ctrl register.
  426. */
  427. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  428. (val == 0x1)) {
  429. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  430. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  431. }
  432. }
  433. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  434. {
  435. unsigned long flags;
  436. u32 val;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  439. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. return val;
  442. }
  443. /* usec_wait specifies the wait time in usec when writing to certain registers
  444. * where it is unsafe to read back the register without some delay.
  445. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  446. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  447. */
  448. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  449. {
  450. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  451. /* Non-posted methods */
  452. tp->write32(tp, off, val);
  453. else {
  454. /* Posted method */
  455. tg3_write32(tp, off, val);
  456. if (usec_wait)
  457. udelay(usec_wait);
  458. tp->read32(tp, off);
  459. }
  460. /* Wait again after the read for the posted method to guarantee that
  461. * the wait time is met.
  462. */
  463. if (usec_wait)
  464. udelay(usec_wait);
  465. }
  466. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  467. {
  468. tp->write32_mbox(tp, off, val);
  469. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  470. tp->read32_mbox(tp, off);
  471. }
  472. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  473. {
  474. void __iomem *mbox = tp->regs + off;
  475. writel(val, mbox);
  476. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  477. writel(val, mbox);
  478. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  479. readl(mbox);
  480. }
  481. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  482. {
  483. return readl(tp->regs + off + GRCMBOX_BASE);
  484. }
  485. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  486. {
  487. writel(val, tp->regs + off + GRCMBOX_BASE);
  488. }
  489. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  490. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  491. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  492. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  493. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  494. #define tw32(reg, val) tp->write32(tp, reg, val)
  495. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  496. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  497. #define tr32(reg) tp->read32(tp, reg)
  498. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  499. {
  500. unsigned long flags;
  501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  502. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  503. return;
  504. spin_lock_irqsave(&tp->indirect_lock, flags);
  505. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  506. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  508. /* Always leave this as zero. */
  509. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. } else {
  511. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  512. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  513. /* Always leave this as zero. */
  514. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  515. }
  516. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  517. }
  518. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  519. {
  520. unsigned long flags;
  521. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  522. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  523. *val = 0;
  524. return;
  525. }
  526. spin_lock_irqsave(&tp->indirect_lock, flags);
  527. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  528. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  529. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  530. /* Always leave this as zero. */
  531. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  532. } else {
  533. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  534. *val = tr32(TG3PCI_MEM_WIN_DATA);
  535. /* Always leave this as zero. */
  536. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  537. }
  538. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  539. }
  540. static void tg3_ape_lock_init(struct tg3 *tp)
  541. {
  542. int i;
  543. u32 regbase, bit;
  544. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  545. regbase = TG3_APE_LOCK_GRANT;
  546. else
  547. regbase = TG3_APE_PER_LOCK_GRANT;
  548. /* Make sure the driver hasn't any stale locks. */
  549. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  550. switch (i) {
  551. case TG3_APE_LOCK_PHY0:
  552. case TG3_APE_LOCK_PHY1:
  553. case TG3_APE_LOCK_PHY2:
  554. case TG3_APE_LOCK_PHY3:
  555. bit = APE_LOCK_GRANT_DRIVER;
  556. break;
  557. default:
  558. if (!tp->pci_fn)
  559. bit = APE_LOCK_GRANT_DRIVER;
  560. else
  561. bit = 1 << tp->pci_fn;
  562. }
  563. tg3_ape_write32(tp, regbase + 4 * i, bit);
  564. }
  565. }
  566. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  567. {
  568. int i, off;
  569. int ret = 0;
  570. u32 status, req, gnt, bit;
  571. if (!tg3_flag(tp, ENABLE_APE))
  572. return 0;
  573. switch (locknum) {
  574. case TG3_APE_LOCK_GPIO:
  575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  576. return 0;
  577. case TG3_APE_LOCK_GRC:
  578. case TG3_APE_LOCK_MEM:
  579. if (!tp->pci_fn)
  580. bit = APE_LOCK_REQ_DRIVER;
  581. else
  582. bit = 1 << tp->pci_fn;
  583. break;
  584. default:
  585. return -EINVAL;
  586. }
  587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  588. req = TG3_APE_LOCK_REQ;
  589. gnt = TG3_APE_LOCK_GRANT;
  590. } else {
  591. req = TG3_APE_PER_LOCK_REQ;
  592. gnt = TG3_APE_PER_LOCK_GRANT;
  593. }
  594. off = 4 * locknum;
  595. tg3_ape_write32(tp, req + off, bit);
  596. /* Wait for up to 1 millisecond to acquire lock. */
  597. for (i = 0; i < 100; i++) {
  598. status = tg3_ape_read32(tp, gnt + off);
  599. if (status == bit)
  600. break;
  601. udelay(10);
  602. }
  603. if (status != bit) {
  604. /* Revoke the lock request. */
  605. tg3_ape_write32(tp, gnt + off, bit);
  606. ret = -EBUSY;
  607. }
  608. return ret;
  609. }
  610. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  611. {
  612. u32 gnt, bit;
  613. if (!tg3_flag(tp, ENABLE_APE))
  614. return;
  615. switch (locknum) {
  616. case TG3_APE_LOCK_GPIO:
  617. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  618. return;
  619. case TG3_APE_LOCK_GRC:
  620. case TG3_APE_LOCK_MEM:
  621. if (!tp->pci_fn)
  622. bit = APE_LOCK_GRANT_DRIVER;
  623. else
  624. bit = 1 << tp->pci_fn;
  625. break;
  626. default:
  627. return;
  628. }
  629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  630. gnt = TG3_APE_LOCK_GRANT;
  631. else
  632. gnt = TG3_APE_PER_LOCK_GRANT;
  633. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  634. }
  635. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  636. {
  637. u32 apedata;
  638. while (timeout_us) {
  639. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  640. return -EBUSY;
  641. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  642. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  643. break;
  644. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  645. udelay(10);
  646. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  647. }
  648. return timeout_us ? 0 : -EBUSY;
  649. }
  650. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  651. {
  652. u32 i, apedata;
  653. for (i = 0; i < timeout_us / 10; i++) {
  654. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  655. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  656. break;
  657. udelay(10);
  658. }
  659. return i == timeout_us / 10;
  660. }
  661. int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off, u32 len)
  662. {
  663. int err;
  664. u32 i, bufoff, msgoff, maxlen, apedata;
  665. if (!tg3_flag(tp, APE_HAS_NCSI))
  666. return 0;
  667. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  668. if (apedata != APE_SEG_SIG_MAGIC)
  669. return -ENODEV;
  670. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  671. if (!(apedata & APE_FW_STATUS_READY))
  672. return -EAGAIN;
  673. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  674. TG3_APE_SHMEM_BASE;
  675. msgoff = bufoff + 2 * sizeof(u32);
  676. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  677. while (len) {
  678. u32 length;
  679. /* Cap xfer sizes to scratchpad limits. */
  680. length = (len > maxlen) ? maxlen : len;
  681. len -= length;
  682. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  683. if (!(apedata & APE_FW_STATUS_READY))
  684. return -EAGAIN;
  685. /* Wait for up to 1 msec for APE to service previous event. */
  686. err = tg3_ape_event_lock(tp, 1000);
  687. if (err)
  688. return err;
  689. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  690. APE_EVENT_STATUS_SCRTCHPD_READ |
  691. APE_EVENT_STATUS_EVENT_PENDING;
  692. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  693. tg3_ape_write32(tp, bufoff, base_off);
  694. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  695. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  696. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  697. base_off += length;
  698. if (tg3_ape_wait_for_event(tp, 30000))
  699. return -EAGAIN;
  700. for (i = 0; length; i += 4, length -= 4) {
  701. u32 val = tg3_ape_read32(tp, msgoff + i);
  702. memcpy(data, &val, sizeof(u32));
  703. data++;
  704. }
  705. }
  706. return 0;
  707. }
  708. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  709. {
  710. int err;
  711. u32 apedata;
  712. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  713. if (apedata != APE_SEG_SIG_MAGIC)
  714. return -EAGAIN;
  715. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  716. if (!(apedata & APE_FW_STATUS_READY))
  717. return -EAGAIN;
  718. /* Wait for up to 1 millisecond for APE to service previous event. */
  719. err = tg3_ape_event_lock(tp, 1000);
  720. if (err)
  721. return err;
  722. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  723. event | APE_EVENT_STATUS_EVENT_PENDING);
  724. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  725. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  726. return 0;
  727. }
  728. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  729. {
  730. u32 event;
  731. u32 apedata;
  732. if (!tg3_flag(tp, ENABLE_APE))
  733. return;
  734. switch (kind) {
  735. case RESET_KIND_INIT:
  736. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  737. APE_HOST_SEG_SIG_MAGIC);
  738. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  739. APE_HOST_SEG_LEN_MAGIC);
  740. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  741. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  742. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  743. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  744. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  745. APE_HOST_BEHAV_NO_PHYLOCK);
  746. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  747. TG3_APE_HOST_DRVR_STATE_START);
  748. event = APE_EVENT_STATUS_STATE_START;
  749. break;
  750. case RESET_KIND_SHUTDOWN:
  751. /* With the interface we are currently using,
  752. * APE does not track driver state. Wiping
  753. * out the HOST SEGMENT SIGNATURE forces
  754. * the APE to assume OS absent status.
  755. */
  756. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  757. if (device_may_wakeup(&tp->pdev->dev) &&
  758. tg3_flag(tp, WOL_ENABLE)) {
  759. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  760. TG3_APE_HOST_WOL_SPEED_AUTO);
  761. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  762. } else
  763. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  764. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  765. event = APE_EVENT_STATUS_STATE_UNLOAD;
  766. break;
  767. case RESET_KIND_SUSPEND:
  768. event = APE_EVENT_STATUS_STATE_SUSPEND;
  769. break;
  770. default:
  771. return;
  772. }
  773. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  774. tg3_ape_send_event(tp, event);
  775. }
  776. static void tg3_disable_ints(struct tg3 *tp)
  777. {
  778. int i;
  779. tw32(TG3PCI_MISC_HOST_CTRL,
  780. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  781. for (i = 0; i < tp->irq_max; i++)
  782. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  783. }
  784. static void tg3_enable_ints(struct tg3 *tp)
  785. {
  786. int i;
  787. tp->irq_sync = 0;
  788. wmb();
  789. tw32(TG3PCI_MISC_HOST_CTRL,
  790. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  791. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  792. for (i = 0; i < tp->irq_cnt; i++) {
  793. struct tg3_napi *tnapi = &tp->napi[i];
  794. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  795. if (tg3_flag(tp, 1SHOT_MSI))
  796. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  797. tp->coal_now |= tnapi->coal_now;
  798. }
  799. /* Force an initial interrupt */
  800. if (!tg3_flag(tp, TAGGED_STATUS) &&
  801. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  802. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  803. else
  804. tw32(HOSTCC_MODE, tp->coal_now);
  805. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  806. }
  807. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  808. {
  809. struct tg3 *tp = tnapi->tp;
  810. struct tg3_hw_status *sblk = tnapi->hw_status;
  811. unsigned int work_exists = 0;
  812. /* check for phy events */
  813. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  814. if (sblk->status & SD_STATUS_LINK_CHG)
  815. work_exists = 1;
  816. }
  817. /* check for TX work to do */
  818. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  819. work_exists = 1;
  820. /* check for RX work to do */
  821. if (tnapi->rx_rcb_prod_idx &&
  822. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  823. work_exists = 1;
  824. return work_exists;
  825. }
  826. /* tg3_int_reenable
  827. * similar to tg3_enable_ints, but it accurately determines whether there
  828. * is new work pending and can return without flushing the PIO write
  829. * which reenables interrupts
  830. */
  831. static void tg3_int_reenable(struct tg3_napi *tnapi)
  832. {
  833. struct tg3 *tp = tnapi->tp;
  834. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  835. mmiowb();
  836. /* When doing tagged status, this work check is unnecessary.
  837. * The last_tag we write above tells the chip which piece of
  838. * work we've completed.
  839. */
  840. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  841. tw32(HOSTCC_MODE, tp->coalesce_mode |
  842. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  843. }
  844. static void tg3_switch_clocks(struct tg3 *tp)
  845. {
  846. u32 clock_ctrl;
  847. u32 orig_clock_ctrl;
  848. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  849. return;
  850. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  851. orig_clock_ctrl = clock_ctrl;
  852. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  853. CLOCK_CTRL_CLKRUN_OENABLE |
  854. 0x1f);
  855. tp->pci_clock_ctrl = clock_ctrl;
  856. if (tg3_flag(tp, 5705_PLUS)) {
  857. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  858. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  859. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  860. }
  861. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  862. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  863. clock_ctrl |
  864. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  865. 40);
  866. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  867. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  868. 40);
  869. }
  870. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  871. }
  872. #define PHY_BUSY_LOOPS 5000
  873. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  874. {
  875. u32 frame_val;
  876. unsigned int loops;
  877. int ret;
  878. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  879. tw32_f(MAC_MI_MODE,
  880. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  881. udelay(80);
  882. }
  883. *val = 0x0;
  884. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  885. MI_COM_PHY_ADDR_MASK);
  886. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  887. MI_COM_REG_ADDR_MASK);
  888. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  889. tw32_f(MAC_MI_COM, frame_val);
  890. loops = PHY_BUSY_LOOPS;
  891. while (loops != 0) {
  892. udelay(10);
  893. frame_val = tr32(MAC_MI_COM);
  894. if ((frame_val & MI_COM_BUSY) == 0) {
  895. udelay(5);
  896. frame_val = tr32(MAC_MI_COM);
  897. break;
  898. }
  899. loops -= 1;
  900. }
  901. ret = -EBUSY;
  902. if (loops != 0) {
  903. *val = frame_val & MI_COM_DATA_MASK;
  904. ret = 0;
  905. }
  906. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  907. tw32_f(MAC_MI_MODE, tp->mi_mode);
  908. udelay(80);
  909. }
  910. return ret;
  911. }
  912. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  913. {
  914. u32 frame_val;
  915. unsigned int loops;
  916. int ret;
  917. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  918. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  919. return 0;
  920. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  921. tw32_f(MAC_MI_MODE,
  922. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  923. udelay(80);
  924. }
  925. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  926. MI_COM_PHY_ADDR_MASK);
  927. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  928. MI_COM_REG_ADDR_MASK);
  929. frame_val |= (val & MI_COM_DATA_MASK);
  930. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  931. tw32_f(MAC_MI_COM, frame_val);
  932. loops = PHY_BUSY_LOOPS;
  933. while (loops != 0) {
  934. udelay(10);
  935. frame_val = tr32(MAC_MI_COM);
  936. if ((frame_val & MI_COM_BUSY) == 0) {
  937. udelay(5);
  938. frame_val = tr32(MAC_MI_COM);
  939. break;
  940. }
  941. loops -= 1;
  942. }
  943. ret = -EBUSY;
  944. if (loops != 0)
  945. ret = 0;
  946. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  947. tw32_f(MAC_MI_MODE, tp->mi_mode);
  948. udelay(80);
  949. }
  950. return ret;
  951. }
  952. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  953. {
  954. int err;
  955. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  956. if (err)
  957. goto done;
  958. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  959. if (err)
  960. goto done;
  961. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  962. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  963. if (err)
  964. goto done;
  965. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  966. done:
  967. return err;
  968. }
  969. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  970. {
  971. int err;
  972. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  973. if (err)
  974. goto done;
  975. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  976. if (err)
  977. goto done;
  978. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  979. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  980. if (err)
  981. goto done;
  982. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  983. done:
  984. return err;
  985. }
  986. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  987. {
  988. int err;
  989. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  990. if (!err)
  991. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  992. return err;
  993. }
  994. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  995. {
  996. int err;
  997. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  998. if (!err)
  999. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1000. return err;
  1001. }
  1002. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1003. {
  1004. int err;
  1005. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1006. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1007. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1008. if (!err)
  1009. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1010. return err;
  1011. }
  1012. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1013. {
  1014. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1015. set |= MII_TG3_AUXCTL_MISC_WREN;
  1016. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1017. }
  1018. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1019. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1020. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1021. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1022. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1023. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1024. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1025. static int tg3_bmcr_reset(struct tg3 *tp)
  1026. {
  1027. u32 phy_control;
  1028. int limit, err;
  1029. /* OK, reset it, and poll the BMCR_RESET bit until it
  1030. * clears or we time out.
  1031. */
  1032. phy_control = BMCR_RESET;
  1033. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1034. if (err != 0)
  1035. return -EBUSY;
  1036. limit = 5000;
  1037. while (limit--) {
  1038. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1039. if (err != 0)
  1040. return -EBUSY;
  1041. if ((phy_control & BMCR_RESET) == 0) {
  1042. udelay(40);
  1043. break;
  1044. }
  1045. udelay(10);
  1046. }
  1047. if (limit < 0)
  1048. return -EBUSY;
  1049. return 0;
  1050. }
  1051. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1052. {
  1053. struct tg3 *tp = bp->priv;
  1054. u32 val;
  1055. spin_lock_bh(&tp->lock);
  1056. if (tg3_readphy(tp, reg, &val))
  1057. val = -EIO;
  1058. spin_unlock_bh(&tp->lock);
  1059. return val;
  1060. }
  1061. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1062. {
  1063. struct tg3 *tp = bp->priv;
  1064. u32 ret = 0;
  1065. spin_lock_bh(&tp->lock);
  1066. if (tg3_writephy(tp, reg, val))
  1067. ret = -EIO;
  1068. spin_unlock_bh(&tp->lock);
  1069. return ret;
  1070. }
  1071. static int tg3_mdio_reset(struct mii_bus *bp)
  1072. {
  1073. return 0;
  1074. }
  1075. static void tg3_mdio_config_5785(struct tg3 *tp)
  1076. {
  1077. u32 val;
  1078. struct phy_device *phydev;
  1079. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1080. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1081. case PHY_ID_BCM50610:
  1082. case PHY_ID_BCM50610M:
  1083. val = MAC_PHYCFG2_50610_LED_MODES;
  1084. break;
  1085. case PHY_ID_BCMAC131:
  1086. val = MAC_PHYCFG2_AC131_LED_MODES;
  1087. break;
  1088. case PHY_ID_RTL8211C:
  1089. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1090. break;
  1091. case PHY_ID_RTL8201E:
  1092. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1093. break;
  1094. default:
  1095. return;
  1096. }
  1097. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1098. tw32(MAC_PHYCFG2, val);
  1099. val = tr32(MAC_PHYCFG1);
  1100. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1101. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1102. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1103. tw32(MAC_PHYCFG1, val);
  1104. return;
  1105. }
  1106. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1107. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1108. MAC_PHYCFG2_FMODE_MASK_MASK |
  1109. MAC_PHYCFG2_GMODE_MASK_MASK |
  1110. MAC_PHYCFG2_ACT_MASK_MASK |
  1111. MAC_PHYCFG2_QUAL_MASK_MASK |
  1112. MAC_PHYCFG2_INBAND_ENABLE;
  1113. tw32(MAC_PHYCFG2, val);
  1114. val = tr32(MAC_PHYCFG1);
  1115. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1116. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1117. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1118. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1119. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1120. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1121. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1122. }
  1123. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1124. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1125. tw32(MAC_PHYCFG1, val);
  1126. val = tr32(MAC_EXT_RGMII_MODE);
  1127. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1128. MAC_RGMII_MODE_RX_QUALITY |
  1129. MAC_RGMII_MODE_RX_ACTIVITY |
  1130. MAC_RGMII_MODE_RX_ENG_DET |
  1131. MAC_RGMII_MODE_TX_ENABLE |
  1132. MAC_RGMII_MODE_TX_LOWPWR |
  1133. MAC_RGMII_MODE_TX_RESET);
  1134. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1135. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1136. val |= MAC_RGMII_MODE_RX_INT_B |
  1137. MAC_RGMII_MODE_RX_QUALITY |
  1138. MAC_RGMII_MODE_RX_ACTIVITY |
  1139. MAC_RGMII_MODE_RX_ENG_DET;
  1140. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1141. val |= MAC_RGMII_MODE_TX_ENABLE |
  1142. MAC_RGMII_MODE_TX_LOWPWR |
  1143. MAC_RGMII_MODE_TX_RESET;
  1144. }
  1145. tw32(MAC_EXT_RGMII_MODE, val);
  1146. }
  1147. static void tg3_mdio_start(struct tg3 *tp)
  1148. {
  1149. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1150. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1151. udelay(80);
  1152. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1154. tg3_mdio_config_5785(tp);
  1155. }
  1156. static int tg3_mdio_init(struct tg3 *tp)
  1157. {
  1158. int i;
  1159. u32 reg;
  1160. struct phy_device *phydev;
  1161. if (tg3_flag(tp, 5717_PLUS)) {
  1162. u32 is_serdes;
  1163. tp->phy_addr = tp->pci_fn + 1;
  1164. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1165. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1166. else
  1167. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1168. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1169. if (is_serdes)
  1170. tp->phy_addr += 7;
  1171. } else
  1172. tp->phy_addr = TG3_PHY_MII_ADDR;
  1173. tg3_mdio_start(tp);
  1174. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1175. return 0;
  1176. tp->mdio_bus = mdiobus_alloc();
  1177. if (tp->mdio_bus == NULL)
  1178. return -ENOMEM;
  1179. tp->mdio_bus->name = "tg3 mdio bus";
  1180. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1181. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1182. tp->mdio_bus->priv = tp;
  1183. tp->mdio_bus->parent = &tp->pdev->dev;
  1184. tp->mdio_bus->read = &tg3_mdio_read;
  1185. tp->mdio_bus->write = &tg3_mdio_write;
  1186. tp->mdio_bus->reset = &tg3_mdio_reset;
  1187. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1188. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1189. for (i = 0; i < PHY_MAX_ADDR; i++)
  1190. tp->mdio_bus->irq[i] = PHY_POLL;
  1191. /* The bus registration will look for all the PHYs on the mdio bus.
  1192. * Unfortunately, it does not ensure the PHY is powered up before
  1193. * accessing the PHY ID registers. A chip reset is the
  1194. * quickest way to bring the device back to an operational state..
  1195. */
  1196. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1197. tg3_bmcr_reset(tp);
  1198. i = mdiobus_register(tp->mdio_bus);
  1199. if (i) {
  1200. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1201. mdiobus_free(tp->mdio_bus);
  1202. return i;
  1203. }
  1204. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1205. if (!phydev || !phydev->drv) {
  1206. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1207. mdiobus_unregister(tp->mdio_bus);
  1208. mdiobus_free(tp->mdio_bus);
  1209. return -ENODEV;
  1210. }
  1211. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1212. case PHY_ID_BCM57780:
  1213. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1214. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1215. break;
  1216. case PHY_ID_BCM50610:
  1217. case PHY_ID_BCM50610M:
  1218. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1219. PHY_BRCM_RX_REFCLK_UNUSED |
  1220. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1221. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1222. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1223. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1224. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1225. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1226. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1227. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1228. /* fallthru */
  1229. case PHY_ID_RTL8211C:
  1230. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1231. break;
  1232. case PHY_ID_RTL8201E:
  1233. case PHY_ID_BCMAC131:
  1234. phydev->interface = PHY_INTERFACE_MODE_MII;
  1235. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1236. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1237. break;
  1238. }
  1239. tg3_flag_set(tp, MDIOBUS_INITED);
  1240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1241. tg3_mdio_config_5785(tp);
  1242. return 0;
  1243. }
  1244. static void tg3_mdio_fini(struct tg3 *tp)
  1245. {
  1246. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1247. tg3_flag_clear(tp, MDIOBUS_INITED);
  1248. mdiobus_unregister(tp->mdio_bus);
  1249. mdiobus_free(tp->mdio_bus);
  1250. }
  1251. }
  1252. /* tp->lock is held. */
  1253. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1254. {
  1255. u32 val;
  1256. val = tr32(GRC_RX_CPU_EVENT);
  1257. val |= GRC_RX_CPU_DRIVER_EVENT;
  1258. tw32_f(GRC_RX_CPU_EVENT, val);
  1259. tp->last_event_jiffies = jiffies;
  1260. }
  1261. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1262. /* tp->lock is held. */
  1263. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1264. {
  1265. int i;
  1266. unsigned int delay_cnt;
  1267. long time_remain;
  1268. /* If enough time has passed, no wait is necessary. */
  1269. time_remain = (long)(tp->last_event_jiffies + 1 +
  1270. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1271. (long)jiffies;
  1272. if (time_remain < 0)
  1273. return;
  1274. /* Check if we can shorten the wait time. */
  1275. delay_cnt = jiffies_to_usecs(time_remain);
  1276. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1277. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1278. delay_cnt = (delay_cnt >> 3) + 1;
  1279. for (i = 0; i < delay_cnt; i++) {
  1280. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1281. break;
  1282. udelay(8);
  1283. }
  1284. }
  1285. /* tp->lock is held. */
  1286. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1287. {
  1288. u32 reg, val;
  1289. val = 0;
  1290. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1291. val = reg << 16;
  1292. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1293. val |= (reg & 0xffff);
  1294. *data++ = val;
  1295. val = 0;
  1296. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1297. val = reg << 16;
  1298. if (!tg3_readphy(tp, MII_LPA, &reg))
  1299. val |= (reg & 0xffff);
  1300. *data++ = val;
  1301. val = 0;
  1302. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1303. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1304. val = reg << 16;
  1305. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1306. val |= (reg & 0xffff);
  1307. }
  1308. *data++ = val;
  1309. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1310. val = reg << 16;
  1311. else
  1312. val = 0;
  1313. *data++ = val;
  1314. }
  1315. /* tp->lock is held. */
  1316. static void tg3_ump_link_report(struct tg3 *tp)
  1317. {
  1318. u32 data[4];
  1319. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1320. return;
  1321. tg3_phy_gather_ump_data(tp, data);
  1322. tg3_wait_for_event_ack(tp);
  1323. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1324. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1325. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1326. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1327. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1328. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1329. tg3_generate_fw_event(tp);
  1330. }
  1331. /* tp->lock is held. */
  1332. static void tg3_stop_fw(struct tg3 *tp)
  1333. {
  1334. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1335. /* Wait for RX cpu to ACK the previous event. */
  1336. tg3_wait_for_event_ack(tp);
  1337. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1338. tg3_generate_fw_event(tp);
  1339. /* Wait for RX cpu to ACK this event. */
  1340. tg3_wait_for_event_ack(tp);
  1341. }
  1342. }
  1343. /* tp->lock is held. */
  1344. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1345. {
  1346. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1347. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1348. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1349. switch (kind) {
  1350. case RESET_KIND_INIT:
  1351. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1352. DRV_STATE_START);
  1353. break;
  1354. case RESET_KIND_SHUTDOWN:
  1355. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1356. DRV_STATE_UNLOAD);
  1357. break;
  1358. case RESET_KIND_SUSPEND:
  1359. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1360. DRV_STATE_SUSPEND);
  1361. break;
  1362. default:
  1363. break;
  1364. }
  1365. }
  1366. if (kind == RESET_KIND_INIT ||
  1367. kind == RESET_KIND_SUSPEND)
  1368. tg3_ape_driver_state_change(tp, kind);
  1369. }
  1370. /* tp->lock is held. */
  1371. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1372. {
  1373. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1374. switch (kind) {
  1375. case RESET_KIND_INIT:
  1376. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1377. DRV_STATE_START_DONE);
  1378. break;
  1379. case RESET_KIND_SHUTDOWN:
  1380. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1381. DRV_STATE_UNLOAD_DONE);
  1382. break;
  1383. default:
  1384. break;
  1385. }
  1386. }
  1387. if (kind == RESET_KIND_SHUTDOWN)
  1388. tg3_ape_driver_state_change(tp, kind);
  1389. }
  1390. /* tp->lock is held. */
  1391. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1392. {
  1393. if (tg3_flag(tp, ENABLE_ASF)) {
  1394. switch (kind) {
  1395. case RESET_KIND_INIT:
  1396. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1397. DRV_STATE_START);
  1398. break;
  1399. case RESET_KIND_SHUTDOWN:
  1400. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1401. DRV_STATE_UNLOAD);
  1402. break;
  1403. case RESET_KIND_SUSPEND:
  1404. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1405. DRV_STATE_SUSPEND);
  1406. break;
  1407. default:
  1408. break;
  1409. }
  1410. }
  1411. }
  1412. static int tg3_poll_fw(struct tg3 *tp)
  1413. {
  1414. int i;
  1415. u32 val;
  1416. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1417. /* Wait up to 20ms for init done. */
  1418. for (i = 0; i < 200; i++) {
  1419. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1420. return 0;
  1421. udelay(100);
  1422. }
  1423. return -ENODEV;
  1424. }
  1425. /* Wait for firmware initialization to complete. */
  1426. for (i = 0; i < 100000; i++) {
  1427. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1428. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1429. break;
  1430. udelay(10);
  1431. }
  1432. /* Chip might not be fitted with firmware. Some Sun onboard
  1433. * parts are configured like that. So don't signal the timeout
  1434. * of the above loop as an error, but do report the lack of
  1435. * running firmware once.
  1436. */
  1437. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1438. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1439. netdev_info(tp->dev, "No firmware running\n");
  1440. }
  1441. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1442. /* The 57765 A0 needs a little more
  1443. * time to do some important work.
  1444. */
  1445. mdelay(10);
  1446. }
  1447. return 0;
  1448. }
  1449. static void tg3_link_report(struct tg3 *tp)
  1450. {
  1451. if (!netif_carrier_ok(tp->dev)) {
  1452. netif_info(tp, link, tp->dev, "Link is down\n");
  1453. tg3_ump_link_report(tp);
  1454. } else if (netif_msg_link(tp)) {
  1455. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1456. (tp->link_config.active_speed == SPEED_1000 ?
  1457. 1000 :
  1458. (tp->link_config.active_speed == SPEED_100 ?
  1459. 100 : 10)),
  1460. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1461. "full" : "half"));
  1462. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1463. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1464. "on" : "off",
  1465. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1466. "on" : "off");
  1467. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1468. netdev_info(tp->dev, "EEE is %s\n",
  1469. tp->setlpicnt ? "enabled" : "disabled");
  1470. tg3_ump_link_report(tp);
  1471. }
  1472. }
  1473. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1474. {
  1475. u16 miireg;
  1476. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1477. miireg = ADVERTISE_1000XPAUSE;
  1478. else if (flow_ctrl & FLOW_CTRL_TX)
  1479. miireg = ADVERTISE_1000XPSE_ASYM;
  1480. else if (flow_ctrl & FLOW_CTRL_RX)
  1481. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1482. else
  1483. miireg = 0;
  1484. return miireg;
  1485. }
  1486. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1487. {
  1488. u8 cap = 0;
  1489. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1490. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1491. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1492. if (lcladv & ADVERTISE_1000XPAUSE)
  1493. cap = FLOW_CTRL_RX;
  1494. if (rmtadv & ADVERTISE_1000XPAUSE)
  1495. cap = FLOW_CTRL_TX;
  1496. }
  1497. return cap;
  1498. }
  1499. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1500. {
  1501. u8 autoneg;
  1502. u8 flowctrl = 0;
  1503. u32 old_rx_mode = tp->rx_mode;
  1504. u32 old_tx_mode = tp->tx_mode;
  1505. if (tg3_flag(tp, USE_PHYLIB))
  1506. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1507. else
  1508. autoneg = tp->link_config.autoneg;
  1509. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1510. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1511. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1512. else
  1513. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1514. } else
  1515. flowctrl = tp->link_config.flowctrl;
  1516. tp->link_config.active_flowctrl = flowctrl;
  1517. if (flowctrl & FLOW_CTRL_RX)
  1518. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1519. else
  1520. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1521. if (old_rx_mode != tp->rx_mode)
  1522. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1523. if (flowctrl & FLOW_CTRL_TX)
  1524. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1525. else
  1526. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1527. if (old_tx_mode != tp->tx_mode)
  1528. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1529. }
  1530. static void tg3_adjust_link(struct net_device *dev)
  1531. {
  1532. u8 oldflowctrl, linkmesg = 0;
  1533. u32 mac_mode, lcl_adv, rmt_adv;
  1534. struct tg3 *tp = netdev_priv(dev);
  1535. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1536. spin_lock_bh(&tp->lock);
  1537. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1538. MAC_MODE_HALF_DUPLEX);
  1539. oldflowctrl = tp->link_config.active_flowctrl;
  1540. if (phydev->link) {
  1541. lcl_adv = 0;
  1542. rmt_adv = 0;
  1543. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1544. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1545. else if (phydev->speed == SPEED_1000 ||
  1546. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1547. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1548. else
  1549. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1550. if (phydev->duplex == DUPLEX_HALF)
  1551. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1552. else {
  1553. lcl_adv = mii_advertise_flowctrl(
  1554. tp->link_config.flowctrl);
  1555. if (phydev->pause)
  1556. rmt_adv = LPA_PAUSE_CAP;
  1557. if (phydev->asym_pause)
  1558. rmt_adv |= LPA_PAUSE_ASYM;
  1559. }
  1560. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1561. } else
  1562. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1563. if (mac_mode != tp->mac_mode) {
  1564. tp->mac_mode = mac_mode;
  1565. tw32_f(MAC_MODE, tp->mac_mode);
  1566. udelay(40);
  1567. }
  1568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1569. if (phydev->speed == SPEED_10)
  1570. tw32(MAC_MI_STAT,
  1571. MAC_MI_STAT_10MBPS_MODE |
  1572. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1573. else
  1574. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1575. }
  1576. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1577. tw32(MAC_TX_LENGTHS,
  1578. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1579. (6 << TX_LENGTHS_IPG_SHIFT) |
  1580. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1581. else
  1582. tw32(MAC_TX_LENGTHS,
  1583. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1584. (6 << TX_LENGTHS_IPG_SHIFT) |
  1585. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1586. if (phydev->link != tp->old_link ||
  1587. phydev->speed != tp->link_config.active_speed ||
  1588. phydev->duplex != tp->link_config.active_duplex ||
  1589. oldflowctrl != tp->link_config.active_flowctrl)
  1590. linkmesg = 1;
  1591. tp->old_link = phydev->link;
  1592. tp->link_config.active_speed = phydev->speed;
  1593. tp->link_config.active_duplex = phydev->duplex;
  1594. spin_unlock_bh(&tp->lock);
  1595. if (linkmesg)
  1596. tg3_link_report(tp);
  1597. }
  1598. static int tg3_phy_init(struct tg3 *tp)
  1599. {
  1600. struct phy_device *phydev;
  1601. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1602. return 0;
  1603. /* Bring the PHY back to a known state. */
  1604. tg3_bmcr_reset(tp);
  1605. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1606. /* Attach the MAC to the PHY. */
  1607. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1608. phydev->dev_flags, phydev->interface);
  1609. if (IS_ERR(phydev)) {
  1610. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1611. return PTR_ERR(phydev);
  1612. }
  1613. /* Mask with MAC supported features. */
  1614. switch (phydev->interface) {
  1615. case PHY_INTERFACE_MODE_GMII:
  1616. case PHY_INTERFACE_MODE_RGMII:
  1617. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1618. phydev->supported &= (PHY_GBIT_FEATURES |
  1619. SUPPORTED_Pause |
  1620. SUPPORTED_Asym_Pause);
  1621. break;
  1622. }
  1623. /* fallthru */
  1624. case PHY_INTERFACE_MODE_MII:
  1625. phydev->supported &= (PHY_BASIC_FEATURES |
  1626. SUPPORTED_Pause |
  1627. SUPPORTED_Asym_Pause);
  1628. break;
  1629. default:
  1630. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1631. return -EINVAL;
  1632. }
  1633. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1634. phydev->advertising = phydev->supported;
  1635. return 0;
  1636. }
  1637. static void tg3_phy_start(struct tg3 *tp)
  1638. {
  1639. struct phy_device *phydev;
  1640. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1641. return;
  1642. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1643. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1644. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1645. phydev->speed = tp->link_config.speed;
  1646. phydev->duplex = tp->link_config.duplex;
  1647. phydev->autoneg = tp->link_config.autoneg;
  1648. phydev->advertising = tp->link_config.advertising;
  1649. }
  1650. phy_start(phydev);
  1651. phy_start_aneg(phydev);
  1652. }
  1653. static void tg3_phy_stop(struct tg3 *tp)
  1654. {
  1655. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1656. return;
  1657. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1658. }
  1659. static void tg3_phy_fini(struct tg3 *tp)
  1660. {
  1661. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1662. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1663. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1664. }
  1665. }
  1666. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1667. {
  1668. int err;
  1669. u32 val;
  1670. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1671. return 0;
  1672. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1673. /* Cannot do read-modify-write on 5401 */
  1674. err = tg3_phy_auxctl_write(tp,
  1675. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1676. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1677. 0x4c20);
  1678. goto done;
  1679. }
  1680. err = tg3_phy_auxctl_read(tp,
  1681. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1682. if (err)
  1683. return err;
  1684. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1685. err = tg3_phy_auxctl_write(tp,
  1686. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1687. done:
  1688. return err;
  1689. }
  1690. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1691. {
  1692. u32 phytest;
  1693. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1694. u32 phy;
  1695. tg3_writephy(tp, MII_TG3_FET_TEST,
  1696. phytest | MII_TG3_FET_SHADOW_EN);
  1697. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1698. if (enable)
  1699. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1700. else
  1701. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1702. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1703. }
  1704. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1705. }
  1706. }
  1707. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1708. {
  1709. u32 reg;
  1710. if (!tg3_flag(tp, 5705_PLUS) ||
  1711. (tg3_flag(tp, 5717_PLUS) &&
  1712. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1713. return;
  1714. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1715. tg3_phy_fet_toggle_apd(tp, enable);
  1716. return;
  1717. }
  1718. reg = MII_TG3_MISC_SHDW_WREN |
  1719. MII_TG3_MISC_SHDW_SCR5_SEL |
  1720. MII_TG3_MISC_SHDW_SCR5_LPED |
  1721. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1722. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1723. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1724. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1725. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1726. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1727. reg = MII_TG3_MISC_SHDW_WREN |
  1728. MII_TG3_MISC_SHDW_APD_SEL |
  1729. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1730. if (enable)
  1731. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1732. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1733. }
  1734. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1735. {
  1736. u32 phy;
  1737. if (!tg3_flag(tp, 5705_PLUS) ||
  1738. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1739. return;
  1740. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1741. u32 ephy;
  1742. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1743. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1744. tg3_writephy(tp, MII_TG3_FET_TEST,
  1745. ephy | MII_TG3_FET_SHADOW_EN);
  1746. if (!tg3_readphy(tp, reg, &phy)) {
  1747. if (enable)
  1748. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1749. else
  1750. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1751. tg3_writephy(tp, reg, phy);
  1752. }
  1753. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1754. }
  1755. } else {
  1756. int ret;
  1757. ret = tg3_phy_auxctl_read(tp,
  1758. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1759. if (!ret) {
  1760. if (enable)
  1761. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1762. else
  1763. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1764. tg3_phy_auxctl_write(tp,
  1765. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1766. }
  1767. }
  1768. }
  1769. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1770. {
  1771. int ret;
  1772. u32 val;
  1773. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1774. return;
  1775. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1776. if (!ret)
  1777. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1778. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1779. }
  1780. static void tg3_phy_apply_otp(struct tg3 *tp)
  1781. {
  1782. u32 otp, phy;
  1783. if (!tp->phy_otp)
  1784. return;
  1785. otp = tp->phy_otp;
  1786. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1787. return;
  1788. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1789. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1790. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1791. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1792. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1793. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1794. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1795. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1796. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1797. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1798. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1799. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1800. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1801. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1802. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1803. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1804. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1805. }
  1806. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1807. {
  1808. u32 val;
  1809. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1810. return;
  1811. tp->setlpicnt = 0;
  1812. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1813. current_link_up == 1 &&
  1814. tp->link_config.active_duplex == DUPLEX_FULL &&
  1815. (tp->link_config.active_speed == SPEED_100 ||
  1816. tp->link_config.active_speed == SPEED_1000)) {
  1817. u32 eeectl;
  1818. if (tp->link_config.active_speed == SPEED_1000)
  1819. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1820. else
  1821. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1822. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1823. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1824. TG3_CL45_D7_EEERES_STAT, &val);
  1825. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1826. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1827. tp->setlpicnt = 2;
  1828. }
  1829. if (!tp->setlpicnt) {
  1830. if (current_link_up == 1 &&
  1831. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1832. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1833. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1834. }
  1835. val = tr32(TG3_CPMU_EEE_MODE);
  1836. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1837. }
  1838. }
  1839. static void tg3_phy_eee_enable(struct tg3 *tp)
  1840. {
  1841. u32 val;
  1842. if (tp->link_config.active_speed == SPEED_1000 &&
  1843. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1845. tg3_flag(tp, 57765_CLASS)) &&
  1846. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1847. val = MII_TG3_DSP_TAP26_ALNOKO |
  1848. MII_TG3_DSP_TAP26_RMRXSTO;
  1849. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1850. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1851. }
  1852. val = tr32(TG3_CPMU_EEE_MODE);
  1853. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1854. }
  1855. static int tg3_wait_macro_done(struct tg3 *tp)
  1856. {
  1857. int limit = 100;
  1858. while (limit--) {
  1859. u32 tmp32;
  1860. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1861. if ((tmp32 & 0x1000) == 0)
  1862. break;
  1863. }
  1864. }
  1865. if (limit < 0)
  1866. return -EBUSY;
  1867. return 0;
  1868. }
  1869. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1870. {
  1871. static const u32 test_pat[4][6] = {
  1872. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1873. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1874. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1875. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1876. };
  1877. int chan;
  1878. for (chan = 0; chan < 4; chan++) {
  1879. int i;
  1880. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1881. (chan * 0x2000) | 0x0200);
  1882. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1883. for (i = 0; i < 6; i++)
  1884. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1885. test_pat[chan][i]);
  1886. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1887. if (tg3_wait_macro_done(tp)) {
  1888. *resetp = 1;
  1889. return -EBUSY;
  1890. }
  1891. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1892. (chan * 0x2000) | 0x0200);
  1893. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1894. if (tg3_wait_macro_done(tp)) {
  1895. *resetp = 1;
  1896. return -EBUSY;
  1897. }
  1898. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1899. if (tg3_wait_macro_done(tp)) {
  1900. *resetp = 1;
  1901. return -EBUSY;
  1902. }
  1903. for (i = 0; i < 6; i += 2) {
  1904. u32 low, high;
  1905. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1906. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1907. tg3_wait_macro_done(tp)) {
  1908. *resetp = 1;
  1909. return -EBUSY;
  1910. }
  1911. low &= 0x7fff;
  1912. high &= 0x000f;
  1913. if (low != test_pat[chan][i] ||
  1914. high != test_pat[chan][i+1]) {
  1915. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1916. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1917. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1918. return -EBUSY;
  1919. }
  1920. }
  1921. }
  1922. return 0;
  1923. }
  1924. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1925. {
  1926. int chan;
  1927. for (chan = 0; chan < 4; chan++) {
  1928. int i;
  1929. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1930. (chan * 0x2000) | 0x0200);
  1931. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1932. for (i = 0; i < 6; i++)
  1933. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1934. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1935. if (tg3_wait_macro_done(tp))
  1936. return -EBUSY;
  1937. }
  1938. return 0;
  1939. }
  1940. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1941. {
  1942. u32 reg32, phy9_orig;
  1943. int retries, do_phy_reset, err;
  1944. retries = 10;
  1945. do_phy_reset = 1;
  1946. do {
  1947. if (do_phy_reset) {
  1948. err = tg3_bmcr_reset(tp);
  1949. if (err)
  1950. return err;
  1951. do_phy_reset = 0;
  1952. }
  1953. /* Disable transmitter and interrupt. */
  1954. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1955. continue;
  1956. reg32 |= 0x3000;
  1957. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1958. /* Set full-duplex, 1000 mbps. */
  1959. tg3_writephy(tp, MII_BMCR,
  1960. BMCR_FULLDPLX | BMCR_SPEED1000);
  1961. /* Set to master mode. */
  1962. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1963. continue;
  1964. tg3_writephy(tp, MII_CTRL1000,
  1965. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1966. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1967. if (err)
  1968. return err;
  1969. /* Block the PHY control access. */
  1970. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1971. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1972. if (!err)
  1973. break;
  1974. } while (--retries);
  1975. err = tg3_phy_reset_chanpat(tp);
  1976. if (err)
  1977. return err;
  1978. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1980. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1981. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1982. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1983. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1984. reg32 &= ~0x3000;
  1985. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1986. } else if (!err)
  1987. err = -EBUSY;
  1988. return err;
  1989. }
  1990. /* This will reset the tigon3 PHY if there is no valid
  1991. * link unless the FORCE argument is non-zero.
  1992. */
  1993. static int tg3_phy_reset(struct tg3 *tp)
  1994. {
  1995. u32 val, cpmuctrl;
  1996. int err;
  1997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1998. val = tr32(GRC_MISC_CFG);
  1999. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2000. udelay(40);
  2001. }
  2002. err = tg3_readphy(tp, MII_BMSR, &val);
  2003. err |= tg3_readphy(tp, MII_BMSR, &val);
  2004. if (err != 0)
  2005. return -EBUSY;
  2006. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  2007. netif_carrier_off(tp->dev);
  2008. tg3_link_report(tp);
  2009. }
  2010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2013. err = tg3_phy_reset_5703_4_5(tp);
  2014. if (err)
  2015. return err;
  2016. goto out;
  2017. }
  2018. cpmuctrl = 0;
  2019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2020. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2021. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2022. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2023. tw32(TG3_CPMU_CTRL,
  2024. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2025. }
  2026. err = tg3_bmcr_reset(tp);
  2027. if (err)
  2028. return err;
  2029. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2030. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2031. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2032. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2033. }
  2034. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2035. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2036. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2037. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2038. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2039. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2040. udelay(40);
  2041. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2042. }
  2043. }
  2044. if (tg3_flag(tp, 5717_PLUS) &&
  2045. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2046. return 0;
  2047. tg3_phy_apply_otp(tp);
  2048. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2049. tg3_phy_toggle_apd(tp, true);
  2050. else
  2051. tg3_phy_toggle_apd(tp, false);
  2052. out:
  2053. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2054. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2055. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2056. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2057. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2058. }
  2059. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2060. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2061. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2062. }
  2063. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2064. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2065. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2066. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2067. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2068. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2069. }
  2070. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2071. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2072. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2073. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2074. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2075. tg3_writephy(tp, MII_TG3_TEST1,
  2076. MII_TG3_TEST1_TRIM_EN | 0x4);
  2077. } else
  2078. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2079. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2080. }
  2081. }
  2082. /* Set Extended packet length bit (bit 14) on all chips that */
  2083. /* support jumbo frames */
  2084. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2085. /* Cannot do read-modify-write on 5401 */
  2086. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2087. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2088. /* Set bit 14 with read-modify-write to preserve other bits */
  2089. err = tg3_phy_auxctl_read(tp,
  2090. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2091. if (!err)
  2092. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2093. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2094. }
  2095. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2096. * jumbo frames transmission.
  2097. */
  2098. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2099. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2100. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2101. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2102. }
  2103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2104. /* adjust output voltage */
  2105. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2106. }
  2107. tg3_phy_toggle_automdix(tp, 1);
  2108. tg3_phy_set_wirespeed(tp);
  2109. return 0;
  2110. }
  2111. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2112. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2113. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2114. TG3_GPIO_MSG_NEED_VAUX)
  2115. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2116. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2117. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2118. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2119. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2120. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2121. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2122. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2123. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2124. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2125. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2126. {
  2127. u32 status, shift;
  2128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2130. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2131. else
  2132. status = tr32(TG3_CPMU_DRV_STATUS);
  2133. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2134. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2135. status |= (newstat << shift);
  2136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2137. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2138. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2139. else
  2140. tw32(TG3_CPMU_DRV_STATUS, status);
  2141. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2142. }
  2143. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2144. {
  2145. if (!tg3_flag(tp, IS_NIC))
  2146. return 0;
  2147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2150. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2151. return -EIO;
  2152. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2153. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2154. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2155. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2156. } else {
  2157. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2158. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2159. }
  2160. return 0;
  2161. }
  2162. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2163. {
  2164. u32 grc_local_ctrl;
  2165. if (!tg3_flag(tp, IS_NIC) ||
  2166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2168. return;
  2169. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2170. tw32_wait_f(GRC_LOCAL_CTRL,
  2171. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. tw32_wait_f(GRC_LOCAL_CTRL,
  2174. grc_local_ctrl,
  2175. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2176. tw32_wait_f(GRC_LOCAL_CTRL,
  2177. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2178. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2179. }
  2180. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2181. {
  2182. if (!tg3_flag(tp, IS_NIC))
  2183. return;
  2184. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2185. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2186. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2187. (GRC_LCLCTRL_GPIO_OE0 |
  2188. GRC_LCLCTRL_GPIO_OE1 |
  2189. GRC_LCLCTRL_GPIO_OE2 |
  2190. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2191. GRC_LCLCTRL_GPIO_OUTPUT1),
  2192. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2193. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2194. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2195. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2196. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2197. GRC_LCLCTRL_GPIO_OE1 |
  2198. GRC_LCLCTRL_GPIO_OE2 |
  2199. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2200. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2201. tp->grc_local_ctrl;
  2202. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2203. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2204. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2205. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2206. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2207. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2208. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2209. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2210. } else {
  2211. u32 no_gpio2;
  2212. u32 grc_local_ctrl = 0;
  2213. /* Workaround to prevent overdrawing Amps. */
  2214. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2215. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2216. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2217. grc_local_ctrl,
  2218. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2219. }
  2220. /* On 5753 and variants, GPIO2 cannot be used. */
  2221. no_gpio2 = tp->nic_sram_data_cfg &
  2222. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2223. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2224. GRC_LCLCTRL_GPIO_OE1 |
  2225. GRC_LCLCTRL_GPIO_OE2 |
  2226. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2227. GRC_LCLCTRL_GPIO_OUTPUT2;
  2228. if (no_gpio2) {
  2229. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2230. GRC_LCLCTRL_GPIO_OUTPUT2);
  2231. }
  2232. tw32_wait_f(GRC_LOCAL_CTRL,
  2233. tp->grc_local_ctrl | grc_local_ctrl,
  2234. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2235. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2236. tw32_wait_f(GRC_LOCAL_CTRL,
  2237. tp->grc_local_ctrl | grc_local_ctrl,
  2238. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2239. if (!no_gpio2) {
  2240. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2241. tw32_wait_f(GRC_LOCAL_CTRL,
  2242. tp->grc_local_ctrl | grc_local_ctrl,
  2243. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2244. }
  2245. }
  2246. }
  2247. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2248. {
  2249. u32 msg = 0;
  2250. /* Serialize power state transitions */
  2251. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2252. return;
  2253. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2254. msg = TG3_GPIO_MSG_NEED_VAUX;
  2255. msg = tg3_set_function_status(tp, msg);
  2256. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2257. goto done;
  2258. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2259. tg3_pwrsrc_switch_to_vaux(tp);
  2260. else
  2261. tg3_pwrsrc_die_with_vmain(tp);
  2262. done:
  2263. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2264. }
  2265. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2266. {
  2267. bool need_vaux = false;
  2268. /* The GPIOs do something completely different on 57765. */
  2269. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2270. return;
  2271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2274. tg3_frob_aux_power_5717(tp, include_wol ?
  2275. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2276. return;
  2277. }
  2278. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2279. struct net_device *dev_peer;
  2280. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2281. /* remove_one() may have been run on the peer. */
  2282. if (dev_peer) {
  2283. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2284. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2285. return;
  2286. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2287. tg3_flag(tp_peer, ENABLE_ASF))
  2288. need_vaux = true;
  2289. }
  2290. }
  2291. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2292. tg3_flag(tp, ENABLE_ASF))
  2293. need_vaux = true;
  2294. if (need_vaux)
  2295. tg3_pwrsrc_switch_to_vaux(tp);
  2296. else
  2297. tg3_pwrsrc_die_with_vmain(tp);
  2298. }
  2299. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2300. {
  2301. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2302. return 1;
  2303. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2304. if (speed != SPEED_10)
  2305. return 1;
  2306. } else if (speed == SPEED_10)
  2307. return 1;
  2308. return 0;
  2309. }
  2310. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2311. {
  2312. u32 val;
  2313. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2314. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2315. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2316. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2317. sg_dig_ctrl |=
  2318. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2319. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2320. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2321. }
  2322. return;
  2323. }
  2324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2325. tg3_bmcr_reset(tp);
  2326. val = tr32(GRC_MISC_CFG);
  2327. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2328. udelay(40);
  2329. return;
  2330. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2331. u32 phytest;
  2332. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2333. u32 phy;
  2334. tg3_writephy(tp, MII_ADVERTISE, 0);
  2335. tg3_writephy(tp, MII_BMCR,
  2336. BMCR_ANENABLE | BMCR_ANRESTART);
  2337. tg3_writephy(tp, MII_TG3_FET_TEST,
  2338. phytest | MII_TG3_FET_SHADOW_EN);
  2339. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2340. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2341. tg3_writephy(tp,
  2342. MII_TG3_FET_SHDW_AUXMODE4,
  2343. phy);
  2344. }
  2345. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2346. }
  2347. return;
  2348. } else if (do_low_power) {
  2349. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2350. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2351. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2352. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2353. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2354. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2355. }
  2356. /* The PHY should not be powered down on some chips because
  2357. * of bugs.
  2358. */
  2359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2361. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2362. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2363. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2364. !tp->pci_fn))
  2365. return;
  2366. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2367. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2368. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2369. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2370. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2371. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2372. }
  2373. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2374. }
  2375. /* tp->lock is held. */
  2376. static int tg3_nvram_lock(struct tg3 *tp)
  2377. {
  2378. if (tg3_flag(tp, NVRAM)) {
  2379. int i;
  2380. if (tp->nvram_lock_cnt == 0) {
  2381. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2382. for (i = 0; i < 8000; i++) {
  2383. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2384. break;
  2385. udelay(20);
  2386. }
  2387. if (i == 8000) {
  2388. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2389. return -ENODEV;
  2390. }
  2391. }
  2392. tp->nvram_lock_cnt++;
  2393. }
  2394. return 0;
  2395. }
  2396. /* tp->lock is held. */
  2397. static void tg3_nvram_unlock(struct tg3 *tp)
  2398. {
  2399. if (tg3_flag(tp, NVRAM)) {
  2400. if (tp->nvram_lock_cnt > 0)
  2401. tp->nvram_lock_cnt--;
  2402. if (tp->nvram_lock_cnt == 0)
  2403. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2404. }
  2405. }
  2406. /* tp->lock is held. */
  2407. static void tg3_enable_nvram_access(struct tg3 *tp)
  2408. {
  2409. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2410. u32 nvaccess = tr32(NVRAM_ACCESS);
  2411. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2412. }
  2413. }
  2414. /* tp->lock is held. */
  2415. static void tg3_disable_nvram_access(struct tg3 *tp)
  2416. {
  2417. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2418. u32 nvaccess = tr32(NVRAM_ACCESS);
  2419. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2420. }
  2421. }
  2422. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2423. u32 offset, u32 *val)
  2424. {
  2425. u32 tmp;
  2426. int i;
  2427. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2428. return -EINVAL;
  2429. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2430. EEPROM_ADDR_DEVID_MASK |
  2431. EEPROM_ADDR_READ);
  2432. tw32(GRC_EEPROM_ADDR,
  2433. tmp |
  2434. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2435. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2436. EEPROM_ADDR_ADDR_MASK) |
  2437. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2438. for (i = 0; i < 1000; i++) {
  2439. tmp = tr32(GRC_EEPROM_ADDR);
  2440. if (tmp & EEPROM_ADDR_COMPLETE)
  2441. break;
  2442. msleep(1);
  2443. }
  2444. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2445. return -EBUSY;
  2446. tmp = tr32(GRC_EEPROM_DATA);
  2447. /*
  2448. * The data will always be opposite the native endian
  2449. * format. Perform a blind byteswap to compensate.
  2450. */
  2451. *val = swab32(tmp);
  2452. return 0;
  2453. }
  2454. #define NVRAM_CMD_TIMEOUT 10000
  2455. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2456. {
  2457. int i;
  2458. tw32(NVRAM_CMD, nvram_cmd);
  2459. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2460. udelay(10);
  2461. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2462. udelay(10);
  2463. break;
  2464. }
  2465. }
  2466. if (i == NVRAM_CMD_TIMEOUT)
  2467. return -EBUSY;
  2468. return 0;
  2469. }
  2470. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2471. {
  2472. if (tg3_flag(tp, NVRAM) &&
  2473. tg3_flag(tp, NVRAM_BUFFERED) &&
  2474. tg3_flag(tp, FLASH) &&
  2475. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2476. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2477. addr = ((addr / tp->nvram_pagesize) <<
  2478. ATMEL_AT45DB0X1B_PAGE_POS) +
  2479. (addr % tp->nvram_pagesize);
  2480. return addr;
  2481. }
  2482. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2483. {
  2484. if (tg3_flag(tp, NVRAM) &&
  2485. tg3_flag(tp, NVRAM_BUFFERED) &&
  2486. tg3_flag(tp, FLASH) &&
  2487. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2488. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2489. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2490. tp->nvram_pagesize) +
  2491. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2492. return addr;
  2493. }
  2494. /* NOTE: Data read in from NVRAM is byteswapped according to
  2495. * the byteswapping settings for all other register accesses.
  2496. * tg3 devices are BE devices, so on a BE machine, the data
  2497. * returned will be exactly as it is seen in NVRAM. On a LE
  2498. * machine, the 32-bit value will be byteswapped.
  2499. */
  2500. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2501. {
  2502. int ret;
  2503. if (!tg3_flag(tp, NVRAM))
  2504. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2505. offset = tg3_nvram_phys_addr(tp, offset);
  2506. if (offset > NVRAM_ADDR_MSK)
  2507. return -EINVAL;
  2508. ret = tg3_nvram_lock(tp);
  2509. if (ret)
  2510. return ret;
  2511. tg3_enable_nvram_access(tp);
  2512. tw32(NVRAM_ADDR, offset);
  2513. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2514. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2515. if (ret == 0)
  2516. *val = tr32(NVRAM_RDDATA);
  2517. tg3_disable_nvram_access(tp);
  2518. tg3_nvram_unlock(tp);
  2519. return ret;
  2520. }
  2521. /* Ensures NVRAM data is in bytestream format. */
  2522. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2523. {
  2524. u32 v;
  2525. int res = tg3_nvram_read(tp, offset, &v);
  2526. if (!res)
  2527. *val = cpu_to_be32(v);
  2528. return res;
  2529. }
  2530. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2531. u32 offset, u32 len, u8 *buf)
  2532. {
  2533. int i, j, rc = 0;
  2534. u32 val;
  2535. for (i = 0; i < len; i += 4) {
  2536. u32 addr;
  2537. __be32 data;
  2538. addr = offset + i;
  2539. memcpy(&data, buf + i, 4);
  2540. /*
  2541. * The SEEPROM interface expects the data to always be opposite
  2542. * the native endian format. We accomplish this by reversing
  2543. * all the operations that would have been performed on the
  2544. * data from a call to tg3_nvram_read_be32().
  2545. */
  2546. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2547. val = tr32(GRC_EEPROM_ADDR);
  2548. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2549. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2550. EEPROM_ADDR_READ);
  2551. tw32(GRC_EEPROM_ADDR, val |
  2552. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2553. (addr & EEPROM_ADDR_ADDR_MASK) |
  2554. EEPROM_ADDR_START |
  2555. EEPROM_ADDR_WRITE);
  2556. for (j = 0; j < 1000; j++) {
  2557. val = tr32(GRC_EEPROM_ADDR);
  2558. if (val & EEPROM_ADDR_COMPLETE)
  2559. break;
  2560. msleep(1);
  2561. }
  2562. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2563. rc = -EBUSY;
  2564. break;
  2565. }
  2566. }
  2567. return rc;
  2568. }
  2569. /* offset and length are dword aligned */
  2570. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2571. u8 *buf)
  2572. {
  2573. int ret = 0;
  2574. u32 pagesize = tp->nvram_pagesize;
  2575. u32 pagemask = pagesize - 1;
  2576. u32 nvram_cmd;
  2577. u8 *tmp;
  2578. tmp = kmalloc(pagesize, GFP_KERNEL);
  2579. if (tmp == NULL)
  2580. return -ENOMEM;
  2581. while (len) {
  2582. int j;
  2583. u32 phy_addr, page_off, size;
  2584. phy_addr = offset & ~pagemask;
  2585. for (j = 0; j < pagesize; j += 4) {
  2586. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2587. (__be32 *) (tmp + j));
  2588. if (ret)
  2589. break;
  2590. }
  2591. if (ret)
  2592. break;
  2593. page_off = offset & pagemask;
  2594. size = pagesize;
  2595. if (len < size)
  2596. size = len;
  2597. len -= size;
  2598. memcpy(tmp + page_off, buf, size);
  2599. offset = offset + (pagesize - page_off);
  2600. tg3_enable_nvram_access(tp);
  2601. /*
  2602. * Before we can erase the flash page, we need
  2603. * to issue a special "write enable" command.
  2604. */
  2605. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2606. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2607. break;
  2608. /* Erase the target page */
  2609. tw32(NVRAM_ADDR, phy_addr);
  2610. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2611. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2612. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2613. break;
  2614. /* Issue another write enable to start the write. */
  2615. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2616. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2617. break;
  2618. for (j = 0; j < pagesize; j += 4) {
  2619. __be32 data;
  2620. data = *((__be32 *) (tmp + j));
  2621. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2622. tw32(NVRAM_ADDR, phy_addr + j);
  2623. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2624. NVRAM_CMD_WR;
  2625. if (j == 0)
  2626. nvram_cmd |= NVRAM_CMD_FIRST;
  2627. else if (j == (pagesize - 4))
  2628. nvram_cmd |= NVRAM_CMD_LAST;
  2629. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2630. if (ret)
  2631. break;
  2632. }
  2633. if (ret)
  2634. break;
  2635. }
  2636. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2637. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2638. kfree(tmp);
  2639. return ret;
  2640. }
  2641. /* offset and length are dword aligned */
  2642. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2643. u8 *buf)
  2644. {
  2645. int i, ret = 0;
  2646. for (i = 0; i < len; i += 4, offset += 4) {
  2647. u32 page_off, phy_addr, nvram_cmd;
  2648. __be32 data;
  2649. memcpy(&data, buf + i, 4);
  2650. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2651. page_off = offset % tp->nvram_pagesize;
  2652. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2653. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2654. if (page_off == 0 || i == 0)
  2655. nvram_cmd |= NVRAM_CMD_FIRST;
  2656. if (page_off == (tp->nvram_pagesize - 4))
  2657. nvram_cmd |= NVRAM_CMD_LAST;
  2658. if (i == (len - 4))
  2659. nvram_cmd |= NVRAM_CMD_LAST;
  2660. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2661. !tg3_flag(tp, FLASH) ||
  2662. !tg3_flag(tp, 57765_PLUS))
  2663. tw32(NVRAM_ADDR, phy_addr);
  2664. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2665. !tg3_flag(tp, 5755_PLUS) &&
  2666. (tp->nvram_jedecnum == JEDEC_ST) &&
  2667. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2668. u32 cmd;
  2669. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2670. ret = tg3_nvram_exec_cmd(tp, cmd);
  2671. if (ret)
  2672. break;
  2673. }
  2674. if (!tg3_flag(tp, FLASH)) {
  2675. /* We always do complete word writes to eeprom. */
  2676. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2677. }
  2678. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2679. if (ret)
  2680. break;
  2681. }
  2682. return ret;
  2683. }
  2684. /* offset and length are dword aligned */
  2685. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2686. {
  2687. int ret;
  2688. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2689. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2690. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2691. udelay(40);
  2692. }
  2693. if (!tg3_flag(tp, NVRAM)) {
  2694. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2695. } else {
  2696. u32 grc_mode;
  2697. ret = tg3_nvram_lock(tp);
  2698. if (ret)
  2699. return ret;
  2700. tg3_enable_nvram_access(tp);
  2701. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2702. tw32(NVRAM_WRITE1, 0x406);
  2703. grc_mode = tr32(GRC_MODE);
  2704. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2705. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2706. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2707. buf);
  2708. } else {
  2709. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2710. buf);
  2711. }
  2712. grc_mode = tr32(GRC_MODE);
  2713. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2714. tg3_disable_nvram_access(tp);
  2715. tg3_nvram_unlock(tp);
  2716. }
  2717. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2718. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2719. udelay(40);
  2720. }
  2721. return ret;
  2722. }
  2723. #define RX_CPU_SCRATCH_BASE 0x30000
  2724. #define RX_CPU_SCRATCH_SIZE 0x04000
  2725. #define TX_CPU_SCRATCH_BASE 0x34000
  2726. #define TX_CPU_SCRATCH_SIZE 0x04000
  2727. /* tp->lock is held. */
  2728. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2729. {
  2730. int i;
  2731. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2733. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2734. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2735. return 0;
  2736. }
  2737. if (offset == RX_CPU_BASE) {
  2738. for (i = 0; i < 10000; i++) {
  2739. tw32(offset + CPU_STATE, 0xffffffff);
  2740. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2741. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2742. break;
  2743. }
  2744. tw32(offset + CPU_STATE, 0xffffffff);
  2745. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2746. udelay(10);
  2747. } else {
  2748. for (i = 0; i < 10000; i++) {
  2749. tw32(offset + CPU_STATE, 0xffffffff);
  2750. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2751. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2752. break;
  2753. }
  2754. }
  2755. if (i >= 10000) {
  2756. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2757. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2758. return -ENODEV;
  2759. }
  2760. /* Clear firmware's nvram arbitration. */
  2761. if (tg3_flag(tp, NVRAM))
  2762. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2763. return 0;
  2764. }
  2765. struct fw_info {
  2766. unsigned int fw_base;
  2767. unsigned int fw_len;
  2768. const __be32 *fw_data;
  2769. };
  2770. /* tp->lock is held. */
  2771. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2772. u32 cpu_scratch_base, int cpu_scratch_size,
  2773. struct fw_info *info)
  2774. {
  2775. int err, lock_err, i;
  2776. void (*write_op)(struct tg3 *, u32, u32);
  2777. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2778. netdev_err(tp->dev,
  2779. "%s: Trying to load TX cpu firmware which is 5705\n",
  2780. __func__);
  2781. return -EINVAL;
  2782. }
  2783. if (tg3_flag(tp, 5705_PLUS))
  2784. write_op = tg3_write_mem;
  2785. else
  2786. write_op = tg3_write_indirect_reg32;
  2787. /* It is possible that bootcode is still loading at this point.
  2788. * Get the nvram lock first before halting the cpu.
  2789. */
  2790. lock_err = tg3_nvram_lock(tp);
  2791. err = tg3_halt_cpu(tp, cpu_base);
  2792. if (!lock_err)
  2793. tg3_nvram_unlock(tp);
  2794. if (err)
  2795. goto out;
  2796. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2797. write_op(tp, cpu_scratch_base + i, 0);
  2798. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2799. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2800. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2801. write_op(tp, (cpu_scratch_base +
  2802. (info->fw_base & 0xffff) +
  2803. (i * sizeof(u32))),
  2804. be32_to_cpu(info->fw_data[i]));
  2805. err = 0;
  2806. out:
  2807. return err;
  2808. }
  2809. /* tp->lock is held. */
  2810. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2811. {
  2812. struct fw_info info;
  2813. const __be32 *fw_data;
  2814. int err, i;
  2815. fw_data = (void *)tp->fw->data;
  2816. /* Firmware blob starts with version numbers, followed by
  2817. start address and length. We are setting complete length.
  2818. length = end_address_of_bss - start_address_of_text.
  2819. Remainder is the blob to be loaded contiguously
  2820. from start address. */
  2821. info.fw_base = be32_to_cpu(fw_data[1]);
  2822. info.fw_len = tp->fw->size - 12;
  2823. info.fw_data = &fw_data[3];
  2824. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2825. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2826. &info);
  2827. if (err)
  2828. return err;
  2829. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2830. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2831. &info);
  2832. if (err)
  2833. return err;
  2834. /* Now startup only the RX cpu. */
  2835. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2836. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2837. for (i = 0; i < 5; i++) {
  2838. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2839. break;
  2840. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2841. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2842. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2843. udelay(1000);
  2844. }
  2845. if (i >= 5) {
  2846. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2847. "should be %08x\n", __func__,
  2848. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2849. return -ENODEV;
  2850. }
  2851. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2852. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2853. return 0;
  2854. }
  2855. /* tp->lock is held. */
  2856. static int tg3_load_tso_firmware(struct tg3 *tp)
  2857. {
  2858. struct fw_info info;
  2859. const __be32 *fw_data;
  2860. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2861. int err, i;
  2862. if (tg3_flag(tp, HW_TSO_1) ||
  2863. tg3_flag(tp, HW_TSO_2) ||
  2864. tg3_flag(tp, HW_TSO_3))
  2865. return 0;
  2866. fw_data = (void *)tp->fw->data;
  2867. /* Firmware blob starts with version numbers, followed by
  2868. start address and length. We are setting complete length.
  2869. length = end_address_of_bss - start_address_of_text.
  2870. Remainder is the blob to be loaded contiguously
  2871. from start address. */
  2872. info.fw_base = be32_to_cpu(fw_data[1]);
  2873. cpu_scratch_size = tp->fw_len;
  2874. info.fw_len = tp->fw->size - 12;
  2875. info.fw_data = &fw_data[3];
  2876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2877. cpu_base = RX_CPU_BASE;
  2878. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2879. } else {
  2880. cpu_base = TX_CPU_BASE;
  2881. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2882. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2883. }
  2884. err = tg3_load_firmware_cpu(tp, cpu_base,
  2885. cpu_scratch_base, cpu_scratch_size,
  2886. &info);
  2887. if (err)
  2888. return err;
  2889. /* Now startup the cpu. */
  2890. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2891. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2892. for (i = 0; i < 5; i++) {
  2893. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2894. break;
  2895. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2896. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2897. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2898. udelay(1000);
  2899. }
  2900. if (i >= 5) {
  2901. netdev_err(tp->dev,
  2902. "%s fails to set CPU PC, is %08x should be %08x\n",
  2903. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2904. return -ENODEV;
  2905. }
  2906. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2907. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2908. return 0;
  2909. }
  2910. /* tp->lock is held. */
  2911. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2912. {
  2913. u32 addr_high, addr_low;
  2914. int i;
  2915. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2916. tp->dev->dev_addr[1]);
  2917. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2918. (tp->dev->dev_addr[3] << 16) |
  2919. (tp->dev->dev_addr[4] << 8) |
  2920. (tp->dev->dev_addr[5] << 0));
  2921. for (i = 0; i < 4; i++) {
  2922. if (i == 1 && skip_mac_1)
  2923. continue;
  2924. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2925. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2926. }
  2927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2929. for (i = 0; i < 12; i++) {
  2930. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2931. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2932. }
  2933. }
  2934. addr_high = (tp->dev->dev_addr[0] +
  2935. tp->dev->dev_addr[1] +
  2936. tp->dev->dev_addr[2] +
  2937. tp->dev->dev_addr[3] +
  2938. tp->dev->dev_addr[4] +
  2939. tp->dev->dev_addr[5]) &
  2940. TX_BACKOFF_SEED_MASK;
  2941. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2942. }
  2943. static void tg3_enable_register_access(struct tg3 *tp)
  2944. {
  2945. /*
  2946. * Make sure register accesses (indirect or otherwise) will function
  2947. * correctly.
  2948. */
  2949. pci_write_config_dword(tp->pdev,
  2950. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2951. }
  2952. static int tg3_power_up(struct tg3 *tp)
  2953. {
  2954. int err;
  2955. tg3_enable_register_access(tp);
  2956. err = pci_set_power_state(tp->pdev, PCI_D0);
  2957. if (!err) {
  2958. /* Switch out of Vaux if it is a NIC */
  2959. tg3_pwrsrc_switch_to_vmain(tp);
  2960. } else {
  2961. netdev_err(tp->dev, "Transition to D0 failed\n");
  2962. }
  2963. return err;
  2964. }
  2965. static int tg3_setup_phy(struct tg3 *, int);
  2966. static int tg3_power_down_prepare(struct tg3 *tp)
  2967. {
  2968. u32 misc_host_ctrl;
  2969. bool device_should_wake, do_low_power;
  2970. tg3_enable_register_access(tp);
  2971. /* Restore the CLKREQ setting. */
  2972. if (tg3_flag(tp, CLKREQ_BUG)) {
  2973. u16 lnkctl;
  2974. pci_read_config_word(tp->pdev,
  2975. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2976. &lnkctl);
  2977. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2978. pci_write_config_word(tp->pdev,
  2979. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2980. lnkctl);
  2981. }
  2982. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2983. tw32(TG3PCI_MISC_HOST_CTRL,
  2984. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2985. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2986. tg3_flag(tp, WOL_ENABLE);
  2987. if (tg3_flag(tp, USE_PHYLIB)) {
  2988. do_low_power = false;
  2989. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2990. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2991. struct phy_device *phydev;
  2992. u32 phyid, advertising;
  2993. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2994. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2995. tp->link_config.speed = phydev->speed;
  2996. tp->link_config.duplex = phydev->duplex;
  2997. tp->link_config.autoneg = phydev->autoneg;
  2998. tp->link_config.advertising = phydev->advertising;
  2999. advertising = ADVERTISED_TP |
  3000. ADVERTISED_Pause |
  3001. ADVERTISED_Autoneg |
  3002. ADVERTISED_10baseT_Half;
  3003. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3004. if (tg3_flag(tp, WOL_SPEED_100MB))
  3005. advertising |=
  3006. ADVERTISED_100baseT_Half |
  3007. ADVERTISED_100baseT_Full |
  3008. ADVERTISED_10baseT_Full;
  3009. else
  3010. advertising |= ADVERTISED_10baseT_Full;
  3011. }
  3012. phydev->advertising = advertising;
  3013. phy_start_aneg(phydev);
  3014. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3015. if (phyid != PHY_ID_BCMAC131) {
  3016. phyid &= PHY_BCM_OUI_MASK;
  3017. if (phyid == PHY_BCM_OUI_1 ||
  3018. phyid == PHY_BCM_OUI_2 ||
  3019. phyid == PHY_BCM_OUI_3)
  3020. do_low_power = true;
  3021. }
  3022. }
  3023. } else {
  3024. do_low_power = true;
  3025. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3026. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3027. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3028. tg3_setup_phy(tp, 0);
  3029. }
  3030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3031. u32 val;
  3032. val = tr32(GRC_VCPU_EXT_CTRL);
  3033. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3034. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3035. int i;
  3036. u32 val;
  3037. for (i = 0; i < 200; i++) {
  3038. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3039. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3040. break;
  3041. msleep(1);
  3042. }
  3043. }
  3044. if (tg3_flag(tp, WOL_CAP))
  3045. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3046. WOL_DRV_STATE_SHUTDOWN |
  3047. WOL_DRV_WOL |
  3048. WOL_SET_MAGIC_PKT);
  3049. if (device_should_wake) {
  3050. u32 mac_mode;
  3051. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3052. if (do_low_power &&
  3053. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3054. tg3_phy_auxctl_write(tp,
  3055. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3056. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3057. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3058. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3059. udelay(40);
  3060. }
  3061. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3062. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3063. else
  3064. mac_mode = MAC_MODE_PORT_MODE_MII;
  3065. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3066. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3067. ASIC_REV_5700) {
  3068. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3069. SPEED_100 : SPEED_10;
  3070. if (tg3_5700_link_polarity(tp, speed))
  3071. mac_mode |= MAC_MODE_LINK_POLARITY;
  3072. else
  3073. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3074. }
  3075. } else {
  3076. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3077. }
  3078. if (!tg3_flag(tp, 5750_PLUS))
  3079. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3080. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3081. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3082. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3083. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3084. if (tg3_flag(tp, ENABLE_APE))
  3085. mac_mode |= MAC_MODE_APE_TX_EN |
  3086. MAC_MODE_APE_RX_EN |
  3087. MAC_MODE_TDE_ENABLE;
  3088. tw32_f(MAC_MODE, mac_mode);
  3089. udelay(100);
  3090. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3091. udelay(10);
  3092. }
  3093. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3094. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3096. u32 base_val;
  3097. base_val = tp->pci_clock_ctrl;
  3098. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3099. CLOCK_CTRL_TXCLK_DISABLE);
  3100. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3101. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3102. } else if (tg3_flag(tp, 5780_CLASS) ||
  3103. tg3_flag(tp, CPMU_PRESENT) ||
  3104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3105. /* do nothing */
  3106. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3107. u32 newbits1, newbits2;
  3108. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3110. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3111. CLOCK_CTRL_TXCLK_DISABLE |
  3112. CLOCK_CTRL_ALTCLK);
  3113. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3114. } else if (tg3_flag(tp, 5705_PLUS)) {
  3115. newbits1 = CLOCK_CTRL_625_CORE;
  3116. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3117. } else {
  3118. newbits1 = CLOCK_CTRL_ALTCLK;
  3119. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3120. }
  3121. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3122. 40);
  3123. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3124. 40);
  3125. if (!tg3_flag(tp, 5705_PLUS)) {
  3126. u32 newbits3;
  3127. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3129. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3130. CLOCK_CTRL_TXCLK_DISABLE |
  3131. CLOCK_CTRL_44MHZ_CORE);
  3132. } else {
  3133. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3134. }
  3135. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3136. tp->pci_clock_ctrl | newbits3, 40);
  3137. }
  3138. }
  3139. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3140. tg3_power_down_phy(tp, do_low_power);
  3141. tg3_frob_aux_power(tp, true);
  3142. /* Workaround for unstable PLL clock */
  3143. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3144. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3145. u32 val = tr32(0x7d00);
  3146. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3147. tw32(0x7d00, val);
  3148. if (!tg3_flag(tp, ENABLE_ASF)) {
  3149. int err;
  3150. err = tg3_nvram_lock(tp);
  3151. tg3_halt_cpu(tp, RX_CPU_BASE);
  3152. if (!err)
  3153. tg3_nvram_unlock(tp);
  3154. }
  3155. }
  3156. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3157. return 0;
  3158. }
  3159. static void tg3_power_down(struct tg3 *tp)
  3160. {
  3161. tg3_power_down_prepare(tp);
  3162. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3163. pci_set_power_state(tp->pdev, PCI_D3hot);
  3164. }
  3165. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3166. {
  3167. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3168. case MII_TG3_AUX_STAT_10HALF:
  3169. *speed = SPEED_10;
  3170. *duplex = DUPLEX_HALF;
  3171. break;
  3172. case MII_TG3_AUX_STAT_10FULL:
  3173. *speed = SPEED_10;
  3174. *duplex = DUPLEX_FULL;
  3175. break;
  3176. case MII_TG3_AUX_STAT_100HALF:
  3177. *speed = SPEED_100;
  3178. *duplex = DUPLEX_HALF;
  3179. break;
  3180. case MII_TG3_AUX_STAT_100FULL:
  3181. *speed = SPEED_100;
  3182. *duplex = DUPLEX_FULL;
  3183. break;
  3184. case MII_TG3_AUX_STAT_1000HALF:
  3185. *speed = SPEED_1000;
  3186. *duplex = DUPLEX_HALF;
  3187. break;
  3188. case MII_TG3_AUX_STAT_1000FULL:
  3189. *speed = SPEED_1000;
  3190. *duplex = DUPLEX_FULL;
  3191. break;
  3192. default:
  3193. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3194. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3195. SPEED_10;
  3196. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3197. DUPLEX_HALF;
  3198. break;
  3199. }
  3200. *speed = SPEED_UNKNOWN;
  3201. *duplex = DUPLEX_UNKNOWN;
  3202. break;
  3203. }
  3204. }
  3205. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3206. {
  3207. int err = 0;
  3208. u32 val, new_adv;
  3209. new_adv = ADVERTISE_CSMA;
  3210. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3211. new_adv |= mii_advertise_flowctrl(flowctrl);
  3212. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3213. if (err)
  3214. goto done;
  3215. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3216. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3217. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3218. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3219. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3220. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3221. if (err)
  3222. goto done;
  3223. }
  3224. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3225. goto done;
  3226. tw32(TG3_CPMU_EEE_MODE,
  3227. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3228. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3229. if (!err) {
  3230. u32 err2;
  3231. val = 0;
  3232. /* Advertise 100-BaseTX EEE ability */
  3233. if (advertise & ADVERTISED_100baseT_Full)
  3234. val |= MDIO_AN_EEE_ADV_100TX;
  3235. /* Advertise 1000-BaseT EEE ability */
  3236. if (advertise & ADVERTISED_1000baseT_Full)
  3237. val |= MDIO_AN_EEE_ADV_1000T;
  3238. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3239. if (err)
  3240. val = 0;
  3241. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3242. case ASIC_REV_5717:
  3243. case ASIC_REV_57765:
  3244. case ASIC_REV_57766:
  3245. case ASIC_REV_5719:
  3246. /* If we advertised any eee advertisements above... */
  3247. if (val)
  3248. val = MII_TG3_DSP_TAP26_ALNOKO |
  3249. MII_TG3_DSP_TAP26_RMRXSTO |
  3250. MII_TG3_DSP_TAP26_OPCSINPT;
  3251. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3252. /* Fall through */
  3253. case ASIC_REV_5720:
  3254. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3255. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3256. MII_TG3_DSP_CH34TP2_HIBW01);
  3257. }
  3258. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3259. if (!err)
  3260. err = err2;
  3261. }
  3262. done:
  3263. return err;
  3264. }
  3265. static void tg3_phy_copper_begin(struct tg3 *tp)
  3266. {
  3267. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3268. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3269. u32 adv, fc;
  3270. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3271. adv = ADVERTISED_10baseT_Half |
  3272. ADVERTISED_10baseT_Full;
  3273. if (tg3_flag(tp, WOL_SPEED_100MB))
  3274. adv |= ADVERTISED_100baseT_Half |
  3275. ADVERTISED_100baseT_Full;
  3276. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3277. } else {
  3278. adv = tp->link_config.advertising;
  3279. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3280. adv &= ~(ADVERTISED_1000baseT_Half |
  3281. ADVERTISED_1000baseT_Full);
  3282. fc = tp->link_config.flowctrl;
  3283. }
  3284. tg3_phy_autoneg_cfg(tp, adv, fc);
  3285. tg3_writephy(tp, MII_BMCR,
  3286. BMCR_ANENABLE | BMCR_ANRESTART);
  3287. } else {
  3288. int i;
  3289. u32 bmcr, orig_bmcr;
  3290. tp->link_config.active_speed = tp->link_config.speed;
  3291. tp->link_config.active_duplex = tp->link_config.duplex;
  3292. bmcr = 0;
  3293. switch (tp->link_config.speed) {
  3294. default:
  3295. case SPEED_10:
  3296. break;
  3297. case SPEED_100:
  3298. bmcr |= BMCR_SPEED100;
  3299. break;
  3300. case SPEED_1000:
  3301. bmcr |= BMCR_SPEED1000;
  3302. break;
  3303. }
  3304. if (tp->link_config.duplex == DUPLEX_FULL)
  3305. bmcr |= BMCR_FULLDPLX;
  3306. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3307. (bmcr != orig_bmcr)) {
  3308. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3309. for (i = 0; i < 1500; i++) {
  3310. u32 tmp;
  3311. udelay(10);
  3312. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3313. tg3_readphy(tp, MII_BMSR, &tmp))
  3314. continue;
  3315. if (!(tmp & BMSR_LSTATUS)) {
  3316. udelay(40);
  3317. break;
  3318. }
  3319. }
  3320. tg3_writephy(tp, MII_BMCR, bmcr);
  3321. udelay(40);
  3322. }
  3323. }
  3324. }
  3325. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3326. {
  3327. int err;
  3328. /* Turn off tap power management. */
  3329. /* Set Extended packet length bit */
  3330. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3331. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3332. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3333. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3334. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3335. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3336. udelay(40);
  3337. return err;
  3338. }
  3339. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3340. {
  3341. u32 advmsk, tgtadv, advertising;
  3342. advertising = tp->link_config.advertising;
  3343. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3344. advmsk = ADVERTISE_ALL;
  3345. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3346. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3347. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3348. }
  3349. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3350. return false;
  3351. if ((*lcladv & advmsk) != tgtadv)
  3352. return false;
  3353. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3354. u32 tg3_ctrl;
  3355. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3356. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3357. return false;
  3358. if (tgtadv &&
  3359. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3360. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3361. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3362. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3363. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3364. } else {
  3365. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3366. }
  3367. if (tg3_ctrl != tgtadv)
  3368. return false;
  3369. }
  3370. return true;
  3371. }
  3372. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3373. {
  3374. u32 lpeth = 0;
  3375. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3376. u32 val;
  3377. if (tg3_readphy(tp, MII_STAT1000, &val))
  3378. return false;
  3379. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3380. }
  3381. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3382. return false;
  3383. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3384. tp->link_config.rmt_adv = lpeth;
  3385. return true;
  3386. }
  3387. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3388. {
  3389. int current_link_up;
  3390. u32 bmsr, val;
  3391. u32 lcl_adv, rmt_adv;
  3392. u16 current_speed;
  3393. u8 current_duplex;
  3394. int i, err;
  3395. tw32(MAC_EVENT, 0);
  3396. tw32_f(MAC_STATUS,
  3397. (MAC_STATUS_SYNC_CHANGED |
  3398. MAC_STATUS_CFG_CHANGED |
  3399. MAC_STATUS_MI_COMPLETION |
  3400. MAC_STATUS_LNKSTATE_CHANGED));
  3401. udelay(40);
  3402. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3403. tw32_f(MAC_MI_MODE,
  3404. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3405. udelay(80);
  3406. }
  3407. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3408. /* Some third-party PHYs need to be reset on link going
  3409. * down.
  3410. */
  3411. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3413. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3414. netif_carrier_ok(tp->dev)) {
  3415. tg3_readphy(tp, MII_BMSR, &bmsr);
  3416. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3417. !(bmsr & BMSR_LSTATUS))
  3418. force_reset = 1;
  3419. }
  3420. if (force_reset)
  3421. tg3_phy_reset(tp);
  3422. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3423. tg3_readphy(tp, MII_BMSR, &bmsr);
  3424. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3425. !tg3_flag(tp, INIT_COMPLETE))
  3426. bmsr = 0;
  3427. if (!(bmsr & BMSR_LSTATUS)) {
  3428. err = tg3_init_5401phy_dsp(tp);
  3429. if (err)
  3430. return err;
  3431. tg3_readphy(tp, MII_BMSR, &bmsr);
  3432. for (i = 0; i < 1000; i++) {
  3433. udelay(10);
  3434. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3435. (bmsr & BMSR_LSTATUS)) {
  3436. udelay(40);
  3437. break;
  3438. }
  3439. }
  3440. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3441. TG3_PHY_REV_BCM5401_B0 &&
  3442. !(bmsr & BMSR_LSTATUS) &&
  3443. tp->link_config.active_speed == SPEED_1000) {
  3444. err = tg3_phy_reset(tp);
  3445. if (!err)
  3446. err = tg3_init_5401phy_dsp(tp);
  3447. if (err)
  3448. return err;
  3449. }
  3450. }
  3451. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3452. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3453. /* 5701 {A0,B0} CRC bug workaround */
  3454. tg3_writephy(tp, 0x15, 0x0a75);
  3455. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3456. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3457. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3458. }
  3459. /* Clear pending interrupts... */
  3460. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3461. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3462. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3463. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3464. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3465. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3468. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3469. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3470. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3471. else
  3472. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3473. }
  3474. current_link_up = 0;
  3475. current_speed = SPEED_UNKNOWN;
  3476. current_duplex = DUPLEX_UNKNOWN;
  3477. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3478. tp->link_config.rmt_adv = 0;
  3479. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3480. err = tg3_phy_auxctl_read(tp,
  3481. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3482. &val);
  3483. if (!err && !(val & (1 << 10))) {
  3484. tg3_phy_auxctl_write(tp,
  3485. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3486. val | (1 << 10));
  3487. goto relink;
  3488. }
  3489. }
  3490. bmsr = 0;
  3491. for (i = 0; i < 100; i++) {
  3492. tg3_readphy(tp, MII_BMSR, &bmsr);
  3493. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3494. (bmsr & BMSR_LSTATUS))
  3495. break;
  3496. udelay(40);
  3497. }
  3498. if (bmsr & BMSR_LSTATUS) {
  3499. u32 aux_stat, bmcr;
  3500. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3501. for (i = 0; i < 2000; i++) {
  3502. udelay(10);
  3503. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3504. aux_stat)
  3505. break;
  3506. }
  3507. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3508. &current_speed,
  3509. &current_duplex);
  3510. bmcr = 0;
  3511. for (i = 0; i < 200; i++) {
  3512. tg3_readphy(tp, MII_BMCR, &bmcr);
  3513. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3514. continue;
  3515. if (bmcr && bmcr != 0x7fff)
  3516. break;
  3517. udelay(10);
  3518. }
  3519. lcl_adv = 0;
  3520. rmt_adv = 0;
  3521. tp->link_config.active_speed = current_speed;
  3522. tp->link_config.active_duplex = current_duplex;
  3523. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3524. if ((bmcr & BMCR_ANENABLE) &&
  3525. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3526. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3527. current_link_up = 1;
  3528. } else {
  3529. if (!(bmcr & BMCR_ANENABLE) &&
  3530. tp->link_config.speed == current_speed &&
  3531. tp->link_config.duplex == current_duplex &&
  3532. tp->link_config.flowctrl ==
  3533. tp->link_config.active_flowctrl) {
  3534. current_link_up = 1;
  3535. }
  3536. }
  3537. if (current_link_up == 1 &&
  3538. tp->link_config.active_duplex == DUPLEX_FULL) {
  3539. u32 reg, bit;
  3540. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3541. reg = MII_TG3_FET_GEN_STAT;
  3542. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3543. } else {
  3544. reg = MII_TG3_EXT_STAT;
  3545. bit = MII_TG3_EXT_STAT_MDIX;
  3546. }
  3547. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3548. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3549. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3550. }
  3551. }
  3552. relink:
  3553. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3554. tg3_phy_copper_begin(tp);
  3555. tg3_readphy(tp, MII_BMSR, &bmsr);
  3556. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3557. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3558. current_link_up = 1;
  3559. }
  3560. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3561. if (current_link_up == 1) {
  3562. if (tp->link_config.active_speed == SPEED_100 ||
  3563. tp->link_config.active_speed == SPEED_10)
  3564. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3565. else
  3566. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3567. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3568. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3569. else
  3570. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3571. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3572. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3573. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3575. if (current_link_up == 1 &&
  3576. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3577. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3578. else
  3579. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3580. }
  3581. /* ??? Without this setting Netgear GA302T PHY does not
  3582. * ??? send/receive packets...
  3583. */
  3584. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3585. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3586. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3587. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3588. udelay(80);
  3589. }
  3590. tw32_f(MAC_MODE, tp->mac_mode);
  3591. udelay(40);
  3592. tg3_phy_eee_adjust(tp, current_link_up);
  3593. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3594. /* Polled via timer. */
  3595. tw32_f(MAC_EVENT, 0);
  3596. } else {
  3597. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3598. }
  3599. udelay(40);
  3600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3601. current_link_up == 1 &&
  3602. tp->link_config.active_speed == SPEED_1000 &&
  3603. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3604. udelay(120);
  3605. tw32_f(MAC_STATUS,
  3606. (MAC_STATUS_SYNC_CHANGED |
  3607. MAC_STATUS_CFG_CHANGED));
  3608. udelay(40);
  3609. tg3_write_mem(tp,
  3610. NIC_SRAM_FIRMWARE_MBOX,
  3611. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3612. }
  3613. /* Prevent send BD corruption. */
  3614. if (tg3_flag(tp, CLKREQ_BUG)) {
  3615. u16 oldlnkctl, newlnkctl;
  3616. pci_read_config_word(tp->pdev,
  3617. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3618. &oldlnkctl);
  3619. if (tp->link_config.active_speed == SPEED_100 ||
  3620. tp->link_config.active_speed == SPEED_10)
  3621. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3622. else
  3623. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3624. if (newlnkctl != oldlnkctl)
  3625. pci_write_config_word(tp->pdev,
  3626. pci_pcie_cap(tp->pdev) +
  3627. PCI_EXP_LNKCTL, newlnkctl);
  3628. }
  3629. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3630. if (current_link_up)
  3631. netif_carrier_on(tp->dev);
  3632. else
  3633. netif_carrier_off(tp->dev);
  3634. tg3_link_report(tp);
  3635. }
  3636. return 0;
  3637. }
  3638. struct tg3_fiber_aneginfo {
  3639. int state;
  3640. #define ANEG_STATE_UNKNOWN 0
  3641. #define ANEG_STATE_AN_ENABLE 1
  3642. #define ANEG_STATE_RESTART_INIT 2
  3643. #define ANEG_STATE_RESTART 3
  3644. #define ANEG_STATE_DISABLE_LINK_OK 4
  3645. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3646. #define ANEG_STATE_ABILITY_DETECT 6
  3647. #define ANEG_STATE_ACK_DETECT_INIT 7
  3648. #define ANEG_STATE_ACK_DETECT 8
  3649. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3650. #define ANEG_STATE_COMPLETE_ACK 10
  3651. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3652. #define ANEG_STATE_IDLE_DETECT 12
  3653. #define ANEG_STATE_LINK_OK 13
  3654. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3655. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3656. u32 flags;
  3657. #define MR_AN_ENABLE 0x00000001
  3658. #define MR_RESTART_AN 0x00000002
  3659. #define MR_AN_COMPLETE 0x00000004
  3660. #define MR_PAGE_RX 0x00000008
  3661. #define MR_NP_LOADED 0x00000010
  3662. #define MR_TOGGLE_TX 0x00000020
  3663. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3664. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3665. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3666. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3667. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3668. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3669. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3670. #define MR_TOGGLE_RX 0x00002000
  3671. #define MR_NP_RX 0x00004000
  3672. #define MR_LINK_OK 0x80000000
  3673. unsigned long link_time, cur_time;
  3674. u32 ability_match_cfg;
  3675. int ability_match_count;
  3676. char ability_match, idle_match, ack_match;
  3677. u32 txconfig, rxconfig;
  3678. #define ANEG_CFG_NP 0x00000080
  3679. #define ANEG_CFG_ACK 0x00000040
  3680. #define ANEG_CFG_RF2 0x00000020
  3681. #define ANEG_CFG_RF1 0x00000010
  3682. #define ANEG_CFG_PS2 0x00000001
  3683. #define ANEG_CFG_PS1 0x00008000
  3684. #define ANEG_CFG_HD 0x00004000
  3685. #define ANEG_CFG_FD 0x00002000
  3686. #define ANEG_CFG_INVAL 0x00001f06
  3687. };
  3688. #define ANEG_OK 0
  3689. #define ANEG_DONE 1
  3690. #define ANEG_TIMER_ENAB 2
  3691. #define ANEG_FAILED -1
  3692. #define ANEG_STATE_SETTLE_TIME 10000
  3693. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3694. struct tg3_fiber_aneginfo *ap)
  3695. {
  3696. u16 flowctrl;
  3697. unsigned long delta;
  3698. u32 rx_cfg_reg;
  3699. int ret;
  3700. if (ap->state == ANEG_STATE_UNKNOWN) {
  3701. ap->rxconfig = 0;
  3702. ap->link_time = 0;
  3703. ap->cur_time = 0;
  3704. ap->ability_match_cfg = 0;
  3705. ap->ability_match_count = 0;
  3706. ap->ability_match = 0;
  3707. ap->idle_match = 0;
  3708. ap->ack_match = 0;
  3709. }
  3710. ap->cur_time++;
  3711. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3712. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3713. if (rx_cfg_reg != ap->ability_match_cfg) {
  3714. ap->ability_match_cfg = rx_cfg_reg;
  3715. ap->ability_match = 0;
  3716. ap->ability_match_count = 0;
  3717. } else {
  3718. if (++ap->ability_match_count > 1) {
  3719. ap->ability_match = 1;
  3720. ap->ability_match_cfg = rx_cfg_reg;
  3721. }
  3722. }
  3723. if (rx_cfg_reg & ANEG_CFG_ACK)
  3724. ap->ack_match = 1;
  3725. else
  3726. ap->ack_match = 0;
  3727. ap->idle_match = 0;
  3728. } else {
  3729. ap->idle_match = 1;
  3730. ap->ability_match_cfg = 0;
  3731. ap->ability_match_count = 0;
  3732. ap->ability_match = 0;
  3733. ap->ack_match = 0;
  3734. rx_cfg_reg = 0;
  3735. }
  3736. ap->rxconfig = rx_cfg_reg;
  3737. ret = ANEG_OK;
  3738. switch (ap->state) {
  3739. case ANEG_STATE_UNKNOWN:
  3740. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3741. ap->state = ANEG_STATE_AN_ENABLE;
  3742. /* fallthru */
  3743. case ANEG_STATE_AN_ENABLE:
  3744. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3745. if (ap->flags & MR_AN_ENABLE) {
  3746. ap->link_time = 0;
  3747. ap->cur_time = 0;
  3748. ap->ability_match_cfg = 0;
  3749. ap->ability_match_count = 0;
  3750. ap->ability_match = 0;
  3751. ap->idle_match = 0;
  3752. ap->ack_match = 0;
  3753. ap->state = ANEG_STATE_RESTART_INIT;
  3754. } else {
  3755. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3756. }
  3757. break;
  3758. case ANEG_STATE_RESTART_INIT:
  3759. ap->link_time = ap->cur_time;
  3760. ap->flags &= ~(MR_NP_LOADED);
  3761. ap->txconfig = 0;
  3762. tw32(MAC_TX_AUTO_NEG, 0);
  3763. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3764. tw32_f(MAC_MODE, tp->mac_mode);
  3765. udelay(40);
  3766. ret = ANEG_TIMER_ENAB;
  3767. ap->state = ANEG_STATE_RESTART;
  3768. /* fallthru */
  3769. case ANEG_STATE_RESTART:
  3770. delta = ap->cur_time - ap->link_time;
  3771. if (delta > ANEG_STATE_SETTLE_TIME)
  3772. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3773. else
  3774. ret = ANEG_TIMER_ENAB;
  3775. break;
  3776. case ANEG_STATE_DISABLE_LINK_OK:
  3777. ret = ANEG_DONE;
  3778. break;
  3779. case ANEG_STATE_ABILITY_DETECT_INIT:
  3780. ap->flags &= ~(MR_TOGGLE_TX);
  3781. ap->txconfig = ANEG_CFG_FD;
  3782. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3783. if (flowctrl & ADVERTISE_1000XPAUSE)
  3784. ap->txconfig |= ANEG_CFG_PS1;
  3785. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3786. ap->txconfig |= ANEG_CFG_PS2;
  3787. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3788. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3789. tw32_f(MAC_MODE, tp->mac_mode);
  3790. udelay(40);
  3791. ap->state = ANEG_STATE_ABILITY_DETECT;
  3792. break;
  3793. case ANEG_STATE_ABILITY_DETECT:
  3794. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3795. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3796. break;
  3797. case ANEG_STATE_ACK_DETECT_INIT:
  3798. ap->txconfig |= ANEG_CFG_ACK;
  3799. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3800. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3801. tw32_f(MAC_MODE, tp->mac_mode);
  3802. udelay(40);
  3803. ap->state = ANEG_STATE_ACK_DETECT;
  3804. /* fallthru */
  3805. case ANEG_STATE_ACK_DETECT:
  3806. if (ap->ack_match != 0) {
  3807. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3808. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3809. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3810. } else {
  3811. ap->state = ANEG_STATE_AN_ENABLE;
  3812. }
  3813. } else if (ap->ability_match != 0 &&
  3814. ap->rxconfig == 0) {
  3815. ap->state = ANEG_STATE_AN_ENABLE;
  3816. }
  3817. break;
  3818. case ANEG_STATE_COMPLETE_ACK_INIT:
  3819. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3820. ret = ANEG_FAILED;
  3821. break;
  3822. }
  3823. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3824. MR_LP_ADV_HALF_DUPLEX |
  3825. MR_LP_ADV_SYM_PAUSE |
  3826. MR_LP_ADV_ASYM_PAUSE |
  3827. MR_LP_ADV_REMOTE_FAULT1 |
  3828. MR_LP_ADV_REMOTE_FAULT2 |
  3829. MR_LP_ADV_NEXT_PAGE |
  3830. MR_TOGGLE_RX |
  3831. MR_NP_RX);
  3832. if (ap->rxconfig & ANEG_CFG_FD)
  3833. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3834. if (ap->rxconfig & ANEG_CFG_HD)
  3835. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3836. if (ap->rxconfig & ANEG_CFG_PS1)
  3837. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3838. if (ap->rxconfig & ANEG_CFG_PS2)
  3839. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3840. if (ap->rxconfig & ANEG_CFG_RF1)
  3841. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3842. if (ap->rxconfig & ANEG_CFG_RF2)
  3843. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3844. if (ap->rxconfig & ANEG_CFG_NP)
  3845. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3846. ap->link_time = ap->cur_time;
  3847. ap->flags ^= (MR_TOGGLE_TX);
  3848. if (ap->rxconfig & 0x0008)
  3849. ap->flags |= MR_TOGGLE_RX;
  3850. if (ap->rxconfig & ANEG_CFG_NP)
  3851. ap->flags |= MR_NP_RX;
  3852. ap->flags |= MR_PAGE_RX;
  3853. ap->state = ANEG_STATE_COMPLETE_ACK;
  3854. ret = ANEG_TIMER_ENAB;
  3855. break;
  3856. case ANEG_STATE_COMPLETE_ACK:
  3857. if (ap->ability_match != 0 &&
  3858. ap->rxconfig == 0) {
  3859. ap->state = ANEG_STATE_AN_ENABLE;
  3860. break;
  3861. }
  3862. delta = ap->cur_time - ap->link_time;
  3863. if (delta > ANEG_STATE_SETTLE_TIME) {
  3864. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3865. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3866. } else {
  3867. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3868. !(ap->flags & MR_NP_RX)) {
  3869. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3870. } else {
  3871. ret = ANEG_FAILED;
  3872. }
  3873. }
  3874. }
  3875. break;
  3876. case ANEG_STATE_IDLE_DETECT_INIT:
  3877. ap->link_time = ap->cur_time;
  3878. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3879. tw32_f(MAC_MODE, tp->mac_mode);
  3880. udelay(40);
  3881. ap->state = ANEG_STATE_IDLE_DETECT;
  3882. ret = ANEG_TIMER_ENAB;
  3883. break;
  3884. case ANEG_STATE_IDLE_DETECT:
  3885. if (ap->ability_match != 0 &&
  3886. ap->rxconfig == 0) {
  3887. ap->state = ANEG_STATE_AN_ENABLE;
  3888. break;
  3889. }
  3890. delta = ap->cur_time - ap->link_time;
  3891. if (delta > ANEG_STATE_SETTLE_TIME) {
  3892. /* XXX another gem from the Broadcom driver :( */
  3893. ap->state = ANEG_STATE_LINK_OK;
  3894. }
  3895. break;
  3896. case ANEG_STATE_LINK_OK:
  3897. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3898. ret = ANEG_DONE;
  3899. break;
  3900. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3901. /* ??? unimplemented */
  3902. break;
  3903. case ANEG_STATE_NEXT_PAGE_WAIT:
  3904. /* ??? unimplemented */
  3905. break;
  3906. default:
  3907. ret = ANEG_FAILED;
  3908. break;
  3909. }
  3910. return ret;
  3911. }
  3912. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3913. {
  3914. int res = 0;
  3915. struct tg3_fiber_aneginfo aninfo;
  3916. int status = ANEG_FAILED;
  3917. unsigned int tick;
  3918. u32 tmp;
  3919. tw32_f(MAC_TX_AUTO_NEG, 0);
  3920. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3921. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3922. udelay(40);
  3923. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3924. udelay(40);
  3925. memset(&aninfo, 0, sizeof(aninfo));
  3926. aninfo.flags |= MR_AN_ENABLE;
  3927. aninfo.state = ANEG_STATE_UNKNOWN;
  3928. aninfo.cur_time = 0;
  3929. tick = 0;
  3930. while (++tick < 195000) {
  3931. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3932. if (status == ANEG_DONE || status == ANEG_FAILED)
  3933. break;
  3934. udelay(1);
  3935. }
  3936. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3937. tw32_f(MAC_MODE, tp->mac_mode);
  3938. udelay(40);
  3939. *txflags = aninfo.txconfig;
  3940. *rxflags = aninfo.flags;
  3941. if (status == ANEG_DONE &&
  3942. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3943. MR_LP_ADV_FULL_DUPLEX)))
  3944. res = 1;
  3945. return res;
  3946. }
  3947. static void tg3_init_bcm8002(struct tg3 *tp)
  3948. {
  3949. u32 mac_status = tr32(MAC_STATUS);
  3950. int i;
  3951. /* Reset when initting first time or we have a link. */
  3952. if (tg3_flag(tp, INIT_COMPLETE) &&
  3953. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3954. return;
  3955. /* Set PLL lock range. */
  3956. tg3_writephy(tp, 0x16, 0x8007);
  3957. /* SW reset */
  3958. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3959. /* Wait for reset to complete. */
  3960. /* XXX schedule_timeout() ... */
  3961. for (i = 0; i < 500; i++)
  3962. udelay(10);
  3963. /* Config mode; select PMA/Ch 1 regs. */
  3964. tg3_writephy(tp, 0x10, 0x8411);
  3965. /* Enable auto-lock and comdet, select txclk for tx. */
  3966. tg3_writephy(tp, 0x11, 0x0a10);
  3967. tg3_writephy(tp, 0x18, 0x00a0);
  3968. tg3_writephy(tp, 0x16, 0x41ff);
  3969. /* Assert and deassert POR. */
  3970. tg3_writephy(tp, 0x13, 0x0400);
  3971. udelay(40);
  3972. tg3_writephy(tp, 0x13, 0x0000);
  3973. tg3_writephy(tp, 0x11, 0x0a50);
  3974. udelay(40);
  3975. tg3_writephy(tp, 0x11, 0x0a10);
  3976. /* Wait for signal to stabilize */
  3977. /* XXX schedule_timeout() ... */
  3978. for (i = 0; i < 15000; i++)
  3979. udelay(10);
  3980. /* Deselect the channel register so we can read the PHYID
  3981. * later.
  3982. */
  3983. tg3_writephy(tp, 0x10, 0x8011);
  3984. }
  3985. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3986. {
  3987. u16 flowctrl;
  3988. u32 sg_dig_ctrl, sg_dig_status;
  3989. u32 serdes_cfg, expected_sg_dig_ctrl;
  3990. int workaround, port_a;
  3991. int current_link_up;
  3992. serdes_cfg = 0;
  3993. expected_sg_dig_ctrl = 0;
  3994. workaround = 0;
  3995. port_a = 1;
  3996. current_link_up = 0;
  3997. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3998. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3999. workaround = 1;
  4000. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4001. port_a = 0;
  4002. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4003. /* preserve bits 20-23 for voltage regulator */
  4004. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4005. }
  4006. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4007. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4008. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4009. if (workaround) {
  4010. u32 val = serdes_cfg;
  4011. if (port_a)
  4012. val |= 0xc010000;
  4013. else
  4014. val |= 0x4010000;
  4015. tw32_f(MAC_SERDES_CFG, val);
  4016. }
  4017. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4018. }
  4019. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4020. tg3_setup_flow_control(tp, 0, 0);
  4021. current_link_up = 1;
  4022. }
  4023. goto out;
  4024. }
  4025. /* Want auto-negotiation. */
  4026. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4027. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4028. if (flowctrl & ADVERTISE_1000XPAUSE)
  4029. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4030. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4031. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4032. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4033. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4034. tp->serdes_counter &&
  4035. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4036. MAC_STATUS_RCVD_CFG)) ==
  4037. MAC_STATUS_PCS_SYNCED)) {
  4038. tp->serdes_counter--;
  4039. current_link_up = 1;
  4040. goto out;
  4041. }
  4042. restart_autoneg:
  4043. if (workaround)
  4044. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4045. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4046. udelay(5);
  4047. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4048. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4049. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4050. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4051. MAC_STATUS_SIGNAL_DET)) {
  4052. sg_dig_status = tr32(SG_DIG_STATUS);
  4053. mac_status = tr32(MAC_STATUS);
  4054. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4055. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4056. u32 local_adv = 0, remote_adv = 0;
  4057. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4058. local_adv |= ADVERTISE_1000XPAUSE;
  4059. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4060. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4061. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4062. remote_adv |= LPA_1000XPAUSE;
  4063. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4064. remote_adv |= LPA_1000XPAUSE_ASYM;
  4065. tp->link_config.rmt_adv =
  4066. mii_adv_to_ethtool_adv_x(remote_adv);
  4067. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4068. current_link_up = 1;
  4069. tp->serdes_counter = 0;
  4070. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4071. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4072. if (tp->serdes_counter)
  4073. tp->serdes_counter--;
  4074. else {
  4075. if (workaround) {
  4076. u32 val = serdes_cfg;
  4077. if (port_a)
  4078. val |= 0xc010000;
  4079. else
  4080. val |= 0x4010000;
  4081. tw32_f(MAC_SERDES_CFG, val);
  4082. }
  4083. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4084. udelay(40);
  4085. /* Link parallel detection - link is up */
  4086. /* only if we have PCS_SYNC and not */
  4087. /* receiving config code words */
  4088. mac_status = tr32(MAC_STATUS);
  4089. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4090. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4091. tg3_setup_flow_control(tp, 0, 0);
  4092. current_link_up = 1;
  4093. tp->phy_flags |=
  4094. TG3_PHYFLG_PARALLEL_DETECT;
  4095. tp->serdes_counter =
  4096. SERDES_PARALLEL_DET_TIMEOUT;
  4097. } else
  4098. goto restart_autoneg;
  4099. }
  4100. }
  4101. } else {
  4102. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4103. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4104. }
  4105. out:
  4106. return current_link_up;
  4107. }
  4108. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4109. {
  4110. int current_link_up = 0;
  4111. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4112. goto out;
  4113. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4114. u32 txflags, rxflags;
  4115. int i;
  4116. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4117. u32 local_adv = 0, remote_adv = 0;
  4118. if (txflags & ANEG_CFG_PS1)
  4119. local_adv |= ADVERTISE_1000XPAUSE;
  4120. if (txflags & ANEG_CFG_PS2)
  4121. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4122. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4123. remote_adv |= LPA_1000XPAUSE;
  4124. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4125. remote_adv |= LPA_1000XPAUSE_ASYM;
  4126. tp->link_config.rmt_adv =
  4127. mii_adv_to_ethtool_adv_x(remote_adv);
  4128. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4129. current_link_up = 1;
  4130. }
  4131. for (i = 0; i < 30; i++) {
  4132. udelay(20);
  4133. tw32_f(MAC_STATUS,
  4134. (MAC_STATUS_SYNC_CHANGED |
  4135. MAC_STATUS_CFG_CHANGED));
  4136. udelay(40);
  4137. if ((tr32(MAC_STATUS) &
  4138. (MAC_STATUS_SYNC_CHANGED |
  4139. MAC_STATUS_CFG_CHANGED)) == 0)
  4140. break;
  4141. }
  4142. mac_status = tr32(MAC_STATUS);
  4143. if (current_link_up == 0 &&
  4144. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4145. !(mac_status & MAC_STATUS_RCVD_CFG))
  4146. current_link_up = 1;
  4147. } else {
  4148. tg3_setup_flow_control(tp, 0, 0);
  4149. /* Forcing 1000FD link up. */
  4150. current_link_up = 1;
  4151. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4152. udelay(40);
  4153. tw32_f(MAC_MODE, tp->mac_mode);
  4154. udelay(40);
  4155. }
  4156. out:
  4157. return current_link_up;
  4158. }
  4159. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4160. {
  4161. u32 orig_pause_cfg;
  4162. u16 orig_active_speed;
  4163. u8 orig_active_duplex;
  4164. u32 mac_status;
  4165. int current_link_up;
  4166. int i;
  4167. orig_pause_cfg = tp->link_config.active_flowctrl;
  4168. orig_active_speed = tp->link_config.active_speed;
  4169. orig_active_duplex = tp->link_config.active_duplex;
  4170. if (!tg3_flag(tp, HW_AUTONEG) &&
  4171. netif_carrier_ok(tp->dev) &&
  4172. tg3_flag(tp, INIT_COMPLETE)) {
  4173. mac_status = tr32(MAC_STATUS);
  4174. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4175. MAC_STATUS_SIGNAL_DET |
  4176. MAC_STATUS_CFG_CHANGED |
  4177. MAC_STATUS_RCVD_CFG);
  4178. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4179. MAC_STATUS_SIGNAL_DET)) {
  4180. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4181. MAC_STATUS_CFG_CHANGED));
  4182. return 0;
  4183. }
  4184. }
  4185. tw32_f(MAC_TX_AUTO_NEG, 0);
  4186. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4187. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4188. tw32_f(MAC_MODE, tp->mac_mode);
  4189. udelay(40);
  4190. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4191. tg3_init_bcm8002(tp);
  4192. /* Enable link change event even when serdes polling. */
  4193. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4194. udelay(40);
  4195. current_link_up = 0;
  4196. tp->link_config.rmt_adv = 0;
  4197. mac_status = tr32(MAC_STATUS);
  4198. if (tg3_flag(tp, HW_AUTONEG))
  4199. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4200. else
  4201. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4202. tp->napi[0].hw_status->status =
  4203. (SD_STATUS_UPDATED |
  4204. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4205. for (i = 0; i < 100; i++) {
  4206. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4207. MAC_STATUS_CFG_CHANGED));
  4208. udelay(5);
  4209. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4210. MAC_STATUS_CFG_CHANGED |
  4211. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4212. break;
  4213. }
  4214. mac_status = tr32(MAC_STATUS);
  4215. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4216. current_link_up = 0;
  4217. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4218. tp->serdes_counter == 0) {
  4219. tw32_f(MAC_MODE, (tp->mac_mode |
  4220. MAC_MODE_SEND_CONFIGS));
  4221. udelay(1);
  4222. tw32_f(MAC_MODE, tp->mac_mode);
  4223. }
  4224. }
  4225. if (current_link_up == 1) {
  4226. tp->link_config.active_speed = SPEED_1000;
  4227. tp->link_config.active_duplex = DUPLEX_FULL;
  4228. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4229. LED_CTRL_LNKLED_OVERRIDE |
  4230. LED_CTRL_1000MBPS_ON));
  4231. } else {
  4232. tp->link_config.active_speed = SPEED_UNKNOWN;
  4233. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4234. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4235. LED_CTRL_LNKLED_OVERRIDE |
  4236. LED_CTRL_TRAFFIC_OVERRIDE));
  4237. }
  4238. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4239. if (current_link_up)
  4240. netif_carrier_on(tp->dev);
  4241. else
  4242. netif_carrier_off(tp->dev);
  4243. tg3_link_report(tp);
  4244. } else {
  4245. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4246. if (orig_pause_cfg != now_pause_cfg ||
  4247. orig_active_speed != tp->link_config.active_speed ||
  4248. orig_active_duplex != tp->link_config.active_duplex)
  4249. tg3_link_report(tp);
  4250. }
  4251. return 0;
  4252. }
  4253. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4254. {
  4255. int current_link_up, err = 0;
  4256. u32 bmsr, bmcr;
  4257. u16 current_speed;
  4258. u8 current_duplex;
  4259. u32 local_adv, remote_adv;
  4260. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4261. tw32_f(MAC_MODE, tp->mac_mode);
  4262. udelay(40);
  4263. tw32(MAC_EVENT, 0);
  4264. tw32_f(MAC_STATUS,
  4265. (MAC_STATUS_SYNC_CHANGED |
  4266. MAC_STATUS_CFG_CHANGED |
  4267. MAC_STATUS_MI_COMPLETION |
  4268. MAC_STATUS_LNKSTATE_CHANGED));
  4269. udelay(40);
  4270. if (force_reset)
  4271. tg3_phy_reset(tp);
  4272. current_link_up = 0;
  4273. current_speed = SPEED_UNKNOWN;
  4274. current_duplex = DUPLEX_UNKNOWN;
  4275. tp->link_config.rmt_adv = 0;
  4276. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4277. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4278. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4279. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4280. bmsr |= BMSR_LSTATUS;
  4281. else
  4282. bmsr &= ~BMSR_LSTATUS;
  4283. }
  4284. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4285. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4286. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4287. /* do nothing, just check for link up at the end */
  4288. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4289. u32 adv, newadv;
  4290. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4291. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4292. ADVERTISE_1000XPAUSE |
  4293. ADVERTISE_1000XPSE_ASYM |
  4294. ADVERTISE_SLCT);
  4295. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4296. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4297. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4298. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4299. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4300. tg3_writephy(tp, MII_BMCR, bmcr);
  4301. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4302. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4303. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4304. return err;
  4305. }
  4306. } else {
  4307. u32 new_bmcr;
  4308. bmcr &= ~BMCR_SPEED1000;
  4309. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4310. if (tp->link_config.duplex == DUPLEX_FULL)
  4311. new_bmcr |= BMCR_FULLDPLX;
  4312. if (new_bmcr != bmcr) {
  4313. /* BMCR_SPEED1000 is a reserved bit that needs
  4314. * to be set on write.
  4315. */
  4316. new_bmcr |= BMCR_SPEED1000;
  4317. /* Force a linkdown */
  4318. if (netif_carrier_ok(tp->dev)) {
  4319. u32 adv;
  4320. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4321. adv &= ~(ADVERTISE_1000XFULL |
  4322. ADVERTISE_1000XHALF |
  4323. ADVERTISE_SLCT);
  4324. tg3_writephy(tp, MII_ADVERTISE, adv);
  4325. tg3_writephy(tp, MII_BMCR, bmcr |
  4326. BMCR_ANRESTART |
  4327. BMCR_ANENABLE);
  4328. udelay(10);
  4329. netif_carrier_off(tp->dev);
  4330. }
  4331. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4332. bmcr = new_bmcr;
  4333. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4334. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4335. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4336. ASIC_REV_5714) {
  4337. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4338. bmsr |= BMSR_LSTATUS;
  4339. else
  4340. bmsr &= ~BMSR_LSTATUS;
  4341. }
  4342. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4343. }
  4344. }
  4345. if (bmsr & BMSR_LSTATUS) {
  4346. current_speed = SPEED_1000;
  4347. current_link_up = 1;
  4348. if (bmcr & BMCR_FULLDPLX)
  4349. current_duplex = DUPLEX_FULL;
  4350. else
  4351. current_duplex = DUPLEX_HALF;
  4352. local_adv = 0;
  4353. remote_adv = 0;
  4354. if (bmcr & BMCR_ANENABLE) {
  4355. u32 common;
  4356. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4357. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4358. common = local_adv & remote_adv;
  4359. if (common & (ADVERTISE_1000XHALF |
  4360. ADVERTISE_1000XFULL)) {
  4361. if (common & ADVERTISE_1000XFULL)
  4362. current_duplex = DUPLEX_FULL;
  4363. else
  4364. current_duplex = DUPLEX_HALF;
  4365. tp->link_config.rmt_adv =
  4366. mii_adv_to_ethtool_adv_x(remote_adv);
  4367. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4368. /* Link is up via parallel detect */
  4369. } else {
  4370. current_link_up = 0;
  4371. }
  4372. }
  4373. }
  4374. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4375. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4376. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4377. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4378. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4379. tw32_f(MAC_MODE, tp->mac_mode);
  4380. udelay(40);
  4381. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4382. tp->link_config.active_speed = current_speed;
  4383. tp->link_config.active_duplex = current_duplex;
  4384. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4385. if (current_link_up)
  4386. netif_carrier_on(tp->dev);
  4387. else {
  4388. netif_carrier_off(tp->dev);
  4389. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4390. }
  4391. tg3_link_report(tp);
  4392. }
  4393. return err;
  4394. }
  4395. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4396. {
  4397. if (tp->serdes_counter) {
  4398. /* Give autoneg time to complete. */
  4399. tp->serdes_counter--;
  4400. return;
  4401. }
  4402. if (!netif_carrier_ok(tp->dev) &&
  4403. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4404. u32 bmcr;
  4405. tg3_readphy(tp, MII_BMCR, &bmcr);
  4406. if (bmcr & BMCR_ANENABLE) {
  4407. u32 phy1, phy2;
  4408. /* Select shadow register 0x1f */
  4409. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4410. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4411. /* Select expansion interrupt status register */
  4412. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4413. MII_TG3_DSP_EXP1_INT_STAT);
  4414. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4415. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4416. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4417. /* We have signal detect and not receiving
  4418. * config code words, link is up by parallel
  4419. * detection.
  4420. */
  4421. bmcr &= ~BMCR_ANENABLE;
  4422. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4423. tg3_writephy(tp, MII_BMCR, bmcr);
  4424. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4425. }
  4426. }
  4427. } else if (netif_carrier_ok(tp->dev) &&
  4428. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4429. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4430. u32 phy2;
  4431. /* Select expansion interrupt status register */
  4432. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4433. MII_TG3_DSP_EXP1_INT_STAT);
  4434. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4435. if (phy2 & 0x20) {
  4436. u32 bmcr;
  4437. /* Config code words received, turn on autoneg. */
  4438. tg3_readphy(tp, MII_BMCR, &bmcr);
  4439. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4440. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4441. }
  4442. }
  4443. }
  4444. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4445. {
  4446. u32 val;
  4447. int err;
  4448. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4449. err = tg3_setup_fiber_phy(tp, force_reset);
  4450. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4451. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4452. else
  4453. err = tg3_setup_copper_phy(tp, force_reset);
  4454. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4455. u32 scale;
  4456. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4457. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4458. scale = 65;
  4459. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4460. scale = 6;
  4461. else
  4462. scale = 12;
  4463. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4464. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4465. tw32(GRC_MISC_CFG, val);
  4466. }
  4467. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4468. (6 << TX_LENGTHS_IPG_SHIFT);
  4469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4470. val |= tr32(MAC_TX_LENGTHS) &
  4471. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4472. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4473. if (tp->link_config.active_speed == SPEED_1000 &&
  4474. tp->link_config.active_duplex == DUPLEX_HALF)
  4475. tw32(MAC_TX_LENGTHS, val |
  4476. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4477. else
  4478. tw32(MAC_TX_LENGTHS, val |
  4479. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4480. if (!tg3_flag(tp, 5705_PLUS)) {
  4481. if (netif_carrier_ok(tp->dev)) {
  4482. tw32(HOSTCC_STAT_COAL_TICKS,
  4483. tp->coal.stats_block_coalesce_usecs);
  4484. } else {
  4485. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4486. }
  4487. }
  4488. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4489. val = tr32(PCIE_PWR_MGMT_THRESH);
  4490. if (!netif_carrier_ok(tp->dev))
  4491. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4492. tp->pwrmgmt_thresh;
  4493. else
  4494. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4495. tw32(PCIE_PWR_MGMT_THRESH, val);
  4496. }
  4497. return err;
  4498. }
  4499. static inline int tg3_irq_sync(struct tg3 *tp)
  4500. {
  4501. return tp->irq_sync;
  4502. }
  4503. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4504. {
  4505. int i;
  4506. dst = (u32 *)((u8 *)dst + off);
  4507. for (i = 0; i < len; i += sizeof(u32))
  4508. *dst++ = tr32(off + i);
  4509. }
  4510. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4511. {
  4512. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4513. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4514. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4515. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4516. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4517. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4518. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4519. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4520. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4521. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4522. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4523. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4524. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4525. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4526. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4527. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4528. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4529. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4530. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4531. if (tg3_flag(tp, SUPPORT_MSIX))
  4532. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4533. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4534. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4535. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4536. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4537. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4538. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4539. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4540. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4541. if (!tg3_flag(tp, 5705_PLUS)) {
  4542. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4543. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4544. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4545. }
  4546. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4547. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4548. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4549. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4550. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4551. if (tg3_flag(tp, NVRAM))
  4552. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4553. }
  4554. static void tg3_dump_state(struct tg3 *tp)
  4555. {
  4556. int i;
  4557. u32 *regs;
  4558. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4559. if (!regs) {
  4560. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4561. return;
  4562. }
  4563. if (tg3_flag(tp, PCI_EXPRESS)) {
  4564. /* Read up to but not including private PCI registers */
  4565. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4566. regs[i / sizeof(u32)] = tr32(i);
  4567. } else
  4568. tg3_dump_legacy_regs(tp, regs);
  4569. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4570. if (!regs[i + 0] && !regs[i + 1] &&
  4571. !regs[i + 2] && !regs[i + 3])
  4572. continue;
  4573. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4574. i * 4,
  4575. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4576. }
  4577. kfree(regs);
  4578. for (i = 0; i < tp->irq_cnt; i++) {
  4579. struct tg3_napi *tnapi = &tp->napi[i];
  4580. /* SW status block */
  4581. netdev_err(tp->dev,
  4582. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4583. i,
  4584. tnapi->hw_status->status,
  4585. tnapi->hw_status->status_tag,
  4586. tnapi->hw_status->rx_jumbo_consumer,
  4587. tnapi->hw_status->rx_consumer,
  4588. tnapi->hw_status->rx_mini_consumer,
  4589. tnapi->hw_status->idx[0].rx_producer,
  4590. tnapi->hw_status->idx[0].tx_consumer);
  4591. netdev_err(tp->dev,
  4592. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4593. i,
  4594. tnapi->last_tag, tnapi->last_irq_tag,
  4595. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4596. tnapi->rx_rcb_ptr,
  4597. tnapi->prodring.rx_std_prod_idx,
  4598. tnapi->prodring.rx_std_cons_idx,
  4599. tnapi->prodring.rx_jmb_prod_idx,
  4600. tnapi->prodring.rx_jmb_cons_idx);
  4601. }
  4602. }
  4603. /* This is called whenever we suspect that the system chipset is re-
  4604. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4605. * is bogus tx completions. We try to recover by setting the
  4606. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4607. * in the workqueue.
  4608. */
  4609. static void tg3_tx_recover(struct tg3 *tp)
  4610. {
  4611. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4612. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4613. netdev_warn(tp->dev,
  4614. "The system may be re-ordering memory-mapped I/O "
  4615. "cycles to the network device, attempting to recover. "
  4616. "Please report the problem to the driver maintainer "
  4617. "and include system chipset information.\n");
  4618. spin_lock(&tp->lock);
  4619. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4620. spin_unlock(&tp->lock);
  4621. }
  4622. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4623. {
  4624. /* Tell compiler to fetch tx indices from memory. */
  4625. barrier();
  4626. return tnapi->tx_pending -
  4627. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4628. }
  4629. /* Tigon3 never reports partial packet sends. So we do not
  4630. * need special logic to handle SKBs that have not had all
  4631. * of their frags sent yet, like SunGEM does.
  4632. */
  4633. static void tg3_tx(struct tg3_napi *tnapi)
  4634. {
  4635. struct tg3 *tp = tnapi->tp;
  4636. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4637. u32 sw_idx = tnapi->tx_cons;
  4638. struct netdev_queue *txq;
  4639. int index = tnapi - tp->napi;
  4640. unsigned int pkts_compl = 0, bytes_compl = 0;
  4641. if (tg3_flag(tp, ENABLE_TSS))
  4642. index--;
  4643. txq = netdev_get_tx_queue(tp->dev, index);
  4644. while (sw_idx != hw_idx) {
  4645. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4646. struct sk_buff *skb = ri->skb;
  4647. int i, tx_bug = 0;
  4648. if (unlikely(skb == NULL)) {
  4649. tg3_tx_recover(tp);
  4650. return;
  4651. }
  4652. pci_unmap_single(tp->pdev,
  4653. dma_unmap_addr(ri, mapping),
  4654. skb_headlen(skb),
  4655. PCI_DMA_TODEVICE);
  4656. ri->skb = NULL;
  4657. while (ri->fragmented) {
  4658. ri->fragmented = false;
  4659. sw_idx = NEXT_TX(sw_idx);
  4660. ri = &tnapi->tx_buffers[sw_idx];
  4661. }
  4662. sw_idx = NEXT_TX(sw_idx);
  4663. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4664. ri = &tnapi->tx_buffers[sw_idx];
  4665. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4666. tx_bug = 1;
  4667. pci_unmap_page(tp->pdev,
  4668. dma_unmap_addr(ri, mapping),
  4669. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4670. PCI_DMA_TODEVICE);
  4671. while (ri->fragmented) {
  4672. ri->fragmented = false;
  4673. sw_idx = NEXT_TX(sw_idx);
  4674. ri = &tnapi->tx_buffers[sw_idx];
  4675. }
  4676. sw_idx = NEXT_TX(sw_idx);
  4677. }
  4678. pkts_compl++;
  4679. bytes_compl += skb->len;
  4680. dev_kfree_skb(skb);
  4681. if (unlikely(tx_bug)) {
  4682. tg3_tx_recover(tp);
  4683. return;
  4684. }
  4685. }
  4686. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4687. tnapi->tx_cons = sw_idx;
  4688. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4689. * before checking for netif_queue_stopped(). Without the
  4690. * memory barrier, there is a small possibility that tg3_start_xmit()
  4691. * will miss it and cause the queue to be stopped forever.
  4692. */
  4693. smp_mb();
  4694. if (unlikely(netif_tx_queue_stopped(txq) &&
  4695. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4696. __netif_tx_lock(txq, smp_processor_id());
  4697. if (netif_tx_queue_stopped(txq) &&
  4698. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4699. netif_tx_wake_queue(txq);
  4700. __netif_tx_unlock(txq);
  4701. }
  4702. }
  4703. static void tg3_frag_free(bool is_frag, void *data)
  4704. {
  4705. if (is_frag)
  4706. put_page(virt_to_head_page(data));
  4707. else
  4708. kfree(data);
  4709. }
  4710. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4711. {
  4712. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4713. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4714. if (!ri->data)
  4715. return;
  4716. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4717. map_sz, PCI_DMA_FROMDEVICE);
  4718. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4719. ri->data = NULL;
  4720. }
  4721. /* Returns size of skb allocated or < 0 on error.
  4722. *
  4723. * We only need to fill in the address because the other members
  4724. * of the RX descriptor are invariant, see tg3_init_rings.
  4725. *
  4726. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4727. * posting buffers we only dirty the first cache line of the RX
  4728. * descriptor (containing the address). Whereas for the RX status
  4729. * buffers the cpu only reads the last cacheline of the RX descriptor
  4730. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4731. */
  4732. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4733. u32 opaque_key, u32 dest_idx_unmasked,
  4734. unsigned int *frag_size)
  4735. {
  4736. struct tg3_rx_buffer_desc *desc;
  4737. struct ring_info *map;
  4738. u8 *data;
  4739. dma_addr_t mapping;
  4740. int skb_size, data_size, dest_idx;
  4741. switch (opaque_key) {
  4742. case RXD_OPAQUE_RING_STD:
  4743. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4744. desc = &tpr->rx_std[dest_idx];
  4745. map = &tpr->rx_std_buffers[dest_idx];
  4746. data_size = tp->rx_pkt_map_sz;
  4747. break;
  4748. case RXD_OPAQUE_RING_JUMBO:
  4749. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4750. desc = &tpr->rx_jmb[dest_idx].std;
  4751. map = &tpr->rx_jmb_buffers[dest_idx];
  4752. data_size = TG3_RX_JMB_MAP_SZ;
  4753. break;
  4754. default:
  4755. return -EINVAL;
  4756. }
  4757. /* Do not overwrite any of the map or rp information
  4758. * until we are sure we can commit to a new buffer.
  4759. *
  4760. * Callers depend upon this behavior and assume that
  4761. * we leave everything unchanged if we fail.
  4762. */
  4763. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4764. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4765. if (skb_size <= PAGE_SIZE) {
  4766. data = netdev_alloc_frag(skb_size);
  4767. *frag_size = skb_size;
  4768. } else {
  4769. data = kmalloc(skb_size, GFP_ATOMIC);
  4770. *frag_size = 0;
  4771. }
  4772. if (!data)
  4773. return -ENOMEM;
  4774. mapping = pci_map_single(tp->pdev,
  4775. data + TG3_RX_OFFSET(tp),
  4776. data_size,
  4777. PCI_DMA_FROMDEVICE);
  4778. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4779. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4780. return -EIO;
  4781. }
  4782. map->data = data;
  4783. dma_unmap_addr_set(map, mapping, mapping);
  4784. desc->addr_hi = ((u64)mapping >> 32);
  4785. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4786. return data_size;
  4787. }
  4788. /* We only need to move over in the address because the other
  4789. * members of the RX descriptor are invariant. See notes above
  4790. * tg3_alloc_rx_data for full details.
  4791. */
  4792. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4793. struct tg3_rx_prodring_set *dpr,
  4794. u32 opaque_key, int src_idx,
  4795. u32 dest_idx_unmasked)
  4796. {
  4797. struct tg3 *tp = tnapi->tp;
  4798. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4799. struct ring_info *src_map, *dest_map;
  4800. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4801. int dest_idx;
  4802. switch (opaque_key) {
  4803. case RXD_OPAQUE_RING_STD:
  4804. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4805. dest_desc = &dpr->rx_std[dest_idx];
  4806. dest_map = &dpr->rx_std_buffers[dest_idx];
  4807. src_desc = &spr->rx_std[src_idx];
  4808. src_map = &spr->rx_std_buffers[src_idx];
  4809. break;
  4810. case RXD_OPAQUE_RING_JUMBO:
  4811. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4812. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4813. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4814. src_desc = &spr->rx_jmb[src_idx].std;
  4815. src_map = &spr->rx_jmb_buffers[src_idx];
  4816. break;
  4817. default:
  4818. return;
  4819. }
  4820. dest_map->data = src_map->data;
  4821. dma_unmap_addr_set(dest_map, mapping,
  4822. dma_unmap_addr(src_map, mapping));
  4823. dest_desc->addr_hi = src_desc->addr_hi;
  4824. dest_desc->addr_lo = src_desc->addr_lo;
  4825. /* Ensure that the update to the skb happens after the physical
  4826. * addresses have been transferred to the new BD location.
  4827. */
  4828. smp_wmb();
  4829. src_map->data = NULL;
  4830. }
  4831. /* The RX ring scheme is composed of multiple rings which post fresh
  4832. * buffers to the chip, and one special ring the chip uses to report
  4833. * status back to the host.
  4834. *
  4835. * The special ring reports the status of received packets to the
  4836. * host. The chip does not write into the original descriptor the
  4837. * RX buffer was obtained from. The chip simply takes the original
  4838. * descriptor as provided by the host, updates the status and length
  4839. * field, then writes this into the next status ring entry.
  4840. *
  4841. * Each ring the host uses to post buffers to the chip is described
  4842. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4843. * it is first placed into the on-chip ram. When the packet's length
  4844. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4845. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4846. * which is within the range of the new packet's length is chosen.
  4847. *
  4848. * The "separate ring for rx status" scheme may sound queer, but it makes
  4849. * sense from a cache coherency perspective. If only the host writes
  4850. * to the buffer post rings, and only the chip writes to the rx status
  4851. * rings, then cache lines never move beyond shared-modified state.
  4852. * If both the host and chip were to write into the same ring, cache line
  4853. * eviction could occur since both entities want it in an exclusive state.
  4854. */
  4855. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4856. {
  4857. struct tg3 *tp = tnapi->tp;
  4858. u32 work_mask, rx_std_posted = 0;
  4859. u32 std_prod_idx, jmb_prod_idx;
  4860. u32 sw_idx = tnapi->rx_rcb_ptr;
  4861. u16 hw_idx;
  4862. int received;
  4863. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4864. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4865. /*
  4866. * We need to order the read of hw_idx and the read of
  4867. * the opaque cookie.
  4868. */
  4869. rmb();
  4870. work_mask = 0;
  4871. received = 0;
  4872. std_prod_idx = tpr->rx_std_prod_idx;
  4873. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4874. while (sw_idx != hw_idx && budget > 0) {
  4875. struct ring_info *ri;
  4876. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4877. unsigned int len;
  4878. struct sk_buff *skb;
  4879. dma_addr_t dma_addr;
  4880. u32 opaque_key, desc_idx, *post_ptr;
  4881. u8 *data;
  4882. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4883. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4884. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4885. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4886. dma_addr = dma_unmap_addr(ri, mapping);
  4887. data = ri->data;
  4888. post_ptr = &std_prod_idx;
  4889. rx_std_posted++;
  4890. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4891. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4892. dma_addr = dma_unmap_addr(ri, mapping);
  4893. data = ri->data;
  4894. post_ptr = &jmb_prod_idx;
  4895. } else
  4896. goto next_pkt_nopost;
  4897. work_mask |= opaque_key;
  4898. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4899. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4900. drop_it:
  4901. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4902. desc_idx, *post_ptr);
  4903. drop_it_no_recycle:
  4904. /* Other statistics kept track of by card. */
  4905. tp->rx_dropped++;
  4906. goto next_pkt;
  4907. }
  4908. prefetch(data + TG3_RX_OFFSET(tp));
  4909. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4910. ETH_FCS_LEN;
  4911. if (len > TG3_RX_COPY_THRESH(tp)) {
  4912. int skb_size;
  4913. unsigned int frag_size;
  4914. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4915. *post_ptr, &frag_size);
  4916. if (skb_size < 0)
  4917. goto drop_it;
  4918. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4919. PCI_DMA_FROMDEVICE);
  4920. skb = build_skb(data, frag_size);
  4921. if (!skb) {
  4922. tg3_frag_free(frag_size != 0, data);
  4923. goto drop_it_no_recycle;
  4924. }
  4925. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4926. /* Ensure that the update to the data happens
  4927. * after the usage of the old DMA mapping.
  4928. */
  4929. smp_wmb();
  4930. ri->data = NULL;
  4931. } else {
  4932. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4933. desc_idx, *post_ptr);
  4934. skb = netdev_alloc_skb(tp->dev,
  4935. len + TG3_RAW_IP_ALIGN);
  4936. if (skb == NULL)
  4937. goto drop_it_no_recycle;
  4938. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4939. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4940. memcpy(skb->data,
  4941. data + TG3_RX_OFFSET(tp),
  4942. len);
  4943. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4944. }
  4945. skb_put(skb, len);
  4946. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4947. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4948. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4949. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4950. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4951. else
  4952. skb_checksum_none_assert(skb);
  4953. skb->protocol = eth_type_trans(skb, tp->dev);
  4954. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4955. skb->protocol != htons(ETH_P_8021Q)) {
  4956. dev_kfree_skb(skb);
  4957. goto drop_it_no_recycle;
  4958. }
  4959. if (desc->type_flags & RXD_FLAG_VLAN &&
  4960. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4961. __vlan_hwaccel_put_tag(skb,
  4962. desc->err_vlan & RXD_VLAN_MASK);
  4963. napi_gro_receive(&tnapi->napi, skb);
  4964. received++;
  4965. budget--;
  4966. next_pkt:
  4967. (*post_ptr)++;
  4968. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4969. tpr->rx_std_prod_idx = std_prod_idx &
  4970. tp->rx_std_ring_mask;
  4971. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4972. tpr->rx_std_prod_idx);
  4973. work_mask &= ~RXD_OPAQUE_RING_STD;
  4974. rx_std_posted = 0;
  4975. }
  4976. next_pkt_nopost:
  4977. sw_idx++;
  4978. sw_idx &= tp->rx_ret_ring_mask;
  4979. /* Refresh hw_idx to see if there is new work */
  4980. if (sw_idx == hw_idx) {
  4981. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4982. rmb();
  4983. }
  4984. }
  4985. /* ACK the status ring. */
  4986. tnapi->rx_rcb_ptr = sw_idx;
  4987. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4988. /* Refill RX ring(s). */
  4989. if (!tg3_flag(tp, ENABLE_RSS)) {
  4990. /* Sync BD data before updating mailbox */
  4991. wmb();
  4992. if (work_mask & RXD_OPAQUE_RING_STD) {
  4993. tpr->rx_std_prod_idx = std_prod_idx &
  4994. tp->rx_std_ring_mask;
  4995. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4996. tpr->rx_std_prod_idx);
  4997. }
  4998. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4999. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5000. tp->rx_jmb_ring_mask;
  5001. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5002. tpr->rx_jmb_prod_idx);
  5003. }
  5004. mmiowb();
  5005. } else if (work_mask) {
  5006. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5007. * updated before the producer indices can be updated.
  5008. */
  5009. smp_wmb();
  5010. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5011. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5012. if (tnapi != &tp->napi[1]) {
  5013. tp->rx_refill = true;
  5014. napi_schedule(&tp->napi[1].napi);
  5015. }
  5016. }
  5017. return received;
  5018. }
  5019. static void tg3_poll_link(struct tg3 *tp)
  5020. {
  5021. /* handle link change and other phy events */
  5022. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5023. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5024. if (sblk->status & SD_STATUS_LINK_CHG) {
  5025. sblk->status = SD_STATUS_UPDATED |
  5026. (sblk->status & ~SD_STATUS_LINK_CHG);
  5027. spin_lock(&tp->lock);
  5028. if (tg3_flag(tp, USE_PHYLIB)) {
  5029. tw32_f(MAC_STATUS,
  5030. (MAC_STATUS_SYNC_CHANGED |
  5031. MAC_STATUS_CFG_CHANGED |
  5032. MAC_STATUS_MI_COMPLETION |
  5033. MAC_STATUS_LNKSTATE_CHANGED));
  5034. udelay(40);
  5035. } else
  5036. tg3_setup_phy(tp, 0);
  5037. spin_unlock(&tp->lock);
  5038. }
  5039. }
  5040. }
  5041. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5042. struct tg3_rx_prodring_set *dpr,
  5043. struct tg3_rx_prodring_set *spr)
  5044. {
  5045. u32 si, di, cpycnt, src_prod_idx;
  5046. int i, err = 0;
  5047. while (1) {
  5048. src_prod_idx = spr->rx_std_prod_idx;
  5049. /* Make sure updates to the rx_std_buffers[] entries and the
  5050. * standard producer index are seen in the correct order.
  5051. */
  5052. smp_rmb();
  5053. if (spr->rx_std_cons_idx == src_prod_idx)
  5054. break;
  5055. if (spr->rx_std_cons_idx < src_prod_idx)
  5056. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5057. else
  5058. cpycnt = tp->rx_std_ring_mask + 1 -
  5059. spr->rx_std_cons_idx;
  5060. cpycnt = min(cpycnt,
  5061. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5062. si = spr->rx_std_cons_idx;
  5063. di = dpr->rx_std_prod_idx;
  5064. for (i = di; i < di + cpycnt; i++) {
  5065. if (dpr->rx_std_buffers[i].data) {
  5066. cpycnt = i - di;
  5067. err = -ENOSPC;
  5068. break;
  5069. }
  5070. }
  5071. if (!cpycnt)
  5072. break;
  5073. /* Ensure that updates to the rx_std_buffers ring and the
  5074. * shadowed hardware producer ring from tg3_recycle_skb() are
  5075. * ordered correctly WRT the skb check above.
  5076. */
  5077. smp_rmb();
  5078. memcpy(&dpr->rx_std_buffers[di],
  5079. &spr->rx_std_buffers[si],
  5080. cpycnt * sizeof(struct ring_info));
  5081. for (i = 0; i < cpycnt; i++, di++, si++) {
  5082. struct tg3_rx_buffer_desc *sbd, *dbd;
  5083. sbd = &spr->rx_std[si];
  5084. dbd = &dpr->rx_std[di];
  5085. dbd->addr_hi = sbd->addr_hi;
  5086. dbd->addr_lo = sbd->addr_lo;
  5087. }
  5088. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5089. tp->rx_std_ring_mask;
  5090. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5091. tp->rx_std_ring_mask;
  5092. }
  5093. while (1) {
  5094. src_prod_idx = spr->rx_jmb_prod_idx;
  5095. /* Make sure updates to the rx_jmb_buffers[] entries and
  5096. * the jumbo producer index are seen in the correct order.
  5097. */
  5098. smp_rmb();
  5099. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5100. break;
  5101. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5102. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5103. else
  5104. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5105. spr->rx_jmb_cons_idx;
  5106. cpycnt = min(cpycnt,
  5107. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5108. si = spr->rx_jmb_cons_idx;
  5109. di = dpr->rx_jmb_prod_idx;
  5110. for (i = di; i < di + cpycnt; i++) {
  5111. if (dpr->rx_jmb_buffers[i].data) {
  5112. cpycnt = i - di;
  5113. err = -ENOSPC;
  5114. break;
  5115. }
  5116. }
  5117. if (!cpycnt)
  5118. break;
  5119. /* Ensure that updates to the rx_jmb_buffers ring and the
  5120. * shadowed hardware producer ring from tg3_recycle_skb() are
  5121. * ordered correctly WRT the skb check above.
  5122. */
  5123. smp_rmb();
  5124. memcpy(&dpr->rx_jmb_buffers[di],
  5125. &spr->rx_jmb_buffers[si],
  5126. cpycnt * sizeof(struct ring_info));
  5127. for (i = 0; i < cpycnt; i++, di++, si++) {
  5128. struct tg3_rx_buffer_desc *sbd, *dbd;
  5129. sbd = &spr->rx_jmb[si].std;
  5130. dbd = &dpr->rx_jmb[di].std;
  5131. dbd->addr_hi = sbd->addr_hi;
  5132. dbd->addr_lo = sbd->addr_lo;
  5133. }
  5134. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5135. tp->rx_jmb_ring_mask;
  5136. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5137. tp->rx_jmb_ring_mask;
  5138. }
  5139. return err;
  5140. }
  5141. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5142. {
  5143. struct tg3 *tp = tnapi->tp;
  5144. /* run TX completion thread */
  5145. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5146. tg3_tx(tnapi);
  5147. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5148. return work_done;
  5149. }
  5150. if (!tnapi->rx_rcb_prod_idx)
  5151. return work_done;
  5152. /* run RX thread, within the bounds set by NAPI.
  5153. * All RX "locking" is done by ensuring outside
  5154. * code synchronizes with tg3->napi.poll()
  5155. */
  5156. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5157. work_done += tg3_rx(tnapi, budget - work_done);
  5158. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5159. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5160. int i, err = 0;
  5161. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5162. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5163. tp->rx_refill = false;
  5164. for (i = 1; i < tp->irq_cnt; i++)
  5165. err |= tg3_rx_prodring_xfer(tp, dpr,
  5166. &tp->napi[i].prodring);
  5167. wmb();
  5168. if (std_prod_idx != dpr->rx_std_prod_idx)
  5169. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5170. dpr->rx_std_prod_idx);
  5171. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5172. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5173. dpr->rx_jmb_prod_idx);
  5174. mmiowb();
  5175. if (err)
  5176. tw32_f(HOSTCC_MODE, tp->coal_now);
  5177. }
  5178. return work_done;
  5179. }
  5180. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5181. {
  5182. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5183. schedule_work(&tp->reset_task);
  5184. }
  5185. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5186. {
  5187. cancel_work_sync(&tp->reset_task);
  5188. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5189. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5190. }
  5191. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5192. {
  5193. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5194. struct tg3 *tp = tnapi->tp;
  5195. int work_done = 0;
  5196. struct tg3_hw_status *sblk = tnapi->hw_status;
  5197. while (1) {
  5198. work_done = tg3_poll_work(tnapi, work_done, budget);
  5199. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5200. goto tx_recovery;
  5201. if (unlikely(work_done >= budget))
  5202. break;
  5203. /* tp->last_tag is used in tg3_int_reenable() below
  5204. * to tell the hw how much work has been processed,
  5205. * so we must read it before checking for more work.
  5206. */
  5207. tnapi->last_tag = sblk->status_tag;
  5208. tnapi->last_irq_tag = tnapi->last_tag;
  5209. rmb();
  5210. /* check for RX/TX work to do */
  5211. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5212. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5213. /* This test here is not race free, but will reduce
  5214. * the number of interrupts by looping again.
  5215. */
  5216. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5217. continue;
  5218. napi_complete(napi);
  5219. /* Reenable interrupts. */
  5220. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5221. /* This test here is synchronized by napi_schedule()
  5222. * and napi_complete() to close the race condition.
  5223. */
  5224. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5225. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5226. HOSTCC_MODE_ENABLE |
  5227. tnapi->coal_now);
  5228. }
  5229. mmiowb();
  5230. break;
  5231. }
  5232. }
  5233. return work_done;
  5234. tx_recovery:
  5235. /* work_done is guaranteed to be less than budget. */
  5236. napi_complete(napi);
  5237. tg3_reset_task_schedule(tp);
  5238. return work_done;
  5239. }
  5240. static void tg3_process_error(struct tg3 *tp)
  5241. {
  5242. u32 val;
  5243. bool real_error = false;
  5244. if (tg3_flag(tp, ERROR_PROCESSED))
  5245. return;
  5246. /* Check Flow Attention register */
  5247. val = tr32(HOSTCC_FLOW_ATTN);
  5248. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5249. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5250. real_error = true;
  5251. }
  5252. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5253. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5254. real_error = true;
  5255. }
  5256. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5257. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5258. real_error = true;
  5259. }
  5260. if (!real_error)
  5261. return;
  5262. tg3_dump_state(tp);
  5263. tg3_flag_set(tp, ERROR_PROCESSED);
  5264. tg3_reset_task_schedule(tp);
  5265. }
  5266. static int tg3_poll(struct napi_struct *napi, int budget)
  5267. {
  5268. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5269. struct tg3 *tp = tnapi->tp;
  5270. int work_done = 0;
  5271. struct tg3_hw_status *sblk = tnapi->hw_status;
  5272. while (1) {
  5273. if (sblk->status & SD_STATUS_ERROR)
  5274. tg3_process_error(tp);
  5275. tg3_poll_link(tp);
  5276. work_done = tg3_poll_work(tnapi, work_done, budget);
  5277. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5278. goto tx_recovery;
  5279. if (unlikely(work_done >= budget))
  5280. break;
  5281. if (tg3_flag(tp, TAGGED_STATUS)) {
  5282. /* tp->last_tag is used in tg3_int_reenable() below
  5283. * to tell the hw how much work has been processed,
  5284. * so we must read it before checking for more work.
  5285. */
  5286. tnapi->last_tag = sblk->status_tag;
  5287. tnapi->last_irq_tag = tnapi->last_tag;
  5288. rmb();
  5289. } else
  5290. sblk->status &= ~SD_STATUS_UPDATED;
  5291. if (likely(!tg3_has_work(tnapi))) {
  5292. napi_complete(napi);
  5293. tg3_int_reenable(tnapi);
  5294. break;
  5295. }
  5296. }
  5297. return work_done;
  5298. tx_recovery:
  5299. /* work_done is guaranteed to be less than budget. */
  5300. napi_complete(napi);
  5301. tg3_reset_task_schedule(tp);
  5302. return work_done;
  5303. }
  5304. static void tg3_napi_disable(struct tg3 *tp)
  5305. {
  5306. int i;
  5307. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5308. napi_disable(&tp->napi[i].napi);
  5309. }
  5310. static void tg3_napi_enable(struct tg3 *tp)
  5311. {
  5312. int i;
  5313. for (i = 0; i < tp->irq_cnt; i++)
  5314. napi_enable(&tp->napi[i].napi);
  5315. }
  5316. static void tg3_napi_init(struct tg3 *tp)
  5317. {
  5318. int i;
  5319. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5320. for (i = 1; i < tp->irq_cnt; i++)
  5321. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5322. }
  5323. static void tg3_napi_fini(struct tg3 *tp)
  5324. {
  5325. int i;
  5326. for (i = 0; i < tp->irq_cnt; i++)
  5327. netif_napi_del(&tp->napi[i].napi);
  5328. }
  5329. static inline void tg3_netif_stop(struct tg3 *tp)
  5330. {
  5331. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5332. tg3_napi_disable(tp);
  5333. netif_tx_disable(tp->dev);
  5334. }
  5335. static inline void tg3_netif_start(struct tg3 *tp)
  5336. {
  5337. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5338. * appropriate so long as all callers are assured to
  5339. * have free tx slots (such as after tg3_init_hw)
  5340. */
  5341. netif_tx_wake_all_queues(tp->dev);
  5342. tg3_napi_enable(tp);
  5343. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5344. tg3_enable_ints(tp);
  5345. }
  5346. static void tg3_irq_quiesce(struct tg3 *tp)
  5347. {
  5348. int i;
  5349. BUG_ON(tp->irq_sync);
  5350. tp->irq_sync = 1;
  5351. smp_mb();
  5352. for (i = 0; i < tp->irq_cnt; i++)
  5353. synchronize_irq(tp->napi[i].irq_vec);
  5354. }
  5355. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5356. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5357. * with as well. Most of the time, this is not necessary except when
  5358. * shutting down the device.
  5359. */
  5360. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5361. {
  5362. spin_lock_bh(&tp->lock);
  5363. if (irq_sync)
  5364. tg3_irq_quiesce(tp);
  5365. }
  5366. static inline void tg3_full_unlock(struct tg3 *tp)
  5367. {
  5368. spin_unlock_bh(&tp->lock);
  5369. }
  5370. /* One-shot MSI handler - Chip automatically disables interrupt
  5371. * after sending MSI so driver doesn't have to do it.
  5372. */
  5373. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5374. {
  5375. struct tg3_napi *tnapi = dev_id;
  5376. struct tg3 *tp = tnapi->tp;
  5377. prefetch(tnapi->hw_status);
  5378. if (tnapi->rx_rcb)
  5379. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5380. if (likely(!tg3_irq_sync(tp)))
  5381. napi_schedule(&tnapi->napi);
  5382. return IRQ_HANDLED;
  5383. }
  5384. /* MSI ISR - No need to check for interrupt sharing and no need to
  5385. * flush status block and interrupt mailbox. PCI ordering rules
  5386. * guarantee that MSI will arrive after the status block.
  5387. */
  5388. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5389. {
  5390. struct tg3_napi *tnapi = dev_id;
  5391. struct tg3 *tp = tnapi->tp;
  5392. prefetch(tnapi->hw_status);
  5393. if (tnapi->rx_rcb)
  5394. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5395. /*
  5396. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5397. * chip-internal interrupt pending events.
  5398. * Writing non-zero to intr-mbox-0 additional tells the
  5399. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5400. * event coalescing.
  5401. */
  5402. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5403. if (likely(!tg3_irq_sync(tp)))
  5404. napi_schedule(&tnapi->napi);
  5405. return IRQ_RETVAL(1);
  5406. }
  5407. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5408. {
  5409. struct tg3_napi *tnapi = dev_id;
  5410. struct tg3 *tp = tnapi->tp;
  5411. struct tg3_hw_status *sblk = tnapi->hw_status;
  5412. unsigned int handled = 1;
  5413. /* In INTx mode, it is possible for the interrupt to arrive at
  5414. * the CPU before the status block posted prior to the interrupt.
  5415. * Reading the PCI State register will confirm whether the
  5416. * interrupt is ours and will flush the status block.
  5417. */
  5418. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5419. if (tg3_flag(tp, CHIP_RESETTING) ||
  5420. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5421. handled = 0;
  5422. goto out;
  5423. }
  5424. }
  5425. /*
  5426. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5427. * chip-internal interrupt pending events.
  5428. * Writing non-zero to intr-mbox-0 additional tells the
  5429. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5430. * event coalescing.
  5431. *
  5432. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5433. * spurious interrupts. The flush impacts performance but
  5434. * excessive spurious interrupts can be worse in some cases.
  5435. */
  5436. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5437. if (tg3_irq_sync(tp))
  5438. goto out;
  5439. sblk->status &= ~SD_STATUS_UPDATED;
  5440. if (likely(tg3_has_work(tnapi))) {
  5441. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5442. napi_schedule(&tnapi->napi);
  5443. } else {
  5444. /* No work, shared interrupt perhaps? re-enable
  5445. * interrupts, and flush that PCI write
  5446. */
  5447. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5448. 0x00000000);
  5449. }
  5450. out:
  5451. return IRQ_RETVAL(handled);
  5452. }
  5453. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5454. {
  5455. struct tg3_napi *tnapi = dev_id;
  5456. struct tg3 *tp = tnapi->tp;
  5457. struct tg3_hw_status *sblk = tnapi->hw_status;
  5458. unsigned int handled = 1;
  5459. /* In INTx mode, it is possible for the interrupt to arrive at
  5460. * the CPU before the status block posted prior to the interrupt.
  5461. * Reading the PCI State register will confirm whether the
  5462. * interrupt is ours and will flush the status block.
  5463. */
  5464. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5465. if (tg3_flag(tp, CHIP_RESETTING) ||
  5466. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5467. handled = 0;
  5468. goto out;
  5469. }
  5470. }
  5471. /*
  5472. * writing any value to intr-mbox-0 clears PCI INTA# and
  5473. * chip-internal interrupt pending events.
  5474. * writing non-zero to intr-mbox-0 additional tells the
  5475. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5476. * event coalescing.
  5477. *
  5478. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5479. * spurious interrupts. The flush impacts performance but
  5480. * excessive spurious interrupts can be worse in some cases.
  5481. */
  5482. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5483. /*
  5484. * In a shared interrupt configuration, sometimes other devices'
  5485. * interrupts will scream. We record the current status tag here
  5486. * so that the above check can report that the screaming interrupts
  5487. * are unhandled. Eventually they will be silenced.
  5488. */
  5489. tnapi->last_irq_tag = sblk->status_tag;
  5490. if (tg3_irq_sync(tp))
  5491. goto out;
  5492. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5493. napi_schedule(&tnapi->napi);
  5494. out:
  5495. return IRQ_RETVAL(handled);
  5496. }
  5497. /* ISR for interrupt test */
  5498. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5499. {
  5500. struct tg3_napi *tnapi = dev_id;
  5501. struct tg3 *tp = tnapi->tp;
  5502. struct tg3_hw_status *sblk = tnapi->hw_status;
  5503. if ((sblk->status & SD_STATUS_UPDATED) ||
  5504. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5505. tg3_disable_ints(tp);
  5506. return IRQ_RETVAL(1);
  5507. }
  5508. return IRQ_RETVAL(0);
  5509. }
  5510. #ifdef CONFIG_NET_POLL_CONTROLLER
  5511. static void tg3_poll_controller(struct net_device *dev)
  5512. {
  5513. int i;
  5514. struct tg3 *tp = netdev_priv(dev);
  5515. for (i = 0; i < tp->irq_cnt; i++)
  5516. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5517. }
  5518. #endif
  5519. static void tg3_tx_timeout(struct net_device *dev)
  5520. {
  5521. struct tg3 *tp = netdev_priv(dev);
  5522. if (netif_msg_tx_err(tp)) {
  5523. netdev_err(dev, "transmit timed out, resetting\n");
  5524. tg3_dump_state(tp);
  5525. }
  5526. tg3_reset_task_schedule(tp);
  5527. }
  5528. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5529. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5530. {
  5531. u32 base = (u32) mapping & 0xffffffff;
  5532. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5533. }
  5534. /* Test for DMA addresses > 40-bit */
  5535. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5536. int len)
  5537. {
  5538. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5539. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5540. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5541. return 0;
  5542. #else
  5543. return 0;
  5544. #endif
  5545. }
  5546. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5547. dma_addr_t mapping, u32 len, u32 flags,
  5548. u32 mss, u32 vlan)
  5549. {
  5550. txbd->addr_hi = ((u64) mapping >> 32);
  5551. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5552. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5553. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5554. }
  5555. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5556. dma_addr_t map, u32 len, u32 flags,
  5557. u32 mss, u32 vlan)
  5558. {
  5559. struct tg3 *tp = tnapi->tp;
  5560. bool hwbug = false;
  5561. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5562. hwbug = true;
  5563. if (tg3_4g_overflow_test(map, len))
  5564. hwbug = true;
  5565. if (tg3_40bit_overflow_test(tp, map, len))
  5566. hwbug = true;
  5567. if (tp->dma_limit) {
  5568. u32 prvidx = *entry;
  5569. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5570. while (len > tp->dma_limit && *budget) {
  5571. u32 frag_len = tp->dma_limit;
  5572. len -= tp->dma_limit;
  5573. /* Avoid the 8byte DMA problem */
  5574. if (len <= 8) {
  5575. len += tp->dma_limit / 2;
  5576. frag_len = tp->dma_limit / 2;
  5577. }
  5578. tnapi->tx_buffers[*entry].fragmented = true;
  5579. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5580. frag_len, tmp_flag, mss, vlan);
  5581. *budget -= 1;
  5582. prvidx = *entry;
  5583. *entry = NEXT_TX(*entry);
  5584. map += frag_len;
  5585. }
  5586. if (len) {
  5587. if (*budget) {
  5588. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5589. len, flags, mss, vlan);
  5590. *budget -= 1;
  5591. *entry = NEXT_TX(*entry);
  5592. } else {
  5593. hwbug = true;
  5594. tnapi->tx_buffers[prvidx].fragmented = false;
  5595. }
  5596. }
  5597. } else {
  5598. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5599. len, flags, mss, vlan);
  5600. *entry = NEXT_TX(*entry);
  5601. }
  5602. return hwbug;
  5603. }
  5604. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5605. {
  5606. int i;
  5607. struct sk_buff *skb;
  5608. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5609. skb = txb->skb;
  5610. txb->skb = NULL;
  5611. pci_unmap_single(tnapi->tp->pdev,
  5612. dma_unmap_addr(txb, mapping),
  5613. skb_headlen(skb),
  5614. PCI_DMA_TODEVICE);
  5615. while (txb->fragmented) {
  5616. txb->fragmented = false;
  5617. entry = NEXT_TX(entry);
  5618. txb = &tnapi->tx_buffers[entry];
  5619. }
  5620. for (i = 0; i <= last; i++) {
  5621. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5622. entry = NEXT_TX(entry);
  5623. txb = &tnapi->tx_buffers[entry];
  5624. pci_unmap_page(tnapi->tp->pdev,
  5625. dma_unmap_addr(txb, mapping),
  5626. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5627. while (txb->fragmented) {
  5628. txb->fragmented = false;
  5629. entry = NEXT_TX(entry);
  5630. txb = &tnapi->tx_buffers[entry];
  5631. }
  5632. }
  5633. }
  5634. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5635. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5636. struct sk_buff **pskb,
  5637. u32 *entry, u32 *budget,
  5638. u32 base_flags, u32 mss, u32 vlan)
  5639. {
  5640. struct tg3 *tp = tnapi->tp;
  5641. struct sk_buff *new_skb, *skb = *pskb;
  5642. dma_addr_t new_addr = 0;
  5643. int ret = 0;
  5644. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5645. new_skb = skb_copy(skb, GFP_ATOMIC);
  5646. else {
  5647. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5648. new_skb = skb_copy_expand(skb,
  5649. skb_headroom(skb) + more_headroom,
  5650. skb_tailroom(skb), GFP_ATOMIC);
  5651. }
  5652. if (!new_skb) {
  5653. ret = -1;
  5654. } else {
  5655. /* New SKB is guaranteed to be linear. */
  5656. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5657. PCI_DMA_TODEVICE);
  5658. /* Make sure the mapping succeeded */
  5659. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5660. dev_kfree_skb(new_skb);
  5661. ret = -1;
  5662. } else {
  5663. u32 save_entry = *entry;
  5664. base_flags |= TXD_FLAG_END;
  5665. tnapi->tx_buffers[*entry].skb = new_skb;
  5666. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5667. mapping, new_addr);
  5668. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5669. new_skb->len, base_flags,
  5670. mss, vlan)) {
  5671. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5672. dev_kfree_skb(new_skb);
  5673. ret = -1;
  5674. }
  5675. }
  5676. }
  5677. dev_kfree_skb(skb);
  5678. *pskb = new_skb;
  5679. return ret;
  5680. }
  5681. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5682. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5683. * TSO header is greater than 80 bytes.
  5684. */
  5685. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5686. {
  5687. struct sk_buff *segs, *nskb;
  5688. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5689. /* Estimate the number of fragments in the worst case */
  5690. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5691. netif_stop_queue(tp->dev);
  5692. /* netif_tx_stop_queue() must be done before checking
  5693. * checking tx index in tg3_tx_avail() below, because in
  5694. * tg3_tx(), we update tx index before checking for
  5695. * netif_tx_queue_stopped().
  5696. */
  5697. smp_mb();
  5698. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5699. return NETDEV_TX_BUSY;
  5700. netif_wake_queue(tp->dev);
  5701. }
  5702. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5703. if (IS_ERR(segs))
  5704. goto tg3_tso_bug_end;
  5705. do {
  5706. nskb = segs;
  5707. segs = segs->next;
  5708. nskb->next = NULL;
  5709. tg3_start_xmit(nskb, tp->dev);
  5710. } while (segs);
  5711. tg3_tso_bug_end:
  5712. dev_kfree_skb(skb);
  5713. return NETDEV_TX_OK;
  5714. }
  5715. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5716. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5717. */
  5718. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5719. {
  5720. struct tg3 *tp = netdev_priv(dev);
  5721. u32 len, entry, base_flags, mss, vlan = 0;
  5722. u32 budget;
  5723. int i = -1, would_hit_hwbug;
  5724. dma_addr_t mapping;
  5725. struct tg3_napi *tnapi;
  5726. struct netdev_queue *txq;
  5727. unsigned int last;
  5728. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5729. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5730. if (tg3_flag(tp, ENABLE_TSS))
  5731. tnapi++;
  5732. budget = tg3_tx_avail(tnapi);
  5733. /* We are running in BH disabled context with netif_tx_lock
  5734. * and TX reclaim runs via tp->napi.poll inside of a software
  5735. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5736. * no IRQ context deadlocks to worry about either. Rejoice!
  5737. */
  5738. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5739. if (!netif_tx_queue_stopped(txq)) {
  5740. netif_tx_stop_queue(txq);
  5741. /* This is a hard error, log it. */
  5742. netdev_err(dev,
  5743. "BUG! Tx Ring full when queue awake!\n");
  5744. }
  5745. return NETDEV_TX_BUSY;
  5746. }
  5747. entry = tnapi->tx_prod;
  5748. base_flags = 0;
  5749. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5750. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5751. mss = skb_shinfo(skb)->gso_size;
  5752. if (mss) {
  5753. struct iphdr *iph;
  5754. u32 tcp_opt_len, hdr_len;
  5755. if (skb_header_cloned(skb) &&
  5756. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5757. goto drop;
  5758. iph = ip_hdr(skb);
  5759. tcp_opt_len = tcp_optlen(skb);
  5760. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5761. if (!skb_is_gso_v6(skb)) {
  5762. iph->check = 0;
  5763. iph->tot_len = htons(mss + hdr_len);
  5764. }
  5765. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5766. tg3_flag(tp, TSO_BUG))
  5767. return tg3_tso_bug(tp, skb);
  5768. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5769. TXD_FLAG_CPU_POST_DMA);
  5770. if (tg3_flag(tp, HW_TSO_1) ||
  5771. tg3_flag(tp, HW_TSO_2) ||
  5772. tg3_flag(tp, HW_TSO_3)) {
  5773. tcp_hdr(skb)->check = 0;
  5774. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5775. } else
  5776. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5777. iph->daddr, 0,
  5778. IPPROTO_TCP,
  5779. 0);
  5780. if (tg3_flag(tp, HW_TSO_3)) {
  5781. mss |= (hdr_len & 0xc) << 12;
  5782. if (hdr_len & 0x10)
  5783. base_flags |= 0x00000010;
  5784. base_flags |= (hdr_len & 0x3e0) << 5;
  5785. } else if (tg3_flag(tp, HW_TSO_2))
  5786. mss |= hdr_len << 9;
  5787. else if (tg3_flag(tp, HW_TSO_1) ||
  5788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5789. if (tcp_opt_len || iph->ihl > 5) {
  5790. int tsflags;
  5791. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5792. mss |= (tsflags << 11);
  5793. }
  5794. } else {
  5795. if (tcp_opt_len || iph->ihl > 5) {
  5796. int tsflags;
  5797. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5798. base_flags |= tsflags << 12;
  5799. }
  5800. }
  5801. }
  5802. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5803. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5804. base_flags |= TXD_FLAG_JMB_PKT;
  5805. if (vlan_tx_tag_present(skb)) {
  5806. base_flags |= TXD_FLAG_VLAN;
  5807. vlan = vlan_tx_tag_get(skb);
  5808. }
  5809. len = skb_headlen(skb);
  5810. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5811. if (pci_dma_mapping_error(tp->pdev, mapping))
  5812. goto drop;
  5813. tnapi->tx_buffers[entry].skb = skb;
  5814. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5815. would_hit_hwbug = 0;
  5816. if (tg3_flag(tp, 5701_DMA_BUG))
  5817. would_hit_hwbug = 1;
  5818. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5819. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5820. mss, vlan)) {
  5821. would_hit_hwbug = 1;
  5822. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5823. u32 tmp_mss = mss;
  5824. if (!tg3_flag(tp, HW_TSO_1) &&
  5825. !tg3_flag(tp, HW_TSO_2) &&
  5826. !tg3_flag(tp, HW_TSO_3))
  5827. tmp_mss = 0;
  5828. /* Now loop through additional data
  5829. * fragments, and queue them.
  5830. */
  5831. last = skb_shinfo(skb)->nr_frags - 1;
  5832. for (i = 0; i <= last; i++) {
  5833. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5834. len = skb_frag_size(frag);
  5835. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5836. len, DMA_TO_DEVICE);
  5837. tnapi->tx_buffers[entry].skb = NULL;
  5838. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5839. mapping);
  5840. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5841. goto dma_error;
  5842. if (!budget ||
  5843. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5844. len, base_flags |
  5845. ((i == last) ? TXD_FLAG_END : 0),
  5846. tmp_mss, vlan)) {
  5847. would_hit_hwbug = 1;
  5848. break;
  5849. }
  5850. }
  5851. }
  5852. if (would_hit_hwbug) {
  5853. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5854. /* If the workaround fails due to memory/mapping
  5855. * failure, silently drop this packet.
  5856. */
  5857. entry = tnapi->tx_prod;
  5858. budget = tg3_tx_avail(tnapi);
  5859. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5860. base_flags, mss, vlan))
  5861. goto drop_nofree;
  5862. }
  5863. skb_tx_timestamp(skb);
  5864. netdev_tx_sent_queue(txq, skb->len);
  5865. /* Sync BD data before updating mailbox */
  5866. wmb();
  5867. /* Packets are ready, update Tx producer idx local and on card. */
  5868. tw32_tx_mbox(tnapi->prodmbox, entry);
  5869. tnapi->tx_prod = entry;
  5870. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5871. netif_tx_stop_queue(txq);
  5872. /* netif_tx_stop_queue() must be done before checking
  5873. * checking tx index in tg3_tx_avail() below, because in
  5874. * tg3_tx(), we update tx index before checking for
  5875. * netif_tx_queue_stopped().
  5876. */
  5877. smp_mb();
  5878. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5879. netif_tx_wake_queue(txq);
  5880. }
  5881. mmiowb();
  5882. return NETDEV_TX_OK;
  5883. dma_error:
  5884. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5885. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5886. drop:
  5887. dev_kfree_skb(skb);
  5888. drop_nofree:
  5889. tp->tx_dropped++;
  5890. return NETDEV_TX_OK;
  5891. }
  5892. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5893. {
  5894. if (enable) {
  5895. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5896. MAC_MODE_PORT_MODE_MASK);
  5897. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5898. if (!tg3_flag(tp, 5705_PLUS))
  5899. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5900. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5901. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5902. else
  5903. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5904. } else {
  5905. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5906. if (tg3_flag(tp, 5705_PLUS) ||
  5907. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5909. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5910. }
  5911. tw32(MAC_MODE, tp->mac_mode);
  5912. udelay(40);
  5913. }
  5914. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5915. {
  5916. u32 val, bmcr, mac_mode, ptest = 0;
  5917. tg3_phy_toggle_apd(tp, false);
  5918. tg3_phy_toggle_automdix(tp, 0);
  5919. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5920. return -EIO;
  5921. bmcr = BMCR_FULLDPLX;
  5922. switch (speed) {
  5923. case SPEED_10:
  5924. break;
  5925. case SPEED_100:
  5926. bmcr |= BMCR_SPEED100;
  5927. break;
  5928. case SPEED_1000:
  5929. default:
  5930. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5931. speed = SPEED_100;
  5932. bmcr |= BMCR_SPEED100;
  5933. } else {
  5934. speed = SPEED_1000;
  5935. bmcr |= BMCR_SPEED1000;
  5936. }
  5937. }
  5938. if (extlpbk) {
  5939. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5940. tg3_readphy(tp, MII_CTRL1000, &val);
  5941. val |= CTL1000_AS_MASTER |
  5942. CTL1000_ENABLE_MASTER;
  5943. tg3_writephy(tp, MII_CTRL1000, val);
  5944. } else {
  5945. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5946. MII_TG3_FET_PTEST_TRIM_2;
  5947. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5948. }
  5949. } else
  5950. bmcr |= BMCR_LOOPBACK;
  5951. tg3_writephy(tp, MII_BMCR, bmcr);
  5952. /* The write needs to be flushed for the FETs */
  5953. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5954. tg3_readphy(tp, MII_BMCR, &bmcr);
  5955. udelay(40);
  5956. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5957. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5958. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5959. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5960. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5961. /* The write needs to be flushed for the AC131 */
  5962. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5963. }
  5964. /* Reset to prevent losing 1st rx packet intermittently */
  5965. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5966. tg3_flag(tp, 5780_CLASS)) {
  5967. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5968. udelay(10);
  5969. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5970. }
  5971. mac_mode = tp->mac_mode &
  5972. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5973. if (speed == SPEED_1000)
  5974. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5975. else
  5976. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5978. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5979. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5980. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5981. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5982. mac_mode |= MAC_MODE_LINK_POLARITY;
  5983. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5984. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5985. }
  5986. tw32(MAC_MODE, mac_mode);
  5987. udelay(40);
  5988. return 0;
  5989. }
  5990. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5991. {
  5992. struct tg3 *tp = netdev_priv(dev);
  5993. if (features & NETIF_F_LOOPBACK) {
  5994. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5995. return;
  5996. spin_lock_bh(&tp->lock);
  5997. tg3_mac_loopback(tp, true);
  5998. netif_carrier_on(tp->dev);
  5999. spin_unlock_bh(&tp->lock);
  6000. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6001. } else {
  6002. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6003. return;
  6004. spin_lock_bh(&tp->lock);
  6005. tg3_mac_loopback(tp, false);
  6006. /* Force link status check */
  6007. tg3_setup_phy(tp, 1);
  6008. spin_unlock_bh(&tp->lock);
  6009. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6010. }
  6011. }
  6012. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6013. netdev_features_t features)
  6014. {
  6015. struct tg3 *tp = netdev_priv(dev);
  6016. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6017. features &= ~NETIF_F_ALL_TSO;
  6018. return features;
  6019. }
  6020. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6021. {
  6022. netdev_features_t changed = dev->features ^ features;
  6023. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6024. tg3_set_loopback(dev, features);
  6025. return 0;
  6026. }
  6027. static void tg3_rx_prodring_free(struct tg3 *tp,
  6028. struct tg3_rx_prodring_set *tpr)
  6029. {
  6030. int i;
  6031. if (tpr != &tp->napi[0].prodring) {
  6032. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6033. i = (i + 1) & tp->rx_std_ring_mask)
  6034. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6035. tp->rx_pkt_map_sz);
  6036. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6037. for (i = tpr->rx_jmb_cons_idx;
  6038. i != tpr->rx_jmb_prod_idx;
  6039. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6040. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6041. TG3_RX_JMB_MAP_SZ);
  6042. }
  6043. }
  6044. return;
  6045. }
  6046. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6047. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6048. tp->rx_pkt_map_sz);
  6049. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6050. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6051. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6052. TG3_RX_JMB_MAP_SZ);
  6053. }
  6054. }
  6055. /* Initialize rx rings for packet processing.
  6056. *
  6057. * The chip has been shut down and the driver detached from
  6058. * the networking, so no interrupts or new tx packets will
  6059. * end up in the driver. tp->{tx,}lock are held and thus
  6060. * we may not sleep.
  6061. */
  6062. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6063. struct tg3_rx_prodring_set *tpr)
  6064. {
  6065. u32 i, rx_pkt_dma_sz;
  6066. tpr->rx_std_cons_idx = 0;
  6067. tpr->rx_std_prod_idx = 0;
  6068. tpr->rx_jmb_cons_idx = 0;
  6069. tpr->rx_jmb_prod_idx = 0;
  6070. if (tpr != &tp->napi[0].prodring) {
  6071. memset(&tpr->rx_std_buffers[0], 0,
  6072. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6073. if (tpr->rx_jmb_buffers)
  6074. memset(&tpr->rx_jmb_buffers[0], 0,
  6075. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6076. goto done;
  6077. }
  6078. /* Zero out all descriptors. */
  6079. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6080. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6081. if (tg3_flag(tp, 5780_CLASS) &&
  6082. tp->dev->mtu > ETH_DATA_LEN)
  6083. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6084. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6085. /* Initialize invariants of the rings, we only set this
  6086. * stuff once. This works because the card does not
  6087. * write into the rx buffer posting rings.
  6088. */
  6089. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6090. struct tg3_rx_buffer_desc *rxd;
  6091. rxd = &tpr->rx_std[i];
  6092. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6093. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6094. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6095. (i << RXD_OPAQUE_INDEX_SHIFT));
  6096. }
  6097. /* Now allocate fresh SKBs for each rx ring. */
  6098. for (i = 0; i < tp->rx_pending; i++) {
  6099. unsigned int frag_size;
  6100. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6101. &frag_size) < 0) {
  6102. netdev_warn(tp->dev,
  6103. "Using a smaller RX standard ring. Only "
  6104. "%d out of %d buffers were allocated "
  6105. "successfully\n", i, tp->rx_pending);
  6106. if (i == 0)
  6107. goto initfail;
  6108. tp->rx_pending = i;
  6109. break;
  6110. }
  6111. }
  6112. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6113. goto done;
  6114. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6115. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6116. goto done;
  6117. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6118. struct tg3_rx_buffer_desc *rxd;
  6119. rxd = &tpr->rx_jmb[i].std;
  6120. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6121. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6122. RXD_FLAG_JUMBO;
  6123. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6124. (i << RXD_OPAQUE_INDEX_SHIFT));
  6125. }
  6126. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6127. unsigned int frag_size;
  6128. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6129. &frag_size) < 0) {
  6130. netdev_warn(tp->dev,
  6131. "Using a smaller RX jumbo ring. Only %d "
  6132. "out of %d buffers were allocated "
  6133. "successfully\n", i, tp->rx_jumbo_pending);
  6134. if (i == 0)
  6135. goto initfail;
  6136. tp->rx_jumbo_pending = i;
  6137. break;
  6138. }
  6139. }
  6140. done:
  6141. return 0;
  6142. initfail:
  6143. tg3_rx_prodring_free(tp, tpr);
  6144. return -ENOMEM;
  6145. }
  6146. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6147. struct tg3_rx_prodring_set *tpr)
  6148. {
  6149. kfree(tpr->rx_std_buffers);
  6150. tpr->rx_std_buffers = NULL;
  6151. kfree(tpr->rx_jmb_buffers);
  6152. tpr->rx_jmb_buffers = NULL;
  6153. if (tpr->rx_std) {
  6154. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6155. tpr->rx_std, tpr->rx_std_mapping);
  6156. tpr->rx_std = NULL;
  6157. }
  6158. if (tpr->rx_jmb) {
  6159. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6160. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6161. tpr->rx_jmb = NULL;
  6162. }
  6163. }
  6164. static int tg3_rx_prodring_init(struct tg3 *tp,
  6165. struct tg3_rx_prodring_set *tpr)
  6166. {
  6167. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6168. GFP_KERNEL);
  6169. if (!tpr->rx_std_buffers)
  6170. return -ENOMEM;
  6171. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6172. TG3_RX_STD_RING_BYTES(tp),
  6173. &tpr->rx_std_mapping,
  6174. GFP_KERNEL);
  6175. if (!tpr->rx_std)
  6176. goto err_out;
  6177. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6178. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6179. GFP_KERNEL);
  6180. if (!tpr->rx_jmb_buffers)
  6181. goto err_out;
  6182. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6183. TG3_RX_JMB_RING_BYTES(tp),
  6184. &tpr->rx_jmb_mapping,
  6185. GFP_KERNEL);
  6186. if (!tpr->rx_jmb)
  6187. goto err_out;
  6188. }
  6189. return 0;
  6190. err_out:
  6191. tg3_rx_prodring_fini(tp, tpr);
  6192. return -ENOMEM;
  6193. }
  6194. /* Free up pending packets in all rx/tx rings.
  6195. *
  6196. * The chip has been shut down and the driver detached from
  6197. * the networking, so no interrupts or new tx packets will
  6198. * end up in the driver. tp->{tx,}lock is not held and we are not
  6199. * in an interrupt context and thus may sleep.
  6200. */
  6201. static void tg3_free_rings(struct tg3 *tp)
  6202. {
  6203. int i, j;
  6204. for (j = 0; j < tp->irq_cnt; j++) {
  6205. struct tg3_napi *tnapi = &tp->napi[j];
  6206. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6207. if (!tnapi->tx_buffers)
  6208. continue;
  6209. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6210. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6211. if (!skb)
  6212. continue;
  6213. tg3_tx_skb_unmap(tnapi, i,
  6214. skb_shinfo(skb)->nr_frags - 1);
  6215. dev_kfree_skb_any(skb);
  6216. }
  6217. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6218. }
  6219. }
  6220. /* Initialize tx/rx rings for packet processing.
  6221. *
  6222. * The chip has been shut down and the driver detached from
  6223. * the networking, so no interrupts or new tx packets will
  6224. * end up in the driver. tp->{tx,}lock are held and thus
  6225. * we may not sleep.
  6226. */
  6227. static int tg3_init_rings(struct tg3 *tp)
  6228. {
  6229. int i;
  6230. /* Free up all the SKBs. */
  6231. tg3_free_rings(tp);
  6232. for (i = 0; i < tp->irq_cnt; i++) {
  6233. struct tg3_napi *tnapi = &tp->napi[i];
  6234. tnapi->last_tag = 0;
  6235. tnapi->last_irq_tag = 0;
  6236. tnapi->hw_status->status = 0;
  6237. tnapi->hw_status->status_tag = 0;
  6238. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6239. tnapi->tx_prod = 0;
  6240. tnapi->tx_cons = 0;
  6241. if (tnapi->tx_ring)
  6242. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6243. tnapi->rx_rcb_ptr = 0;
  6244. if (tnapi->rx_rcb)
  6245. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6246. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6247. tg3_free_rings(tp);
  6248. return -ENOMEM;
  6249. }
  6250. }
  6251. return 0;
  6252. }
  6253. /*
  6254. * Must not be invoked with interrupt sources disabled and
  6255. * the hardware shutdown down.
  6256. */
  6257. static void tg3_free_consistent(struct tg3 *tp)
  6258. {
  6259. int i;
  6260. for (i = 0; i < tp->irq_cnt; i++) {
  6261. struct tg3_napi *tnapi = &tp->napi[i];
  6262. if (tnapi->tx_ring) {
  6263. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6264. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6265. tnapi->tx_ring = NULL;
  6266. }
  6267. kfree(tnapi->tx_buffers);
  6268. tnapi->tx_buffers = NULL;
  6269. if (tnapi->rx_rcb) {
  6270. dma_free_coherent(&tp->pdev->dev,
  6271. TG3_RX_RCB_RING_BYTES(tp),
  6272. tnapi->rx_rcb,
  6273. tnapi->rx_rcb_mapping);
  6274. tnapi->rx_rcb = NULL;
  6275. }
  6276. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6277. if (tnapi->hw_status) {
  6278. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6279. tnapi->hw_status,
  6280. tnapi->status_mapping);
  6281. tnapi->hw_status = NULL;
  6282. }
  6283. }
  6284. if (tp->hw_stats) {
  6285. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6286. tp->hw_stats, tp->stats_mapping);
  6287. tp->hw_stats = NULL;
  6288. }
  6289. }
  6290. /*
  6291. * Must not be invoked with interrupt sources disabled and
  6292. * the hardware shutdown down. Can sleep.
  6293. */
  6294. static int tg3_alloc_consistent(struct tg3 *tp)
  6295. {
  6296. int i;
  6297. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6298. sizeof(struct tg3_hw_stats),
  6299. &tp->stats_mapping,
  6300. GFP_KERNEL);
  6301. if (!tp->hw_stats)
  6302. goto err_out;
  6303. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6304. for (i = 0; i < tp->irq_cnt; i++) {
  6305. struct tg3_napi *tnapi = &tp->napi[i];
  6306. struct tg3_hw_status *sblk;
  6307. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6308. TG3_HW_STATUS_SIZE,
  6309. &tnapi->status_mapping,
  6310. GFP_KERNEL);
  6311. if (!tnapi->hw_status)
  6312. goto err_out;
  6313. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6314. sblk = tnapi->hw_status;
  6315. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6316. goto err_out;
  6317. /* If multivector TSS is enabled, vector 0 does not handle
  6318. * tx interrupts. Don't allocate any resources for it.
  6319. */
  6320. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6321. (i && tg3_flag(tp, ENABLE_TSS))) {
  6322. tnapi->tx_buffers = kzalloc(
  6323. sizeof(struct tg3_tx_ring_info) *
  6324. TG3_TX_RING_SIZE, GFP_KERNEL);
  6325. if (!tnapi->tx_buffers)
  6326. goto err_out;
  6327. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6328. TG3_TX_RING_BYTES,
  6329. &tnapi->tx_desc_mapping,
  6330. GFP_KERNEL);
  6331. if (!tnapi->tx_ring)
  6332. goto err_out;
  6333. }
  6334. /*
  6335. * When RSS is enabled, the status block format changes
  6336. * slightly. The "rx_jumbo_consumer", "reserved",
  6337. * and "rx_mini_consumer" members get mapped to the
  6338. * other three rx return ring producer indexes.
  6339. */
  6340. switch (i) {
  6341. default:
  6342. if (tg3_flag(tp, ENABLE_RSS)) {
  6343. tnapi->rx_rcb_prod_idx = NULL;
  6344. break;
  6345. }
  6346. /* Fall through */
  6347. case 1:
  6348. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6349. break;
  6350. case 2:
  6351. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6352. break;
  6353. case 3:
  6354. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6355. break;
  6356. case 4:
  6357. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6358. break;
  6359. }
  6360. /*
  6361. * If multivector RSS is enabled, vector 0 does not handle
  6362. * rx or tx interrupts. Don't allocate any resources for it.
  6363. */
  6364. if (!i && tg3_flag(tp, ENABLE_RSS))
  6365. continue;
  6366. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6367. TG3_RX_RCB_RING_BYTES(tp),
  6368. &tnapi->rx_rcb_mapping,
  6369. GFP_KERNEL);
  6370. if (!tnapi->rx_rcb)
  6371. goto err_out;
  6372. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6373. }
  6374. return 0;
  6375. err_out:
  6376. tg3_free_consistent(tp);
  6377. return -ENOMEM;
  6378. }
  6379. #define MAX_WAIT_CNT 1000
  6380. /* To stop a block, clear the enable bit and poll till it
  6381. * clears. tp->lock is held.
  6382. */
  6383. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6384. {
  6385. unsigned int i;
  6386. u32 val;
  6387. if (tg3_flag(tp, 5705_PLUS)) {
  6388. switch (ofs) {
  6389. case RCVLSC_MODE:
  6390. case DMAC_MODE:
  6391. case MBFREE_MODE:
  6392. case BUFMGR_MODE:
  6393. case MEMARB_MODE:
  6394. /* We can't enable/disable these bits of the
  6395. * 5705/5750, just say success.
  6396. */
  6397. return 0;
  6398. default:
  6399. break;
  6400. }
  6401. }
  6402. val = tr32(ofs);
  6403. val &= ~enable_bit;
  6404. tw32_f(ofs, val);
  6405. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6406. udelay(100);
  6407. val = tr32(ofs);
  6408. if ((val & enable_bit) == 0)
  6409. break;
  6410. }
  6411. if (i == MAX_WAIT_CNT && !silent) {
  6412. dev_err(&tp->pdev->dev,
  6413. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6414. ofs, enable_bit);
  6415. return -ENODEV;
  6416. }
  6417. return 0;
  6418. }
  6419. /* tp->lock is held. */
  6420. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6421. {
  6422. int i, err;
  6423. tg3_disable_ints(tp);
  6424. tp->rx_mode &= ~RX_MODE_ENABLE;
  6425. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6426. udelay(10);
  6427. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6428. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6429. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6430. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6431. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6432. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6433. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6434. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6435. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6436. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6437. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6438. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6439. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6440. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6441. tw32_f(MAC_MODE, tp->mac_mode);
  6442. udelay(40);
  6443. tp->tx_mode &= ~TX_MODE_ENABLE;
  6444. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6445. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6446. udelay(100);
  6447. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6448. break;
  6449. }
  6450. if (i >= MAX_WAIT_CNT) {
  6451. dev_err(&tp->pdev->dev,
  6452. "%s timed out, TX_MODE_ENABLE will not clear "
  6453. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6454. err |= -ENODEV;
  6455. }
  6456. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6457. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6458. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6459. tw32(FTQ_RESET, 0xffffffff);
  6460. tw32(FTQ_RESET, 0x00000000);
  6461. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6462. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6463. for (i = 0; i < tp->irq_cnt; i++) {
  6464. struct tg3_napi *tnapi = &tp->napi[i];
  6465. if (tnapi->hw_status)
  6466. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6467. }
  6468. return err;
  6469. }
  6470. /* Save PCI command register before chip reset */
  6471. static void tg3_save_pci_state(struct tg3 *tp)
  6472. {
  6473. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6474. }
  6475. /* Restore PCI state after chip reset */
  6476. static void tg3_restore_pci_state(struct tg3 *tp)
  6477. {
  6478. u32 val;
  6479. /* Re-enable indirect register accesses. */
  6480. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6481. tp->misc_host_ctrl);
  6482. /* Set MAX PCI retry to zero. */
  6483. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6484. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6485. tg3_flag(tp, PCIX_MODE))
  6486. val |= PCISTATE_RETRY_SAME_DMA;
  6487. /* Allow reads and writes to the APE register and memory space. */
  6488. if (tg3_flag(tp, ENABLE_APE))
  6489. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6490. PCISTATE_ALLOW_APE_SHMEM_WR |
  6491. PCISTATE_ALLOW_APE_PSPACE_WR;
  6492. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6493. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6494. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6495. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6496. tp->pci_cacheline_sz);
  6497. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6498. tp->pci_lat_timer);
  6499. }
  6500. /* Make sure PCI-X relaxed ordering bit is clear. */
  6501. if (tg3_flag(tp, PCIX_MODE)) {
  6502. u16 pcix_cmd;
  6503. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6504. &pcix_cmd);
  6505. pcix_cmd &= ~PCI_X_CMD_ERO;
  6506. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6507. pcix_cmd);
  6508. }
  6509. if (tg3_flag(tp, 5780_CLASS)) {
  6510. /* Chip reset on 5780 will reset MSI enable bit,
  6511. * so need to restore it.
  6512. */
  6513. if (tg3_flag(tp, USING_MSI)) {
  6514. u16 ctrl;
  6515. pci_read_config_word(tp->pdev,
  6516. tp->msi_cap + PCI_MSI_FLAGS,
  6517. &ctrl);
  6518. pci_write_config_word(tp->pdev,
  6519. tp->msi_cap + PCI_MSI_FLAGS,
  6520. ctrl | PCI_MSI_FLAGS_ENABLE);
  6521. val = tr32(MSGINT_MODE);
  6522. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6523. }
  6524. }
  6525. }
  6526. /* tp->lock is held. */
  6527. static int tg3_chip_reset(struct tg3 *tp)
  6528. {
  6529. u32 val;
  6530. void (*write_op)(struct tg3 *, u32, u32);
  6531. int i, err;
  6532. tg3_nvram_lock(tp);
  6533. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6534. /* No matching tg3_nvram_unlock() after this because
  6535. * chip reset below will undo the nvram lock.
  6536. */
  6537. tp->nvram_lock_cnt = 0;
  6538. /* GRC_MISC_CFG core clock reset will clear the memory
  6539. * enable bit in PCI register 4 and the MSI enable bit
  6540. * on some chips, so we save relevant registers here.
  6541. */
  6542. tg3_save_pci_state(tp);
  6543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6544. tg3_flag(tp, 5755_PLUS))
  6545. tw32(GRC_FASTBOOT_PC, 0);
  6546. /*
  6547. * We must avoid the readl() that normally takes place.
  6548. * It locks machines, causes machine checks, and other
  6549. * fun things. So, temporarily disable the 5701
  6550. * hardware workaround, while we do the reset.
  6551. */
  6552. write_op = tp->write32;
  6553. if (write_op == tg3_write_flush_reg32)
  6554. tp->write32 = tg3_write32;
  6555. /* Prevent the irq handler from reading or writing PCI registers
  6556. * during chip reset when the memory enable bit in the PCI command
  6557. * register may be cleared. The chip does not generate interrupt
  6558. * at this time, but the irq handler may still be called due to irq
  6559. * sharing or irqpoll.
  6560. */
  6561. tg3_flag_set(tp, CHIP_RESETTING);
  6562. for (i = 0; i < tp->irq_cnt; i++) {
  6563. struct tg3_napi *tnapi = &tp->napi[i];
  6564. if (tnapi->hw_status) {
  6565. tnapi->hw_status->status = 0;
  6566. tnapi->hw_status->status_tag = 0;
  6567. }
  6568. tnapi->last_tag = 0;
  6569. tnapi->last_irq_tag = 0;
  6570. }
  6571. smp_mb();
  6572. for (i = 0; i < tp->irq_cnt; i++)
  6573. synchronize_irq(tp->napi[i].irq_vec);
  6574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6575. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6576. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6577. }
  6578. /* do the reset */
  6579. val = GRC_MISC_CFG_CORECLK_RESET;
  6580. if (tg3_flag(tp, PCI_EXPRESS)) {
  6581. /* Force PCIe 1.0a mode */
  6582. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6583. !tg3_flag(tp, 57765_PLUS) &&
  6584. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6585. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6586. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6587. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6588. tw32(GRC_MISC_CFG, (1 << 29));
  6589. val |= (1 << 29);
  6590. }
  6591. }
  6592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6593. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6594. tw32(GRC_VCPU_EXT_CTRL,
  6595. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6596. }
  6597. /* Manage gphy power for all CPMU absent PCIe devices. */
  6598. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6599. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6600. tw32(GRC_MISC_CFG, val);
  6601. /* restore 5701 hardware bug workaround write method */
  6602. tp->write32 = write_op;
  6603. /* Unfortunately, we have to delay before the PCI read back.
  6604. * Some 575X chips even will not respond to a PCI cfg access
  6605. * when the reset command is given to the chip.
  6606. *
  6607. * How do these hardware designers expect things to work
  6608. * properly if the PCI write is posted for a long period
  6609. * of time? It is always necessary to have some method by
  6610. * which a register read back can occur to push the write
  6611. * out which does the reset.
  6612. *
  6613. * For most tg3 variants the trick below was working.
  6614. * Ho hum...
  6615. */
  6616. udelay(120);
  6617. /* Flush PCI posted writes. The normal MMIO registers
  6618. * are inaccessible at this time so this is the only
  6619. * way to make this reliably (actually, this is no longer
  6620. * the case, see above). I tried to use indirect
  6621. * register read/write but this upset some 5701 variants.
  6622. */
  6623. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6624. udelay(120);
  6625. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6626. u16 val16;
  6627. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6628. int i;
  6629. u32 cfg_val;
  6630. /* Wait for link training to complete. */
  6631. for (i = 0; i < 5000; i++)
  6632. udelay(100);
  6633. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6634. pci_write_config_dword(tp->pdev, 0xc4,
  6635. cfg_val | (1 << 15));
  6636. }
  6637. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6638. pci_read_config_word(tp->pdev,
  6639. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6640. &val16);
  6641. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6642. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6643. /*
  6644. * Older PCIe devices only support the 128 byte
  6645. * MPS setting. Enforce the restriction.
  6646. */
  6647. if (!tg3_flag(tp, CPMU_PRESENT))
  6648. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6649. pci_write_config_word(tp->pdev,
  6650. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6651. val16);
  6652. /* Clear error status */
  6653. pci_write_config_word(tp->pdev,
  6654. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6655. PCI_EXP_DEVSTA_CED |
  6656. PCI_EXP_DEVSTA_NFED |
  6657. PCI_EXP_DEVSTA_FED |
  6658. PCI_EXP_DEVSTA_URD);
  6659. }
  6660. tg3_restore_pci_state(tp);
  6661. tg3_flag_clear(tp, CHIP_RESETTING);
  6662. tg3_flag_clear(tp, ERROR_PROCESSED);
  6663. val = 0;
  6664. if (tg3_flag(tp, 5780_CLASS))
  6665. val = tr32(MEMARB_MODE);
  6666. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6667. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6668. tg3_stop_fw(tp);
  6669. tw32(0x5000, 0x400);
  6670. }
  6671. tw32(GRC_MODE, tp->grc_mode);
  6672. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6673. val = tr32(0xc4);
  6674. tw32(0xc4, val | (1 << 15));
  6675. }
  6676. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6678. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6679. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6680. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6681. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6682. }
  6683. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6684. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6685. val = tp->mac_mode;
  6686. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6687. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6688. val = tp->mac_mode;
  6689. } else
  6690. val = 0;
  6691. tw32_f(MAC_MODE, val);
  6692. udelay(40);
  6693. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6694. err = tg3_poll_fw(tp);
  6695. if (err)
  6696. return err;
  6697. tg3_mdio_start(tp);
  6698. if (tg3_flag(tp, PCI_EXPRESS) &&
  6699. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6700. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6701. !tg3_flag(tp, 57765_PLUS)) {
  6702. val = tr32(0x7c00);
  6703. tw32(0x7c00, val | (1 << 25));
  6704. }
  6705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6706. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6707. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6708. }
  6709. /* Reprobe ASF enable state. */
  6710. tg3_flag_clear(tp, ENABLE_ASF);
  6711. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6712. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6713. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6714. u32 nic_cfg;
  6715. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6716. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6717. tg3_flag_set(tp, ENABLE_ASF);
  6718. tp->last_event_jiffies = jiffies;
  6719. if (tg3_flag(tp, 5750_PLUS))
  6720. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6721. }
  6722. }
  6723. return 0;
  6724. }
  6725. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6726. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6727. /* tp->lock is held. */
  6728. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6729. {
  6730. int err;
  6731. tg3_stop_fw(tp);
  6732. tg3_write_sig_pre_reset(tp, kind);
  6733. tg3_abort_hw(tp, silent);
  6734. err = tg3_chip_reset(tp);
  6735. __tg3_set_mac_addr(tp, 0);
  6736. tg3_write_sig_legacy(tp, kind);
  6737. tg3_write_sig_post_reset(tp, kind);
  6738. if (tp->hw_stats) {
  6739. /* Save the stats across chip resets... */
  6740. tg3_get_nstats(tp, &tp->net_stats_prev);
  6741. tg3_get_estats(tp, &tp->estats_prev);
  6742. /* And make sure the next sample is new data */
  6743. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6744. }
  6745. if (err)
  6746. return err;
  6747. return 0;
  6748. }
  6749. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6750. {
  6751. struct tg3 *tp = netdev_priv(dev);
  6752. struct sockaddr *addr = p;
  6753. int err = 0, skip_mac_1 = 0;
  6754. if (!is_valid_ether_addr(addr->sa_data))
  6755. return -EADDRNOTAVAIL;
  6756. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6757. if (!netif_running(dev))
  6758. return 0;
  6759. if (tg3_flag(tp, ENABLE_ASF)) {
  6760. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6761. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6762. addr0_low = tr32(MAC_ADDR_0_LOW);
  6763. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6764. addr1_low = tr32(MAC_ADDR_1_LOW);
  6765. /* Skip MAC addr 1 if ASF is using it. */
  6766. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6767. !(addr1_high == 0 && addr1_low == 0))
  6768. skip_mac_1 = 1;
  6769. }
  6770. spin_lock_bh(&tp->lock);
  6771. __tg3_set_mac_addr(tp, skip_mac_1);
  6772. spin_unlock_bh(&tp->lock);
  6773. return err;
  6774. }
  6775. /* tp->lock is held. */
  6776. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6777. dma_addr_t mapping, u32 maxlen_flags,
  6778. u32 nic_addr)
  6779. {
  6780. tg3_write_mem(tp,
  6781. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6782. ((u64) mapping >> 32));
  6783. tg3_write_mem(tp,
  6784. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6785. ((u64) mapping & 0xffffffff));
  6786. tg3_write_mem(tp,
  6787. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6788. maxlen_flags);
  6789. if (!tg3_flag(tp, 5705_PLUS))
  6790. tg3_write_mem(tp,
  6791. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6792. nic_addr);
  6793. }
  6794. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6795. {
  6796. int i;
  6797. if (!tg3_flag(tp, ENABLE_TSS)) {
  6798. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6799. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6800. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6801. } else {
  6802. tw32(HOSTCC_TXCOL_TICKS, 0);
  6803. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6804. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6805. }
  6806. if (!tg3_flag(tp, ENABLE_RSS)) {
  6807. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6808. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6809. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6810. } else {
  6811. tw32(HOSTCC_RXCOL_TICKS, 0);
  6812. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6813. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6814. }
  6815. if (!tg3_flag(tp, 5705_PLUS)) {
  6816. u32 val = ec->stats_block_coalesce_usecs;
  6817. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6818. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6819. if (!netif_carrier_ok(tp->dev))
  6820. val = 0;
  6821. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6822. }
  6823. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6824. u32 reg;
  6825. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6826. tw32(reg, ec->rx_coalesce_usecs);
  6827. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6828. tw32(reg, ec->rx_max_coalesced_frames);
  6829. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6830. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6831. if (tg3_flag(tp, ENABLE_TSS)) {
  6832. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6833. tw32(reg, ec->tx_coalesce_usecs);
  6834. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6835. tw32(reg, ec->tx_max_coalesced_frames);
  6836. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6837. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6838. }
  6839. }
  6840. for (; i < tp->irq_max - 1; i++) {
  6841. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6842. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6843. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6844. if (tg3_flag(tp, ENABLE_TSS)) {
  6845. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6846. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6847. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6848. }
  6849. }
  6850. }
  6851. /* tp->lock is held. */
  6852. static void tg3_rings_reset(struct tg3 *tp)
  6853. {
  6854. int i;
  6855. u32 stblk, txrcb, rxrcb, limit;
  6856. struct tg3_napi *tnapi = &tp->napi[0];
  6857. /* Disable all transmit rings but the first. */
  6858. if (!tg3_flag(tp, 5705_PLUS))
  6859. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6860. else if (tg3_flag(tp, 5717_PLUS))
  6861. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6862. else if (tg3_flag(tp, 57765_CLASS))
  6863. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6864. else
  6865. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6866. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6867. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6868. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6869. BDINFO_FLAGS_DISABLED);
  6870. /* Disable all receive return rings but the first. */
  6871. if (tg3_flag(tp, 5717_PLUS))
  6872. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6873. else if (!tg3_flag(tp, 5705_PLUS))
  6874. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6875. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6876. tg3_flag(tp, 57765_CLASS))
  6877. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6878. else
  6879. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6880. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6881. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6882. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6883. BDINFO_FLAGS_DISABLED);
  6884. /* Disable interrupts */
  6885. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6886. tp->napi[0].chk_msi_cnt = 0;
  6887. tp->napi[0].last_rx_cons = 0;
  6888. tp->napi[0].last_tx_cons = 0;
  6889. /* Zero mailbox registers. */
  6890. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6891. for (i = 1; i < tp->irq_max; i++) {
  6892. tp->napi[i].tx_prod = 0;
  6893. tp->napi[i].tx_cons = 0;
  6894. if (tg3_flag(tp, ENABLE_TSS))
  6895. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6896. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6897. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6898. tp->napi[i].chk_msi_cnt = 0;
  6899. tp->napi[i].last_rx_cons = 0;
  6900. tp->napi[i].last_tx_cons = 0;
  6901. }
  6902. if (!tg3_flag(tp, ENABLE_TSS))
  6903. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6904. } else {
  6905. tp->napi[0].tx_prod = 0;
  6906. tp->napi[0].tx_cons = 0;
  6907. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6908. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6909. }
  6910. /* Make sure the NIC-based send BD rings are disabled. */
  6911. if (!tg3_flag(tp, 5705_PLUS)) {
  6912. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6913. for (i = 0; i < 16; i++)
  6914. tw32_tx_mbox(mbox + i * 8, 0);
  6915. }
  6916. txrcb = NIC_SRAM_SEND_RCB;
  6917. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6918. /* Clear status block in ram. */
  6919. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6920. /* Set status block DMA address */
  6921. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6922. ((u64) tnapi->status_mapping >> 32));
  6923. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6924. ((u64) tnapi->status_mapping & 0xffffffff));
  6925. if (tnapi->tx_ring) {
  6926. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6927. (TG3_TX_RING_SIZE <<
  6928. BDINFO_FLAGS_MAXLEN_SHIFT),
  6929. NIC_SRAM_TX_BUFFER_DESC);
  6930. txrcb += TG3_BDINFO_SIZE;
  6931. }
  6932. if (tnapi->rx_rcb) {
  6933. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6934. (tp->rx_ret_ring_mask + 1) <<
  6935. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6936. rxrcb += TG3_BDINFO_SIZE;
  6937. }
  6938. stblk = HOSTCC_STATBLCK_RING1;
  6939. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6940. u64 mapping = (u64)tnapi->status_mapping;
  6941. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6942. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6943. /* Clear status block in ram. */
  6944. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6945. if (tnapi->tx_ring) {
  6946. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6947. (TG3_TX_RING_SIZE <<
  6948. BDINFO_FLAGS_MAXLEN_SHIFT),
  6949. NIC_SRAM_TX_BUFFER_DESC);
  6950. txrcb += TG3_BDINFO_SIZE;
  6951. }
  6952. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6953. ((tp->rx_ret_ring_mask + 1) <<
  6954. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6955. stblk += 8;
  6956. rxrcb += TG3_BDINFO_SIZE;
  6957. }
  6958. }
  6959. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6960. {
  6961. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6962. if (!tg3_flag(tp, 5750_PLUS) ||
  6963. tg3_flag(tp, 5780_CLASS) ||
  6964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6966. tg3_flag(tp, 57765_PLUS))
  6967. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6968. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6970. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6971. else
  6972. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6973. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6974. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6975. val = min(nic_rep_thresh, host_rep_thresh);
  6976. tw32(RCVBDI_STD_THRESH, val);
  6977. if (tg3_flag(tp, 57765_PLUS))
  6978. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6979. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6980. return;
  6981. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6982. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6983. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6984. tw32(RCVBDI_JUMBO_THRESH, val);
  6985. if (tg3_flag(tp, 57765_PLUS))
  6986. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6987. }
  6988. static inline u32 calc_crc(unsigned char *buf, int len)
  6989. {
  6990. u32 reg;
  6991. u32 tmp;
  6992. int j, k;
  6993. reg = 0xffffffff;
  6994. for (j = 0; j < len; j++) {
  6995. reg ^= buf[j];
  6996. for (k = 0; k < 8; k++) {
  6997. tmp = reg & 0x01;
  6998. reg >>= 1;
  6999. if (tmp)
  7000. reg ^= 0xedb88320;
  7001. }
  7002. }
  7003. return ~reg;
  7004. }
  7005. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7006. {
  7007. /* accept or reject all multicast frames */
  7008. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7009. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7010. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7011. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7012. }
  7013. static void __tg3_set_rx_mode(struct net_device *dev)
  7014. {
  7015. struct tg3 *tp = netdev_priv(dev);
  7016. u32 rx_mode;
  7017. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7018. RX_MODE_KEEP_VLAN_TAG);
  7019. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7020. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7021. * flag clear.
  7022. */
  7023. if (!tg3_flag(tp, ENABLE_ASF))
  7024. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7025. #endif
  7026. if (dev->flags & IFF_PROMISC) {
  7027. /* Promiscuous mode. */
  7028. rx_mode |= RX_MODE_PROMISC;
  7029. } else if (dev->flags & IFF_ALLMULTI) {
  7030. /* Accept all multicast. */
  7031. tg3_set_multi(tp, 1);
  7032. } else if (netdev_mc_empty(dev)) {
  7033. /* Reject all multicast. */
  7034. tg3_set_multi(tp, 0);
  7035. } else {
  7036. /* Accept one or more multicast(s). */
  7037. struct netdev_hw_addr *ha;
  7038. u32 mc_filter[4] = { 0, };
  7039. u32 regidx;
  7040. u32 bit;
  7041. u32 crc;
  7042. netdev_for_each_mc_addr(ha, dev) {
  7043. crc = calc_crc(ha->addr, ETH_ALEN);
  7044. bit = ~crc & 0x7f;
  7045. regidx = (bit & 0x60) >> 5;
  7046. bit &= 0x1f;
  7047. mc_filter[regidx] |= (1 << bit);
  7048. }
  7049. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7050. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7051. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7052. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7053. }
  7054. if (rx_mode != tp->rx_mode) {
  7055. tp->rx_mode = rx_mode;
  7056. tw32_f(MAC_RX_MODE, rx_mode);
  7057. udelay(10);
  7058. }
  7059. }
  7060. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  7061. {
  7062. int i;
  7063. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7064. tp->rss_ind_tbl[i] =
  7065. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  7066. }
  7067. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7068. {
  7069. int i;
  7070. if (!tg3_flag(tp, SUPPORT_MSIX))
  7071. return;
  7072. if (tp->irq_cnt <= 2) {
  7073. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7074. return;
  7075. }
  7076. /* Validate table against current IRQ count */
  7077. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7078. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7079. break;
  7080. }
  7081. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7082. tg3_rss_init_dflt_indir_tbl(tp);
  7083. }
  7084. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7085. {
  7086. int i = 0;
  7087. u32 reg = MAC_RSS_INDIR_TBL_0;
  7088. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7089. u32 val = tp->rss_ind_tbl[i];
  7090. i++;
  7091. for (; i % 8; i++) {
  7092. val <<= 4;
  7093. val |= tp->rss_ind_tbl[i];
  7094. }
  7095. tw32(reg, val);
  7096. reg += 4;
  7097. }
  7098. }
  7099. /* tp->lock is held. */
  7100. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7101. {
  7102. u32 val, rdmac_mode;
  7103. int i, err, limit;
  7104. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7105. tg3_disable_ints(tp);
  7106. tg3_stop_fw(tp);
  7107. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7108. if (tg3_flag(tp, INIT_COMPLETE))
  7109. tg3_abort_hw(tp, 1);
  7110. /* Enable MAC control of LPI */
  7111. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7112. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7113. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7114. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7115. tw32_f(TG3_CPMU_EEE_CTRL,
  7116. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7117. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7118. TG3_CPMU_EEEMD_LPI_IN_TX |
  7119. TG3_CPMU_EEEMD_LPI_IN_RX |
  7120. TG3_CPMU_EEEMD_EEE_ENABLE;
  7121. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7122. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7123. if (tg3_flag(tp, ENABLE_APE))
  7124. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7125. tw32_f(TG3_CPMU_EEE_MODE, val);
  7126. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7127. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7128. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7129. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7130. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7131. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7132. }
  7133. if (reset_phy)
  7134. tg3_phy_reset(tp);
  7135. err = tg3_chip_reset(tp);
  7136. if (err)
  7137. return err;
  7138. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7139. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7140. val = tr32(TG3_CPMU_CTRL);
  7141. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7142. tw32(TG3_CPMU_CTRL, val);
  7143. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7144. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7145. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7146. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7147. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7148. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7149. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7150. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7151. val = tr32(TG3_CPMU_HST_ACC);
  7152. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7153. val |= CPMU_HST_ACC_MACCLK_6_25;
  7154. tw32(TG3_CPMU_HST_ACC, val);
  7155. }
  7156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7157. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7158. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7159. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7160. tw32(PCIE_PWR_MGMT_THRESH, val);
  7161. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7162. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7163. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7164. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7165. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7166. }
  7167. if (tg3_flag(tp, L1PLLPD_EN)) {
  7168. u32 grc_mode = tr32(GRC_MODE);
  7169. /* Access the lower 1K of PL PCIE block registers. */
  7170. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7171. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7172. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7173. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7174. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7175. tw32(GRC_MODE, grc_mode);
  7176. }
  7177. if (tg3_flag(tp, 57765_CLASS)) {
  7178. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7179. u32 grc_mode = tr32(GRC_MODE);
  7180. /* Access the lower 1K of PL PCIE block registers. */
  7181. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7182. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7183. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7184. TG3_PCIE_PL_LO_PHYCTL5);
  7185. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7186. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7187. tw32(GRC_MODE, grc_mode);
  7188. }
  7189. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7190. u32 grc_mode = tr32(GRC_MODE);
  7191. /* Access the lower 1K of DL PCIE block registers. */
  7192. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7193. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7194. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7195. TG3_PCIE_DL_LO_FTSMAX);
  7196. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7197. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7198. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7199. tw32(GRC_MODE, grc_mode);
  7200. }
  7201. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7202. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7203. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7204. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7205. }
  7206. /* This works around an issue with Athlon chipsets on
  7207. * B3 tigon3 silicon. This bit has no effect on any
  7208. * other revision. But do not set this on PCI Express
  7209. * chips and don't even touch the clocks if the CPMU is present.
  7210. */
  7211. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7212. if (!tg3_flag(tp, PCI_EXPRESS))
  7213. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7214. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7215. }
  7216. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7217. tg3_flag(tp, PCIX_MODE)) {
  7218. val = tr32(TG3PCI_PCISTATE);
  7219. val |= PCISTATE_RETRY_SAME_DMA;
  7220. tw32(TG3PCI_PCISTATE, val);
  7221. }
  7222. if (tg3_flag(tp, ENABLE_APE)) {
  7223. /* Allow reads and writes to the
  7224. * APE register and memory space.
  7225. */
  7226. val = tr32(TG3PCI_PCISTATE);
  7227. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7228. PCISTATE_ALLOW_APE_SHMEM_WR |
  7229. PCISTATE_ALLOW_APE_PSPACE_WR;
  7230. tw32(TG3PCI_PCISTATE, val);
  7231. }
  7232. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7233. /* Enable some hw fixes. */
  7234. val = tr32(TG3PCI_MSI_DATA);
  7235. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7236. tw32(TG3PCI_MSI_DATA, val);
  7237. }
  7238. /* Descriptor ring init may make accesses to the
  7239. * NIC SRAM area to setup the TX descriptors, so we
  7240. * can only do this after the hardware has been
  7241. * successfully reset.
  7242. */
  7243. err = tg3_init_rings(tp);
  7244. if (err)
  7245. return err;
  7246. if (tg3_flag(tp, 57765_PLUS)) {
  7247. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7248. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7249. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7250. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7251. if (!tg3_flag(tp, 57765_CLASS) &&
  7252. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7253. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7254. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7255. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7256. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7257. /* This value is determined during the probe time DMA
  7258. * engine test, tg3_test_dma.
  7259. */
  7260. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7261. }
  7262. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7263. GRC_MODE_4X_NIC_SEND_RINGS |
  7264. GRC_MODE_NO_TX_PHDR_CSUM |
  7265. GRC_MODE_NO_RX_PHDR_CSUM);
  7266. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7267. /* Pseudo-header checksum is done by hardware logic and not
  7268. * the offload processers, so make the chip do the pseudo-
  7269. * header checksums on receive. For transmit it is more
  7270. * convenient to do the pseudo-header checksum in software
  7271. * as Linux does that on transmit for us in all cases.
  7272. */
  7273. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7274. tw32(GRC_MODE,
  7275. tp->grc_mode |
  7276. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7277. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7278. val = tr32(GRC_MISC_CFG);
  7279. val &= ~0xff;
  7280. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7281. tw32(GRC_MISC_CFG, val);
  7282. /* Initialize MBUF/DESC pool. */
  7283. if (tg3_flag(tp, 5750_PLUS)) {
  7284. /* Do nothing. */
  7285. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7286. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7288. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7289. else
  7290. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7291. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7292. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7293. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7294. int fw_len;
  7295. fw_len = tp->fw_len;
  7296. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7297. tw32(BUFMGR_MB_POOL_ADDR,
  7298. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7299. tw32(BUFMGR_MB_POOL_SIZE,
  7300. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7301. }
  7302. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7303. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7304. tp->bufmgr_config.mbuf_read_dma_low_water);
  7305. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7306. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7307. tw32(BUFMGR_MB_HIGH_WATER,
  7308. tp->bufmgr_config.mbuf_high_water);
  7309. } else {
  7310. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7311. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7312. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7313. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7314. tw32(BUFMGR_MB_HIGH_WATER,
  7315. tp->bufmgr_config.mbuf_high_water_jumbo);
  7316. }
  7317. tw32(BUFMGR_DMA_LOW_WATER,
  7318. tp->bufmgr_config.dma_low_water);
  7319. tw32(BUFMGR_DMA_HIGH_WATER,
  7320. tp->bufmgr_config.dma_high_water);
  7321. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7323. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7325. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7326. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7327. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7328. tw32(BUFMGR_MODE, val);
  7329. for (i = 0; i < 2000; i++) {
  7330. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7331. break;
  7332. udelay(10);
  7333. }
  7334. if (i >= 2000) {
  7335. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7336. return -ENODEV;
  7337. }
  7338. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7339. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7340. tg3_setup_rxbd_thresholds(tp);
  7341. /* Initialize TG3_BDINFO's at:
  7342. * RCVDBDI_STD_BD: standard eth size rx ring
  7343. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7344. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7345. *
  7346. * like so:
  7347. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7348. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7349. * ring attribute flags
  7350. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7351. *
  7352. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7353. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7354. *
  7355. * The size of each ring is fixed in the firmware, but the location is
  7356. * configurable.
  7357. */
  7358. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7359. ((u64) tpr->rx_std_mapping >> 32));
  7360. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7361. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7362. if (!tg3_flag(tp, 5717_PLUS))
  7363. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7364. NIC_SRAM_RX_BUFFER_DESC);
  7365. /* Disable the mini ring */
  7366. if (!tg3_flag(tp, 5705_PLUS))
  7367. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7368. BDINFO_FLAGS_DISABLED);
  7369. /* Program the jumbo buffer descriptor ring control
  7370. * blocks on those devices that have them.
  7371. */
  7372. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7373. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7374. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7375. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7376. ((u64) tpr->rx_jmb_mapping >> 32));
  7377. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7378. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7379. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7380. BDINFO_FLAGS_MAXLEN_SHIFT;
  7381. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7382. val | BDINFO_FLAGS_USE_EXT_RECV);
  7383. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7384. tg3_flag(tp, 57765_CLASS))
  7385. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7386. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7387. } else {
  7388. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7389. BDINFO_FLAGS_DISABLED);
  7390. }
  7391. if (tg3_flag(tp, 57765_PLUS)) {
  7392. val = TG3_RX_STD_RING_SIZE(tp);
  7393. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7394. val |= (TG3_RX_STD_DMA_SZ << 2);
  7395. } else
  7396. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7397. } else
  7398. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7399. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7400. tpr->rx_std_prod_idx = tp->rx_pending;
  7401. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7402. tpr->rx_jmb_prod_idx =
  7403. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7404. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7405. tg3_rings_reset(tp);
  7406. /* Initialize MAC address and backoff seed. */
  7407. __tg3_set_mac_addr(tp, 0);
  7408. /* MTU + ethernet header + FCS + optional VLAN tag */
  7409. tw32(MAC_RX_MTU_SIZE,
  7410. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7411. /* The slot time is changed by tg3_setup_phy if we
  7412. * run at gigabit with half duplex.
  7413. */
  7414. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7415. (6 << TX_LENGTHS_IPG_SHIFT) |
  7416. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7418. val |= tr32(MAC_TX_LENGTHS) &
  7419. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7420. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7421. tw32(MAC_TX_LENGTHS, val);
  7422. /* Receive rules. */
  7423. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7424. tw32(RCVLPC_CONFIG, 0x0181);
  7425. /* Calculate RDMAC_MODE setting early, we need it to determine
  7426. * the RCVLPC_STATE_ENABLE mask.
  7427. */
  7428. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7429. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7430. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7431. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7432. RDMAC_MODE_LNGREAD_ENAB);
  7433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7434. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7436. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7438. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7439. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7440. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7442. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7443. if (tg3_flag(tp, TSO_CAPABLE) &&
  7444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7445. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7446. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7447. !tg3_flag(tp, IS_5788)) {
  7448. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7449. }
  7450. }
  7451. if (tg3_flag(tp, PCI_EXPRESS))
  7452. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7453. if (tg3_flag(tp, HW_TSO_1) ||
  7454. tg3_flag(tp, HW_TSO_2) ||
  7455. tg3_flag(tp, HW_TSO_3))
  7456. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7457. if (tg3_flag(tp, 57765_PLUS) ||
  7458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7460. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7462. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7464. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7466. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7467. tg3_flag(tp, 57765_PLUS)) {
  7468. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7471. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7472. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7473. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7474. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7475. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7476. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7477. }
  7478. tw32(TG3_RDMA_RSRVCTRL_REG,
  7479. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7480. }
  7481. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7482. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7483. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7484. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7485. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7486. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7487. }
  7488. /* Receive/send statistics. */
  7489. if (tg3_flag(tp, 5750_PLUS)) {
  7490. val = tr32(RCVLPC_STATS_ENABLE);
  7491. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7492. tw32(RCVLPC_STATS_ENABLE, val);
  7493. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7494. tg3_flag(tp, TSO_CAPABLE)) {
  7495. val = tr32(RCVLPC_STATS_ENABLE);
  7496. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7497. tw32(RCVLPC_STATS_ENABLE, val);
  7498. } else {
  7499. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7500. }
  7501. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7502. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7503. tw32(SNDDATAI_STATSCTRL,
  7504. (SNDDATAI_SCTRL_ENABLE |
  7505. SNDDATAI_SCTRL_FASTUPD));
  7506. /* Setup host coalescing engine. */
  7507. tw32(HOSTCC_MODE, 0);
  7508. for (i = 0; i < 2000; i++) {
  7509. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7510. break;
  7511. udelay(10);
  7512. }
  7513. __tg3_set_coalesce(tp, &tp->coal);
  7514. if (!tg3_flag(tp, 5705_PLUS)) {
  7515. /* Status/statistics block address. See tg3_timer,
  7516. * the tg3_periodic_fetch_stats call there, and
  7517. * tg3_get_stats to see how this works for 5705/5750 chips.
  7518. */
  7519. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7520. ((u64) tp->stats_mapping >> 32));
  7521. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7522. ((u64) tp->stats_mapping & 0xffffffff));
  7523. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7524. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7525. /* Clear statistics and status block memory areas */
  7526. for (i = NIC_SRAM_STATS_BLK;
  7527. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7528. i += sizeof(u32)) {
  7529. tg3_write_mem(tp, i, 0);
  7530. udelay(40);
  7531. }
  7532. }
  7533. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7534. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7535. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7536. if (!tg3_flag(tp, 5705_PLUS))
  7537. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7538. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7539. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7540. /* reset to prevent losing 1st rx packet intermittently */
  7541. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7542. udelay(10);
  7543. }
  7544. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7545. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7546. MAC_MODE_FHDE_ENABLE;
  7547. if (tg3_flag(tp, ENABLE_APE))
  7548. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7549. if (!tg3_flag(tp, 5705_PLUS) &&
  7550. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7551. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7552. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7553. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7554. udelay(40);
  7555. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7556. * If TG3_FLAG_IS_NIC is zero, we should read the
  7557. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7558. * whether used as inputs or outputs, are set by boot code after
  7559. * reset.
  7560. */
  7561. if (!tg3_flag(tp, IS_NIC)) {
  7562. u32 gpio_mask;
  7563. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7564. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7565. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7567. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7568. GRC_LCLCTRL_GPIO_OUTPUT3;
  7569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7570. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7571. tp->grc_local_ctrl &= ~gpio_mask;
  7572. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7573. /* GPIO1 must be driven high for eeprom write protect */
  7574. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7575. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7576. GRC_LCLCTRL_GPIO_OUTPUT1);
  7577. }
  7578. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7579. udelay(100);
  7580. if (tg3_flag(tp, USING_MSIX)) {
  7581. val = tr32(MSGINT_MODE);
  7582. val |= MSGINT_MODE_ENABLE;
  7583. if (tp->irq_cnt > 1)
  7584. val |= MSGINT_MODE_MULTIVEC_EN;
  7585. if (!tg3_flag(tp, 1SHOT_MSI))
  7586. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7587. tw32(MSGINT_MODE, val);
  7588. }
  7589. if (!tg3_flag(tp, 5705_PLUS)) {
  7590. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7591. udelay(40);
  7592. }
  7593. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7594. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7595. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7596. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7597. WDMAC_MODE_LNGREAD_ENAB);
  7598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7599. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7600. if (tg3_flag(tp, TSO_CAPABLE) &&
  7601. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7602. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7603. /* nothing */
  7604. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7605. !tg3_flag(tp, IS_5788)) {
  7606. val |= WDMAC_MODE_RX_ACCEL;
  7607. }
  7608. }
  7609. /* Enable host coalescing bug fix */
  7610. if (tg3_flag(tp, 5755_PLUS))
  7611. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7613. val |= WDMAC_MODE_BURST_ALL_DATA;
  7614. tw32_f(WDMAC_MODE, val);
  7615. udelay(40);
  7616. if (tg3_flag(tp, PCIX_MODE)) {
  7617. u16 pcix_cmd;
  7618. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7619. &pcix_cmd);
  7620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7621. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7622. pcix_cmd |= PCI_X_CMD_READ_2K;
  7623. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7624. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7625. pcix_cmd |= PCI_X_CMD_READ_2K;
  7626. }
  7627. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7628. pcix_cmd);
  7629. }
  7630. tw32_f(RDMAC_MODE, rdmac_mode);
  7631. udelay(40);
  7632. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7633. if (!tg3_flag(tp, 5705_PLUS))
  7634. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7636. tw32(SNDDATAC_MODE,
  7637. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7638. else
  7639. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7640. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7641. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7642. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7643. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7644. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7645. tw32(RCVDBDI_MODE, val);
  7646. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7647. if (tg3_flag(tp, HW_TSO_1) ||
  7648. tg3_flag(tp, HW_TSO_2) ||
  7649. tg3_flag(tp, HW_TSO_3))
  7650. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7651. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7652. if (tg3_flag(tp, ENABLE_TSS))
  7653. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7654. tw32(SNDBDI_MODE, val);
  7655. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7656. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7657. err = tg3_load_5701_a0_firmware_fix(tp);
  7658. if (err)
  7659. return err;
  7660. }
  7661. if (tg3_flag(tp, TSO_CAPABLE)) {
  7662. err = tg3_load_tso_firmware(tp);
  7663. if (err)
  7664. return err;
  7665. }
  7666. tp->tx_mode = TX_MODE_ENABLE;
  7667. if (tg3_flag(tp, 5755_PLUS) ||
  7668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7669. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7671. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7672. tp->tx_mode &= ~val;
  7673. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7674. }
  7675. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7676. udelay(100);
  7677. if (tg3_flag(tp, ENABLE_RSS)) {
  7678. tg3_rss_write_indir_tbl(tp);
  7679. /* Setup the "secret" hash key. */
  7680. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7681. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7682. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7683. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7684. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7685. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7686. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7687. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7688. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7689. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7690. }
  7691. tp->rx_mode = RX_MODE_ENABLE;
  7692. if (tg3_flag(tp, 5755_PLUS))
  7693. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7694. if (tg3_flag(tp, ENABLE_RSS))
  7695. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7696. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7697. RX_MODE_RSS_IPV6_HASH_EN |
  7698. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7699. RX_MODE_RSS_IPV4_HASH_EN |
  7700. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7701. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7702. udelay(10);
  7703. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7704. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7705. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7706. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7707. udelay(10);
  7708. }
  7709. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7710. udelay(10);
  7711. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7712. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7713. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7714. /* Set drive transmission level to 1.2V */
  7715. /* only if the signal pre-emphasis bit is not set */
  7716. val = tr32(MAC_SERDES_CFG);
  7717. val &= 0xfffff000;
  7718. val |= 0x880;
  7719. tw32(MAC_SERDES_CFG, val);
  7720. }
  7721. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7722. tw32(MAC_SERDES_CFG, 0x616000);
  7723. }
  7724. /* Prevent chip from dropping frames when flow control
  7725. * is enabled.
  7726. */
  7727. if (tg3_flag(tp, 57765_CLASS))
  7728. val = 1;
  7729. else
  7730. val = 2;
  7731. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7733. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7734. /* Use hardware link auto-negotiation */
  7735. tg3_flag_set(tp, HW_AUTONEG);
  7736. }
  7737. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7739. u32 tmp;
  7740. tmp = tr32(SERDES_RX_CTRL);
  7741. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7742. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7743. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7744. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7745. }
  7746. if (!tg3_flag(tp, USE_PHYLIB)) {
  7747. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7748. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7749. err = tg3_setup_phy(tp, 0);
  7750. if (err)
  7751. return err;
  7752. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7753. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7754. u32 tmp;
  7755. /* Clear CRC stats. */
  7756. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7757. tg3_writephy(tp, MII_TG3_TEST1,
  7758. tmp | MII_TG3_TEST1_CRC_EN);
  7759. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7760. }
  7761. }
  7762. }
  7763. __tg3_set_rx_mode(tp->dev);
  7764. /* Initialize receive rules. */
  7765. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7766. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7767. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7768. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7769. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7770. limit = 8;
  7771. else
  7772. limit = 16;
  7773. if (tg3_flag(tp, ENABLE_ASF))
  7774. limit -= 4;
  7775. switch (limit) {
  7776. case 16:
  7777. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7778. case 15:
  7779. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7780. case 14:
  7781. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7782. case 13:
  7783. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7784. case 12:
  7785. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7786. case 11:
  7787. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7788. case 10:
  7789. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7790. case 9:
  7791. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7792. case 8:
  7793. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7794. case 7:
  7795. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7796. case 6:
  7797. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7798. case 5:
  7799. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7800. case 4:
  7801. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7802. case 3:
  7803. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7804. case 2:
  7805. case 1:
  7806. default:
  7807. break;
  7808. }
  7809. if (tg3_flag(tp, ENABLE_APE))
  7810. /* Write our heartbeat update interval to APE. */
  7811. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7812. APE_HOST_HEARTBEAT_INT_DISABLE);
  7813. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7814. return 0;
  7815. }
  7816. /* Called at device open time to get the chip ready for
  7817. * packet processing. Invoked with tp->lock held.
  7818. */
  7819. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7820. {
  7821. tg3_switch_clocks(tp);
  7822. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7823. return tg3_reset_hw(tp, reset_phy);
  7824. }
  7825. #if IS_ENABLED(CONFIG_HWMON)
  7826. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  7827. {
  7828. int i;
  7829. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  7830. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  7831. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  7832. off += len;
  7833. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  7834. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  7835. memset(ocir, 0, TG3_OCIR_LEN);
  7836. }
  7837. }
  7838. /* sysfs attributes for hwmon */
  7839. static ssize_t tg3_show_temp(struct device *dev,
  7840. struct device_attribute *devattr, char *buf)
  7841. {
  7842. struct pci_dev *pdev = to_pci_dev(dev);
  7843. struct net_device *netdev = pci_get_drvdata(pdev);
  7844. struct tg3 *tp = netdev_priv(netdev);
  7845. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  7846. u32 temperature;
  7847. spin_lock_bh(&tp->lock);
  7848. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  7849. sizeof(temperature));
  7850. spin_unlock_bh(&tp->lock);
  7851. return sprintf(buf, "%u\n", temperature);
  7852. }
  7853. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  7854. TG3_TEMP_SENSOR_OFFSET);
  7855. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  7856. TG3_TEMP_CAUTION_OFFSET);
  7857. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  7858. TG3_TEMP_MAX_OFFSET);
  7859. static struct attribute *tg3_attributes[] = {
  7860. &sensor_dev_attr_temp1_input.dev_attr.attr,
  7861. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  7862. &sensor_dev_attr_temp1_max.dev_attr.attr,
  7863. NULL
  7864. };
  7865. static const struct attribute_group tg3_group = {
  7866. .attrs = tg3_attributes,
  7867. };
  7868. #endif
  7869. static void tg3_hwmon_close(struct tg3 *tp)
  7870. {
  7871. #if IS_ENABLED(CONFIG_HWMON)
  7872. if (tp->hwmon_dev) {
  7873. hwmon_device_unregister(tp->hwmon_dev);
  7874. tp->hwmon_dev = NULL;
  7875. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  7876. }
  7877. #endif
  7878. }
  7879. static void tg3_hwmon_open(struct tg3 *tp)
  7880. {
  7881. #if IS_ENABLED(CONFIG_HWMON)
  7882. int i, err;
  7883. u32 size = 0;
  7884. struct pci_dev *pdev = tp->pdev;
  7885. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  7886. tg3_sd_scan_scratchpad(tp, ocirs);
  7887. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  7888. if (!ocirs[i].src_data_length)
  7889. continue;
  7890. size += ocirs[i].src_hdr_length;
  7891. size += ocirs[i].src_data_length;
  7892. }
  7893. if (!size)
  7894. return;
  7895. /* Register hwmon sysfs hooks */
  7896. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  7897. if (err) {
  7898. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  7899. return;
  7900. }
  7901. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  7902. if (IS_ERR(tp->hwmon_dev)) {
  7903. tp->hwmon_dev = NULL;
  7904. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  7905. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  7906. }
  7907. #endif
  7908. }
  7909. #define TG3_STAT_ADD32(PSTAT, REG) \
  7910. do { u32 __val = tr32(REG); \
  7911. (PSTAT)->low += __val; \
  7912. if ((PSTAT)->low < __val) \
  7913. (PSTAT)->high += 1; \
  7914. } while (0)
  7915. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7916. {
  7917. struct tg3_hw_stats *sp = tp->hw_stats;
  7918. if (!netif_carrier_ok(tp->dev))
  7919. return;
  7920. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7921. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7922. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7923. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7924. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7925. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7926. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7927. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7928. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7929. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7930. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7931. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7932. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7933. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7934. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7935. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7936. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7937. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7938. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7939. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7940. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7941. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7942. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7943. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7944. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7945. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7946. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7947. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7948. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7949. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7950. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7951. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7952. } else {
  7953. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7954. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7955. if (val) {
  7956. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7957. sp->rx_discards.low += val;
  7958. if (sp->rx_discards.low < val)
  7959. sp->rx_discards.high += 1;
  7960. }
  7961. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7962. }
  7963. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7964. }
  7965. static void tg3_chk_missed_msi(struct tg3 *tp)
  7966. {
  7967. u32 i;
  7968. for (i = 0; i < tp->irq_cnt; i++) {
  7969. struct tg3_napi *tnapi = &tp->napi[i];
  7970. if (tg3_has_work(tnapi)) {
  7971. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7972. tnapi->last_tx_cons == tnapi->tx_cons) {
  7973. if (tnapi->chk_msi_cnt < 1) {
  7974. tnapi->chk_msi_cnt++;
  7975. return;
  7976. }
  7977. tg3_msi(0, tnapi);
  7978. }
  7979. }
  7980. tnapi->chk_msi_cnt = 0;
  7981. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7982. tnapi->last_tx_cons = tnapi->tx_cons;
  7983. }
  7984. }
  7985. static void tg3_timer(unsigned long __opaque)
  7986. {
  7987. struct tg3 *tp = (struct tg3 *) __opaque;
  7988. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7989. goto restart_timer;
  7990. spin_lock(&tp->lock);
  7991. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7992. tg3_flag(tp, 57765_CLASS))
  7993. tg3_chk_missed_msi(tp);
  7994. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7995. /* All of this garbage is because when using non-tagged
  7996. * IRQ status the mailbox/status_block protocol the chip
  7997. * uses with the cpu is race prone.
  7998. */
  7999. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8000. tw32(GRC_LOCAL_CTRL,
  8001. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8002. } else {
  8003. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8004. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8005. }
  8006. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8007. spin_unlock(&tp->lock);
  8008. tg3_reset_task_schedule(tp);
  8009. goto restart_timer;
  8010. }
  8011. }
  8012. /* This part only runs once per second. */
  8013. if (!--tp->timer_counter) {
  8014. if (tg3_flag(tp, 5705_PLUS))
  8015. tg3_periodic_fetch_stats(tp);
  8016. if (tp->setlpicnt && !--tp->setlpicnt)
  8017. tg3_phy_eee_enable(tp);
  8018. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8019. u32 mac_stat;
  8020. int phy_event;
  8021. mac_stat = tr32(MAC_STATUS);
  8022. phy_event = 0;
  8023. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8024. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8025. phy_event = 1;
  8026. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8027. phy_event = 1;
  8028. if (phy_event)
  8029. tg3_setup_phy(tp, 0);
  8030. } else if (tg3_flag(tp, POLL_SERDES)) {
  8031. u32 mac_stat = tr32(MAC_STATUS);
  8032. int need_setup = 0;
  8033. if (netif_carrier_ok(tp->dev) &&
  8034. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8035. need_setup = 1;
  8036. }
  8037. if (!netif_carrier_ok(tp->dev) &&
  8038. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8039. MAC_STATUS_SIGNAL_DET))) {
  8040. need_setup = 1;
  8041. }
  8042. if (need_setup) {
  8043. if (!tp->serdes_counter) {
  8044. tw32_f(MAC_MODE,
  8045. (tp->mac_mode &
  8046. ~MAC_MODE_PORT_MODE_MASK));
  8047. udelay(40);
  8048. tw32_f(MAC_MODE, tp->mac_mode);
  8049. udelay(40);
  8050. }
  8051. tg3_setup_phy(tp, 0);
  8052. }
  8053. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8054. tg3_flag(tp, 5780_CLASS)) {
  8055. tg3_serdes_parallel_detect(tp);
  8056. }
  8057. tp->timer_counter = tp->timer_multiplier;
  8058. }
  8059. /* Heartbeat is only sent once every 2 seconds.
  8060. *
  8061. * The heartbeat is to tell the ASF firmware that the host
  8062. * driver is still alive. In the event that the OS crashes,
  8063. * ASF needs to reset the hardware to free up the FIFO space
  8064. * that may be filled with rx packets destined for the host.
  8065. * If the FIFO is full, ASF will no longer function properly.
  8066. *
  8067. * Unintended resets have been reported on real time kernels
  8068. * where the timer doesn't run on time. Netpoll will also have
  8069. * same problem.
  8070. *
  8071. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8072. * to check the ring condition when the heartbeat is expiring
  8073. * before doing the reset. This will prevent most unintended
  8074. * resets.
  8075. */
  8076. if (!--tp->asf_counter) {
  8077. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8078. tg3_wait_for_event_ack(tp);
  8079. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8080. FWCMD_NICDRV_ALIVE3);
  8081. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8082. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8083. TG3_FW_UPDATE_TIMEOUT_SEC);
  8084. tg3_generate_fw_event(tp);
  8085. }
  8086. tp->asf_counter = tp->asf_multiplier;
  8087. }
  8088. spin_unlock(&tp->lock);
  8089. restart_timer:
  8090. tp->timer.expires = jiffies + tp->timer_offset;
  8091. add_timer(&tp->timer);
  8092. }
  8093. static void __devinit tg3_timer_init(struct tg3 *tp)
  8094. {
  8095. if (tg3_flag(tp, TAGGED_STATUS) &&
  8096. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8097. !tg3_flag(tp, 57765_CLASS))
  8098. tp->timer_offset = HZ;
  8099. else
  8100. tp->timer_offset = HZ / 10;
  8101. BUG_ON(tp->timer_offset > HZ);
  8102. tp->timer_multiplier = (HZ / tp->timer_offset);
  8103. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8104. TG3_FW_UPDATE_FREQ_SEC;
  8105. init_timer(&tp->timer);
  8106. tp->timer.data = (unsigned long) tp;
  8107. tp->timer.function = tg3_timer;
  8108. }
  8109. static void tg3_timer_start(struct tg3 *tp)
  8110. {
  8111. tp->asf_counter = tp->asf_multiplier;
  8112. tp->timer_counter = tp->timer_multiplier;
  8113. tp->timer.expires = jiffies + tp->timer_offset;
  8114. add_timer(&tp->timer);
  8115. }
  8116. static void tg3_timer_stop(struct tg3 *tp)
  8117. {
  8118. del_timer_sync(&tp->timer);
  8119. }
  8120. /* Restart hardware after configuration changes, self-test, etc.
  8121. * Invoked with tp->lock held.
  8122. */
  8123. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8124. __releases(tp->lock)
  8125. __acquires(tp->lock)
  8126. {
  8127. int err;
  8128. err = tg3_init_hw(tp, reset_phy);
  8129. if (err) {
  8130. netdev_err(tp->dev,
  8131. "Failed to re-initialize device, aborting\n");
  8132. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8133. tg3_full_unlock(tp);
  8134. tg3_timer_stop(tp);
  8135. tp->irq_sync = 0;
  8136. tg3_napi_enable(tp);
  8137. dev_close(tp->dev);
  8138. tg3_full_lock(tp, 0);
  8139. }
  8140. return err;
  8141. }
  8142. static void tg3_reset_task(struct work_struct *work)
  8143. {
  8144. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8145. int err;
  8146. tg3_full_lock(tp, 0);
  8147. if (!netif_running(tp->dev)) {
  8148. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8149. tg3_full_unlock(tp);
  8150. return;
  8151. }
  8152. tg3_full_unlock(tp);
  8153. tg3_phy_stop(tp);
  8154. tg3_netif_stop(tp);
  8155. tg3_full_lock(tp, 1);
  8156. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8157. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8158. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8159. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8160. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8161. }
  8162. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8163. err = tg3_init_hw(tp, 1);
  8164. if (err)
  8165. goto out;
  8166. tg3_netif_start(tp);
  8167. out:
  8168. tg3_full_unlock(tp);
  8169. if (!err)
  8170. tg3_phy_start(tp);
  8171. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8172. }
  8173. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8174. {
  8175. irq_handler_t fn;
  8176. unsigned long flags;
  8177. char *name;
  8178. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8179. if (tp->irq_cnt == 1)
  8180. name = tp->dev->name;
  8181. else {
  8182. name = &tnapi->irq_lbl[0];
  8183. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8184. name[IFNAMSIZ-1] = 0;
  8185. }
  8186. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8187. fn = tg3_msi;
  8188. if (tg3_flag(tp, 1SHOT_MSI))
  8189. fn = tg3_msi_1shot;
  8190. flags = 0;
  8191. } else {
  8192. fn = tg3_interrupt;
  8193. if (tg3_flag(tp, TAGGED_STATUS))
  8194. fn = tg3_interrupt_tagged;
  8195. flags = IRQF_SHARED;
  8196. }
  8197. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8198. }
  8199. static int tg3_test_interrupt(struct tg3 *tp)
  8200. {
  8201. struct tg3_napi *tnapi = &tp->napi[0];
  8202. struct net_device *dev = tp->dev;
  8203. int err, i, intr_ok = 0;
  8204. u32 val;
  8205. if (!netif_running(dev))
  8206. return -ENODEV;
  8207. tg3_disable_ints(tp);
  8208. free_irq(tnapi->irq_vec, tnapi);
  8209. /*
  8210. * Turn off MSI one shot mode. Otherwise this test has no
  8211. * observable way to know whether the interrupt was delivered.
  8212. */
  8213. if (tg3_flag(tp, 57765_PLUS)) {
  8214. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8215. tw32(MSGINT_MODE, val);
  8216. }
  8217. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8218. IRQF_SHARED, dev->name, tnapi);
  8219. if (err)
  8220. return err;
  8221. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8222. tg3_enable_ints(tp);
  8223. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8224. tnapi->coal_now);
  8225. for (i = 0; i < 5; i++) {
  8226. u32 int_mbox, misc_host_ctrl;
  8227. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8228. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8229. if ((int_mbox != 0) ||
  8230. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8231. intr_ok = 1;
  8232. break;
  8233. }
  8234. if (tg3_flag(tp, 57765_PLUS) &&
  8235. tnapi->hw_status->status_tag != tnapi->last_tag)
  8236. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8237. msleep(10);
  8238. }
  8239. tg3_disable_ints(tp);
  8240. free_irq(tnapi->irq_vec, tnapi);
  8241. err = tg3_request_irq(tp, 0);
  8242. if (err)
  8243. return err;
  8244. if (intr_ok) {
  8245. /* Reenable MSI one shot mode. */
  8246. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8247. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8248. tw32(MSGINT_MODE, val);
  8249. }
  8250. return 0;
  8251. }
  8252. return -EIO;
  8253. }
  8254. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8255. * successfully restored
  8256. */
  8257. static int tg3_test_msi(struct tg3 *tp)
  8258. {
  8259. int err;
  8260. u16 pci_cmd;
  8261. if (!tg3_flag(tp, USING_MSI))
  8262. return 0;
  8263. /* Turn off SERR reporting in case MSI terminates with Master
  8264. * Abort.
  8265. */
  8266. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8267. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8268. pci_cmd & ~PCI_COMMAND_SERR);
  8269. err = tg3_test_interrupt(tp);
  8270. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8271. if (!err)
  8272. return 0;
  8273. /* other failures */
  8274. if (err != -EIO)
  8275. return err;
  8276. /* MSI test failed, go back to INTx mode */
  8277. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8278. "to INTx mode. Please report this failure to the PCI "
  8279. "maintainer and include system chipset information\n");
  8280. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8281. pci_disable_msi(tp->pdev);
  8282. tg3_flag_clear(tp, USING_MSI);
  8283. tp->napi[0].irq_vec = tp->pdev->irq;
  8284. err = tg3_request_irq(tp, 0);
  8285. if (err)
  8286. return err;
  8287. /* Need to reset the chip because the MSI cycle may have terminated
  8288. * with Master Abort.
  8289. */
  8290. tg3_full_lock(tp, 1);
  8291. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8292. err = tg3_init_hw(tp, 1);
  8293. tg3_full_unlock(tp);
  8294. if (err)
  8295. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8296. return err;
  8297. }
  8298. static int tg3_request_firmware(struct tg3 *tp)
  8299. {
  8300. const __be32 *fw_data;
  8301. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8302. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8303. tp->fw_needed);
  8304. return -ENOENT;
  8305. }
  8306. fw_data = (void *)tp->fw->data;
  8307. /* Firmware blob starts with version numbers, followed by
  8308. * start address and _full_ length including BSS sections
  8309. * (which must be longer than the actual data, of course
  8310. */
  8311. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8312. if (tp->fw_len < (tp->fw->size - 12)) {
  8313. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8314. tp->fw_len, tp->fw_needed);
  8315. release_firmware(tp->fw);
  8316. tp->fw = NULL;
  8317. return -EINVAL;
  8318. }
  8319. /* We no longer need firmware; we have it. */
  8320. tp->fw_needed = NULL;
  8321. return 0;
  8322. }
  8323. static bool tg3_enable_msix(struct tg3 *tp)
  8324. {
  8325. int i, rc;
  8326. struct msix_entry msix_ent[tp->irq_max];
  8327. tp->irq_cnt = netif_get_num_default_rss_queues();
  8328. if (tp->irq_cnt > 1) {
  8329. /* We want as many rx rings enabled as there are cpus.
  8330. * In multiqueue MSI-X mode, the first MSI-X vector
  8331. * only deals with link interrupts, etc, so we add
  8332. * one to the number of vectors we are requesting.
  8333. */
  8334. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8335. }
  8336. for (i = 0; i < tp->irq_max; i++) {
  8337. msix_ent[i].entry = i;
  8338. msix_ent[i].vector = 0;
  8339. }
  8340. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8341. if (rc < 0) {
  8342. return false;
  8343. } else if (rc != 0) {
  8344. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8345. return false;
  8346. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8347. tp->irq_cnt, rc);
  8348. tp->irq_cnt = rc;
  8349. }
  8350. for (i = 0; i < tp->irq_max; i++)
  8351. tp->napi[i].irq_vec = msix_ent[i].vector;
  8352. netif_set_real_num_tx_queues(tp->dev, 1);
  8353. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8354. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8355. pci_disable_msix(tp->pdev);
  8356. return false;
  8357. }
  8358. if (tp->irq_cnt > 1) {
  8359. tg3_flag_set(tp, ENABLE_RSS);
  8360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8362. tg3_flag_set(tp, ENABLE_TSS);
  8363. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8364. }
  8365. }
  8366. return true;
  8367. }
  8368. static void tg3_ints_init(struct tg3 *tp)
  8369. {
  8370. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8371. !tg3_flag(tp, TAGGED_STATUS)) {
  8372. /* All MSI supporting chips should support tagged
  8373. * status. Assert that this is the case.
  8374. */
  8375. netdev_warn(tp->dev,
  8376. "MSI without TAGGED_STATUS? Not using MSI\n");
  8377. goto defcfg;
  8378. }
  8379. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8380. tg3_flag_set(tp, USING_MSIX);
  8381. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8382. tg3_flag_set(tp, USING_MSI);
  8383. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8384. u32 msi_mode = tr32(MSGINT_MODE);
  8385. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8386. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8387. if (!tg3_flag(tp, 1SHOT_MSI))
  8388. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8389. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8390. }
  8391. defcfg:
  8392. if (!tg3_flag(tp, USING_MSIX)) {
  8393. tp->irq_cnt = 1;
  8394. tp->napi[0].irq_vec = tp->pdev->irq;
  8395. netif_set_real_num_tx_queues(tp->dev, 1);
  8396. netif_set_real_num_rx_queues(tp->dev, 1);
  8397. }
  8398. }
  8399. static void tg3_ints_fini(struct tg3 *tp)
  8400. {
  8401. if (tg3_flag(tp, USING_MSIX))
  8402. pci_disable_msix(tp->pdev);
  8403. else if (tg3_flag(tp, USING_MSI))
  8404. pci_disable_msi(tp->pdev);
  8405. tg3_flag_clear(tp, USING_MSI);
  8406. tg3_flag_clear(tp, USING_MSIX);
  8407. tg3_flag_clear(tp, ENABLE_RSS);
  8408. tg3_flag_clear(tp, ENABLE_TSS);
  8409. }
  8410. static int tg3_open(struct net_device *dev)
  8411. {
  8412. struct tg3 *tp = netdev_priv(dev);
  8413. int i, err;
  8414. if (tp->fw_needed) {
  8415. err = tg3_request_firmware(tp);
  8416. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8417. if (err)
  8418. return err;
  8419. } else if (err) {
  8420. netdev_warn(tp->dev, "TSO capability disabled\n");
  8421. tg3_flag_clear(tp, TSO_CAPABLE);
  8422. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8423. netdev_notice(tp->dev, "TSO capability restored\n");
  8424. tg3_flag_set(tp, TSO_CAPABLE);
  8425. }
  8426. }
  8427. netif_carrier_off(tp->dev);
  8428. err = tg3_power_up(tp);
  8429. if (err)
  8430. return err;
  8431. tg3_full_lock(tp, 0);
  8432. tg3_disable_ints(tp);
  8433. tg3_flag_clear(tp, INIT_COMPLETE);
  8434. tg3_full_unlock(tp);
  8435. /*
  8436. * Setup interrupts first so we know how
  8437. * many NAPI resources to allocate
  8438. */
  8439. tg3_ints_init(tp);
  8440. tg3_rss_check_indir_tbl(tp);
  8441. /* The placement of this call is tied
  8442. * to the setup and use of Host TX descriptors.
  8443. */
  8444. err = tg3_alloc_consistent(tp);
  8445. if (err)
  8446. goto err_out1;
  8447. tg3_napi_init(tp);
  8448. tg3_napi_enable(tp);
  8449. for (i = 0; i < tp->irq_cnt; i++) {
  8450. struct tg3_napi *tnapi = &tp->napi[i];
  8451. err = tg3_request_irq(tp, i);
  8452. if (err) {
  8453. for (i--; i >= 0; i--) {
  8454. tnapi = &tp->napi[i];
  8455. free_irq(tnapi->irq_vec, tnapi);
  8456. }
  8457. goto err_out2;
  8458. }
  8459. }
  8460. tg3_full_lock(tp, 0);
  8461. err = tg3_init_hw(tp, 1);
  8462. if (err) {
  8463. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8464. tg3_free_rings(tp);
  8465. }
  8466. tg3_full_unlock(tp);
  8467. if (err)
  8468. goto err_out3;
  8469. if (tg3_flag(tp, USING_MSI)) {
  8470. err = tg3_test_msi(tp);
  8471. if (err) {
  8472. tg3_full_lock(tp, 0);
  8473. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8474. tg3_free_rings(tp);
  8475. tg3_full_unlock(tp);
  8476. goto err_out2;
  8477. }
  8478. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8479. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8480. tw32(PCIE_TRANSACTION_CFG,
  8481. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8482. }
  8483. }
  8484. tg3_phy_start(tp);
  8485. tg3_hwmon_open(tp);
  8486. tg3_full_lock(tp, 0);
  8487. tg3_timer_start(tp);
  8488. tg3_flag_set(tp, INIT_COMPLETE);
  8489. tg3_enable_ints(tp);
  8490. tg3_full_unlock(tp);
  8491. netif_tx_start_all_queues(dev);
  8492. /*
  8493. * Reset loopback feature if it was turned on while the device was down
  8494. * make sure that it's installed properly now.
  8495. */
  8496. if (dev->features & NETIF_F_LOOPBACK)
  8497. tg3_set_loopback(dev, dev->features);
  8498. return 0;
  8499. err_out3:
  8500. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8501. struct tg3_napi *tnapi = &tp->napi[i];
  8502. free_irq(tnapi->irq_vec, tnapi);
  8503. }
  8504. err_out2:
  8505. tg3_napi_disable(tp);
  8506. tg3_napi_fini(tp);
  8507. tg3_free_consistent(tp);
  8508. err_out1:
  8509. tg3_ints_fini(tp);
  8510. tg3_frob_aux_power(tp, false);
  8511. pci_set_power_state(tp->pdev, PCI_D3hot);
  8512. return err;
  8513. }
  8514. static int tg3_close(struct net_device *dev)
  8515. {
  8516. int i;
  8517. struct tg3 *tp = netdev_priv(dev);
  8518. tg3_napi_disable(tp);
  8519. tg3_reset_task_cancel(tp);
  8520. netif_tx_stop_all_queues(dev);
  8521. tg3_timer_stop(tp);
  8522. tg3_hwmon_close(tp);
  8523. tg3_phy_stop(tp);
  8524. tg3_full_lock(tp, 1);
  8525. tg3_disable_ints(tp);
  8526. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8527. tg3_free_rings(tp);
  8528. tg3_flag_clear(tp, INIT_COMPLETE);
  8529. tg3_full_unlock(tp);
  8530. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8531. struct tg3_napi *tnapi = &tp->napi[i];
  8532. free_irq(tnapi->irq_vec, tnapi);
  8533. }
  8534. tg3_ints_fini(tp);
  8535. /* Clear stats across close / open calls */
  8536. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8537. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8538. tg3_napi_fini(tp);
  8539. tg3_free_consistent(tp);
  8540. tg3_power_down(tp);
  8541. netif_carrier_off(tp->dev);
  8542. return 0;
  8543. }
  8544. static inline u64 get_stat64(tg3_stat64_t *val)
  8545. {
  8546. return ((u64)val->high << 32) | ((u64)val->low);
  8547. }
  8548. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8549. {
  8550. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8551. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8552. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8554. u32 val;
  8555. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8556. tg3_writephy(tp, MII_TG3_TEST1,
  8557. val | MII_TG3_TEST1_CRC_EN);
  8558. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8559. } else
  8560. val = 0;
  8561. tp->phy_crc_errors += val;
  8562. return tp->phy_crc_errors;
  8563. }
  8564. return get_stat64(&hw_stats->rx_fcs_errors);
  8565. }
  8566. #define ESTAT_ADD(member) \
  8567. estats->member = old_estats->member + \
  8568. get_stat64(&hw_stats->member)
  8569. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8570. {
  8571. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8572. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8573. ESTAT_ADD(rx_octets);
  8574. ESTAT_ADD(rx_fragments);
  8575. ESTAT_ADD(rx_ucast_packets);
  8576. ESTAT_ADD(rx_mcast_packets);
  8577. ESTAT_ADD(rx_bcast_packets);
  8578. ESTAT_ADD(rx_fcs_errors);
  8579. ESTAT_ADD(rx_align_errors);
  8580. ESTAT_ADD(rx_xon_pause_rcvd);
  8581. ESTAT_ADD(rx_xoff_pause_rcvd);
  8582. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8583. ESTAT_ADD(rx_xoff_entered);
  8584. ESTAT_ADD(rx_frame_too_long_errors);
  8585. ESTAT_ADD(rx_jabbers);
  8586. ESTAT_ADD(rx_undersize_packets);
  8587. ESTAT_ADD(rx_in_length_errors);
  8588. ESTAT_ADD(rx_out_length_errors);
  8589. ESTAT_ADD(rx_64_or_less_octet_packets);
  8590. ESTAT_ADD(rx_65_to_127_octet_packets);
  8591. ESTAT_ADD(rx_128_to_255_octet_packets);
  8592. ESTAT_ADD(rx_256_to_511_octet_packets);
  8593. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8594. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8595. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8596. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8597. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8598. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8599. ESTAT_ADD(tx_octets);
  8600. ESTAT_ADD(tx_collisions);
  8601. ESTAT_ADD(tx_xon_sent);
  8602. ESTAT_ADD(tx_xoff_sent);
  8603. ESTAT_ADD(tx_flow_control);
  8604. ESTAT_ADD(tx_mac_errors);
  8605. ESTAT_ADD(tx_single_collisions);
  8606. ESTAT_ADD(tx_mult_collisions);
  8607. ESTAT_ADD(tx_deferred);
  8608. ESTAT_ADD(tx_excessive_collisions);
  8609. ESTAT_ADD(tx_late_collisions);
  8610. ESTAT_ADD(tx_collide_2times);
  8611. ESTAT_ADD(tx_collide_3times);
  8612. ESTAT_ADD(tx_collide_4times);
  8613. ESTAT_ADD(tx_collide_5times);
  8614. ESTAT_ADD(tx_collide_6times);
  8615. ESTAT_ADD(tx_collide_7times);
  8616. ESTAT_ADD(tx_collide_8times);
  8617. ESTAT_ADD(tx_collide_9times);
  8618. ESTAT_ADD(tx_collide_10times);
  8619. ESTAT_ADD(tx_collide_11times);
  8620. ESTAT_ADD(tx_collide_12times);
  8621. ESTAT_ADD(tx_collide_13times);
  8622. ESTAT_ADD(tx_collide_14times);
  8623. ESTAT_ADD(tx_collide_15times);
  8624. ESTAT_ADD(tx_ucast_packets);
  8625. ESTAT_ADD(tx_mcast_packets);
  8626. ESTAT_ADD(tx_bcast_packets);
  8627. ESTAT_ADD(tx_carrier_sense_errors);
  8628. ESTAT_ADD(tx_discards);
  8629. ESTAT_ADD(tx_errors);
  8630. ESTAT_ADD(dma_writeq_full);
  8631. ESTAT_ADD(dma_write_prioq_full);
  8632. ESTAT_ADD(rxbds_empty);
  8633. ESTAT_ADD(rx_discards);
  8634. ESTAT_ADD(rx_errors);
  8635. ESTAT_ADD(rx_threshold_hit);
  8636. ESTAT_ADD(dma_readq_full);
  8637. ESTAT_ADD(dma_read_prioq_full);
  8638. ESTAT_ADD(tx_comp_queue_full);
  8639. ESTAT_ADD(ring_set_send_prod_index);
  8640. ESTAT_ADD(ring_status_update);
  8641. ESTAT_ADD(nic_irqs);
  8642. ESTAT_ADD(nic_avoided_irqs);
  8643. ESTAT_ADD(nic_tx_threshold_hit);
  8644. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8645. }
  8646. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8647. {
  8648. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8649. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8650. stats->rx_packets = old_stats->rx_packets +
  8651. get_stat64(&hw_stats->rx_ucast_packets) +
  8652. get_stat64(&hw_stats->rx_mcast_packets) +
  8653. get_stat64(&hw_stats->rx_bcast_packets);
  8654. stats->tx_packets = old_stats->tx_packets +
  8655. get_stat64(&hw_stats->tx_ucast_packets) +
  8656. get_stat64(&hw_stats->tx_mcast_packets) +
  8657. get_stat64(&hw_stats->tx_bcast_packets);
  8658. stats->rx_bytes = old_stats->rx_bytes +
  8659. get_stat64(&hw_stats->rx_octets);
  8660. stats->tx_bytes = old_stats->tx_bytes +
  8661. get_stat64(&hw_stats->tx_octets);
  8662. stats->rx_errors = old_stats->rx_errors +
  8663. get_stat64(&hw_stats->rx_errors);
  8664. stats->tx_errors = old_stats->tx_errors +
  8665. get_stat64(&hw_stats->tx_errors) +
  8666. get_stat64(&hw_stats->tx_mac_errors) +
  8667. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8668. get_stat64(&hw_stats->tx_discards);
  8669. stats->multicast = old_stats->multicast +
  8670. get_stat64(&hw_stats->rx_mcast_packets);
  8671. stats->collisions = old_stats->collisions +
  8672. get_stat64(&hw_stats->tx_collisions);
  8673. stats->rx_length_errors = old_stats->rx_length_errors +
  8674. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8675. get_stat64(&hw_stats->rx_undersize_packets);
  8676. stats->rx_over_errors = old_stats->rx_over_errors +
  8677. get_stat64(&hw_stats->rxbds_empty);
  8678. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8679. get_stat64(&hw_stats->rx_align_errors);
  8680. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8681. get_stat64(&hw_stats->tx_discards);
  8682. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8683. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8684. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8685. tg3_calc_crc_errors(tp);
  8686. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8687. get_stat64(&hw_stats->rx_discards);
  8688. stats->rx_dropped = tp->rx_dropped;
  8689. stats->tx_dropped = tp->tx_dropped;
  8690. }
  8691. static int tg3_get_regs_len(struct net_device *dev)
  8692. {
  8693. return TG3_REG_BLK_SIZE;
  8694. }
  8695. static void tg3_get_regs(struct net_device *dev,
  8696. struct ethtool_regs *regs, void *_p)
  8697. {
  8698. struct tg3 *tp = netdev_priv(dev);
  8699. regs->version = 0;
  8700. memset(_p, 0, TG3_REG_BLK_SIZE);
  8701. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8702. return;
  8703. tg3_full_lock(tp, 0);
  8704. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8705. tg3_full_unlock(tp);
  8706. }
  8707. static int tg3_get_eeprom_len(struct net_device *dev)
  8708. {
  8709. struct tg3 *tp = netdev_priv(dev);
  8710. return tp->nvram_size;
  8711. }
  8712. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8713. {
  8714. struct tg3 *tp = netdev_priv(dev);
  8715. int ret;
  8716. u8 *pd;
  8717. u32 i, offset, len, b_offset, b_count;
  8718. __be32 val;
  8719. if (tg3_flag(tp, NO_NVRAM))
  8720. return -EINVAL;
  8721. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8722. return -EAGAIN;
  8723. offset = eeprom->offset;
  8724. len = eeprom->len;
  8725. eeprom->len = 0;
  8726. eeprom->magic = TG3_EEPROM_MAGIC;
  8727. if (offset & 3) {
  8728. /* adjustments to start on required 4 byte boundary */
  8729. b_offset = offset & 3;
  8730. b_count = 4 - b_offset;
  8731. if (b_count > len) {
  8732. /* i.e. offset=1 len=2 */
  8733. b_count = len;
  8734. }
  8735. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8736. if (ret)
  8737. return ret;
  8738. memcpy(data, ((char *)&val) + b_offset, b_count);
  8739. len -= b_count;
  8740. offset += b_count;
  8741. eeprom->len += b_count;
  8742. }
  8743. /* read bytes up to the last 4 byte boundary */
  8744. pd = &data[eeprom->len];
  8745. for (i = 0; i < (len - (len & 3)); i += 4) {
  8746. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8747. if (ret) {
  8748. eeprom->len += i;
  8749. return ret;
  8750. }
  8751. memcpy(pd + i, &val, 4);
  8752. }
  8753. eeprom->len += i;
  8754. if (len & 3) {
  8755. /* read last bytes not ending on 4 byte boundary */
  8756. pd = &data[eeprom->len];
  8757. b_count = len & 3;
  8758. b_offset = offset + len - b_count;
  8759. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8760. if (ret)
  8761. return ret;
  8762. memcpy(pd, &val, b_count);
  8763. eeprom->len += b_count;
  8764. }
  8765. return 0;
  8766. }
  8767. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8768. {
  8769. struct tg3 *tp = netdev_priv(dev);
  8770. int ret;
  8771. u32 offset, len, b_offset, odd_len;
  8772. u8 *buf;
  8773. __be32 start, end;
  8774. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8775. return -EAGAIN;
  8776. if (tg3_flag(tp, NO_NVRAM) ||
  8777. eeprom->magic != TG3_EEPROM_MAGIC)
  8778. return -EINVAL;
  8779. offset = eeprom->offset;
  8780. len = eeprom->len;
  8781. if ((b_offset = (offset & 3))) {
  8782. /* adjustments to start on required 4 byte boundary */
  8783. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8784. if (ret)
  8785. return ret;
  8786. len += b_offset;
  8787. offset &= ~3;
  8788. if (len < 4)
  8789. len = 4;
  8790. }
  8791. odd_len = 0;
  8792. if (len & 3) {
  8793. /* adjustments to end on required 4 byte boundary */
  8794. odd_len = 1;
  8795. len = (len + 3) & ~3;
  8796. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8797. if (ret)
  8798. return ret;
  8799. }
  8800. buf = data;
  8801. if (b_offset || odd_len) {
  8802. buf = kmalloc(len, GFP_KERNEL);
  8803. if (!buf)
  8804. return -ENOMEM;
  8805. if (b_offset)
  8806. memcpy(buf, &start, 4);
  8807. if (odd_len)
  8808. memcpy(buf+len-4, &end, 4);
  8809. memcpy(buf + b_offset, data, eeprom->len);
  8810. }
  8811. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8812. if (buf != data)
  8813. kfree(buf);
  8814. return ret;
  8815. }
  8816. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8817. {
  8818. struct tg3 *tp = netdev_priv(dev);
  8819. if (tg3_flag(tp, USE_PHYLIB)) {
  8820. struct phy_device *phydev;
  8821. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8822. return -EAGAIN;
  8823. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8824. return phy_ethtool_gset(phydev, cmd);
  8825. }
  8826. cmd->supported = (SUPPORTED_Autoneg);
  8827. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8828. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8829. SUPPORTED_1000baseT_Full);
  8830. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8831. cmd->supported |= (SUPPORTED_100baseT_Half |
  8832. SUPPORTED_100baseT_Full |
  8833. SUPPORTED_10baseT_Half |
  8834. SUPPORTED_10baseT_Full |
  8835. SUPPORTED_TP);
  8836. cmd->port = PORT_TP;
  8837. } else {
  8838. cmd->supported |= SUPPORTED_FIBRE;
  8839. cmd->port = PORT_FIBRE;
  8840. }
  8841. cmd->advertising = tp->link_config.advertising;
  8842. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8843. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8844. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8845. cmd->advertising |= ADVERTISED_Pause;
  8846. } else {
  8847. cmd->advertising |= ADVERTISED_Pause |
  8848. ADVERTISED_Asym_Pause;
  8849. }
  8850. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8851. cmd->advertising |= ADVERTISED_Asym_Pause;
  8852. }
  8853. }
  8854. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8855. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8856. cmd->duplex = tp->link_config.active_duplex;
  8857. cmd->lp_advertising = tp->link_config.rmt_adv;
  8858. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8859. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8860. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8861. else
  8862. cmd->eth_tp_mdix = ETH_TP_MDI;
  8863. }
  8864. } else {
  8865. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8866. cmd->duplex = DUPLEX_UNKNOWN;
  8867. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8868. }
  8869. cmd->phy_address = tp->phy_addr;
  8870. cmd->transceiver = XCVR_INTERNAL;
  8871. cmd->autoneg = tp->link_config.autoneg;
  8872. cmd->maxtxpkt = 0;
  8873. cmd->maxrxpkt = 0;
  8874. return 0;
  8875. }
  8876. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8877. {
  8878. struct tg3 *tp = netdev_priv(dev);
  8879. u32 speed = ethtool_cmd_speed(cmd);
  8880. if (tg3_flag(tp, USE_PHYLIB)) {
  8881. struct phy_device *phydev;
  8882. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8883. return -EAGAIN;
  8884. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8885. return phy_ethtool_sset(phydev, cmd);
  8886. }
  8887. if (cmd->autoneg != AUTONEG_ENABLE &&
  8888. cmd->autoneg != AUTONEG_DISABLE)
  8889. return -EINVAL;
  8890. if (cmd->autoneg == AUTONEG_DISABLE &&
  8891. cmd->duplex != DUPLEX_FULL &&
  8892. cmd->duplex != DUPLEX_HALF)
  8893. return -EINVAL;
  8894. if (cmd->autoneg == AUTONEG_ENABLE) {
  8895. u32 mask = ADVERTISED_Autoneg |
  8896. ADVERTISED_Pause |
  8897. ADVERTISED_Asym_Pause;
  8898. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8899. mask |= ADVERTISED_1000baseT_Half |
  8900. ADVERTISED_1000baseT_Full;
  8901. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8902. mask |= ADVERTISED_100baseT_Half |
  8903. ADVERTISED_100baseT_Full |
  8904. ADVERTISED_10baseT_Half |
  8905. ADVERTISED_10baseT_Full |
  8906. ADVERTISED_TP;
  8907. else
  8908. mask |= ADVERTISED_FIBRE;
  8909. if (cmd->advertising & ~mask)
  8910. return -EINVAL;
  8911. mask &= (ADVERTISED_1000baseT_Half |
  8912. ADVERTISED_1000baseT_Full |
  8913. ADVERTISED_100baseT_Half |
  8914. ADVERTISED_100baseT_Full |
  8915. ADVERTISED_10baseT_Half |
  8916. ADVERTISED_10baseT_Full);
  8917. cmd->advertising &= mask;
  8918. } else {
  8919. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8920. if (speed != SPEED_1000)
  8921. return -EINVAL;
  8922. if (cmd->duplex != DUPLEX_FULL)
  8923. return -EINVAL;
  8924. } else {
  8925. if (speed != SPEED_100 &&
  8926. speed != SPEED_10)
  8927. return -EINVAL;
  8928. }
  8929. }
  8930. tg3_full_lock(tp, 0);
  8931. tp->link_config.autoneg = cmd->autoneg;
  8932. if (cmd->autoneg == AUTONEG_ENABLE) {
  8933. tp->link_config.advertising = (cmd->advertising |
  8934. ADVERTISED_Autoneg);
  8935. tp->link_config.speed = SPEED_UNKNOWN;
  8936. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8937. } else {
  8938. tp->link_config.advertising = 0;
  8939. tp->link_config.speed = speed;
  8940. tp->link_config.duplex = cmd->duplex;
  8941. }
  8942. if (netif_running(dev))
  8943. tg3_setup_phy(tp, 1);
  8944. tg3_full_unlock(tp);
  8945. return 0;
  8946. }
  8947. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8948. {
  8949. struct tg3 *tp = netdev_priv(dev);
  8950. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8951. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8952. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8953. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8954. }
  8955. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8956. {
  8957. struct tg3 *tp = netdev_priv(dev);
  8958. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8959. wol->supported = WAKE_MAGIC;
  8960. else
  8961. wol->supported = 0;
  8962. wol->wolopts = 0;
  8963. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8964. wol->wolopts = WAKE_MAGIC;
  8965. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8966. }
  8967. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8968. {
  8969. struct tg3 *tp = netdev_priv(dev);
  8970. struct device *dp = &tp->pdev->dev;
  8971. if (wol->wolopts & ~WAKE_MAGIC)
  8972. return -EINVAL;
  8973. if ((wol->wolopts & WAKE_MAGIC) &&
  8974. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8975. return -EINVAL;
  8976. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8977. spin_lock_bh(&tp->lock);
  8978. if (device_may_wakeup(dp))
  8979. tg3_flag_set(tp, WOL_ENABLE);
  8980. else
  8981. tg3_flag_clear(tp, WOL_ENABLE);
  8982. spin_unlock_bh(&tp->lock);
  8983. return 0;
  8984. }
  8985. static u32 tg3_get_msglevel(struct net_device *dev)
  8986. {
  8987. struct tg3 *tp = netdev_priv(dev);
  8988. return tp->msg_enable;
  8989. }
  8990. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8991. {
  8992. struct tg3 *tp = netdev_priv(dev);
  8993. tp->msg_enable = value;
  8994. }
  8995. static int tg3_nway_reset(struct net_device *dev)
  8996. {
  8997. struct tg3 *tp = netdev_priv(dev);
  8998. int r;
  8999. if (!netif_running(dev))
  9000. return -EAGAIN;
  9001. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9002. return -EINVAL;
  9003. if (tg3_flag(tp, USE_PHYLIB)) {
  9004. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9005. return -EAGAIN;
  9006. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9007. } else {
  9008. u32 bmcr;
  9009. spin_lock_bh(&tp->lock);
  9010. r = -EINVAL;
  9011. tg3_readphy(tp, MII_BMCR, &bmcr);
  9012. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9013. ((bmcr & BMCR_ANENABLE) ||
  9014. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9015. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9016. BMCR_ANENABLE);
  9017. r = 0;
  9018. }
  9019. spin_unlock_bh(&tp->lock);
  9020. }
  9021. return r;
  9022. }
  9023. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9024. {
  9025. struct tg3 *tp = netdev_priv(dev);
  9026. ering->rx_max_pending = tp->rx_std_ring_mask;
  9027. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9028. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9029. else
  9030. ering->rx_jumbo_max_pending = 0;
  9031. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9032. ering->rx_pending = tp->rx_pending;
  9033. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9034. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9035. else
  9036. ering->rx_jumbo_pending = 0;
  9037. ering->tx_pending = tp->napi[0].tx_pending;
  9038. }
  9039. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9040. {
  9041. struct tg3 *tp = netdev_priv(dev);
  9042. int i, irq_sync = 0, err = 0;
  9043. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9044. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9045. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9046. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9047. (tg3_flag(tp, TSO_BUG) &&
  9048. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9049. return -EINVAL;
  9050. if (netif_running(dev)) {
  9051. tg3_phy_stop(tp);
  9052. tg3_netif_stop(tp);
  9053. irq_sync = 1;
  9054. }
  9055. tg3_full_lock(tp, irq_sync);
  9056. tp->rx_pending = ering->rx_pending;
  9057. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9058. tp->rx_pending > 63)
  9059. tp->rx_pending = 63;
  9060. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9061. for (i = 0; i < tp->irq_max; i++)
  9062. tp->napi[i].tx_pending = ering->tx_pending;
  9063. if (netif_running(dev)) {
  9064. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9065. err = tg3_restart_hw(tp, 1);
  9066. if (!err)
  9067. tg3_netif_start(tp);
  9068. }
  9069. tg3_full_unlock(tp);
  9070. if (irq_sync && !err)
  9071. tg3_phy_start(tp);
  9072. return err;
  9073. }
  9074. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9075. {
  9076. struct tg3 *tp = netdev_priv(dev);
  9077. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9078. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9079. epause->rx_pause = 1;
  9080. else
  9081. epause->rx_pause = 0;
  9082. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9083. epause->tx_pause = 1;
  9084. else
  9085. epause->tx_pause = 0;
  9086. }
  9087. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9088. {
  9089. struct tg3 *tp = netdev_priv(dev);
  9090. int err = 0;
  9091. if (tg3_flag(tp, USE_PHYLIB)) {
  9092. u32 newadv;
  9093. struct phy_device *phydev;
  9094. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9095. if (!(phydev->supported & SUPPORTED_Pause) ||
  9096. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9097. (epause->rx_pause != epause->tx_pause)))
  9098. return -EINVAL;
  9099. tp->link_config.flowctrl = 0;
  9100. if (epause->rx_pause) {
  9101. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9102. if (epause->tx_pause) {
  9103. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9104. newadv = ADVERTISED_Pause;
  9105. } else
  9106. newadv = ADVERTISED_Pause |
  9107. ADVERTISED_Asym_Pause;
  9108. } else if (epause->tx_pause) {
  9109. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9110. newadv = ADVERTISED_Asym_Pause;
  9111. } else
  9112. newadv = 0;
  9113. if (epause->autoneg)
  9114. tg3_flag_set(tp, PAUSE_AUTONEG);
  9115. else
  9116. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9117. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9118. u32 oldadv = phydev->advertising &
  9119. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9120. if (oldadv != newadv) {
  9121. phydev->advertising &=
  9122. ~(ADVERTISED_Pause |
  9123. ADVERTISED_Asym_Pause);
  9124. phydev->advertising |= newadv;
  9125. if (phydev->autoneg) {
  9126. /*
  9127. * Always renegotiate the link to
  9128. * inform our link partner of our
  9129. * flow control settings, even if the
  9130. * flow control is forced. Let
  9131. * tg3_adjust_link() do the final
  9132. * flow control setup.
  9133. */
  9134. return phy_start_aneg(phydev);
  9135. }
  9136. }
  9137. if (!epause->autoneg)
  9138. tg3_setup_flow_control(tp, 0, 0);
  9139. } else {
  9140. tp->link_config.advertising &=
  9141. ~(ADVERTISED_Pause |
  9142. ADVERTISED_Asym_Pause);
  9143. tp->link_config.advertising |= newadv;
  9144. }
  9145. } else {
  9146. int irq_sync = 0;
  9147. if (netif_running(dev)) {
  9148. tg3_netif_stop(tp);
  9149. irq_sync = 1;
  9150. }
  9151. tg3_full_lock(tp, irq_sync);
  9152. if (epause->autoneg)
  9153. tg3_flag_set(tp, PAUSE_AUTONEG);
  9154. else
  9155. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9156. if (epause->rx_pause)
  9157. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9158. else
  9159. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9160. if (epause->tx_pause)
  9161. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9162. else
  9163. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9164. if (netif_running(dev)) {
  9165. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9166. err = tg3_restart_hw(tp, 1);
  9167. if (!err)
  9168. tg3_netif_start(tp);
  9169. }
  9170. tg3_full_unlock(tp);
  9171. }
  9172. return err;
  9173. }
  9174. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9175. {
  9176. switch (sset) {
  9177. case ETH_SS_TEST:
  9178. return TG3_NUM_TEST;
  9179. case ETH_SS_STATS:
  9180. return TG3_NUM_STATS;
  9181. default:
  9182. return -EOPNOTSUPP;
  9183. }
  9184. }
  9185. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9186. u32 *rules __always_unused)
  9187. {
  9188. struct tg3 *tp = netdev_priv(dev);
  9189. if (!tg3_flag(tp, SUPPORT_MSIX))
  9190. return -EOPNOTSUPP;
  9191. switch (info->cmd) {
  9192. case ETHTOOL_GRXRINGS:
  9193. if (netif_running(tp->dev))
  9194. info->data = tp->irq_cnt;
  9195. else {
  9196. info->data = num_online_cpus();
  9197. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9198. info->data = TG3_IRQ_MAX_VECS_RSS;
  9199. }
  9200. /* The first interrupt vector only
  9201. * handles link interrupts.
  9202. */
  9203. info->data -= 1;
  9204. return 0;
  9205. default:
  9206. return -EOPNOTSUPP;
  9207. }
  9208. }
  9209. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9210. {
  9211. u32 size = 0;
  9212. struct tg3 *tp = netdev_priv(dev);
  9213. if (tg3_flag(tp, SUPPORT_MSIX))
  9214. size = TG3_RSS_INDIR_TBL_SIZE;
  9215. return size;
  9216. }
  9217. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9218. {
  9219. struct tg3 *tp = netdev_priv(dev);
  9220. int i;
  9221. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9222. indir[i] = tp->rss_ind_tbl[i];
  9223. return 0;
  9224. }
  9225. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9226. {
  9227. struct tg3 *tp = netdev_priv(dev);
  9228. size_t i;
  9229. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9230. tp->rss_ind_tbl[i] = indir[i];
  9231. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9232. return 0;
  9233. /* It is legal to write the indirection
  9234. * table while the device is running.
  9235. */
  9236. tg3_full_lock(tp, 0);
  9237. tg3_rss_write_indir_tbl(tp);
  9238. tg3_full_unlock(tp);
  9239. return 0;
  9240. }
  9241. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9242. {
  9243. switch (stringset) {
  9244. case ETH_SS_STATS:
  9245. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9246. break;
  9247. case ETH_SS_TEST:
  9248. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9249. break;
  9250. default:
  9251. WARN_ON(1); /* we need a WARN() */
  9252. break;
  9253. }
  9254. }
  9255. static int tg3_set_phys_id(struct net_device *dev,
  9256. enum ethtool_phys_id_state state)
  9257. {
  9258. struct tg3 *tp = netdev_priv(dev);
  9259. if (!netif_running(tp->dev))
  9260. return -EAGAIN;
  9261. switch (state) {
  9262. case ETHTOOL_ID_ACTIVE:
  9263. return 1; /* cycle on/off once per second */
  9264. case ETHTOOL_ID_ON:
  9265. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9266. LED_CTRL_1000MBPS_ON |
  9267. LED_CTRL_100MBPS_ON |
  9268. LED_CTRL_10MBPS_ON |
  9269. LED_CTRL_TRAFFIC_OVERRIDE |
  9270. LED_CTRL_TRAFFIC_BLINK |
  9271. LED_CTRL_TRAFFIC_LED);
  9272. break;
  9273. case ETHTOOL_ID_OFF:
  9274. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9275. LED_CTRL_TRAFFIC_OVERRIDE);
  9276. break;
  9277. case ETHTOOL_ID_INACTIVE:
  9278. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9279. break;
  9280. }
  9281. return 0;
  9282. }
  9283. static void tg3_get_ethtool_stats(struct net_device *dev,
  9284. struct ethtool_stats *estats, u64 *tmp_stats)
  9285. {
  9286. struct tg3 *tp = netdev_priv(dev);
  9287. if (tp->hw_stats)
  9288. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9289. else
  9290. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9291. }
  9292. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9293. {
  9294. int i;
  9295. __be32 *buf;
  9296. u32 offset = 0, len = 0;
  9297. u32 magic, val;
  9298. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9299. return NULL;
  9300. if (magic == TG3_EEPROM_MAGIC) {
  9301. for (offset = TG3_NVM_DIR_START;
  9302. offset < TG3_NVM_DIR_END;
  9303. offset += TG3_NVM_DIRENT_SIZE) {
  9304. if (tg3_nvram_read(tp, offset, &val))
  9305. return NULL;
  9306. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9307. TG3_NVM_DIRTYPE_EXTVPD)
  9308. break;
  9309. }
  9310. if (offset != TG3_NVM_DIR_END) {
  9311. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9312. if (tg3_nvram_read(tp, offset + 4, &offset))
  9313. return NULL;
  9314. offset = tg3_nvram_logical_addr(tp, offset);
  9315. }
  9316. }
  9317. if (!offset || !len) {
  9318. offset = TG3_NVM_VPD_OFF;
  9319. len = TG3_NVM_VPD_LEN;
  9320. }
  9321. buf = kmalloc(len, GFP_KERNEL);
  9322. if (buf == NULL)
  9323. return NULL;
  9324. if (magic == TG3_EEPROM_MAGIC) {
  9325. for (i = 0; i < len; i += 4) {
  9326. /* The data is in little-endian format in NVRAM.
  9327. * Use the big-endian read routines to preserve
  9328. * the byte order as it exists in NVRAM.
  9329. */
  9330. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9331. goto error;
  9332. }
  9333. } else {
  9334. u8 *ptr;
  9335. ssize_t cnt;
  9336. unsigned int pos = 0;
  9337. ptr = (u8 *)&buf[0];
  9338. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9339. cnt = pci_read_vpd(tp->pdev, pos,
  9340. len - pos, ptr);
  9341. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9342. cnt = 0;
  9343. else if (cnt < 0)
  9344. goto error;
  9345. }
  9346. if (pos != len)
  9347. goto error;
  9348. }
  9349. *vpdlen = len;
  9350. return buf;
  9351. error:
  9352. kfree(buf);
  9353. return NULL;
  9354. }
  9355. #define NVRAM_TEST_SIZE 0x100
  9356. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9357. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9358. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9359. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9360. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9361. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9362. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9363. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9364. static int tg3_test_nvram(struct tg3 *tp)
  9365. {
  9366. u32 csum, magic, len;
  9367. __be32 *buf;
  9368. int i, j, k, err = 0, size;
  9369. if (tg3_flag(tp, NO_NVRAM))
  9370. return 0;
  9371. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9372. return -EIO;
  9373. if (magic == TG3_EEPROM_MAGIC)
  9374. size = NVRAM_TEST_SIZE;
  9375. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9376. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9377. TG3_EEPROM_SB_FORMAT_1) {
  9378. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9379. case TG3_EEPROM_SB_REVISION_0:
  9380. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9381. break;
  9382. case TG3_EEPROM_SB_REVISION_2:
  9383. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9384. break;
  9385. case TG3_EEPROM_SB_REVISION_3:
  9386. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9387. break;
  9388. case TG3_EEPROM_SB_REVISION_4:
  9389. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9390. break;
  9391. case TG3_EEPROM_SB_REVISION_5:
  9392. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9393. break;
  9394. case TG3_EEPROM_SB_REVISION_6:
  9395. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9396. break;
  9397. default:
  9398. return -EIO;
  9399. }
  9400. } else
  9401. return 0;
  9402. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9403. size = NVRAM_SELFBOOT_HW_SIZE;
  9404. else
  9405. return -EIO;
  9406. buf = kmalloc(size, GFP_KERNEL);
  9407. if (buf == NULL)
  9408. return -ENOMEM;
  9409. err = -EIO;
  9410. for (i = 0, j = 0; i < size; i += 4, j++) {
  9411. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9412. if (err)
  9413. break;
  9414. }
  9415. if (i < size)
  9416. goto out;
  9417. /* Selfboot format */
  9418. magic = be32_to_cpu(buf[0]);
  9419. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9420. TG3_EEPROM_MAGIC_FW) {
  9421. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9422. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9423. TG3_EEPROM_SB_REVISION_2) {
  9424. /* For rev 2, the csum doesn't include the MBA. */
  9425. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9426. csum8 += buf8[i];
  9427. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9428. csum8 += buf8[i];
  9429. } else {
  9430. for (i = 0; i < size; i++)
  9431. csum8 += buf8[i];
  9432. }
  9433. if (csum8 == 0) {
  9434. err = 0;
  9435. goto out;
  9436. }
  9437. err = -EIO;
  9438. goto out;
  9439. }
  9440. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9441. TG3_EEPROM_MAGIC_HW) {
  9442. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9443. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9444. u8 *buf8 = (u8 *) buf;
  9445. /* Separate the parity bits and the data bytes. */
  9446. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9447. if ((i == 0) || (i == 8)) {
  9448. int l;
  9449. u8 msk;
  9450. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9451. parity[k++] = buf8[i] & msk;
  9452. i++;
  9453. } else if (i == 16) {
  9454. int l;
  9455. u8 msk;
  9456. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9457. parity[k++] = buf8[i] & msk;
  9458. i++;
  9459. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9460. parity[k++] = buf8[i] & msk;
  9461. i++;
  9462. }
  9463. data[j++] = buf8[i];
  9464. }
  9465. err = -EIO;
  9466. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9467. u8 hw8 = hweight8(data[i]);
  9468. if ((hw8 & 0x1) && parity[i])
  9469. goto out;
  9470. else if (!(hw8 & 0x1) && !parity[i])
  9471. goto out;
  9472. }
  9473. err = 0;
  9474. goto out;
  9475. }
  9476. err = -EIO;
  9477. /* Bootstrap checksum at offset 0x10 */
  9478. csum = calc_crc((unsigned char *) buf, 0x10);
  9479. if (csum != le32_to_cpu(buf[0x10/4]))
  9480. goto out;
  9481. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9482. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9483. if (csum != le32_to_cpu(buf[0xfc/4]))
  9484. goto out;
  9485. kfree(buf);
  9486. buf = tg3_vpd_readblock(tp, &len);
  9487. if (!buf)
  9488. return -ENOMEM;
  9489. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9490. if (i > 0) {
  9491. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9492. if (j < 0)
  9493. goto out;
  9494. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9495. goto out;
  9496. i += PCI_VPD_LRDT_TAG_SIZE;
  9497. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9498. PCI_VPD_RO_KEYWORD_CHKSUM);
  9499. if (j > 0) {
  9500. u8 csum8 = 0;
  9501. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9502. for (i = 0; i <= j; i++)
  9503. csum8 += ((u8 *)buf)[i];
  9504. if (csum8)
  9505. goto out;
  9506. }
  9507. }
  9508. err = 0;
  9509. out:
  9510. kfree(buf);
  9511. return err;
  9512. }
  9513. #define TG3_SERDES_TIMEOUT_SEC 2
  9514. #define TG3_COPPER_TIMEOUT_SEC 6
  9515. static int tg3_test_link(struct tg3 *tp)
  9516. {
  9517. int i, max;
  9518. if (!netif_running(tp->dev))
  9519. return -ENODEV;
  9520. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9521. max = TG3_SERDES_TIMEOUT_SEC;
  9522. else
  9523. max = TG3_COPPER_TIMEOUT_SEC;
  9524. for (i = 0; i < max; i++) {
  9525. if (netif_carrier_ok(tp->dev))
  9526. return 0;
  9527. if (msleep_interruptible(1000))
  9528. break;
  9529. }
  9530. return -EIO;
  9531. }
  9532. /* Only test the commonly used registers */
  9533. static int tg3_test_registers(struct tg3 *tp)
  9534. {
  9535. int i, is_5705, is_5750;
  9536. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9537. static struct {
  9538. u16 offset;
  9539. u16 flags;
  9540. #define TG3_FL_5705 0x1
  9541. #define TG3_FL_NOT_5705 0x2
  9542. #define TG3_FL_NOT_5788 0x4
  9543. #define TG3_FL_NOT_5750 0x8
  9544. u32 read_mask;
  9545. u32 write_mask;
  9546. } reg_tbl[] = {
  9547. /* MAC Control Registers */
  9548. { MAC_MODE, TG3_FL_NOT_5705,
  9549. 0x00000000, 0x00ef6f8c },
  9550. { MAC_MODE, TG3_FL_5705,
  9551. 0x00000000, 0x01ef6b8c },
  9552. { MAC_STATUS, TG3_FL_NOT_5705,
  9553. 0x03800107, 0x00000000 },
  9554. { MAC_STATUS, TG3_FL_5705,
  9555. 0x03800100, 0x00000000 },
  9556. { MAC_ADDR_0_HIGH, 0x0000,
  9557. 0x00000000, 0x0000ffff },
  9558. { MAC_ADDR_0_LOW, 0x0000,
  9559. 0x00000000, 0xffffffff },
  9560. { MAC_RX_MTU_SIZE, 0x0000,
  9561. 0x00000000, 0x0000ffff },
  9562. { MAC_TX_MODE, 0x0000,
  9563. 0x00000000, 0x00000070 },
  9564. { MAC_TX_LENGTHS, 0x0000,
  9565. 0x00000000, 0x00003fff },
  9566. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9567. 0x00000000, 0x000007fc },
  9568. { MAC_RX_MODE, TG3_FL_5705,
  9569. 0x00000000, 0x000007dc },
  9570. { MAC_HASH_REG_0, 0x0000,
  9571. 0x00000000, 0xffffffff },
  9572. { MAC_HASH_REG_1, 0x0000,
  9573. 0x00000000, 0xffffffff },
  9574. { MAC_HASH_REG_2, 0x0000,
  9575. 0x00000000, 0xffffffff },
  9576. { MAC_HASH_REG_3, 0x0000,
  9577. 0x00000000, 0xffffffff },
  9578. /* Receive Data and Receive BD Initiator Control Registers. */
  9579. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9580. 0x00000000, 0xffffffff },
  9581. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9582. 0x00000000, 0xffffffff },
  9583. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9584. 0x00000000, 0x00000003 },
  9585. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9586. 0x00000000, 0xffffffff },
  9587. { RCVDBDI_STD_BD+0, 0x0000,
  9588. 0x00000000, 0xffffffff },
  9589. { RCVDBDI_STD_BD+4, 0x0000,
  9590. 0x00000000, 0xffffffff },
  9591. { RCVDBDI_STD_BD+8, 0x0000,
  9592. 0x00000000, 0xffff0002 },
  9593. { RCVDBDI_STD_BD+0xc, 0x0000,
  9594. 0x00000000, 0xffffffff },
  9595. /* Receive BD Initiator Control Registers. */
  9596. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9597. 0x00000000, 0xffffffff },
  9598. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9599. 0x00000000, 0x000003ff },
  9600. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9601. 0x00000000, 0xffffffff },
  9602. /* Host Coalescing Control Registers. */
  9603. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9604. 0x00000000, 0x00000004 },
  9605. { HOSTCC_MODE, TG3_FL_5705,
  9606. 0x00000000, 0x000000f6 },
  9607. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9608. 0x00000000, 0xffffffff },
  9609. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9610. 0x00000000, 0x000003ff },
  9611. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9612. 0x00000000, 0xffffffff },
  9613. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9614. 0x00000000, 0x000003ff },
  9615. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9616. 0x00000000, 0xffffffff },
  9617. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9618. 0x00000000, 0x000000ff },
  9619. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9620. 0x00000000, 0xffffffff },
  9621. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9622. 0x00000000, 0x000000ff },
  9623. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9624. 0x00000000, 0xffffffff },
  9625. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9626. 0x00000000, 0xffffffff },
  9627. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9628. 0x00000000, 0xffffffff },
  9629. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9630. 0x00000000, 0x000000ff },
  9631. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9632. 0x00000000, 0xffffffff },
  9633. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9634. 0x00000000, 0x000000ff },
  9635. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9636. 0x00000000, 0xffffffff },
  9637. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9638. 0x00000000, 0xffffffff },
  9639. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9640. 0x00000000, 0xffffffff },
  9641. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9642. 0x00000000, 0xffffffff },
  9643. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9644. 0x00000000, 0xffffffff },
  9645. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9646. 0xffffffff, 0x00000000 },
  9647. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9648. 0xffffffff, 0x00000000 },
  9649. /* Buffer Manager Control Registers. */
  9650. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9651. 0x00000000, 0x007fff80 },
  9652. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9653. 0x00000000, 0x007fffff },
  9654. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9655. 0x00000000, 0x0000003f },
  9656. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9657. 0x00000000, 0x000001ff },
  9658. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9659. 0x00000000, 0x000001ff },
  9660. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9661. 0xffffffff, 0x00000000 },
  9662. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9663. 0xffffffff, 0x00000000 },
  9664. /* Mailbox Registers */
  9665. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9666. 0x00000000, 0x000001ff },
  9667. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9668. 0x00000000, 0x000001ff },
  9669. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9670. 0x00000000, 0x000007ff },
  9671. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9672. 0x00000000, 0x000001ff },
  9673. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9674. };
  9675. is_5705 = is_5750 = 0;
  9676. if (tg3_flag(tp, 5705_PLUS)) {
  9677. is_5705 = 1;
  9678. if (tg3_flag(tp, 5750_PLUS))
  9679. is_5750 = 1;
  9680. }
  9681. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9682. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9683. continue;
  9684. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9685. continue;
  9686. if (tg3_flag(tp, IS_5788) &&
  9687. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9688. continue;
  9689. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9690. continue;
  9691. offset = (u32) reg_tbl[i].offset;
  9692. read_mask = reg_tbl[i].read_mask;
  9693. write_mask = reg_tbl[i].write_mask;
  9694. /* Save the original register content */
  9695. save_val = tr32(offset);
  9696. /* Determine the read-only value. */
  9697. read_val = save_val & read_mask;
  9698. /* Write zero to the register, then make sure the read-only bits
  9699. * are not changed and the read/write bits are all zeros.
  9700. */
  9701. tw32(offset, 0);
  9702. val = tr32(offset);
  9703. /* Test the read-only and read/write bits. */
  9704. if (((val & read_mask) != read_val) || (val & write_mask))
  9705. goto out;
  9706. /* Write ones to all the bits defined by RdMask and WrMask, then
  9707. * make sure the read-only bits are not changed and the
  9708. * read/write bits are all ones.
  9709. */
  9710. tw32(offset, read_mask | write_mask);
  9711. val = tr32(offset);
  9712. /* Test the read-only bits. */
  9713. if ((val & read_mask) != read_val)
  9714. goto out;
  9715. /* Test the read/write bits. */
  9716. if ((val & write_mask) != write_mask)
  9717. goto out;
  9718. tw32(offset, save_val);
  9719. }
  9720. return 0;
  9721. out:
  9722. if (netif_msg_hw(tp))
  9723. netdev_err(tp->dev,
  9724. "Register test failed at offset %x\n", offset);
  9725. tw32(offset, save_val);
  9726. return -EIO;
  9727. }
  9728. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9729. {
  9730. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9731. int i;
  9732. u32 j;
  9733. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9734. for (j = 0; j < len; j += 4) {
  9735. u32 val;
  9736. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9737. tg3_read_mem(tp, offset + j, &val);
  9738. if (val != test_pattern[i])
  9739. return -EIO;
  9740. }
  9741. }
  9742. return 0;
  9743. }
  9744. static int tg3_test_memory(struct tg3 *tp)
  9745. {
  9746. static struct mem_entry {
  9747. u32 offset;
  9748. u32 len;
  9749. } mem_tbl_570x[] = {
  9750. { 0x00000000, 0x00b50},
  9751. { 0x00002000, 0x1c000},
  9752. { 0xffffffff, 0x00000}
  9753. }, mem_tbl_5705[] = {
  9754. { 0x00000100, 0x0000c},
  9755. { 0x00000200, 0x00008},
  9756. { 0x00004000, 0x00800},
  9757. { 0x00006000, 0x01000},
  9758. { 0x00008000, 0x02000},
  9759. { 0x00010000, 0x0e000},
  9760. { 0xffffffff, 0x00000}
  9761. }, mem_tbl_5755[] = {
  9762. { 0x00000200, 0x00008},
  9763. { 0x00004000, 0x00800},
  9764. { 0x00006000, 0x00800},
  9765. { 0x00008000, 0x02000},
  9766. { 0x00010000, 0x0c000},
  9767. { 0xffffffff, 0x00000}
  9768. }, mem_tbl_5906[] = {
  9769. { 0x00000200, 0x00008},
  9770. { 0x00004000, 0x00400},
  9771. { 0x00006000, 0x00400},
  9772. { 0x00008000, 0x01000},
  9773. { 0x00010000, 0x01000},
  9774. { 0xffffffff, 0x00000}
  9775. }, mem_tbl_5717[] = {
  9776. { 0x00000200, 0x00008},
  9777. { 0x00010000, 0x0a000},
  9778. { 0x00020000, 0x13c00},
  9779. { 0xffffffff, 0x00000}
  9780. }, mem_tbl_57765[] = {
  9781. { 0x00000200, 0x00008},
  9782. { 0x00004000, 0x00800},
  9783. { 0x00006000, 0x09800},
  9784. { 0x00010000, 0x0a000},
  9785. { 0xffffffff, 0x00000}
  9786. };
  9787. struct mem_entry *mem_tbl;
  9788. int err = 0;
  9789. int i;
  9790. if (tg3_flag(tp, 5717_PLUS))
  9791. mem_tbl = mem_tbl_5717;
  9792. else if (tg3_flag(tp, 57765_CLASS))
  9793. mem_tbl = mem_tbl_57765;
  9794. else if (tg3_flag(tp, 5755_PLUS))
  9795. mem_tbl = mem_tbl_5755;
  9796. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9797. mem_tbl = mem_tbl_5906;
  9798. else if (tg3_flag(tp, 5705_PLUS))
  9799. mem_tbl = mem_tbl_5705;
  9800. else
  9801. mem_tbl = mem_tbl_570x;
  9802. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9803. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9804. if (err)
  9805. break;
  9806. }
  9807. return err;
  9808. }
  9809. #define TG3_TSO_MSS 500
  9810. #define TG3_TSO_IP_HDR_LEN 20
  9811. #define TG3_TSO_TCP_HDR_LEN 20
  9812. #define TG3_TSO_TCP_OPT_LEN 12
  9813. static const u8 tg3_tso_header[] = {
  9814. 0x08, 0x00,
  9815. 0x45, 0x00, 0x00, 0x00,
  9816. 0x00, 0x00, 0x40, 0x00,
  9817. 0x40, 0x06, 0x00, 0x00,
  9818. 0x0a, 0x00, 0x00, 0x01,
  9819. 0x0a, 0x00, 0x00, 0x02,
  9820. 0x0d, 0x00, 0xe0, 0x00,
  9821. 0x00, 0x00, 0x01, 0x00,
  9822. 0x00, 0x00, 0x02, 0x00,
  9823. 0x80, 0x10, 0x10, 0x00,
  9824. 0x14, 0x09, 0x00, 0x00,
  9825. 0x01, 0x01, 0x08, 0x0a,
  9826. 0x11, 0x11, 0x11, 0x11,
  9827. 0x11, 0x11, 0x11, 0x11,
  9828. };
  9829. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9830. {
  9831. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9832. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9833. u32 budget;
  9834. struct sk_buff *skb;
  9835. u8 *tx_data, *rx_data;
  9836. dma_addr_t map;
  9837. int num_pkts, tx_len, rx_len, i, err;
  9838. struct tg3_rx_buffer_desc *desc;
  9839. struct tg3_napi *tnapi, *rnapi;
  9840. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9841. tnapi = &tp->napi[0];
  9842. rnapi = &tp->napi[0];
  9843. if (tp->irq_cnt > 1) {
  9844. if (tg3_flag(tp, ENABLE_RSS))
  9845. rnapi = &tp->napi[1];
  9846. if (tg3_flag(tp, ENABLE_TSS))
  9847. tnapi = &tp->napi[1];
  9848. }
  9849. coal_now = tnapi->coal_now | rnapi->coal_now;
  9850. err = -EIO;
  9851. tx_len = pktsz;
  9852. skb = netdev_alloc_skb(tp->dev, tx_len);
  9853. if (!skb)
  9854. return -ENOMEM;
  9855. tx_data = skb_put(skb, tx_len);
  9856. memcpy(tx_data, tp->dev->dev_addr, 6);
  9857. memset(tx_data + 6, 0x0, 8);
  9858. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9859. if (tso_loopback) {
  9860. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9861. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9862. TG3_TSO_TCP_OPT_LEN;
  9863. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9864. sizeof(tg3_tso_header));
  9865. mss = TG3_TSO_MSS;
  9866. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9867. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9868. /* Set the total length field in the IP header */
  9869. iph->tot_len = htons((u16)(mss + hdr_len));
  9870. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9871. TXD_FLAG_CPU_POST_DMA);
  9872. if (tg3_flag(tp, HW_TSO_1) ||
  9873. tg3_flag(tp, HW_TSO_2) ||
  9874. tg3_flag(tp, HW_TSO_3)) {
  9875. struct tcphdr *th;
  9876. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9877. th = (struct tcphdr *)&tx_data[val];
  9878. th->check = 0;
  9879. } else
  9880. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9881. if (tg3_flag(tp, HW_TSO_3)) {
  9882. mss |= (hdr_len & 0xc) << 12;
  9883. if (hdr_len & 0x10)
  9884. base_flags |= 0x00000010;
  9885. base_flags |= (hdr_len & 0x3e0) << 5;
  9886. } else if (tg3_flag(tp, HW_TSO_2))
  9887. mss |= hdr_len << 9;
  9888. else if (tg3_flag(tp, HW_TSO_1) ||
  9889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9890. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9891. } else {
  9892. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9893. }
  9894. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9895. } else {
  9896. num_pkts = 1;
  9897. data_off = ETH_HLEN;
  9898. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9899. tx_len > VLAN_ETH_FRAME_LEN)
  9900. base_flags |= TXD_FLAG_JMB_PKT;
  9901. }
  9902. for (i = data_off; i < tx_len; i++)
  9903. tx_data[i] = (u8) (i & 0xff);
  9904. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9905. if (pci_dma_mapping_error(tp->pdev, map)) {
  9906. dev_kfree_skb(skb);
  9907. return -EIO;
  9908. }
  9909. val = tnapi->tx_prod;
  9910. tnapi->tx_buffers[val].skb = skb;
  9911. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9912. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9913. rnapi->coal_now);
  9914. udelay(10);
  9915. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9916. budget = tg3_tx_avail(tnapi);
  9917. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9918. base_flags | TXD_FLAG_END, mss, 0)) {
  9919. tnapi->tx_buffers[val].skb = NULL;
  9920. dev_kfree_skb(skb);
  9921. return -EIO;
  9922. }
  9923. tnapi->tx_prod++;
  9924. /* Sync BD data before updating mailbox */
  9925. wmb();
  9926. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9927. tr32_mailbox(tnapi->prodmbox);
  9928. udelay(10);
  9929. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9930. for (i = 0; i < 35; i++) {
  9931. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9932. coal_now);
  9933. udelay(10);
  9934. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9935. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9936. if ((tx_idx == tnapi->tx_prod) &&
  9937. (rx_idx == (rx_start_idx + num_pkts)))
  9938. break;
  9939. }
  9940. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9941. dev_kfree_skb(skb);
  9942. if (tx_idx != tnapi->tx_prod)
  9943. goto out;
  9944. if (rx_idx != rx_start_idx + num_pkts)
  9945. goto out;
  9946. val = data_off;
  9947. while (rx_idx != rx_start_idx) {
  9948. desc = &rnapi->rx_rcb[rx_start_idx++];
  9949. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9950. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9951. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9952. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9953. goto out;
  9954. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9955. - ETH_FCS_LEN;
  9956. if (!tso_loopback) {
  9957. if (rx_len != tx_len)
  9958. goto out;
  9959. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9960. if (opaque_key != RXD_OPAQUE_RING_STD)
  9961. goto out;
  9962. } else {
  9963. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9964. goto out;
  9965. }
  9966. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9967. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9968. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9969. goto out;
  9970. }
  9971. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9972. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9973. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9974. mapping);
  9975. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9976. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9977. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9978. mapping);
  9979. } else
  9980. goto out;
  9981. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9982. PCI_DMA_FROMDEVICE);
  9983. rx_data += TG3_RX_OFFSET(tp);
  9984. for (i = data_off; i < rx_len; i++, val++) {
  9985. if (*(rx_data + i) != (u8) (val & 0xff))
  9986. goto out;
  9987. }
  9988. }
  9989. err = 0;
  9990. /* tg3_free_rings will unmap and free the rx_data */
  9991. out:
  9992. return err;
  9993. }
  9994. #define TG3_STD_LOOPBACK_FAILED 1
  9995. #define TG3_JMB_LOOPBACK_FAILED 2
  9996. #define TG3_TSO_LOOPBACK_FAILED 4
  9997. #define TG3_LOOPBACK_FAILED \
  9998. (TG3_STD_LOOPBACK_FAILED | \
  9999. TG3_JMB_LOOPBACK_FAILED | \
  10000. TG3_TSO_LOOPBACK_FAILED)
  10001. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10002. {
  10003. int err = -EIO;
  10004. u32 eee_cap;
  10005. u32 jmb_pkt_sz = 9000;
  10006. if (tp->dma_limit)
  10007. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10008. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10009. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10010. if (!netif_running(tp->dev)) {
  10011. data[0] = TG3_LOOPBACK_FAILED;
  10012. data[1] = TG3_LOOPBACK_FAILED;
  10013. if (do_extlpbk)
  10014. data[2] = TG3_LOOPBACK_FAILED;
  10015. goto done;
  10016. }
  10017. err = tg3_reset_hw(tp, 1);
  10018. if (err) {
  10019. data[0] = TG3_LOOPBACK_FAILED;
  10020. data[1] = TG3_LOOPBACK_FAILED;
  10021. if (do_extlpbk)
  10022. data[2] = TG3_LOOPBACK_FAILED;
  10023. goto done;
  10024. }
  10025. if (tg3_flag(tp, ENABLE_RSS)) {
  10026. int i;
  10027. /* Reroute all rx packets to the 1st queue */
  10028. for (i = MAC_RSS_INDIR_TBL_0;
  10029. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10030. tw32(i, 0x0);
  10031. }
  10032. /* HW errata - mac loopback fails in some cases on 5780.
  10033. * Normal traffic and PHY loopback are not affected by
  10034. * errata. Also, the MAC loopback test is deprecated for
  10035. * all newer ASIC revisions.
  10036. */
  10037. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10038. !tg3_flag(tp, CPMU_PRESENT)) {
  10039. tg3_mac_loopback(tp, true);
  10040. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10041. data[0] |= TG3_STD_LOOPBACK_FAILED;
  10042. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10043. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10044. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  10045. tg3_mac_loopback(tp, false);
  10046. }
  10047. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10048. !tg3_flag(tp, USE_PHYLIB)) {
  10049. int i;
  10050. tg3_phy_lpbk_set(tp, 0, false);
  10051. /* Wait for link */
  10052. for (i = 0; i < 100; i++) {
  10053. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10054. break;
  10055. mdelay(1);
  10056. }
  10057. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10058. data[1] |= TG3_STD_LOOPBACK_FAILED;
  10059. if (tg3_flag(tp, TSO_CAPABLE) &&
  10060. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10061. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  10062. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10063. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10064. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  10065. if (do_extlpbk) {
  10066. tg3_phy_lpbk_set(tp, 0, true);
  10067. /* All link indications report up, but the hardware
  10068. * isn't really ready for about 20 msec. Double it
  10069. * to be sure.
  10070. */
  10071. mdelay(40);
  10072. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10073. data[2] |= TG3_STD_LOOPBACK_FAILED;
  10074. if (tg3_flag(tp, TSO_CAPABLE) &&
  10075. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10076. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  10077. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10078. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10079. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  10080. }
  10081. /* Re-enable gphy autopowerdown. */
  10082. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10083. tg3_phy_toggle_apd(tp, true);
  10084. }
  10085. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  10086. done:
  10087. tp->phy_flags |= eee_cap;
  10088. return err;
  10089. }
  10090. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10091. u64 *data)
  10092. {
  10093. struct tg3 *tp = netdev_priv(dev);
  10094. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10095. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10096. tg3_power_up(tp)) {
  10097. etest->flags |= ETH_TEST_FL_FAILED;
  10098. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10099. return;
  10100. }
  10101. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10102. if (tg3_test_nvram(tp) != 0) {
  10103. etest->flags |= ETH_TEST_FL_FAILED;
  10104. data[0] = 1;
  10105. }
  10106. if (!doextlpbk && tg3_test_link(tp)) {
  10107. etest->flags |= ETH_TEST_FL_FAILED;
  10108. data[1] = 1;
  10109. }
  10110. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10111. int err, err2 = 0, irq_sync = 0;
  10112. if (netif_running(dev)) {
  10113. tg3_phy_stop(tp);
  10114. tg3_netif_stop(tp);
  10115. irq_sync = 1;
  10116. }
  10117. tg3_full_lock(tp, irq_sync);
  10118. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10119. err = tg3_nvram_lock(tp);
  10120. tg3_halt_cpu(tp, RX_CPU_BASE);
  10121. if (!tg3_flag(tp, 5705_PLUS))
  10122. tg3_halt_cpu(tp, TX_CPU_BASE);
  10123. if (!err)
  10124. tg3_nvram_unlock(tp);
  10125. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10126. tg3_phy_reset(tp);
  10127. if (tg3_test_registers(tp) != 0) {
  10128. etest->flags |= ETH_TEST_FL_FAILED;
  10129. data[2] = 1;
  10130. }
  10131. if (tg3_test_memory(tp) != 0) {
  10132. etest->flags |= ETH_TEST_FL_FAILED;
  10133. data[3] = 1;
  10134. }
  10135. if (doextlpbk)
  10136. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10137. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  10138. etest->flags |= ETH_TEST_FL_FAILED;
  10139. tg3_full_unlock(tp);
  10140. if (tg3_test_interrupt(tp) != 0) {
  10141. etest->flags |= ETH_TEST_FL_FAILED;
  10142. data[7] = 1;
  10143. }
  10144. tg3_full_lock(tp, 0);
  10145. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10146. if (netif_running(dev)) {
  10147. tg3_flag_set(tp, INIT_COMPLETE);
  10148. err2 = tg3_restart_hw(tp, 1);
  10149. if (!err2)
  10150. tg3_netif_start(tp);
  10151. }
  10152. tg3_full_unlock(tp);
  10153. if (irq_sync && !err2)
  10154. tg3_phy_start(tp);
  10155. }
  10156. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10157. tg3_power_down(tp);
  10158. }
  10159. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10160. {
  10161. struct mii_ioctl_data *data = if_mii(ifr);
  10162. struct tg3 *tp = netdev_priv(dev);
  10163. int err;
  10164. if (tg3_flag(tp, USE_PHYLIB)) {
  10165. struct phy_device *phydev;
  10166. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10167. return -EAGAIN;
  10168. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10169. return phy_mii_ioctl(phydev, ifr, cmd);
  10170. }
  10171. switch (cmd) {
  10172. case SIOCGMIIPHY:
  10173. data->phy_id = tp->phy_addr;
  10174. /* fallthru */
  10175. case SIOCGMIIREG: {
  10176. u32 mii_regval;
  10177. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10178. break; /* We have no PHY */
  10179. if (!netif_running(dev))
  10180. return -EAGAIN;
  10181. spin_lock_bh(&tp->lock);
  10182. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10183. spin_unlock_bh(&tp->lock);
  10184. data->val_out = mii_regval;
  10185. return err;
  10186. }
  10187. case SIOCSMIIREG:
  10188. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10189. break; /* We have no PHY */
  10190. if (!netif_running(dev))
  10191. return -EAGAIN;
  10192. spin_lock_bh(&tp->lock);
  10193. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10194. spin_unlock_bh(&tp->lock);
  10195. return err;
  10196. default:
  10197. /* do nothing */
  10198. break;
  10199. }
  10200. return -EOPNOTSUPP;
  10201. }
  10202. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10203. {
  10204. struct tg3 *tp = netdev_priv(dev);
  10205. memcpy(ec, &tp->coal, sizeof(*ec));
  10206. return 0;
  10207. }
  10208. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10209. {
  10210. struct tg3 *tp = netdev_priv(dev);
  10211. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10212. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10213. if (!tg3_flag(tp, 5705_PLUS)) {
  10214. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10215. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10216. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10217. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10218. }
  10219. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10220. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10221. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10222. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10223. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10224. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10225. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10226. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10227. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10228. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10229. return -EINVAL;
  10230. /* No rx interrupts will be generated if both are zero */
  10231. if ((ec->rx_coalesce_usecs == 0) &&
  10232. (ec->rx_max_coalesced_frames == 0))
  10233. return -EINVAL;
  10234. /* No tx interrupts will be generated if both are zero */
  10235. if ((ec->tx_coalesce_usecs == 0) &&
  10236. (ec->tx_max_coalesced_frames == 0))
  10237. return -EINVAL;
  10238. /* Only copy relevant parameters, ignore all others. */
  10239. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10240. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10241. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10242. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10243. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10244. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10245. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10246. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10247. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10248. if (netif_running(dev)) {
  10249. tg3_full_lock(tp, 0);
  10250. __tg3_set_coalesce(tp, &tp->coal);
  10251. tg3_full_unlock(tp);
  10252. }
  10253. return 0;
  10254. }
  10255. static const struct ethtool_ops tg3_ethtool_ops = {
  10256. .get_settings = tg3_get_settings,
  10257. .set_settings = tg3_set_settings,
  10258. .get_drvinfo = tg3_get_drvinfo,
  10259. .get_regs_len = tg3_get_regs_len,
  10260. .get_regs = tg3_get_regs,
  10261. .get_wol = tg3_get_wol,
  10262. .set_wol = tg3_set_wol,
  10263. .get_msglevel = tg3_get_msglevel,
  10264. .set_msglevel = tg3_set_msglevel,
  10265. .nway_reset = tg3_nway_reset,
  10266. .get_link = ethtool_op_get_link,
  10267. .get_eeprom_len = tg3_get_eeprom_len,
  10268. .get_eeprom = tg3_get_eeprom,
  10269. .set_eeprom = tg3_set_eeprom,
  10270. .get_ringparam = tg3_get_ringparam,
  10271. .set_ringparam = tg3_set_ringparam,
  10272. .get_pauseparam = tg3_get_pauseparam,
  10273. .set_pauseparam = tg3_set_pauseparam,
  10274. .self_test = tg3_self_test,
  10275. .get_strings = tg3_get_strings,
  10276. .set_phys_id = tg3_set_phys_id,
  10277. .get_ethtool_stats = tg3_get_ethtool_stats,
  10278. .get_coalesce = tg3_get_coalesce,
  10279. .set_coalesce = tg3_set_coalesce,
  10280. .get_sset_count = tg3_get_sset_count,
  10281. .get_rxnfc = tg3_get_rxnfc,
  10282. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10283. .get_rxfh_indir = tg3_get_rxfh_indir,
  10284. .set_rxfh_indir = tg3_set_rxfh_indir,
  10285. .get_ts_info = ethtool_op_get_ts_info,
  10286. };
  10287. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10288. struct rtnl_link_stats64 *stats)
  10289. {
  10290. struct tg3 *tp = netdev_priv(dev);
  10291. if (!tp->hw_stats)
  10292. return &tp->net_stats_prev;
  10293. spin_lock_bh(&tp->lock);
  10294. tg3_get_nstats(tp, stats);
  10295. spin_unlock_bh(&tp->lock);
  10296. return stats;
  10297. }
  10298. static void tg3_set_rx_mode(struct net_device *dev)
  10299. {
  10300. struct tg3 *tp = netdev_priv(dev);
  10301. if (!netif_running(dev))
  10302. return;
  10303. tg3_full_lock(tp, 0);
  10304. __tg3_set_rx_mode(dev);
  10305. tg3_full_unlock(tp);
  10306. }
  10307. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10308. int new_mtu)
  10309. {
  10310. dev->mtu = new_mtu;
  10311. if (new_mtu > ETH_DATA_LEN) {
  10312. if (tg3_flag(tp, 5780_CLASS)) {
  10313. netdev_update_features(dev);
  10314. tg3_flag_clear(tp, TSO_CAPABLE);
  10315. } else {
  10316. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10317. }
  10318. } else {
  10319. if (tg3_flag(tp, 5780_CLASS)) {
  10320. tg3_flag_set(tp, TSO_CAPABLE);
  10321. netdev_update_features(dev);
  10322. }
  10323. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10324. }
  10325. }
  10326. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10327. {
  10328. struct tg3 *tp = netdev_priv(dev);
  10329. int err, reset_phy = 0;
  10330. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10331. return -EINVAL;
  10332. if (!netif_running(dev)) {
  10333. /* We'll just catch it later when the
  10334. * device is up'd.
  10335. */
  10336. tg3_set_mtu(dev, tp, new_mtu);
  10337. return 0;
  10338. }
  10339. tg3_phy_stop(tp);
  10340. tg3_netif_stop(tp);
  10341. tg3_full_lock(tp, 1);
  10342. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10343. tg3_set_mtu(dev, tp, new_mtu);
  10344. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10345. * breaks all requests to 256 bytes.
  10346. */
  10347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10348. reset_phy = 1;
  10349. err = tg3_restart_hw(tp, reset_phy);
  10350. if (!err)
  10351. tg3_netif_start(tp);
  10352. tg3_full_unlock(tp);
  10353. if (!err)
  10354. tg3_phy_start(tp);
  10355. return err;
  10356. }
  10357. static const struct net_device_ops tg3_netdev_ops = {
  10358. .ndo_open = tg3_open,
  10359. .ndo_stop = tg3_close,
  10360. .ndo_start_xmit = tg3_start_xmit,
  10361. .ndo_get_stats64 = tg3_get_stats64,
  10362. .ndo_validate_addr = eth_validate_addr,
  10363. .ndo_set_rx_mode = tg3_set_rx_mode,
  10364. .ndo_set_mac_address = tg3_set_mac_addr,
  10365. .ndo_do_ioctl = tg3_ioctl,
  10366. .ndo_tx_timeout = tg3_tx_timeout,
  10367. .ndo_change_mtu = tg3_change_mtu,
  10368. .ndo_fix_features = tg3_fix_features,
  10369. .ndo_set_features = tg3_set_features,
  10370. #ifdef CONFIG_NET_POLL_CONTROLLER
  10371. .ndo_poll_controller = tg3_poll_controller,
  10372. #endif
  10373. };
  10374. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10375. {
  10376. u32 cursize, val, magic;
  10377. tp->nvram_size = EEPROM_CHIP_SIZE;
  10378. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10379. return;
  10380. if ((magic != TG3_EEPROM_MAGIC) &&
  10381. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10382. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10383. return;
  10384. /*
  10385. * Size the chip by reading offsets at increasing powers of two.
  10386. * When we encounter our validation signature, we know the addressing
  10387. * has wrapped around, and thus have our chip size.
  10388. */
  10389. cursize = 0x10;
  10390. while (cursize < tp->nvram_size) {
  10391. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10392. return;
  10393. if (val == magic)
  10394. break;
  10395. cursize <<= 1;
  10396. }
  10397. tp->nvram_size = cursize;
  10398. }
  10399. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10400. {
  10401. u32 val;
  10402. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10403. return;
  10404. /* Selfboot format */
  10405. if (val != TG3_EEPROM_MAGIC) {
  10406. tg3_get_eeprom_size(tp);
  10407. return;
  10408. }
  10409. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10410. if (val != 0) {
  10411. /* This is confusing. We want to operate on the
  10412. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10413. * call will read from NVRAM and byteswap the data
  10414. * according to the byteswapping settings for all
  10415. * other register accesses. This ensures the data we
  10416. * want will always reside in the lower 16-bits.
  10417. * However, the data in NVRAM is in LE format, which
  10418. * means the data from the NVRAM read will always be
  10419. * opposite the endianness of the CPU. The 16-bit
  10420. * byteswap then brings the data to CPU endianness.
  10421. */
  10422. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10423. return;
  10424. }
  10425. }
  10426. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10427. }
  10428. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10429. {
  10430. u32 nvcfg1;
  10431. nvcfg1 = tr32(NVRAM_CFG1);
  10432. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10433. tg3_flag_set(tp, FLASH);
  10434. } else {
  10435. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10436. tw32(NVRAM_CFG1, nvcfg1);
  10437. }
  10438. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10439. tg3_flag(tp, 5780_CLASS)) {
  10440. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10441. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10442. tp->nvram_jedecnum = JEDEC_ATMEL;
  10443. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10444. tg3_flag_set(tp, NVRAM_BUFFERED);
  10445. break;
  10446. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10447. tp->nvram_jedecnum = JEDEC_ATMEL;
  10448. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10449. break;
  10450. case FLASH_VENDOR_ATMEL_EEPROM:
  10451. tp->nvram_jedecnum = JEDEC_ATMEL;
  10452. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10453. tg3_flag_set(tp, NVRAM_BUFFERED);
  10454. break;
  10455. case FLASH_VENDOR_ST:
  10456. tp->nvram_jedecnum = JEDEC_ST;
  10457. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10458. tg3_flag_set(tp, NVRAM_BUFFERED);
  10459. break;
  10460. case FLASH_VENDOR_SAIFUN:
  10461. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10462. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10463. break;
  10464. case FLASH_VENDOR_SST_SMALL:
  10465. case FLASH_VENDOR_SST_LARGE:
  10466. tp->nvram_jedecnum = JEDEC_SST;
  10467. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10468. break;
  10469. }
  10470. } else {
  10471. tp->nvram_jedecnum = JEDEC_ATMEL;
  10472. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10473. tg3_flag_set(tp, NVRAM_BUFFERED);
  10474. }
  10475. }
  10476. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10477. {
  10478. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10479. case FLASH_5752PAGE_SIZE_256:
  10480. tp->nvram_pagesize = 256;
  10481. break;
  10482. case FLASH_5752PAGE_SIZE_512:
  10483. tp->nvram_pagesize = 512;
  10484. break;
  10485. case FLASH_5752PAGE_SIZE_1K:
  10486. tp->nvram_pagesize = 1024;
  10487. break;
  10488. case FLASH_5752PAGE_SIZE_2K:
  10489. tp->nvram_pagesize = 2048;
  10490. break;
  10491. case FLASH_5752PAGE_SIZE_4K:
  10492. tp->nvram_pagesize = 4096;
  10493. break;
  10494. case FLASH_5752PAGE_SIZE_264:
  10495. tp->nvram_pagesize = 264;
  10496. break;
  10497. case FLASH_5752PAGE_SIZE_528:
  10498. tp->nvram_pagesize = 528;
  10499. break;
  10500. }
  10501. }
  10502. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10503. {
  10504. u32 nvcfg1;
  10505. nvcfg1 = tr32(NVRAM_CFG1);
  10506. /* NVRAM protection for TPM */
  10507. if (nvcfg1 & (1 << 27))
  10508. tg3_flag_set(tp, PROTECTED_NVRAM);
  10509. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10510. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10511. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10512. tp->nvram_jedecnum = JEDEC_ATMEL;
  10513. tg3_flag_set(tp, NVRAM_BUFFERED);
  10514. break;
  10515. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10516. tp->nvram_jedecnum = JEDEC_ATMEL;
  10517. tg3_flag_set(tp, NVRAM_BUFFERED);
  10518. tg3_flag_set(tp, FLASH);
  10519. break;
  10520. case FLASH_5752VENDOR_ST_M45PE10:
  10521. case FLASH_5752VENDOR_ST_M45PE20:
  10522. case FLASH_5752VENDOR_ST_M45PE40:
  10523. tp->nvram_jedecnum = JEDEC_ST;
  10524. tg3_flag_set(tp, NVRAM_BUFFERED);
  10525. tg3_flag_set(tp, FLASH);
  10526. break;
  10527. }
  10528. if (tg3_flag(tp, FLASH)) {
  10529. tg3_nvram_get_pagesize(tp, nvcfg1);
  10530. } else {
  10531. /* For eeprom, set pagesize to maximum eeprom size */
  10532. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10533. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10534. tw32(NVRAM_CFG1, nvcfg1);
  10535. }
  10536. }
  10537. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10538. {
  10539. u32 nvcfg1, protect = 0;
  10540. nvcfg1 = tr32(NVRAM_CFG1);
  10541. /* NVRAM protection for TPM */
  10542. if (nvcfg1 & (1 << 27)) {
  10543. tg3_flag_set(tp, PROTECTED_NVRAM);
  10544. protect = 1;
  10545. }
  10546. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10547. switch (nvcfg1) {
  10548. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10549. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10550. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10551. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10552. tp->nvram_jedecnum = JEDEC_ATMEL;
  10553. tg3_flag_set(tp, NVRAM_BUFFERED);
  10554. tg3_flag_set(tp, FLASH);
  10555. tp->nvram_pagesize = 264;
  10556. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10557. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10558. tp->nvram_size = (protect ? 0x3e200 :
  10559. TG3_NVRAM_SIZE_512KB);
  10560. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10561. tp->nvram_size = (protect ? 0x1f200 :
  10562. TG3_NVRAM_SIZE_256KB);
  10563. else
  10564. tp->nvram_size = (protect ? 0x1f200 :
  10565. TG3_NVRAM_SIZE_128KB);
  10566. break;
  10567. case FLASH_5752VENDOR_ST_M45PE10:
  10568. case FLASH_5752VENDOR_ST_M45PE20:
  10569. case FLASH_5752VENDOR_ST_M45PE40:
  10570. tp->nvram_jedecnum = JEDEC_ST;
  10571. tg3_flag_set(tp, NVRAM_BUFFERED);
  10572. tg3_flag_set(tp, FLASH);
  10573. tp->nvram_pagesize = 256;
  10574. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10575. tp->nvram_size = (protect ?
  10576. TG3_NVRAM_SIZE_64KB :
  10577. TG3_NVRAM_SIZE_128KB);
  10578. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10579. tp->nvram_size = (protect ?
  10580. TG3_NVRAM_SIZE_64KB :
  10581. TG3_NVRAM_SIZE_256KB);
  10582. else
  10583. tp->nvram_size = (protect ?
  10584. TG3_NVRAM_SIZE_128KB :
  10585. TG3_NVRAM_SIZE_512KB);
  10586. break;
  10587. }
  10588. }
  10589. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10590. {
  10591. u32 nvcfg1;
  10592. nvcfg1 = tr32(NVRAM_CFG1);
  10593. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10594. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10595. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10596. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10597. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10598. tp->nvram_jedecnum = JEDEC_ATMEL;
  10599. tg3_flag_set(tp, NVRAM_BUFFERED);
  10600. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10601. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10602. tw32(NVRAM_CFG1, nvcfg1);
  10603. break;
  10604. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10605. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10606. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10607. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10608. tp->nvram_jedecnum = JEDEC_ATMEL;
  10609. tg3_flag_set(tp, NVRAM_BUFFERED);
  10610. tg3_flag_set(tp, FLASH);
  10611. tp->nvram_pagesize = 264;
  10612. break;
  10613. case FLASH_5752VENDOR_ST_M45PE10:
  10614. case FLASH_5752VENDOR_ST_M45PE20:
  10615. case FLASH_5752VENDOR_ST_M45PE40:
  10616. tp->nvram_jedecnum = JEDEC_ST;
  10617. tg3_flag_set(tp, NVRAM_BUFFERED);
  10618. tg3_flag_set(tp, FLASH);
  10619. tp->nvram_pagesize = 256;
  10620. break;
  10621. }
  10622. }
  10623. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10624. {
  10625. u32 nvcfg1, protect = 0;
  10626. nvcfg1 = tr32(NVRAM_CFG1);
  10627. /* NVRAM protection for TPM */
  10628. if (nvcfg1 & (1 << 27)) {
  10629. tg3_flag_set(tp, PROTECTED_NVRAM);
  10630. protect = 1;
  10631. }
  10632. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10633. switch (nvcfg1) {
  10634. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10635. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10636. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10637. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10638. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10639. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10640. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10641. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10642. tp->nvram_jedecnum = JEDEC_ATMEL;
  10643. tg3_flag_set(tp, NVRAM_BUFFERED);
  10644. tg3_flag_set(tp, FLASH);
  10645. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10646. tp->nvram_pagesize = 256;
  10647. break;
  10648. case FLASH_5761VENDOR_ST_A_M45PE20:
  10649. case FLASH_5761VENDOR_ST_A_M45PE40:
  10650. case FLASH_5761VENDOR_ST_A_M45PE80:
  10651. case FLASH_5761VENDOR_ST_A_M45PE16:
  10652. case FLASH_5761VENDOR_ST_M_M45PE20:
  10653. case FLASH_5761VENDOR_ST_M_M45PE40:
  10654. case FLASH_5761VENDOR_ST_M_M45PE80:
  10655. case FLASH_5761VENDOR_ST_M_M45PE16:
  10656. tp->nvram_jedecnum = JEDEC_ST;
  10657. tg3_flag_set(tp, NVRAM_BUFFERED);
  10658. tg3_flag_set(tp, FLASH);
  10659. tp->nvram_pagesize = 256;
  10660. break;
  10661. }
  10662. if (protect) {
  10663. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10664. } else {
  10665. switch (nvcfg1) {
  10666. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10667. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10668. case FLASH_5761VENDOR_ST_A_M45PE16:
  10669. case FLASH_5761VENDOR_ST_M_M45PE16:
  10670. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10671. break;
  10672. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10673. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10674. case FLASH_5761VENDOR_ST_A_M45PE80:
  10675. case FLASH_5761VENDOR_ST_M_M45PE80:
  10676. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10677. break;
  10678. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10679. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10680. case FLASH_5761VENDOR_ST_A_M45PE40:
  10681. case FLASH_5761VENDOR_ST_M_M45PE40:
  10682. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10683. break;
  10684. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10685. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10686. case FLASH_5761VENDOR_ST_A_M45PE20:
  10687. case FLASH_5761VENDOR_ST_M_M45PE20:
  10688. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10689. break;
  10690. }
  10691. }
  10692. }
  10693. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10694. {
  10695. tp->nvram_jedecnum = JEDEC_ATMEL;
  10696. tg3_flag_set(tp, NVRAM_BUFFERED);
  10697. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10698. }
  10699. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10700. {
  10701. u32 nvcfg1;
  10702. nvcfg1 = tr32(NVRAM_CFG1);
  10703. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10704. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10705. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10706. tp->nvram_jedecnum = JEDEC_ATMEL;
  10707. tg3_flag_set(tp, NVRAM_BUFFERED);
  10708. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10709. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10710. tw32(NVRAM_CFG1, nvcfg1);
  10711. return;
  10712. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10713. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10714. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10715. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10716. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10717. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10718. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10719. tp->nvram_jedecnum = JEDEC_ATMEL;
  10720. tg3_flag_set(tp, NVRAM_BUFFERED);
  10721. tg3_flag_set(tp, FLASH);
  10722. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10723. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10724. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10725. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10726. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10727. break;
  10728. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10729. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10730. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10731. break;
  10732. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10733. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10734. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10735. break;
  10736. }
  10737. break;
  10738. case FLASH_5752VENDOR_ST_M45PE10:
  10739. case FLASH_5752VENDOR_ST_M45PE20:
  10740. case FLASH_5752VENDOR_ST_M45PE40:
  10741. tp->nvram_jedecnum = JEDEC_ST;
  10742. tg3_flag_set(tp, NVRAM_BUFFERED);
  10743. tg3_flag_set(tp, FLASH);
  10744. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10745. case FLASH_5752VENDOR_ST_M45PE10:
  10746. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10747. break;
  10748. case FLASH_5752VENDOR_ST_M45PE20:
  10749. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10750. break;
  10751. case FLASH_5752VENDOR_ST_M45PE40:
  10752. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10753. break;
  10754. }
  10755. break;
  10756. default:
  10757. tg3_flag_set(tp, NO_NVRAM);
  10758. return;
  10759. }
  10760. tg3_nvram_get_pagesize(tp, nvcfg1);
  10761. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10762. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10763. }
  10764. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10765. {
  10766. u32 nvcfg1;
  10767. nvcfg1 = tr32(NVRAM_CFG1);
  10768. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10769. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10770. case FLASH_5717VENDOR_MICRO_EEPROM:
  10771. tp->nvram_jedecnum = JEDEC_ATMEL;
  10772. tg3_flag_set(tp, NVRAM_BUFFERED);
  10773. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10774. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10775. tw32(NVRAM_CFG1, nvcfg1);
  10776. return;
  10777. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10778. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10779. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10780. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10781. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10782. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10783. case FLASH_5717VENDOR_ATMEL_45USPT:
  10784. tp->nvram_jedecnum = JEDEC_ATMEL;
  10785. tg3_flag_set(tp, NVRAM_BUFFERED);
  10786. tg3_flag_set(tp, FLASH);
  10787. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10788. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10789. /* Detect size with tg3_nvram_get_size() */
  10790. break;
  10791. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10792. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10793. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10794. break;
  10795. default:
  10796. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10797. break;
  10798. }
  10799. break;
  10800. case FLASH_5717VENDOR_ST_M_M25PE10:
  10801. case FLASH_5717VENDOR_ST_A_M25PE10:
  10802. case FLASH_5717VENDOR_ST_M_M45PE10:
  10803. case FLASH_5717VENDOR_ST_A_M45PE10:
  10804. case FLASH_5717VENDOR_ST_M_M25PE20:
  10805. case FLASH_5717VENDOR_ST_A_M25PE20:
  10806. case FLASH_5717VENDOR_ST_M_M45PE20:
  10807. case FLASH_5717VENDOR_ST_A_M45PE20:
  10808. case FLASH_5717VENDOR_ST_25USPT:
  10809. case FLASH_5717VENDOR_ST_45USPT:
  10810. tp->nvram_jedecnum = JEDEC_ST;
  10811. tg3_flag_set(tp, NVRAM_BUFFERED);
  10812. tg3_flag_set(tp, FLASH);
  10813. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10814. case FLASH_5717VENDOR_ST_M_M25PE20:
  10815. case FLASH_5717VENDOR_ST_M_M45PE20:
  10816. /* Detect size with tg3_nvram_get_size() */
  10817. break;
  10818. case FLASH_5717VENDOR_ST_A_M25PE20:
  10819. case FLASH_5717VENDOR_ST_A_M45PE20:
  10820. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10821. break;
  10822. default:
  10823. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10824. break;
  10825. }
  10826. break;
  10827. default:
  10828. tg3_flag_set(tp, NO_NVRAM);
  10829. return;
  10830. }
  10831. tg3_nvram_get_pagesize(tp, nvcfg1);
  10832. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10833. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10834. }
  10835. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10836. {
  10837. u32 nvcfg1, nvmpinstrp;
  10838. nvcfg1 = tr32(NVRAM_CFG1);
  10839. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10840. switch (nvmpinstrp) {
  10841. case FLASH_5720_EEPROM_HD:
  10842. case FLASH_5720_EEPROM_LD:
  10843. tp->nvram_jedecnum = JEDEC_ATMEL;
  10844. tg3_flag_set(tp, NVRAM_BUFFERED);
  10845. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10846. tw32(NVRAM_CFG1, nvcfg1);
  10847. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10848. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10849. else
  10850. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10851. return;
  10852. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10853. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10854. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10855. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10856. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10857. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10858. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10859. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10860. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10861. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10862. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10863. case FLASH_5720VENDOR_ATMEL_45USPT:
  10864. tp->nvram_jedecnum = JEDEC_ATMEL;
  10865. tg3_flag_set(tp, NVRAM_BUFFERED);
  10866. tg3_flag_set(tp, FLASH);
  10867. switch (nvmpinstrp) {
  10868. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10869. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10870. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10871. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10872. break;
  10873. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10874. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10875. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10876. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10877. break;
  10878. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10879. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10880. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10881. break;
  10882. default:
  10883. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10884. break;
  10885. }
  10886. break;
  10887. case FLASH_5720VENDOR_M_ST_M25PE10:
  10888. case FLASH_5720VENDOR_M_ST_M45PE10:
  10889. case FLASH_5720VENDOR_A_ST_M25PE10:
  10890. case FLASH_5720VENDOR_A_ST_M45PE10:
  10891. case FLASH_5720VENDOR_M_ST_M25PE20:
  10892. case FLASH_5720VENDOR_M_ST_M45PE20:
  10893. case FLASH_5720VENDOR_A_ST_M25PE20:
  10894. case FLASH_5720VENDOR_A_ST_M45PE20:
  10895. case FLASH_5720VENDOR_M_ST_M25PE40:
  10896. case FLASH_5720VENDOR_M_ST_M45PE40:
  10897. case FLASH_5720VENDOR_A_ST_M25PE40:
  10898. case FLASH_5720VENDOR_A_ST_M45PE40:
  10899. case FLASH_5720VENDOR_M_ST_M25PE80:
  10900. case FLASH_5720VENDOR_M_ST_M45PE80:
  10901. case FLASH_5720VENDOR_A_ST_M25PE80:
  10902. case FLASH_5720VENDOR_A_ST_M45PE80:
  10903. case FLASH_5720VENDOR_ST_25USPT:
  10904. case FLASH_5720VENDOR_ST_45USPT:
  10905. tp->nvram_jedecnum = JEDEC_ST;
  10906. tg3_flag_set(tp, NVRAM_BUFFERED);
  10907. tg3_flag_set(tp, FLASH);
  10908. switch (nvmpinstrp) {
  10909. case FLASH_5720VENDOR_M_ST_M25PE20:
  10910. case FLASH_5720VENDOR_M_ST_M45PE20:
  10911. case FLASH_5720VENDOR_A_ST_M25PE20:
  10912. case FLASH_5720VENDOR_A_ST_M45PE20:
  10913. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10914. break;
  10915. case FLASH_5720VENDOR_M_ST_M25PE40:
  10916. case FLASH_5720VENDOR_M_ST_M45PE40:
  10917. case FLASH_5720VENDOR_A_ST_M25PE40:
  10918. case FLASH_5720VENDOR_A_ST_M45PE40:
  10919. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10920. break;
  10921. case FLASH_5720VENDOR_M_ST_M25PE80:
  10922. case FLASH_5720VENDOR_M_ST_M45PE80:
  10923. case FLASH_5720VENDOR_A_ST_M25PE80:
  10924. case FLASH_5720VENDOR_A_ST_M45PE80:
  10925. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10926. break;
  10927. default:
  10928. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10929. break;
  10930. }
  10931. break;
  10932. default:
  10933. tg3_flag_set(tp, NO_NVRAM);
  10934. return;
  10935. }
  10936. tg3_nvram_get_pagesize(tp, nvcfg1);
  10937. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10938. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10939. }
  10940. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10941. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10942. {
  10943. tw32_f(GRC_EEPROM_ADDR,
  10944. (EEPROM_ADDR_FSM_RESET |
  10945. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10946. EEPROM_ADDR_CLKPERD_SHIFT)));
  10947. msleep(1);
  10948. /* Enable seeprom accesses. */
  10949. tw32_f(GRC_LOCAL_CTRL,
  10950. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10951. udelay(100);
  10952. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10953. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10954. tg3_flag_set(tp, NVRAM);
  10955. if (tg3_nvram_lock(tp)) {
  10956. netdev_warn(tp->dev,
  10957. "Cannot get nvram lock, %s failed\n",
  10958. __func__);
  10959. return;
  10960. }
  10961. tg3_enable_nvram_access(tp);
  10962. tp->nvram_size = 0;
  10963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10964. tg3_get_5752_nvram_info(tp);
  10965. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10966. tg3_get_5755_nvram_info(tp);
  10967. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10970. tg3_get_5787_nvram_info(tp);
  10971. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10972. tg3_get_5761_nvram_info(tp);
  10973. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10974. tg3_get_5906_nvram_info(tp);
  10975. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10976. tg3_flag(tp, 57765_CLASS))
  10977. tg3_get_57780_nvram_info(tp);
  10978. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10980. tg3_get_5717_nvram_info(tp);
  10981. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10982. tg3_get_5720_nvram_info(tp);
  10983. else
  10984. tg3_get_nvram_info(tp);
  10985. if (tp->nvram_size == 0)
  10986. tg3_get_nvram_size(tp);
  10987. tg3_disable_nvram_access(tp);
  10988. tg3_nvram_unlock(tp);
  10989. } else {
  10990. tg3_flag_clear(tp, NVRAM);
  10991. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10992. tg3_get_eeprom_size(tp);
  10993. }
  10994. }
  10995. struct subsys_tbl_ent {
  10996. u16 subsys_vendor, subsys_devid;
  10997. u32 phy_id;
  10998. };
  10999. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  11000. /* Broadcom boards. */
  11001. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11002. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11003. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11004. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11005. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11006. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11007. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11008. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11009. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11010. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11011. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11012. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11013. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11014. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11015. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11016. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11017. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11018. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11019. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11020. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11021. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11022. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11023. /* 3com boards. */
  11024. { TG3PCI_SUBVENDOR_ID_3COM,
  11025. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11026. { TG3PCI_SUBVENDOR_ID_3COM,
  11027. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11028. { TG3PCI_SUBVENDOR_ID_3COM,
  11029. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11030. { TG3PCI_SUBVENDOR_ID_3COM,
  11031. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11032. { TG3PCI_SUBVENDOR_ID_3COM,
  11033. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11034. /* DELL boards. */
  11035. { TG3PCI_SUBVENDOR_ID_DELL,
  11036. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11037. { TG3PCI_SUBVENDOR_ID_DELL,
  11038. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11039. { TG3PCI_SUBVENDOR_ID_DELL,
  11040. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11041. { TG3PCI_SUBVENDOR_ID_DELL,
  11042. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11043. /* Compaq boards. */
  11044. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11045. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11046. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11047. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11048. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11049. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11050. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11051. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11052. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11053. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11054. /* IBM boards. */
  11055. { TG3PCI_SUBVENDOR_ID_IBM,
  11056. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11057. };
  11058. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  11059. {
  11060. int i;
  11061. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11062. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11063. tp->pdev->subsystem_vendor) &&
  11064. (subsys_id_to_phy_id[i].subsys_devid ==
  11065. tp->pdev->subsystem_device))
  11066. return &subsys_id_to_phy_id[i];
  11067. }
  11068. return NULL;
  11069. }
  11070. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11071. {
  11072. u32 val;
  11073. tp->phy_id = TG3_PHY_ID_INVALID;
  11074. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11075. /* Assume an onboard device and WOL capable by default. */
  11076. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11077. tg3_flag_set(tp, WOL_CAP);
  11078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11079. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11080. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11081. tg3_flag_set(tp, IS_NIC);
  11082. }
  11083. val = tr32(VCPU_CFGSHDW);
  11084. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11085. tg3_flag_set(tp, ASPM_WORKAROUND);
  11086. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11087. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11088. tg3_flag_set(tp, WOL_ENABLE);
  11089. device_set_wakeup_enable(&tp->pdev->dev, true);
  11090. }
  11091. goto done;
  11092. }
  11093. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11094. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11095. u32 nic_cfg, led_cfg;
  11096. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11097. int eeprom_phy_serdes = 0;
  11098. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11099. tp->nic_sram_data_cfg = nic_cfg;
  11100. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11101. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11102. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11103. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11104. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11105. (ver > 0) && (ver < 0x100))
  11106. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11108. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11109. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11110. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11111. eeprom_phy_serdes = 1;
  11112. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11113. if (nic_phy_id != 0) {
  11114. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11115. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11116. eeprom_phy_id = (id1 >> 16) << 10;
  11117. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11118. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11119. } else
  11120. eeprom_phy_id = 0;
  11121. tp->phy_id = eeprom_phy_id;
  11122. if (eeprom_phy_serdes) {
  11123. if (!tg3_flag(tp, 5705_PLUS))
  11124. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11125. else
  11126. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11127. }
  11128. if (tg3_flag(tp, 5750_PLUS))
  11129. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11130. SHASTA_EXT_LED_MODE_MASK);
  11131. else
  11132. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11133. switch (led_cfg) {
  11134. default:
  11135. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11136. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11137. break;
  11138. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11139. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11140. break;
  11141. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11142. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11143. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11144. * read on some older 5700/5701 bootcode.
  11145. */
  11146. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11147. ASIC_REV_5700 ||
  11148. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11149. ASIC_REV_5701)
  11150. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11151. break;
  11152. case SHASTA_EXT_LED_SHARED:
  11153. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11154. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11155. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11156. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11157. LED_CTRL_MODE_PHY_2);
  11158. break;
  11159. case SHASTA_EXT_LED_MAC:
  11160. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11161. break;
  11162. case SHASTA_EXT_LED_COMBO:
  11163. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11164. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11165. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11166. LED_CTRL_MODE_PHY_2);
  11167. break;
  11168. }
  11169. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11171. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11172. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11173. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11174. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11175. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11176. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11177. if ((tp->pdev->subsystem_vendor ==
  11178. PCI_VENDOR_ID_ARIMA) &&
  11179. (tp->pdev->subsystem_device == 0x205a ||
  11180. tp->pdev->subsystem_device == 0x2063))
  11181. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11182. } else {
  11183. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11184. tg3_flag_set(tp, IS_NIC);
  11185. }
  11186. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11187. tg3_flag_set(tp, ENABLE_ASF);
  11188. if (tg3_flag(tp, 5750_PLUS))
  11189. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11190. }
  11191. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11192. tg3_flag(tp, 5750_PLUS))
  11193. tg3_flag_set(tp, ENABLE_APE);
  11194. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11195. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11196. tg3_flag_clear(tp, WOL_CAP);
  11197. if (tg3_flag(tp, WOL_CAP) &&
  11198. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11199. tg3_flag_set(tp, WOL_ENABLE);
  11200. device_set_wakeup_enable(&tp->pdev->dev, true);
  11201. }
  11202. if (cfg2 & (1 << 17))
  11203. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11204. /* serdes signal pre-emphasis in register 0x590 set by */
  11205. /* bootcode if bit 18 is set */
  11206. if (cfg2 & (1 << 18))
  11207. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11208. if ((tg3_flag(tp, 57765_PLUS) ||
  11209. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11210. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11211. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11212. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11213. if (tg3_flag(tp, PCI_EXPRESS) &&
  11214. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11215. !tg3_flag(tp, 57765_PLUS)) {
  11216. u32 cfg3;
  11217. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11218. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11219. tg3_flag_set(tp, ASPM_WORKAROUND);
  11220. }
  11221. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11222. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11223. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11224. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11225. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11226. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11227. }
  11228. done:
  11229. if (tg3_flag(tp, WOL_CAP))
  11230. device_set_wakeup_enable(&tp->pdev->dev,
  11231. tg3_flag(tp, WOL_ENABLE));
  11232. else
  11233. device_set_wakeup_capable(&tp->pdev->dev, false);
  11234. }
  11235. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11236. {
  11237. int i;
  11238. u32 val;
  11239. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11240. tw32(OTP_CTRL, cmd);
  11241. /* Wait for up to 1 ms for command to execute. */
  11242. for (i = 0; i < 100; i++) {
  11243. val = tr32(OTP_STATUS);
  11244. if (val & OTP_STATUS_CMD_DONE)
  11245. break;
  11246. udelay(10);
  11247. }
  11248. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11249. }
  11250. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11251. * configuration is a 32-bit value that straddles the alignment boundary.
  11252. * We do two 32-bit reads and then shift and merge the results.
  11253. */
  11254. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11255. {
  11256. u32 bhalf_otp, thalf_otp;
  11257. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11258. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11259. return 0;
  11260. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11261. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11262. return 0;
  11263. thalf_otp = tr32(OTP_READ_DATA);
  11264. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11265. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11266. return 0;
  11267. bhalf_otp = tr32(OTP_READ_DATA);
  11268. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11269. }
  11270. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11271. {
  11272. u32 adv = ADVERTISED_Autoneg;
  11273. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11274. adv |= ADVERTISED_1000baseT_Half |
  11275. ADVERTISED_1000baseT_Full;
  11276. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11277. adv |= ADVERTISED_100baseT_Half |
  11278. ADVERTISED_100baseT_Full |
  11279. ADVERTISED_10baseT_Half |
  11280. ADVERTISED_10baseT_Full |
  11281. ADVERTISED_TP;
  11282. else
  11283. adv |= ADVERTISED_FIBRE;
  11284. tp->link_config.advertising = adv;
  11285. tp->link_config.speed = SPEED_UNKNOWN;
  11286. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11287. tp->link_config.autoneg = AUTONEG_ENABLE;
  11288. tp->link_config.active_speed = SPEED_UNKNOWN;
  11289. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11290. tp->old_link = -1;
  11291. }
  11292. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11293. {
  11294. u32 hw_phy_id_1, hw_phy_id_2;
  11295. u32 hw_phy_id, hw_phy_id_masked;
  11296. int err;
  11297. /* flow control autonegotiation is default behavior */
  11298. tg3_flag_set(tp, PAUSE_AUTONEG);
  11299. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11300. if (tg3_flag(tp, USE_PHYLIB))
  11301. return tg3_phy_init(tp);
  11302. /* Reading the PHY ID register can conflict with ASF
  11303. * firmware access to the PHY hardware.
  11304. */
  11305. err = 0;
  11306. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11307. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11308. } else {
  11309. /* Now read the physical PHY_ID from the chip and verify
  11310. * that it is sane. If it doesn't look good, we fall back
  11311. * to either the hard-coded table based PHY_ID and failing
  11312. * that the value found in the eeprom area.
  11313. */
  11314. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11315. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11316. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11317. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11318. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11319. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11320. }
  11321. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11322. tp->phy_id = hw_phy_id;
  11323. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11324. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11325. else
  11326. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11327. } else {
  11328. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11329. /* Do nothing, phy ID already set up in
  11330. * tg3_get_eeprom_hw_cfg().
  11331. */
  11332. } else {
  11333. struct subsys_tbl_ent *p;
  11334. /* No eeprom signature? Try the hardcoded
  11335. * subsys device table.
  11336. */
  11337. p = tg3_lookup_by_subsys(tp);
  11338. if (!p)
  11339. return -ENODEV;
  11340. tp->phy_id = p->phy_id;
  11341. if (!tp->phy_id ||
  11342. tp->phy_id == TG3_PHY_ID_BCM8002)
  11343. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11344. }
  11345. }
  11346. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11347. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11349. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11350. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11351. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11352. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11353. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11354. tg3_phy_init_link_config(tp);
  11355. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11356. !tg3_flag(tp, ENABLE_APE) &&
  11357. !tg3_flag(tp, ENABLE_ASF)) {
  11358. u32 bmsr, dummy;
  11359. tg3_readphy(tp, MII_BMSR, &bmsr);
  11360. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11361. (bmsr & BMSR_LSTATUS))
  11362. goto skip_phy_reset;
  11363. err = tg3_phy_reset(tp);
  11364. if (err)
  11365. return err;
  11366. tg3_phy_set_wirespeed(tp);
  11367. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11368. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11369. tp->link_config.flowctrl);
  11370. tg3_writephy(tp, MII_BMCR,
  11371. BMCR_ANENABLE | BMCR_ANRESTART);
  11372. }
  11373. }
  11374. skip_phy_reset:
  11375. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11376. err = tg3_init_5401phy_dsp(tp);
  11377. if (err)
  11378. return err;
  11379. err = tg3_init_5401phy_dsp(tp);
  11380. }
  11381. return err;
  11382. }
  11383. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11384. {
  11385. u8 *vpd_data;
  11386. unsigned int block_end, rosize, len;
  11387. u32 vpdlen;
  11388. int j, i = 0;
  11389. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11390. if (!vpd_data)
  11391. goto out_no_vpd;
  11392. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11393. if (i < 0)
  11394. goto out_not_found;
  11395. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11396. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11397. i += PCI_VPD_LRDT_TAG_SIZE;
  11398. if (block_end > vpdlen)
  11399. goto out_not_found;
  11400. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11401. PCI_VPD_RO_KEYWORD_MFR_ID);
  11402. if (j > 0) {
  11403. len = pci_vpd_info_field_size(&vpd_data[j]);
  11404. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11405. if (j + len > block_end || len != 4 ||
  11406. memcmp(&vpd_data[j], "1028", 4))
  11407. goto partno;
  11408. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11409. PCI_VPD_RO_KEYWORD_VENDOR0);
  11410. if (j < 0)
  11411. goto partno;
  11412. len = pci_vpd_info_field_size(&vpd_data[j]);
  11413. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11414. if (j + len > block_end)
  11415. goto partno;
  11416. memcpy(tp->fw_ver, &vpd_data[j], len);
  11417. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11418. }
  11419. partno:
  11420. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11421. PCI_VPD_RO_KEYWORD_PARTNO);
  11422. if (i < 0)
  11423. goto out_not_found;
  11424. len = pci_vpd_info_field_size(&vpd_data[i]);
  11425. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11426. if (len > TG3_BPN_SIZE ||
  11427. (len + i) > vpdlen)
  11428. goto out_not_found;
  11429. memcpy(tp->board_part_number, &vpd_data[i], len);
  11430. out_not_found:
  11431. kfree(vpd_data);
  11432. if (tp->board_part_number[0])
  11433. return;
  11434. out_no_vpd:
  11435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11436. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11437. strcpy(tp->board_part_number, "BCM5717");
  11438. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11439. strcpy(tp->board_part_number, "BCM5718");
  11440. else
  11441. goto nomatch;
  11442. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11443. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11444. strcpy(tp->board_part_number, "BCM57780");
  11445. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11446. strcpy(tp->board_part_number, "BCM57760");
  11447. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11448. strcpy(tp->board_part_number, "BCM57790");
  11449. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11450. strcpy(tp->board_part_number, "BCM57788");
  11451. else
  11452. goto nomatch;
  11453. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11454. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11455. strcpy(tp->board_part_number, "BCM57761");
  11456. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11457. strcpy(tp->board_part_number, "BCM57765");
  11458. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11459. strcpy(tp->board_part_number, "BCM57781");
  11460. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11461. strcpy(tp->board_part_number, "BCM57785");
  11462. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11463. strcpy(tp->board_part_number, "BCM57791");
  11464. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11465. strcpy(tp->board_part_number, "BCM57795");
  11466. else
  11467. goto nomatch;
  11468. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11469. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11470. strcpy(tp->board_part_number, "BCM57762");
  11471. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11472. strcpy(tp->board_part_number, "BCM57766");
  11473. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11474. strcpy(tp->board_part_number, "BCM57782");
  11475. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11476. strcpy(tp->board_part_number, "BCM57786");
  11477. else
  11478. goto nomatch;
  11479. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11480. strcpy(tp->board_part_number, "BCM95906");
  11481. } else {
  11482. nomatch:
  11483. strcpy(tp->board_part_number, "none");
  11484. }
  11485. }
  11486. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11487. {
  11488. u32 val;
  11489. if (tg3_nvram_read(tp, offset, &val) ||
  11490. (val & 0xfc000000) != 0x0c000000 ||
  11491. tg3_nvram_read(tp, offset + 4, &val) ||
  11492. val != 0)
  11493. return 0;
  11494. return 1;
  11495. }
  11496. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11497. {
  11498. u32 val, offset, start, ver_offset;
  11499. int i, dst_off;
  11500. bool newver = false;
  11501. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11502. tg3_nvram_read(tp, 0x4, &start))
  11503. return;
  11504. offset = tg3_nvram_logical_addr(tp, offset);
  11505. if (tg3_nvram_read(tp, offset, &val))
  11506. return;
  11507. if ((val & 0xfc000000) == 0x0c000000) {
  11508. if (tg3_nvram_read(tp, offset + 4, &val))
  11509. return;
  11510. if (val == 0)
  11511. newver = true;
  11512. }
  11513. dst_off = strlen(tp->fw_ver);
  11514. if (newver) {
  11515. if (TG3_VER_SIZE - dst_off < 16 ||
  11516. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11517. return;
  11518. offset = offset + ver_offset - start;
  11519. for (i = 0; i < 16; i += 4) {
  11520. __be32 v;
  11521. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11522. return;
  11523. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11524. }
  11525. } else {
  11526. u32 major, minor;
  11527. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11528. return;
  11529. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11530. TG3_NVM_BCVER_MAJSFT;
  11531. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11532. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11533. "v%d.%02d", major, minor);
  11534. }
  11535. }
  11536. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11537. {
  11538. u32 val, major, minor;
  11539. /* Use native endian representation */
  11540. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11541. return;
  11542. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11543. TG3_NVM_HWSB_CFG1_MAJSFT;
  11544. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11545. TG3_NVM_HWSB_CFG1_MINSFT;
  11546. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11547. }
  11548. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11549. {
  11550. u32 offset, major, minor, build;
  11551. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11552. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11553. return;
  11554. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11555. case TG3_EEPROM_SB_REVISION_0:
  11556. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11557. break;
  11558. case TG3_EEPROM_SB_REVISION_2:
  11559. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11560. break;
  11561. case TG3_EEPROM_SB_REVISION_3:
  11562. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11563. break;
  11564. case TG3_EEPROM_SB_REVISION_4:
  11565. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11566. break;
  11567. case TG3_EEPROM_SB_REVISION_5:
  11568. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11569. break;
  11570. case TG3_EEPROM_SB_REVISION_6:
  11571. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11572. break;
  11573. default:
  11574. return;
  11575. }
  11576. if (tg3_nvram_read(tp, offset, &val))
  11577. return;
  11578. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11579. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11580. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11581. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11582. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11583. if (minor > 99 || build > 26)
  11584. return;
  11585. offset = strlen(tp->fw_ver);
  11586. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11587. " v%d.%02d", major, minor);
  11588. if (build > 0) {
  11589. offset = strlen(tp->fw_ver);
  11590. if (offset < TG3_VER_SIZE - 1)
  11591. tp->fw_ver[offset] = 'a' + build - 1;
  11592. }
  11593. }
  11594. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11595. {
  11596. u32 val, offset, start;
  11597. int i, vlen;
  11598. for (offset = TG3_NVM_DIR_START;
  11599. offset < TG3_NVM_DIR_END;
  11600. offset += TG3_NVM_DIRENT_SIZE) {
  11601. if (tg3_nvram_read(tp, offset, &val))
  11602. return;
  11603. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11604. break;
  11605. }
  11606. if (offset == TG3_NVM_DIR_END)
  11607. return;
  11608. if (!tg3_flag(tp, 5705_PLUS))
  11609. start = 0x08000000;
  11610. else if (tg3_nvram_read(tp, offset - 4, &start))
  11611. return;
  11612. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11613. !tg3_fw_img_is_valid(tp, offset) ||
  11614. tg3_nvram_read(tp, offset + 8, &val))
  11615. return;
  11616. offset += val - start;
  11617. vlen = strlen(tp->fw_ver);
  11618. tp->fw_ver[vlen++] = ',';
  11619. tp->fw_ver[vlen++] = ' ';
  11620. for (i = 0; i < 4; i++) {
  11621. __be32 v;
  11622. if (tg3_nvram_read_be32(tp, offset, &v))
  11623. return;
  11624. offset += sizeof(v);
  11625. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11626. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11627. break;
  11628. }
  11629. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11630. vlen += sizeof(v);
  11631. }
  11632. }
  11633. static void __devinit tg3_probe_ncsi(struct tg3 *tp)
  11634. {
  11635. u32 apedata;
  11636. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11637. if (apedata != APE_SEG_SIG_MAGIC)
  11638. return;
  11639. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11640. if (!(apedata & APE_FW_STATUS_READY))
  11641. return;
  11642. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  11643. tg3_flag_set(tp, APE_HAS_NCSI);
  11644. }
  11645. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11646. {
  11647. int vlen;
  11648. u32 apedata;
  11649. char *fwtype;
  11650. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11651. if (tg3_flag(tp, APE_HAS_NCSI))
  11652. fwtype = "NCSI";
  11653. else
  11654. fwtype = "DASH";
  11655. vlen = strlen(tp->fw_ver);
  11656. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11657. fwtype,
  11658. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11659. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11660. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11661. (apedata & APE_FW_VERSION_BLDMSK));
  11662. }
  11663. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11664. {
  11665. u32 val;
  11666. bool vpd_vers = false;
  11667. if (tp->fw_ver[0] != 0)
  11668. vpd_vers = true;
  11669. if (tg3_flag(tp, NO_NVRAM)) {
  11670. strcat(tp->fw_ver, "sb");
  11671. return;
  11672. }
  11673. if (tg3_nvram_read(tp, 0, &val))
  11674. return;
  11675. if (val == TG3_EEPROM_MAGIC)
  11676. tg3_read_bc_ver(tp);
  11677. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11678. tg3_read_sb_ver(tp, val);
  11679. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11680. tg3_read_hwsb_ver(tp);
  11681. if (tg3_flag(tp, ENABLE_ASF)) {
  11682. if (tg3_flag(tp, ENABLE_APE)) {
  11683. tg3_probe_ncsi(tp);
  11684. if (!vpd_vers)
  11685. tg3_read_dash_ver(tp);
  11686. } else if (!vpd_vers) {
  11687. tg3_read_mgmtfw_ver(tp);
  11688. }
  11689. }
  11690. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11691. }
  11692. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11693. {
  11694. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11695. return TG3_RX_RET_MAX_SIZE_5717;
  11696. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11697. return TG3_RX_RET_MAX_SIZE_5700;
  11698. else
  11699. return TG3_RX_RET_MAX_SIZE_5705;
  11700. }
  11701. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11702. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11703. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11704. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11705. { },
  11706. };
  11707. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11708. {
  11709. struct pci_dev *peer;
  11710. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11711. for (func = 0; func < 8; func++) {
  11712. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11713. if (peer && peer != tp->pdev)
  11714. break;
  11715. pci_dev_put(peer);
  11716. }
  11717. /* 5704 can be configured in single-port mode, set peer to
  11718. * tp->pdev in that case.
  11719. */
  11720. if (!peer) {
  11721. peer = tp->pdev;
  11722. return peer;
  11723. }
  11724. /*
  11725. * We don't need to keep the refcount elevated; there's no way
  11726. * to remove one half of this device without removing the other
  11727. */
  11728. pci_dev_put(peer);
  11729. return peer;
  11730. }
  11731. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11732. {
  11733. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11735. u32 reg;
  11736. /* All devices that use the alternate
  11737. * ASIC REV location have a CPMU.
  11738. */
  11739. tg3_flag_set(tp, CPMU_PRESENT);
  11740. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11741. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11742. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11743. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11744. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11745. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11746. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11747. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11748. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11749. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11750. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11751. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11752. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11753. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11754. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11755. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11756. else
  11757. reg = TG3PCI_PRODID_ASICREV;
  11758. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11759. }
  11760. /* Wrong chip ID in 5752 A0. This code can be removed later
  11761. * as A0 is not in production.
  11762. */
  11763. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11764. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11768. tg3_flag_set(tp, 5717_PLUS);
  11769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11771. tg3_flag_set(tp, 57765_CLASS);
  11772. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11773. tg3_flag_set(tp, 57765_PLUS);
  11774. /* Intentionally exclude ASIC_REV_5906 */
  11775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11779. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11781. tg3_flag(tp, 57765_PLUS))
  11782. tg3_flag_set(tp, 5755_PLUS);
  11783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11785. tg3_flag_set(tp, 5780_CLASS);
  11786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11789. tg3_flag(tp, 5755_PLUS) ||
  11790. tg3_flag(tp, 5780_CLASS))
  11791. tg3_flag_set(tp, 5750_PLUS);
  11792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11793. tg3_flag(tp, 5750_PLUS))
  11794. tg3_flag_set(tp, 5705_PLUS);
  11795. }
  11796. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11797. {
  11798. u32 misc_ctrl_reg;
  11799. u32 pci_state_reg, grc_misc_cfg;
  11800. u32 val;
  11801. u16 pci_cmd;
  11802. int err;
  11803. /* Force memory write invalidate off. If we leave it on,
  11804. * then on 5700_BX chips we have to enable a workaround.
  11805. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11806. * to match the cacheline size. The Broadcom driver have this
  11807. * workaround but turns MWI off all the times so never uses
  11808. * it. This seems to suggest that the workaround is insufficient.
  11809. */
  11810. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11811. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11812. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11813. /* Important! -- Make sure register accesses are byteswapped
  11814. * correctly. Also, for those chips that require it, make
  11815. * sure that indirect register accesses are enabled before
  11816. * the first operation.
  11817. */
  11818. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11819. &misc_ctrl_reg);
  11820. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11821. MISC_HOST_CTRL_CHIPREV);
  11822. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11823. tp->misc_host_ctrl);
  11824. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11825. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11826. * we need to disable memory and use config. cycles
  11827. * only to access all registers. The 5702/03 chips
  11828. * can mistakenly decode the special cycles from the
  11829. * ICH chipsets as memory write cycles, causing corruption
  11830. * of register and memory space. Only certain ICH bridges
  11831. * will drive special cycles with non-zero data during the
  11832. * address phase which can fall within the 5703's address
  11833. * range. This is not an ICH bug as the PCI spec allows
  11834. * non-zero address during special cycles. However, only
  11835. * these ICH bridges are known to drive non-zero addresses
  11836. * during special cycles.
  11837. *
  11838. * Since special cycles do not cross PCI bridges, we only
  11839. * enable this workaround if the 5703 is on the secondary
  11840. * bus of these ICH bridges.
  11841. */
  11842. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11843. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11844. static struct tg3_dev_id {
  11845. u32 vendor;
  11846. u32 device;
  11847. u32 rev;
  11848. } ich_chipsets[] = {
  11849. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11850. PCI_ANY_ID },
  11851. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11852. PCI_ANY_ID },
  11853. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11854. 0xa },
  11855. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11856. PCI_ANY_ID },
  11857. { },
  11858. };
  11859. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11860. struct pci_dev *bridge = NULL;
  11861. while (pci_id->vendor != 0) {
  11862. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11863. bridge);
  11864. if (!bridge) {
  11865. pci_id++;
  11866. continue;
  11867. }
  11868. if (pci_id->rev != PCI_ANY_ID) {
  11869. if (bridge->revision > pci_id->rev)
  11870. continue;
  11871. }
  11872. if (bridge->subordinate &&
  11873. (bridge->subordinate->number ==
  11874. tp->pdev->bus->number)) {
  11875. tg3_flag_set(tp, ICH_WORKAROUND);
  11876. pci_dev_put(bridge);
  11877. break;
  11878. }
  11879. }
  11880. }
  11881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11882. static struct tg3_dev_id {
  11883. u32 vendor;
  11884. u32 device;
  11885. } bridge_chipsets[] = {
  11886. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11887. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11888. { },
  11889. };
  11890. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11891. struct pci_dev *bridge = NULL;
  11892. while (pci_id->vendor != 0) {
  11893. bridge = pci_get_device(pci_id->vendor,
  11894. pci_id->device,
  11895. bridge);
  11896. if (!bridge) {
  11897. pci_id++;
  11898. continue;
  11899. }
  11900. if (bridge->subordinate &&
  11901. (bridge->subordinate->number <=
  11902. tp->pdev->bus->number) &&
  11903. (bridge->subordinate->subordinate >=
  11904. tp->pdev->bus->number)) {
  11905. tg3_flag_set(tp, 5701_DMA_BUG);
  11906. pci_dev_put(bridge);
  11907. break;
  11908. }
  11909. }
  11910. }
  11911. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11912. * DMA addresses > 40-bit. This bridge may have other additional
  11913. * 57xx devices behind it in some 4-port NIC designs for example.
  11914. * Any tg3 device found behind the bridge will also need the 40-bit
  11915. * DMA workaround.
  11916. */
  11917. if (tg3_flag(tp, 5780_CLASS)) {
  11918. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11919. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11920. } else {
  11921. struct pci_dev *bridge = NULL;
  11922. do {
  11923. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11924. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11925. bridge);
  11926. if (bridge && bridge->subordinate &&
  11927. (bridge->subordinate->number <=
  11928. tp->pdev->bus->number) &&
  11929. (bridge->subordinate->subordinate >=
  11930. tp->pdev->bus->number)) {
  11931. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11932. pci_dev_put(bridge);
  11933. break;
  11934. }
  11935. } while (bridge);
  11936. }
  11937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11939. tp->pdev_peer = tg3_find_peer(tp);
  11940. /* Determine TSO capabilities */
  11941. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11942. ; /* Do nothing. HW bug. */
  11943. else if (tg3_flag(tp, 57765_PLUS))
  11944. tg3_flag_set(tp, HW_TSO_3);
  11945. else if (tg3_flag(tp, 5755_PLUS) ||
  11946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11947. tg3_flag_set(tp, HW_TSO_2);
  11948. else if (tg3_flag(tp, 5750_PLUS)) {
  11949. tg3_flag_set(tp, HW_TSO_1);
  11950. tg3_flag_set(tp, TSO_BUG);
  11951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11952. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11953. tg3_flag_clear(tp, TSO_BUG);
  11954. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11955. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11956. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11957. tg3_flag_set(tp, TSO_BUG);
  11958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11959. tp->fw_needed = FIRMWARE_TG3TSO5;
  11960. else
  11961. tp->fw_needed = FIRMWARE_TG3TSO;
  11962. }
  11963. /* Selectively allow TSO based on operating conditions */
  11964. if (tg3_flag(tp, HW_TSO_1) ||
  11965. tg3_flag(tp, HW_TSO_2) ||
  11966. tg3_flag(tp, HW_TSO_3) ||
  11967. tp->fw_needed) {
  11968. /* For firmware TSO, assume ASF is disabled.
  11969. * We'll disable TSO later if we discover ASF
  11970. * is enabled in tg3_get_eeprom_hw_cfg().
  11971. */
  11972. tg3_flag_set(tp, TSO_CAPABLE);
  11973. } else {
  11974. tg3_flag_clear(tp, TSO_CAPABLE);
  11975. tg3_flag_clear(tp, TSO_BUG);
  11976. tp->fw_needed = NULL;
  11977. }
  11978. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11979. tp->fw_needed = FIRMWARE_TG3;
  11980. tp->irq_max = 1;
  11981. if (tg3_flag(tp, 5750_PLUS)) {
  11982. tg3_flag_set(tp, SUPPORT_MSI);
  11983. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11984. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11985. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11986. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11987. tp->pdev_peer == tp->pdev))
  11988. tg3_flag_clear(tp, SUPPORT_MSI);
  11989. if (tg3_flag(tp, 5755_PLUS) ||
  11990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11991. tg3_flag_set(tp, 1SHOT_MSI);
  11992. }
  11993. if (tg3_flag(tp, 57765_PLUS)) {
  11994. tg3_flag_set(tp, SUPPORT_MSIX);
  11995. tp->irq_max = TG3_IRQ_MAX_VECS;
  11996. tg3_rss_init_dflt_indir_tbl(tp);
  11997. }
  11998. }
  11999. if (tg3_flag(tp, 5755_PLUS) ||
  12000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12001. tg3_flag_set(tp, SHORT_DMA_BUG);
  12002. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12003. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12007. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12008. if (tg3_flag(tp, 57765_PLUS) &&
  12009. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12010. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12011. if (!tg3_flag(tp, 5705_PLUS) ||
  12012. tg3_flag(tp, 5780_CLASS) ||
  12013. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12014. tg3_flag_set(tp, JUMBO_CAPABLE);
  12015. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12016. &pci_state_reg);
  12017. if (pci_is_pcie(tp->pdev)) {
  12018. u16 lnkctl;
  12019. tg3_flag_set(tp, PCI_EXPRESS);
  12020. pci_read_config_word(tp->pdev,
  12021. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  12022. &lnkctl);
  12023. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12024. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12025. ASIC_REV_5906) {
  12026. tg3_flag_clear(tp, HW_TSO_2);
  12027. tg3_flag_clear(tp, TSO_CAPABLE);
  12028. }
  12029. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12030. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12031. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12032. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12033. tg3_flag_set(tp, CLKREQ_BUG);
  12034. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12035. tg3_flag_set(tp, L1PLLPD_EN);
  12036. }
  12037. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12038. /* BCM5785 devices are effectively PCIe devices, and should
  12039. * follow PCIe codepaths, but do not have a PCIe capabilities
  12040. * section.
  12041. */
  12042. tg3_flag_set(tp, PCI_EXPRESS);
  12043. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12044. tg3_flag(tp, 5780_CLASS)) {
  12045. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12046. if (!tp->pcix_cap) {
  12047. dev_err(&tp->pdev->dev,
  12048. "Cannot find PCI-X capability, aborting\n");
  12049. return -EIO;
  12050. }
  12051. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12052. tg3_flag_set(tp, PCIX_MODE);
  12053. }
  12054. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12055. * reordering to the mailbox registers done by the host
  12056. * controller can cause major troubles. We read back from
  12057. * every mailbox register write to force the writes to be
  12058. * posted to the chip in order.
  12059. */
  12060. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12061. !tg3_flag(tp, PCI_EXPRESS))
  12062. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12063. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12064. &tp->pci_cacheline_sz);
  12065. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12066. &tp->pci_lat_timer);
  12067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12068. tp->pci_lat_timer < 64) {
  12069. tp->pci_lat_timer = 64;
  12070. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12071. tp->pci_lat_timer);
  12072. }
  12073. /* Important! -- It is critical that the PCI-X hw workaround
  12074. * situation is decided before the first MMIO register access.
  12075. */
  12076. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12077. /* 5700 BX chips need to have their TX producer index
  12078. * mailboxes written twice to workaround a bug.
  12079. */
  12080. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12081. /* If we are in PCI-X mode, enable register write workaround.
  12082. *
  12083. * The workaround is to use indirect register accesses
  12084. * for all chip writes not to mailbox registers.
  12085. */
  12086. if (tg3_flag(tp, PCIX_MODE)) {
  12087. u32 pm_reg;
  12088. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12089. /* The chip can have it's power management PCI config
  12090. * space registers clobbered due to this bug.
  12091. * So explicitly force the chip into D0 here.
  12092. */
  12093. pci_read_config_dword(tp->pdev,
  12094. tp->pm_cap + PCI_PM_CTRL,
  12095. &pm_reg);
  12096. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12097. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12098. pci_write_config_dword(tp->pdev,
  12099. tp->pm_cap + PCI_PM_CTRL,
  12100. pm_reg);
  12101. /* Also, force SERR#/PERR# in PCI command. */
  12102. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12103. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12104. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12105. }
  12106. }
  12107. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12108. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12109. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12110. tg3_flag_set(tp, PCI_32BIT);
  12111. /* Chip-specific fixup from Broadcom driver */
  12112. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12113. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12114. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12115. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12116. }
  12117. /* Default fast path register access methods */
  12118. tp->read32 = tg3_read32;
  12119. tp->write32 = tg3_write32;
  12120. tp->read32_mbox = tg3_read32;
  12121. tp->write32_mbox = tg3_write32;
  12122. tp->write32_tx_mbox = tg3_write32;
  12123. tp->write32_rx_mbox = tg3_write32;
  12124. /* Various workaround register access methods */
  12125. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12126. tp->write32 = tg3_write_indirect_reg32;
  12127. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12128. (tg3_flag(tp, PCI_EXPRESS) &&
  12129. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12130. /*
  12131. * Back to back register writes can cause problems on these
  12132. * chips, the workaround is to read back all reg writes
  12133. * except those to mailbox regs.
  12134. *
  12135. * See tg3_write_indirect_reg32().
  12136. */
  12137. tp->write32 = tg3_write_flush_reg32;
  12138. }
  12139. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12140. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12141. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12142. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12143. }
  12144. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12145. tp->read32 = tg3_read_indirect_reg32;
  12146. tp->write32 = tg3_write_indirect_reg32;
  12147. tp->read32_mbox = tg3_read_indirect_mbox;
  12148. tp->write32_mbox = tg3_write_indirect_mbox;
  12149. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12150. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12151. iounmap(tp->regs);
  12152. tp->regs = NULL;
  12153. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12154. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12155. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12156. }
  12157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12158. tp->read32_mbox = tg3_read32_mbox_5906;
  12159. tp->write32_mbox = tg3_write32_mbox_5906;
  12160. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12161. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12162. }
  12163. if (tp->write32 == tg3_write_indirect_reg32 ||
  12164. (tg3_flag(tp, PCIX_MODE) &&
  12165. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12167. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12168. /* The memory arbiter has to be enabled in order for SRAM accesses
  12169. * to succeed. Normally on powerup the tg3 chip firmware will make
  12170. * sure it is enabled, but other entities such as system netboot
  12171. * code might disable it.
  12172. */
  12173. val = tr32(MEMARB_MODE);
  12174. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12175. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12177. tg3_flag(tp, 5780_CLASS)) {
  12178. if (tg3_flag(tp, PCIX_MODE)) {
  12179. pci_read_config_dword(tp->pdev,
  12180. tp->pcix_cap + PCI_X_STATUS,
  12181. &val);
  12182. tp->pci_fn = val & 0x7;
  12183. }
  12184. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12185. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12186. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12187. NIC_SRAM_CPMUSTAT_SIG) {
  12188. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12189. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12190. }
  12191. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12192. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12193. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12194. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12195. NIC_SRAM_CPMUSTAT_SIG) {
  12196. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12197. TG3_CPMU_STATUS_FSHFT_5719;
  12198. }
  12199. }
  12200. /* Get eeprom hw config before calling tg3_set_power_state().
  12201. * In particular, the TG3_FLAG_IS_NIC flag must be
  12202. * determined before calling tg3_set_power_state() so that
  12203. * we know whether or not to switch out of Vaux power.
  12204. * When the flag is set, it means that GPIO1 is used for eeprom
  12205. * write protect and also implies that it is a LOM where GPIOs
  12206. * are not used to switch power.
  12207. */
  12208. tg3_get_eeprom_hw_cfg(tp);
  12209. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12210. tg3_flag_clear(tp, TSO_CAPABLE);
  12211. tg3_flag_clear(tp, TSO_BUG);
  12212. tp->fw_needed = NULL;
  12213. }
  12214. if (tg3_flag(tp, ENABLE_APE)) {
  12215. /* Allow reads and writes to the
  12216. * APE register and memory space.
  12217. */
  12218. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12219. PCISTATE_ALLOW_APE_SHMEM_WR |
  12220. PCISTATE_ALLOW_APE_PSPACE_WR;
  12221. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12222. pci_state_reg);
  12223. tg3_ape_lock_init(tp);
  12224. }
  12225. /* Set up tp->grc_local_ctrl before calling
  12226. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12227. * will bring 5700's external PHY out of reset.
  12228. * It is also used as eeprom write protect on LOMs.
  12229. */
  12230. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12232. tg3_flag(tp, EEPROM_WRITE_PROT))
  12233. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12234. GRC_LCLCTRL_GPIO_OUTPUT1);
  12235. /* Unused GPIO3 must be driven as output on 5752 because there
  12236. * are no pull-up resistors on unused GPIO pins.
  12237. */
  12238. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12239. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12241. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12242. tg3_flag(tp, 57765_CLASS))
  12243. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12244. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12245. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12246. /* Turn off the debug UART. */
  12247. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12248. if (tg3_flag(tp, IS_NIC))
  12249. /* Keep VMain power. */
  12250. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12251. GRC_LCLCTRL_GPIO_OUTPUT0;
  12252. }
  12253. /* Switch out of Vaux if it is a NIC */
  12254. tg3_pwrsrc_switch_to_vmain(tp);
  12255. /* Derive initial jumbo mode from MTU assigned in
  12256. * ether_setup() via the alloc_etherdev() call
  12257. */
  12258. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12259. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12260. /* Determine WakeOnLan speed to use. */
  12261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12262. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12263. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12264. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12265. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12266. } else {
  12267. tg3_flag_set(tp, WOL_SPEED_100MB);
  12268. }
  12269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12270. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12271. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12273. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12274. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12275. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12276. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12277. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12278. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12279. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12280. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12281. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12282. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12283. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12284. if (tg3_flag(tp, 5705_PLUS) &&
  12285. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12286. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12287. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12288. !tg3_flag(tp, 57765_PLUS)) {
  12289. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12293. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12294. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12295. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12296. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12297. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12298. } else
  12299. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12300. }
  12301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12302. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12303. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12304. if (tp->phy_otp == 0)
  12305. tp->phy_otp = TG3_OTP_DEFAULT;
  12306. }
  12307. if (tg3_flag(tp, CPMU_PRESENT))
  12308. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12309. else
  12310. tp->mi_mode = MAC_MI_MODE_BASE;
  12311. tp->coalesce_mode = 0;
  12312. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12313. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12314. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12315. /* Set these bits to enable statistics workaround. */
  12316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12317. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12318. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12319. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12320. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12321. }
  12322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12323. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12324. tg3_flag_set(tp, USE_PHYLIB);
  12325. err = tg3_mdio_init(tp);
  12326. if (err)
  12327. return err;
  12328. /* Initialize data/descriptor byte/word swapping. */
  12329. val = tr32(GRC_MODE);
  12330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12331. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12332. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12333. GRC_MODE_B2HRX_ENABLE |
  12334. GRC_MODE_HTX2B_ENABLE |
  12335. GRC_MODE_HOST_STACKUP);
  12336. else
  12337. val &= GRC_MODE_HOST_STACKUP;
  12338. tw32(GRC_MODE, val | tp->grc_mode);
  12339. tg3_switch_clocks(tp);
  12340. /* Clear this out for sanity. */
  12341. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12342. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12343. &pci_state_reg);
  12344. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12345. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12346. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12347. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12348. chiprevid == CHIPREV_ID_5701_B0 ||
  12349. chiprevid == CHIPREV_ID_5701_B2 ||
  12350. chiprevid == CHIPREV_ID_5701_B5) {
  12351. void __iomem *sram_base;
  12352. /* Write some dummy words into the SRAM status block
  12353. * area, see if it reads back correctly. If the return
  12354. * value is bad, force enable the PCIX workaround.
  12355. */
  12356. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12357. writel(0x00000000, sram_base);
  12358. writel(0x00000000, sram_base + 4);
  12359. writel(0xffffffff, sram_base + 4);
  12360. if (readl(sram_base) != 0x00000000)
  12361. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12362. }
  12363. }
  12364. udelay(50);
  12365. tg3_nvram_init(tp);
  12366. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12367. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12369. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12370. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12371. tg3_flag_set(tp, IS_5788);
  12372. if (!tg3_flag(tp, IS_5788) &&
  12373. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12374. tg3_flag_set(tp, TAGGED_STATUS);
  12375. if (tg3_flag(tp, TAGGED_STATUS)) {
  12376. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12377. HOSTCC_MODE_CLRTICK_TXBD);
  12378. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12379. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12380. tp->misc_host_ctrl);
  12381. }
  12382. /* Preserve the APE MAC_MODE bits */
  12383. if (tg3_flag(tp, ENABLE_APE))
  12384. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12385. else
  12386. tp->mac_mode = 0;
  12387. /* these are limited to 10/100 only */
  12388. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12389. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12390. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12391. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12392. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12393. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12394. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12395. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12396. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12397. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12398. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12399. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12400. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12401. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12402. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12403. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12404. err = tg3_phy_probe(tp);
  12405. if (err) {
  12406. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12407. /* ... but do not return immediately ... */
  12408. tg3_mdio_fini(tp);
  12409. }
  12410. tg3_read_vpd(tp);
  12411. tg3_read_fw_ver(tp);
  12412. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12413. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12414. } else {
  12415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12416. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12417. else
  12418. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12419. }
  12420. /* 5700 {AX,BX} chips have a broken status block link
  12421. * change bit implementation, so we must use the
  12422. * status register in those cases.
  12423. */
  12424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12425. tg3_flag_set(tp, USE_LINKCHG_REG);
  12426. else
  12427. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12428. /* The led_ctrl is set during tg3_phy_probe, here we might
  12429. * have to force the link status polling mechanism based
  12430. * upon subsystem IDs.
  12431. */
  12432. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12434. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12435. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12436. tg3_flag_set(tp, USE_LINKCHG_REG);
  12437. }
  12438. /* For all SERDES we poll the MAC status register. */
  12439. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12440. tg3_flag_set(tp, POLL_SERDES);
  12441. else
  12442. tg3_flag_clear(tp, POLL_SERDES);
  12443. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12444. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12446. tg3_flag(tp, PCIX_MODE)) {
  12447. tp->rx_offset = NET_SKB_PAD;
  12448. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12449. tp->rx_copy_thresh = ~(u16)0;
  12450. #endif
  12451. }
  12452. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12453. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12454. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12455. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12456. /* Increment the rx prod index on the rx std ring by at most
  12457. * 8 for these chips to workaround hw errata.
  12458. */
  12459. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12461. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12462. tp->rx_std_max_post = 8;
  12463. if (tg3_flag(tp, ASPM_WORKAROUND))
  12464. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12465. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12466. return err;
  12467. }
  12468. #ifdef CONFIG_SPARC
  12469. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12470. {
  12471. struct net_device *dev = tp->dev;
  12472. struct pci_dev *pdev = tp->pdev;
  12473. struct device_node *dp = pci_device_to_OF_node(pdev);
  12474. const unsigned char *addr;
  12475. int len;
  12476. addr = of_get_property(dp, "local-mac-address", &len);
  12477. if (addr && len == 6) {
  12478. memcpy(dev->dev_addr, addr, 6);
  12479. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12480. return 0;
  12481. }
  12482. return -ENODEV;
  12483. }
  12484. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12485. {
  12486. struct net_device *dev = tp->dev;
  12487. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12488. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12489. return 0;
  12490. }
  12491. #endif
  12492. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12493. {
  12494. struct net_device *dev = tp->dev;
  12495. u32 hi, lo, mac_offset;
  12496. int addr_ok = 0;
  12497. #ifdef CONFIG_SPARC
  12498. if (!tg3_get_macaddr_sparc(tp))
  12499. return 0;
  12500. #endif
  12501. mac_offset = 0x7c;
  12502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12503. tg3_flag(tp, 5780_CLASS)) {
  12504. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12505. mac_offset = 0xcc;
  12506. if (tg3_nvram_lock(tp))
  12507. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12508. else
  12509. tg3_nvram_unlock(tp);
  12510. } else if (tg3_flag(tp, 5717_PLUS)) {
  12511. if (tp->pci_fn & 1)
  12512. mac_offset = 0xcc;
  12513. if (tp->pci_fn > 1)
  12514. mac_offset += 0x18c;
  12515. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12516. mac_offset = 0x10;
  12517. /* First try to get it from MAC address mailbox. */
  12518. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12519. if ((hi >> 16) == 0x484b) {
  12520. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12521. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12522. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12523. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12524. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12525. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12526. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12527. /* Some old bootcode may report a 0 MAC address in SRAM */
  12528. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12529. }
  12530. if (!addr_ok) {
  12531. /* Next, try NVRAM. */
  12532. if (!tg3_flag(tp, NO_NVRAM) &&
  12533. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12534. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12535. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12536. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12537. }
  12538. /* Finally just fetch it out of the MAC control regs. */
  12539. else {
  12540. hi = tr32(MAC_ADDR_0_HIGH);
  12541. lo = tr32(MAC_ADDR_0_LOW);
  12542. dev->dev_addr[5] = lo & 0xff;
  12543. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12544. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12545. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12546. dev->dev_addr[1] = hi & 0xff;
  12547. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12548. }
  12549. }
  12550. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12551. #ifdef CONFIG_SPARC
  12552. if (!tg3_get_default_macaddr_sparc(tp))
  12553. return 0;
  12554. #endif
  12555. return -EINVAL;
  12556. }
  12557. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12558. return 0;
  12559. }
  12560. #define BOUNDARY_SINGLE_CACHELINE 1
  12561. #define BOUNDARY_MULTI_CACHELINE 2
  12562. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12563. {
  12564. int cacheline_size;
  12565. u8 byte;
  12566. int goal;
  12567. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12568. if (byte == 0)
  12569. cacheline_size = 1024;
  12570. else
  12571. cacheline_size = (int) byte * 4;
  12572. /* On 5703 and later chips, the boundary bits have no
  12573. * effect.
  12574. */
  12575. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12576. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12577. !tg3_flag(tp, PCI_EXPRESS))
  12578. goto out;
  12579. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12580. goal = BOUNDARY_MULTI_CACHELINE;
  12581. #else
  12582. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12583. goal = BOUNDARY_SINGLE_CACHELINE;
  12584. #else
  12585. goal = 0;
  12586. #endif
  12587. #endif
  12588. if (tg3_flag(tp, 57765_PLUS)) {
  12589. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12590. goto out;
  12591. }
  12592. if (!goal)
  12593. goto out;
  12594. /* PCI controllers on most RISC systems tend to disconnect
  12595. * when a device tries to burst across a cache-line boundary.
  12596. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12597. *
  12598. * Unfortunately, for PCI-E there are only limited
  12599. * write-side controls for this, and thus for reads
  12600. * we will still get the disconnects. We'll also waste
  12601. * these PCI cycles for both read and write for chips
  12602. * other than 5700 and 5701 which do not implement the
  12603. * boundary bits.
  12604. */
  12605. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12606. switch (cacheline_size) {
  12607. case 16:
  12608. case 32:
  12609. case 64:
  12610. case 128:
  12611. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12612. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12613. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12614. } else {
  12615. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12616. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12617. }
  12618. break;
  12619. case 256:
  12620. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12621. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12622. break;
  12623. default:
  12624. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12625. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12626. break;
  12627. }
  12628. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12629. switch (cacheline_size) {
  12630. case 16:
  12631. case 32:
  12632. case 64:
  12633. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12634. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12635. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12636. break;
  12637. }
  12638. /* fallthrough */
  12639. case 128:
  12640. default:
  12641. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12642. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12643. break;
  12644. }
  12645. } else {
  12646. switch (cacheline_size) {
  12647. case 16:
  12648. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12649. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12650. DMA_RWCTRL_WRITE_BNDRY_16);
  12651. break;
  12652. }
  12653. /* fallthrough */
  12654. case 32:
  12655. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12656. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12657. DMA_RWCTRL_WRITE_BNDRY_32);
  12658. break;
  12659. }
  12660. /* fallthrough */
  12661. case 64:
  12662. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12663. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12664. DMA_RWCTRL_WRITE_BNDRY_64);
  12665. break;
  12666. }
  12667. /* fallthrough */
  12668. case 128:
  12669. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12670. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12671. DMA_RWCTRL_WRITE_BNDRY_128);
  12672. break;
  12673. }
  12674. /* fallthrough */
  12675. case 256:
  12676. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12677. DMA_RWCTRL_WRITE_BNDRY_256);
  12678. break;
  12679. case 512:
  12680. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12681. DMA_RWCTRL_WRITE_BNDRY_512);
  12682. break;
  12683. case 1024:
  12684. default:
  12685. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12686. DMA_RWCTRL_WRITE_BNDRY_1024);
  12687. break;
  12688. }
  12689. }
  12690. out:
  12691. return val;
  12692. }
  12693. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12694. {
  12695. struct tg3_internal_buffer_desc test_desc;
  12696. u32 sram_dma_descs;
  12697. int i, ret;
  12698. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12699. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12700. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12701. tw32(RDMAC_STATUS, 0);
  12702. tw32(WDMAC_STATUS, 0);
  12703. tw32(BUFMGR_MODE, 0);
  12704. tw32(FTQ_RESET, 0);
  12705. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12706. test_desc.addr_lo = buf_dma & 0xffffffff;
  12707. test_desc.nic_mbuf = 0x00002100;
  12708. test_desc.len = size;
  12709. /*
  12710. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12711. * the *second* time the tg3 driver was getting loaded after an
  12712. * initial scan.
  12713. *
  12714. * Broadcom tells me:
  12715. * ...the DMA engine is connected to the GRC block and a DMA
  12716. * reset may affect the GRC block in some unpredictable way...
  12717. * The behavior of resets to individual blocks has not been tested.
  12718. *
  12719. * Broadcom noted the GRC reset will also reset all sub-components.
  12720. */
  12721. if (to_device) {
  12722. test_desc.cqid_sqid = (13 << 8) | 2;
  12723. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12724. udelay(40);
  12725. } else {
  12726. test_desc.cqid_sqid = (16 << 8) | 7;
  12727. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12728. udelay(40);
  12729. }
  12730. test_desc.flags = 0x00000005;
  12731. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12732. u32 val;
  12733. val = *(((u32 *)&test_desc) + i);
  12734. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12735. sram_dma_descs + (i * sizeof(u32)));
  12736. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12737. }
  12738. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12739. if (to_device)
  12740. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12741. else
  12742. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12743. ret = -ENODEV;
  12744. for (i = 0; i < 40; i++) {
  12745. u32 val;
  12746. if (to_device)
  12747. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12748. else
  12749. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12750. if ((val & 0xffff) == sram_dma_descs) {
  12751. ret = 0;
  12752. break;
  12753. }
  12754. udelay(100);
  12755. }
  12756. return ret;
  12757. }
  12758. #define TEST_BUFFER_SIZE 0x2000
  12759. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12760. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12761. { },
  12762. };
  12763. static int __devinit tg3_test_dma(struct tg3 *tp)
  12764. {
  12765. dma_addr_t buf_dma;
  12766. u32 *buf, saved_dma_rwctrl;
  12767. int ret = 0;
  12768. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12769. &buf_dma, GFP_KERNEL);
  12770. if (!buf) {
  12771. ret = -ENOMEM;
  12772. goto out_nofree;
  12773. }
  12774. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12775. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12776. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12777. if (tg3_flag(tp, 57765_PLUS))
  12778. goto out;
  12779. if (tg3_flag(tp, PCI_EXPRESS)) {
  12780. /* DMA read watermark not used on PCIE */
  12781. tp->dma_rwctrl |= 0x00180000;
  12782. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12785. tp->dma_rwctrl |= 0x003f0000;
  12786. else
  12787. tp->dma_rwctrl |= 0x003f000f;
  12788. } else {
  12789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12791. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12792. u32 read_water = 0x7;
  12793. /* If the 5704 is behind the EPB bridge, we can
  12794. * do the less restrictive ONE_DMA workaround for
  12795. * better performance.
  12796. */
  12797. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12799. tp->dma_rwctrl |= 0x8000;
  12800. else if (ccval == 0x6 || ccval == 0x7)
  12801. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12803. read_water = 4;
  12804. /* Set bit 23 to enable PCIX hw bug fix */
  12805. tp->dma_rwctrl |=
  12806. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12807. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12808. (1 << 23);
  12809. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12810. /* 5780 always in PCIX mode */
  12811. tp->dma_rwctrl |= 0x00144000;
  12812. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12813. /* 5714 always in PCIX mode */
  12814. tp->dma_rwctrl |= 0x00148000;
  12815. } else {
  12816. tp->dma_rwctrl |= 0x001b000f;
  12817. }
  12818. }
  12819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12821. tp->dma_rwctrl &= 0xfffffff0;
  12822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12824. /* Remove this if it causes problems for some boards. */
  12825. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12826. /* On 5700/5701 chips, we need to set this bit.
  12827. * Otherwise the chip will issue cacheline transactions
  12828. * to streamable DMA memory with not all the byte
  12829. * enables turned on. This is an error on several
  12830. * RISC PCI controllers, in particular sparc64.
  12831. *
  12832. * On 5703/5704 chips, this bit has been reassigned
  12833. * a different meaning. In particular, it is used
  12834. * on those chips to enable a PCI-X workaround.
  12835. */
  12836. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12837. }
  12838. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12839. #if 0
  12840. /* Unneeded, already done by tg3_get_invariants. */
  12841. tg3_switch_clocks(tp);
  12842. #endif
  12843. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12844. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12845. goto out;
  12846. /* It is best to perform DMA test with maximum write burst size
  12847. * to expose the 5700/5701 write DMA bug.
  12848. */
  12849. saved_dma_rwctrl = tp->dma_rwctrl;
  12850. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12851. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12852. while (1) {
  12853. u32 *p = buf, i;
  12854. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12855. p[i] = i;
  12856. /* Send the buffer to the chip. */
  12857. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12858. if (ret) {
  12859. dev_err(&tp->pdev->dev,
  12860. "%s: Buffer write failed. err = %d\n",
  12861. __func__, ret);
  12862. break;
  12863. }
  12864. #if 0
  12865. /* validate data reached card RAM correctly. */
  12866. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12867. u32 val;
  12868. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12869. if (le32_to_cpu(val) != p[i]) {
  12870. dev_err(&tp->pdev->dev,
  12871. "%s: Buffer corrupted on device! "
  12872. "(%d != %d)\n", __func__, val, i);
  12873. /* ret = -ENODEV here? */
  12874. }
  12875. p[i] = 0;
  12876. }
  12877. #endif
  12878. /* Now read it back. */
  12879. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12880. if (ret) {
  12881. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12882. "err = %d\n", __func__, ret);
  12883. break;
  12884. }
  12885. /* Verify it. */
  12886. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12887. if (p[i] == i)
  12888. continue;
  12889. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12890. DMA_RWCTRL_WRITE_BNDRY_16) {
  12891. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12892. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12893. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12894. break;
  12895. } else {
  12896. dev_err(&tp->pdev->dev,
  12897. "%s: Buffer corrupted on read back! "
  12898. "(%d != %d)\n", __func__, p[i], i);
  12899. ret = -ENODEV;
  12900. goto out;
  12901. }
  12902. }
  12903. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12904. /* Success. */
  12905. ret = 0;
  12906. break;
  12907. }
  12908. }
  12909. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12910. DMA_RWCTRL_WRITE_BNDRY_16) {
  12911. /* DMA test passed without adjusting DMA boundary,
  12912. * now look for chipsets that are known to expose the
  12913. * DMA bug without failing the test.
  12914. */
  12915. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12916. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12917. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12918. } else {
  12919. /* Safe to use the calculated DMA boundary. */
  12920. tp->dma_rwctrl = saved_dma_rwctrl;
  12921. }
  12922. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12923. }
  12924. out:
  12925. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12926. out_nofree:
  12927. return ret;
  12928. }
  12929. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12930. {
  12931. if (tg3_flag(tp, 57765_PLUS)) {
  12932. tp->bufmgr_config.mbuf_read_dma_low_water =
  12933. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12934. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12935. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12936. tp->bufmgr_config.mbuf_high_water =
  12937. DEFAULT_MB_HIGH_WATER_57765;
  12938. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12939. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12940. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12941. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12942. tp->bufmgr_config.mbuf_high_water_jumbo =
  12943. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12944. } else if (tg3_flag(tp, 5705_PLUS)) {
  12945. tp->bufmgr_config.mbuf_read_dma_low_water =
  12946. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12947. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12948. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12949. tp->bufmgr_config.mbuf_high_water =
  12950. DEFAULT_MB_HIGH_WATER_5705;
  12951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12952. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12953. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12954. tp->bufmgr_config.mbuf_high_water =
  12955. DEFAULT_MB_HIGH_WATER_5906;
  12956. }
  12957. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12958. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12959. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12960. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12961. tp->bufmgr_config.mbuf_high_water_jumbo =
  12962. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12963. } else {
  12964. tp->bufmgr_config.mbuf_read_dma_low_water =
  12965. DEFAULT_MB_RDMA_LOW_WATER;
  12966. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12967. DEFAULT_MB_MACRX_LOW_WATER;
  12968. tp->bufmgr_config.mbuf_high_water =
  12969. DEFAULT_MB_HIGH_WATER;
  12970. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12971. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12972. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12973. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12974. tp->bufmgr_config.mbuf_high_water_jumbo =
  12975. DEFAULT_MB_HIGH_WATER_JUMBO;
  12976. }
  12977. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12978. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12979. }
  12980. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12981. {
  12982. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12983. case TG3_PHY_ID_BCM5400: return "5400";
  12984. case TG3_PHY_ID_BCM5401: return "5401";
  12985. case TG3_PHY_ID_BCM5411: return "5411";
  12986. case TG3_PHY_ID_BCM5701: return "5701";
  12987. case TG3_PHY_ID_BCM5703: return "5703";
  12988. case TG3_PHY_ID_BCM5704: return "5704";
  12989. case TG3_PHY_ID_BCM5705: return "5705";
  12990. case TG3_PHY_ID_BCM5750: return "5750";
  12991. case TG3_PHY_ID_BCM5752: return "5752";
  12992. case TG3_PHY_ID_BCM5714: return "5714";
  12993. case TG3_PHY_ID_BCM5780: return "5780";
  12994. case TG3_PHY_ID_BCM5755: return "5755";
  12995. case TG3_PHY_ID_BCM5787: return "5787";
  12996. case TG3_PHY_ID_BCM5784: return "5784";
  12997. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12998. case TG3_PHY_ID_BCM5906: return "5906";
  12999. case TG3_PHY_ID_BCM5761: return "5761";
  13000. case TG3_PHY_ID_BCM5718C: return "5718C";
  13001. case TG3_PHY_ID_BCM5718S: return "5718S";
  13002. case TG3_PHY_ID_BCM57765: return "57765";
  13003. case TG3_PHY_ID_BCM5719C: return "5719C";
  13004. case TG3_PHY_ID_BCM5720C: return "5720C";
  13005. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13006. case 0: return "serdes";
  13007. default: return "unknown";
  13008. }
  13009. }
  13010. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  13011. {
  13012. if (tg3_flag(tp, PCI_EXPRESS)) {
  13013. strcpy(str, "PCI Express");
  13014. return str;
  13015. } else if (tg3_flag(tp, PCIX_MODE)) {
  13016. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13017. strcpy(str, "PCIX:");
  13018. if ((clock_ctrl == 7) ||
  13019. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13020. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13021. strcat(str, "133MHz");
  13022. else if (clock_ctrl == 0)
  13023. strcat(str, "33MHz");
  13024. else if (clock_ctrl == 2)
  13025. strcat(str, "50MHz");
  13026. else if (clock_ctrl == 4)
  13027. strcat(str, "66MHz");
  13028. else if (clock_ctrl == 6)
  13029. strcat(str, "100MHz");
  13030. } else {
  13031. strcpy(str, "PCI:");
  13032. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13033. strcat(str, "66MHz");
  13034. else
  13035. strcat(str, "33MHz");
  13036. }
  13037. if (tg3_flag(tp, PCI_32BIT))
  13038. strcat(str, ":32-bit");
  13039. else
  13040. strcat(str, ":64-bit");
  13041. return str;
  13042. }
  13043. static void __devinit tg3_init_coal(struct tg3 *tp)
  13044. {
  13045. struct ethtool_coalesce *ec = &tp->coal;
  13046. memset(ec, 0, sizeof(*ec));
  13047. ec->cmd = ETHTOOL_GCOALESCE;
  13048. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13049. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13050. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13051. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13052. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13053. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13054. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13055. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13056. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13057. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13058. HOSTCC_MODE_CLRTICK_TXBD)) {
  13059. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13060. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13061. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13062. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13063. }
  13064. if (tg3_flag(tp, 5705_PLUS)) {
  13065. ec->rx_coalesce_usecs_irq = 0;
  13066. ec->tx_coalesce_usecs_irq = 0;
  13067. ec->stats_block_coalesce_usecs = 0;
  13068. }
  13069. }
  13070. static int __devinit tg3_init_one(struct pci_dev *pdev,
  13071. const struct pci_device_id *ent)
  13072. {
  13073. struct net_device *dev;
  13074. struct tg3 *tp;
  13075. int i, err, pm_cap;
  13076. u32 sndmbx, rcvmbx, intmbx;
  13077. char str[40];
  13078. u64 dma_mask, persist_dma_mask;
  13079. netdev_features_t features = 0;
  13080. printk_once(KERN_INFO "%s\n", version);
  13081. err = pci_enable_device(pdev);
  13082. if (err) {
  13083. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13084. return err;
  13085. }
  13086. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13087. if (err) {
  13088. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13089. goto err_out_disable_pdev;
  13090. }
  13091. pci_set_master(pdev);
  13092. /* Find power-management capability. */
  13093. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13094. if (pm_cap == 0) {
  13095. dev_err(&pdev->dev,
  13096. "Cannot find Power Management capability, aborting\n");
  13097. err = -EIO;
  13098. goto err_out_free_res;
  13099. }
  13100. err = pci_set_power_state(pdev, PCI_D0);
  13101. if (err) {
  13102. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13103. goto err_out_free_res;
  13104. }
  13105. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13106. if (!dev) {
  13107. err = -ENOMEM;
  13108. goto err_out_power_down;
  13109. }
  13110. SET_NETDEV_DEV(dev, &pdev->dev);
  13111. tp = netdev_priv(dev);
  13112. tp->pdev = pdev;
  13113. tp->dev = dev;
  13114. tp->pm_cap = pm_cap;
  13115. tp->rx_mode = TG3_DEF_RX_MODE;
  13116. tp->tx_mode = TG3_DEF_TX_MODE;
  13117. if (tg3_debug > 0)
  13118. tp->msg_enable = tg3_debug;
  13119. else
  13120. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13121. /* The word/byte swap controls here control register access byte
  13122. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13123. * setting below.
  13124. */
  13125. tp->misc_host_ctrl =
  13126. MISC_HOST_CTRL_MASK_PCI_INT |
  13127. MISC_HOST_CTRL_WORD_SWAP |
  13128. MISC_HOST_CTRL_INDIR_ACCESS |
  13129. MISC_HOST_CTRL_PCISTATE_RW;
  13130. /* The NONFRM (non-frame) byte/word swap controls take effect
  13131. * on descriptor entries, anything which isn't packet data.
  13132. *
  13133. * The StrongARM chips on the board (one for tx, one for rx)
  13134. * are running in big-endian mode.
  13135. */
  13136. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13137. GRC_MODE_WSWAP_NONFRM_DATA);
  13138. #ifdef __BIG_ENDIAN
  13139. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13140. #endif
  13141. spin_lock_init(&tp->lock);
  13142. spin_lock_init(&tp->indirect_lock);
  13143. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13144. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13145. if (!tp->regs) {
  13146. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13147. err = -ENOMEM;
  13148. goto err_out_free_dev;
  13149. }
  13150. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13151. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13152. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13153. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13154. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13155. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13156. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13157. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13158. tg3_flag_set(tp, ENABLE_APE);
  13159. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13160. if (!tp->aperegs) {
  13161. dev_err(&pdev->dev,
  13162. "Cannot map APE registers, aborting\n");
  13163. err = -ENOMEM;
  13164. goto err_out_iounmap;
  13165. }
  13166. }
  13167. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13168. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13169. dev->ethtool_ops = &tg3_ethtool_ops;
  13170. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13171. dev->netdev_ops = &tg3_netdev_ops;
  13172. dev->irq = pdev->irq;
  13173. err = tg3_get_invariants(tp);
  13174. if (err) {
  13175. dev_err(&pdev->dev,
  13176. "Problem fetching invariants of chip, aborting\n");
  13177. goto err_out_apeunmap;
  13178. }
  13179. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13180. * device behind the EPB cannot support DMA addresses > 40-bit.
  13181. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13182. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13183. * do DMA address check in tg3_start_xmit().
  13184. */
  13185. if (tg3_flag(tp, IS_5788))
  13186. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13187. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13188. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13189. #ifdef CONFIG_HIGHMEM
  13190. dma_mask = DMA_BIT_MASK(64);
  13191. #endif
  13192. } else
  13193. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13194. /* Configure DMA attributes. */
  13195. if (dma_mask > DMA_BIT_MASK(32)) {
  13196. err = pci_set_dma_mask(pdev, dma_mask);
  13197. if (!err) {
  13198. features |= NETIF_F_HIGHDMA;
  13199. err = pci_set_consistent_dma_mask(pdev,
  13200. persist_dma_mask);
  13201. if (err < 0) {
  13202. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13203. "DMA for consistent allocations\n");
  13204. goto err_out_apeunmap;
  13205. }
  13206. }
  13207. }
  13208. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13209. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13210. if (err) {
  13211. dev_err(&pdev->dev,
  13212. "No usable DMA configuration, aborting\n");
  13213. goto err_out_apeunmap;
  13214. }
  13215. }
  13216. tg3_init_bufmgr_config(tp);
  13217. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13218. /* 5700 B0 chips do not support checksumming correctly due
  13219. * to hardware bugs.
  13220. */
  13221. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13222. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13223. if (tg3_flag(tp, 5755_PLUS))
  13224. features |= NETIF_F_IPV6_CSUM;
  13225. }
  13226. /* TSO is on by default on chips that support hardware TSO.
  13227. * Firmware TSO on older chips gives lower performance, so it
  13228. * is off by default, but can be enabled using ethtool.
  13229. */
  13230. if ((tg3_flag(tp, HW_TSO_1) ||
  13231. tg3_flag(tp, HW_TSO_2) ||
  13232. tg3_flag(tp, HW_TSO_3)) &&
  13233. (features & NETIF_F_IP_CSUM))
  13234. features |= NETIF_F_TSO;
  13235. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13236. if (features & NETIF_F_IPV6_CSUM)
  13237. features |= NETIF_F_TSO6;
  13238. if (tg3_flag(tp, HW_TSO_3) ||
  13239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13240. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13241. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13244. features |= NETIF_F_TSO_ECN;
  13245. }
  13246. dev->features |= features;
  13247. dev->vlan_features |= features;
  13248. /*
  13249. * Add loopback capability only for a subset of devices that support
  13250. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13251. * loopback for the remaining devices.
  13252. */
  13253. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13254. !tg3_flag(tp, CPMU_PRESENT))
  13255. /* Add the loopback capability */
  13256. features |= NETIF_F_LOOPBACK;
  13257. dev->hw_features |= features;
  13258. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13259. !tg3_flag(tp, TSO_CAPABLE) &&
  13260. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13261. tg3_flag_set(tp, MAX_RXPEND_64);
  13262. tp->rx_pending = 63;
  13263. }
  13264. err = tg3_get_device_address(tp);
  13265. if (err) {
  13266. dev_err(&pdev->dev,
  13267. "Could not obtain valid ethernet address, aborting\n");
  13268. goto err_out_apeunmap;
  13269. }
  13270. /*
  13271. * Reset chip in case UNDI or EFI driver did not shutdown
  13272. * DMA self test will enable WDMAC and we'll see (spurious)
  13273. * pending DMA on the PCI bus at that point.
  13274. */
  13275. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13276. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13277. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13278. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13279. }
  13280. err = tg3_test_dma(tp);
  13281. if (err) {
  13282. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13283. goto err_out_apeunmap;
  13284. }
  13285. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13286. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13287. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13288. for (i = 0; i < tp->irq_max; i++) {
  13289. struct tg3_napi *tnapi = &tp->napi[i];
  13290. tnapi->tp = tp;
  13291. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13292. tnapi->int_mbox = intmbx;
  13293. if (i <= 4)
  13294. intmbx += 0x8;
  13295. else
  13296. intmbx += 0x4;
  13297. tnapi->consmbox = rcvmbx;
  13298. tnapi->prodmbox = sndmbx;
  13299. if (i)
  13300. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13301. else
  13302. tnapi->coal_now = HOSTCC_MODE_NOW;
  13303. if (!tg3_flag(tp, SUPPORT_MSIX))
  13304. break;
  13305. /*
  13306. * If we support MSIX, we'll be using RSS. If we're using
  13307. * RSS, the first vector only handles link interrupts and the
  13308. * remaining vectors handle rx and tx interrupts. Reuse the
  13309. * mailbox values for the next iteration. The values we setup
  13310. * above are still useful for the single vectored mode.
  13311. */
  13312. if (!i)
  13313. continue;
  13314. rcvmbx += 0x8;
  13315. if (sndmbx & 0x4)
  13316. sndmbx -= 0x4;
  13317. else
  13318. sndmbx += 0xc;
  13319. }
  13320. tg3_init_coal(tp);
  13321. pci_set_drvdata(pdev, dev);
  13322. if (tg3_flag(tp, 5717_PLUS)) {
  13323. /* Resume a low-power mode */
  13324. tg3_frob_aux_power(tp, false);
  13325. }
  13326. tg3_timer_init(tp);
  13327. err = register_netdev(dev);
  13328. if (err) {
  13329. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13330. goto err_out_apeunmap;
  13331. }
  13332. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13333. tp->board_part_number,
  13334. tp->pci_chip_rev_id,
  13335. tg3_bus_string(tp, str),
  13336. dev->dev_addr);
  13337. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13338. struct phy_device *phydev;
  13339. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13340. netdev_info(dev,
  13341. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13342. phydev->drv->name, dev_name(&phydev->dev));
  13343. } else {
  13344. char *ethtype;
  13345. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13346. ethtype = "10/100Base-TX";
  13347. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13348. ethtype = "1000Base-SX";
  13349. else
  13350. ethtype = "10/100/1000Base-T";
  13351. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13352. "(WireSpeed[%d], EEE[%d])\n",
  13353. tg3_phy_string(tp), ethtype,
  13354. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13355. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13356. }
  13357. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13358. (dev->features & NETIF_F_RXCSUM) != 0,
  13359. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13360. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13361. tg3_flag(tp, ENABLE_ASF) != 0,
  13362. tg3_flag(tp, TSO_CAPABLE) != 0);
  13363. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13364. tp->dma_rwctrl,
  13365. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13366. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13367. pci_save_state(pdev);
  13368. return 0;
  13369. err_out_apeunmap:
  13370. if (tp->aperegs) {
  13371. iounmap(tp->aperegs);
  13372. tp->aperegs = NULL;
  13373. }
  13374. err_out_iounmap:
  13375. if (tp->regs) {
  13376. iounmap(tp->regs);
  13377. tp->regs = NULL;
  13378. }
  13379. err_out_free_dev:
  13380. free_netdev(dev);
  13381. err_out_power_down:
  13382. pci_set_power_state(pdev, PCI_D3hot);
  13383. err_out_free_res:
  13384. pci_release_regions(pdev);
  13385. err_out_disable_pdev:
  13386. pci_disable_device(pdev);
  13387. pci_set_drvdata(pdev, NULL);
  13388. return err;
  13389. }
  13390. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13391. {
  13392. struct net_device *dev = pci_get_drvdata(pdev);
  13393. if (dev) {
  13394. struct tg3 *tp = netdev_priv(dev);
  13395. release_firmware(tp->fw);
  13396. tg3_reset_task_cancel(tp);
  13397. if (tg3_flag(tp, USE_PHYLIB)) {
  13398. tg3_phy_fini(tp);
  13399. tg3_mdio_fini(tp);
  13400. }
  13401. unregister_netdev(dev);
  13402. if (tp->aperegs) {
  13403. iounmap(tp->aperegs);
  13404. tp->aperegs = NULL;
  13405. }
  13406. if (tp->regs) {
  13407. iounmap(tp->regs);
  13408. tp->regs = NULL;
  13409. }
  13410. free_netdev(dev);
  13411. pci_release_regions(pdev);
  13412. pci_disable_device(pdev);
  13413. pci_set_drvdata(pdev, NULL);
  13414. }
  13415. }
  13416. #ifdef CONFIG_PM_SLEEP
  13417. static int tg3_suspend(struct device *device)
  13418. {
  13419. struct pci_dev *pdev = to_pci_dev(device);
  13420. struct net_device *dev = pci_get_drvdata(pdev);
  13421. struct tg3 *tp = netdev_priv(dev);
  13422. int err;
  13423. if (!netif_running(dev))
  13424. return 0;
  13425. tg3_reset_task_cancel(tp);
  13426. tg3_phy_stop(tp);
  13427. tg3_netif_stop(tp);
  13428. tg3_timer_stop(tp);
  13429. tg3_full_lock(tp, 1);
  13430. tg3_disable_ints(tp);
  13431. tg3_full_unlock(tp);
  13432. netif_device_detach(dev);
  13433. tg3_full_lock(tp, 0);
  13434. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13435. tg3_flag_clear(tp, INIT_COMPLETE);
  13436. tg3_full_unlock(tp);
  13437. err = tg3_power_down_prepare(tp);
  13438. if (err) {
  13439. int err2;
  13440. tg3_full_lock(tp, 0);
  13441. tg3_flag_set(tp, INIT_COMPLETE);
  13442. err2 = tg3_restart_hw(tp, 1);
  13443. if (err2)
  13444. goto out;
  13445. tg3_timer_start(tp);
  13446. netif_device_attach(dev);
  13447. tg3_netif_start(tp);
  13448. out:
  13449. tg3_full_unlock(tp);
  13450. if (!err2)
  13451. tg3_phy_start(tp);
  13452. }
  13453. return err;
  13454. }
  13455. static int tg3_resume(struct device *device)
  13456. {
  13457. struct pci_dev *pdev = to_pci_dev(device);
  13458. struct net_device *dev = pci_get_drvdata(pdev);
  13459. struct tg3 *tp = netdev_priv(dev);
  13460. int err;
  13461. if (!netif_running(dev))
  13462. return 0;
  13463. netif_device_attach(dev);
  13464. tg3_full_lock(tp, 0);
  13465. tg3_flag_set(tp, INIT_COMPLETE);
  13466. err = tg3_restart_hw(tp, 1);
  13467. if (err)
  13468. goto out;
  13469. tg3_timer_start(tp);
  13470. tg3_netif_start(tp);
  13471. out:
  13472. tg3_full_unlock(tp);
  13473. if (!err)
  13474. tg3_phy_start(tp);
  13475. return err;
  13476. }
  13477. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13478. #define TG3_PM_OPS (&tg3_pm_ops)
  13479. #else
  13480. #define TG3_PM_OPS NULL
  13481. #endif /* CONFIG_PM_SLEEP */
  13482. /**
  13483. * tg3_io_error_detected - called when PCI error is detected
  13484. * @pdev: Pointer to PCI device
  13485. * @state: The current pci connection state
  13486. *
  13487. * This function is called after a PCI bus error affecting
  13488. * this device has been detected.
  13489. */
  13490. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13491. pci_channel_state_t state)
  13492. {
  13493. struct net_device *netdev = pci_get_drvdata(pdev);
  13494. struct tg3 *tp = netdev_priv(netdev);
  13495. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13496. netdev_info(netdev, "PCI I/O error detected\n");
  13497. rtnl_lock();
  13498. if (!netif_running(netdev))
  13499. goto done;
  13500. tg3_phy_stop(tp);
  13501. tg3_netif_stop(tp);
  13502. tg3_timer_stop(tp);
  13503. /* Want to make sure that the reset task doesn't run */
  13504. tg3_reset_task_cancel(tp);
  13505. netif_device_detach(netdev);
  13506. /* Clean up software state, even if MMIO is blocked */
  13507. tg3_full_lock(tp, 0);
  13508. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13509. tg3_full_unlock(tp);
  13510. done:
  13511. if (state == pci_channel_io_perm_failure)
  13512. err = PCI_ERS_RESULT_DISCONNECT;
  13513. else
  13514. pci_disable_device(pdev);
  13515. rtnl_unlock();
  13516. return err;
  13517. }
  13518. /**
  13519. * tg3_io_slot_reset - called after the pci bus has been reset.
  13520. * @pdev: Pointer to PCI device
  13521. *
  13522. * Restart the card from scratch, as if from a cold-boot.
  13523. * At this point, the card has exprienced a hard reset,
  13524. * followed by fixups by BIOS, and has its config space
  13525. * set up identically to what it was at cold boot.
  13526. */
  13527. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13528. {
  13529. struct net_device *netdev = pci_get_drvdata(pdev);
  13530. struct tg3 *tp = netdev_priv(netdev);
  13531. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13532. int err;
  13533. rtnl_lock();
  13534. if (pci_enable_device(pdev)) {
  13535. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13536. goto done;
  13537. }
  13538. pci_set_master(pdev);
  13539. pci_restore_state(pdev);
  13540. pci_save_state(pdev);
  13541. if (!netif_running(netdev)) {
  13542. rc = PCI_ERS_RESULT_RECOVERED;
  13543. goto done;
  13544. }
  13545. err = tg3_power_up(tp);
  13546. if (err)
  13547. goto done;
  13548. rc = PCI_ERS_RESULT_RECOVERED;
  13549. done:
  13550. rtnl_unlock();
  13551. return rc;
  13552. }
  13553. /**
  13554. * tg3_io_resume - called when traffic can start flowing again.
  13555. * @pdev: Pointer to PCI device
  13556. *
  13557. * This callback is called when the error recovery driver tells
  13558. * us that its OK to resume normal operation.
  13559. */
  13560. static void tg3_io_resume(struct pci_dev *pdev)
  13561. {
  13562. struct net_device *netdev = pci_get_drvdata(pdev);
  13563. struct tg3 *tp = netdev_priv(netdev);
  13564. int err;
  13565. rtnl_lock();
  13566. if (!netif_running(netdev))
  13567. goto done;
  13568. tg3_full_lock(tp, 0);
  13569. tg3_flag_set(tp, INIT_COMPLETE);
  13570. err = tg3_restart_hw(tp, 1);
  13571. tg3_full_unlock(tp);
  13572. if (err) {
  13573. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13574. goto done;
  13575. }
  13576. netif_device_attach(netdev);
  13577. tg3_timer_start(tp);
  13578. tg3_netif_start(tp);
  13579. tg3_phy_start(tp);
  13580. done:
  13581. rtnl_unlock();
  13582. }
  13583. static struct pci_error_handlers tg3_err_handler = {
  13584. .error_detected = tg3_io_error_detected,
  13585. .slot_reset = tg3_io_slot_reset,
  13586. .resume = tg3_io_resume
  13587. };
  13588. static struct pci_driver tg3_driver = {
  13589. .name = DRV_MODULE_NAME,
  13590. .id_table = tg3_pci_tbl,
  13591. .probe = tg3_init_one,
  13592. .remove = __devexit_p(tg3_remove_one),
  13593. .err_handler = &tg3_err_handler,
  13594. .driver.pm = TG3_PM_OPS,
  13595. };
  13596. static int __init tg3_init(void)
  13597. {
  13598. return pci_register_driver(&tg3_driver);
  13599. }
  13600. static void __exit tg3_cleanup(void)
  13601. {
  13602. pci_unregister_driver(&tg3_driver);
  13603. }
  13604. module_init(tg3_init);
  13605. module_exit(tg3_cleanup);