atomic.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * arch/arm/include/asm/atomic.h
  3. *
  4. * Copyright (C) 1996 Russell King.
  5. * Copyright (C) 2002 Deep Blue Solutions Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARM_ATOMIC_H
  12. #define __ASM_ARM_ATOMIC_H
  13. #include <linux/compiler.h>
  14. #include <linux/types.h>
  15. #include <linux/irqflags.h>
  16. #include <asm/barrier.h>
  17. #include <asm/cmpxchg.h>
  18. #define ATOMIC_INIT(i) { (i) }
  19. #ifdef __KERNEL__
  20. /*
  21. * On ARM, ordinary assignment (str instruction) doesn't clear the local
  22. * strex/ldrex monitor on some implementations. The reason we can use it for
  23. * atomic_set() is the clrex or dummy strex done on every exception return.
  24. */
  25. #define atomic_read(v) (*(volatile int *)&(v)->counter)
  26. #define atomic_set(v,i) (((v)->counter) = (i))
  27. #if __LINUX_ARM_ARCH__ >= 6
  28. /*
  29. * ARMv6 UP and SMP safe atomic ops. We use load exclusive and
  30. * store exclusive to ensure that these are atomic. We may loop
  31. * to ensure that the update happens.
  32. */
  33. static inline void atomic_add(int i, atomic_t *v)
  34. {
  35. unsigned long tmp;
  36. int result;
  37. __asm__ __volatile__("@ atomic_add\n"
  38. "1: ldrex %0, [%3]\n"
  39. " add %0, %0, %4\n"
  40. " strex %1, %0, [%3]\n"
  41. " teq %1, #0\n"
  42. " bne 1b"
  43. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  44. : "r" (&v->counter), "Ir" (i)
  45. : "cc");
  46. }
  47. static inline int atomic_add_return(int i, atomic_t *v)
  48. {
  49. unsigned long tmp;
  50. int result;
  51. smp_mb();
  52. __asm__ __volatile__("@ atomic_add_return\n"
  53. "1: ldrex %0, [%3]\n"
  54. " add %0, %0, %4\n"
  55. " strex %1, %0, [%3]\n"
  56. " teq %1, #0\n"
  57. " bne 1b"
  58. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  59. : "r" (&v->counter), "Ir" (i)
  60. : "cc");
  61. smp_mb();
  62. return result;
  63. }
  64. static inline void atomic_sub(int i, atomic_t *v)
  65. {
  66. unsigned long tmp;
  67. int result;
  68. __asm__ __volatile__("@ atomic_sub\n"
  69. "1: ldrex %0, [%3]\n"
  70. " sub %0, %0, %4\n"
  71. " strex %1, %0, [%3]\n"
  72. " teq %1, #0\n"
  73. " bne 1b"
  74. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  75. : "r" (&v->counter), "Ir" (i)
  76. : "cc");
  77. }
  78. static inline int atomic_sub_return(int i, atomic_t *v)
  79. {
  80. unsigned long tmp;
  81. int result;
  82. smp_mb();
  83. __asm__ __volatile__("@ atomic_sub_return\n"
  84. "1: ldrex %0, [%3]\n"
  85. " sub %0, %0, %4\n"
  86. " strex %1, %0, [%3]\n"
  87. " teq %1, #0\n"
  88. " bne 1b"
  89. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  90. : "r" (&v->counter), "Ir" (i)
  91. : "cc");
  92. smp_mb();
  93. return result;
  94. }
  95. static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
  96. {
  97. int oldval;
  98. unsigned long res;
  99. smp_mb();
  100. do {
  101. __asm__ __volatile__("@ atomic_cmpxchg\n"
  102. "ldrex %1, [%3]\n"
  103. "mov %0, #0\n"
  104. "teq %1, %4\n"
  105. "strexeq %0, %5, [%3]\n"
  106. : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
  107. : "r" (&ptr->counter), "Ir" (old), "r" (new)
  108. : "cc");
  109. } while (res);
  110. smp_mb();
  111. return oldval;
  112. }
  113. #else /* ARM_ARCH_6 */
  114. #ifdef CONFIG_SMP
  115. #error SMP not supported on pre-ARMv6 CPUs
  116. #endif
  117. static inline int atomic_add_return(int i, atomic_t *v)
  118. {
  119. unsigned long flags;
  120. int val;
  121. raw_local_irq_save(flags);
  122. val = v->counter;
  123. v->counter = val += i;
  124. raw_local_irq_restore(flags);
  125. return val;
  126. }
  127. #define atomic_add(i, v) (void) atomic_add_return(i, v)
  128. static inline int atomic_sub_return(int i, atomic_t *v)
  129. {
  130. unsigned long flags;
  131. int val;
  132. raw_local_irq_save(flags);
  133. val = v->counter;
  134. v->counter = val -= i;
  135. raw_local_irq_restore(flags);
  136. return val;
  137. }
  138. #define atomic_sub(i, v) (void) atomic_sub_return(i, v)
  139. static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
  140. {
  141. int ret;
  142. unsigned long flags;
  143. raw_local_irq_save(flags);
  144. ret = v->counter;
  145. if (likely(ret == old))
  146. v->counter = new;
  147. raw_local_irq_restore(flags);
  148. return ret;
  149. }
  150. #endif /* __LINUX_ARM_ARCH__ */
  151. #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
  152. static inline int __atomic_add_unless(atomic_t *v, int a, int u)
  153. {
  154. int c, old;
  155. c = atomic_read(v);
  156. while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
  157. c = old;
  158. return c;
  159. }
  160. #define atomic_inc(v) atomic_add(1, v)
  161. #define atomic_dec(v) atomic_sub(1, v)
  162. #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0)
  163. #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0)
  164. #define atomic_inc_return(v) (atomic_add_return(1, v))
  165. #define atomic_dec_return(v) (atomic_sub_return(1, v))
  166. #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
  167. #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
  168. #define smp_mb__before_atomic_dec() smp_mb()
  169. #define smp_mb__after_atomic_dec() smp_mb()
  170. #define smp_mb__before_atomic_inc() smp_mb()
  171. #define smp_mb__after_atomic_inc() smp_mb()
  172. #ifndef CONFIG_GENERIC_ATOMIC64
  173. typedef struct {
  174. long long counter;
  175. } atomic64_t;
  176. #define ATOMIC64_INIT(i) { (i) }
  177. #ifdef CONFIG_ARM_LPAE
  178. static inline long long atomic64_read(const atomic64_t *v)
  179. {
  180. long long result;
  181. __asm__ __volatile__("@ atomic64_read\n"
  182. " ldrd %0, %H0, [%1]"
  183. : "=&r" (result)
  184. : "r" (&v->counter), "Qo" (v->counter)
  185. );
  186. return result;
  187. }
  188. static inline void atomic64_set(atomic64_t *v, long long i)
  189. {
  190. __asm__ __volatile__("@ atomic64_set\n"
  191. " strd %2, %H2, [%1]"
  192. : "=Qo" (v->counter)
  193. : "r" (&v->counter), "r" (i)
  194. );
  195. }
  196. #else
  197. static inline long long atomic64_read(const atomic64_t *v)
  198. {
  199. long long result;
  200. __asm__ __volatile__("@ atomic64_read\n"
  201. " ldrexd %0, %H0, [%1]"
  202. : "=&r" (result)
  203. : "r" (&v->counter), "Qo" (v->counter)
  204. );
  205. return result;
  206. }
  207. static inline void atomic64_set(atomic64_t *v, long long i)
  208. {
  209. long long tmp;
  210. __asm__ __volatile__("@ atomic64_set\n"
  211. "1: ldrexd %0, %H0, [%2]\n"
  212. " strexd %0, %3, %H3, [%2]\n"
  213. " teq %0, #0\n"
  214. " bne 1b"
  215. : "=&r" (tmp), "=Qo" (v->counter)
  216. : "r" (&v->counter), "r" (i)
  217. : "cc");
  218. }
  219. #endif
  220. static inline void atomic64_add(long long i, atomic64_t *v)
  221. {
  222. long long result;
  223. unsigned long tmp;
  224. __asm__ __volatile__("@ atomic64_add\n"
  225. "1: ldrexd %0, %H0, [%3]\n"
  226. " adds %0, %0, %4\n"
  227. " adc %H0, %H0, %H4\n"
  228. " strexd %1, %0, %H0, [%3]\n"
  229. " teq %1, #0\n"
  230. " bne 1b"
  231. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  232. : "r" (&v->counter), "r" (i)
  233. : "cc");
  234. }
  235. static inline long long atomic64_add_return(long long i, atomic64_t *v)
  236. {
  237. long long result;
  238. unsigned long tmp;
  239. smp_mb();
  240. __asm__ __volatile__("@ atomic64_add_return\n"
  241. "1: ldrexd %0, %H0, [%3]\n"
  242. " adds %0, %0, %4\n"
  243. " adc %H0, %H0, %H4\n"
  244. " strexd %1, %0, %H0, [%3]\n"
  245. " teq %1, #0\n"
  246. " bne 1b"
  247. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  248. : "r" (&v->counter), "r" (i)
  249. : "cc");
  250. smp_mb();
  251. return result;
  252. }
  253. static inline void atomic64_sub(long long i, atomic64_t *v)
  254. {
  255. long long result;
  256. unsigned long tmp;
  257. __asm__ __volatile__("@ atomic64_sub\n"
  258. "1: ldrexd %0, %H0, [%3]\n"
  259. " subs %0, %0, %4\n"
  260. " sbc %H0, %H0, %H4\n"
  261. " strexd %1, %0, %H0, [%3]\n"
  262. " teq %1, #0\n"
  263. " bne 1b"
  264. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  265. : "r" (&v->counter), "r" (i)
  266. : "cc");
  267. }
  268. static inline long long atomic64_sub_return(long long i, atomic64_t *v)
  269. {
  270. long long result;
  271. unsigned long tmp;
  272. smp_mb();
  273. __asm__ __volatile__("@ atomic64_sub_return\n"
  274. "1: ldrexd %0, %H0, [%3]\n"
  275. " subs %0, %0, %4\n"
  276. " sbc %H0, %H0, %H4\n"
  277. " strexd %1, %0, %H0, [%3]\n"
  278. " teq %1, #0\n"
  279. " bne 1b"
  280. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  281. : "r" (&v->counter), "r" (i)
  282. : "cc");
  283. smp_mb();
  284. return result;
  285. }
  286. static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old,
  287. long long new)
  288. {
  289. long long oldval;
  290. unsigned long res;
  291. smp_mb();
  292. do {
  293. __asm__ __volatile__("@ atomic64_cmpxchg\n"
  294. "ldrexd %1, %H1, [%3]\n"
  295. "mov %0, #0\n"
  296. "teq %1, %4\n"
  297. "teqeq %H1, %H4\n"
  298. "strexdeq %0, %5, %H5, [%3]"
  299. : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
  300. : "r" (&ptr->counter), "r" (old), "r" (new)
  301. : "cc");
  302. } while (res);
  303. smp_mb();
  304. return oldval;
  305. }
  306. static inline long long atomic64_xchg(atomic64_t *ptr, long long new)
  307. {
  308. long long result;
  309. unsigned long tmp;
  310. smp_mb();
  311. __asm__ __volatile__("@ atomic64_xchg\n"
  312. "1: ldrexd %0, %H0, [%3]\n"
  313. " strexd %1, %4, %H4, [%3]\n"
  314. " teq %1, #0\n"
  315. " bne 1b"
  316. : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
  317. : "r" (&ptr->counter), "r" (new)
  318. : "cc");
  319. smp_mb();
  320. return result;
  321. }
  322. static inline long long atomic64_dec_if_positive(atomic64_t *v)
  323. {
  324. long long result;
  325. unsigned long tmp;
  326. smp_mb();
  327. __asm__ __volatile__("@ atomic64_dec_if_positive\n"
  328. "1: ldrexd %0, %H0, [%3]\n"
  329. " subs %0, %0, #1\n"
  330. " sbc %H0, %H0, #0\n"
  331. " teq %H0, #0\n"
  332. " bmi 2f\n"
  333. " strexd %1, %0, %H0, [%3]\n"
  334. " teq %1, #0\n"
  335. " bne 1b\n"
  336. "2:"
  337. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  338. : "r" (&v->counter)
  339. : "cc");
  340. smp_mb();
  341. return result;
  342. }
  343. static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
  344. {
  345. long long val;
  346. unsigned long tmp;
  347. int ret = 1;
  348. smp_mb();
  349. __asm__ __volatile__("@ atomic64_add_unless\n"
  350. "1: ldrexd %0, %H0, [%4]\n"
  351. " teq %0, %5\n"
  352. " teqeq %H0, %H5\n"
  353. " moveq %1, #0\n"
  354. " beq 2f\n"
  355. " adds %0, %0, %6\n"
  356. " adc %H0, %H0, %H6\n"
  357. " strexd %2, %0, %H0, [%4]\n"
  358. " teq %2, #0\n"
  359. " bne 1b\n"
  360. "2:"
  361. : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
  362. : "r" (&v->counter), "r" (u), "r" (a)
  363. : "cc");
  364. if (ret)
  365. smp_mb();
  366. return ret;
  367. }
  368. #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0)
  369. #define atomic64_inc(v) atomic64_add(1LL, (v))
  370. #define atomic64_inc_return(v) atomic64_add_return(1LL, (v))
  371. #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)
  372. #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0)
  373. #define atomic64_dec(v) atomic64_sub(1LL, (v))
  374. #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v))
  375. #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0)
  376. #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL)
  377. #endif /* !CONFIG_GENERIC_ATOMIC64 */
  378. #endif
  379. #endif