musb_core.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522
  1. /*
  2. * MUSB OTG driver core code
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. /*
  35. * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
  36. *
  37. * This consists of a Host Controller Driver (HCD) and a peripheral
  38. * controller driver implementing the "Gadget" API; OTG support is
  39. * in the works. These are normal Linux-USB controller drivers which
  40. * use IRQs and have no dedicated thread.
  41. *
  42. * This version of the driver has only been used with products from
  43. * Texas Instruments. Those products integrate the Inventra logic
  44. * with other DMA, IRQ, and bus modules, as well as other logic that
  45. * needs to be reflected in this driver.
  46. *
  47. *
  48. * NOTE: the original Mentor code here was pretty much a collection
  49. * of mechanisms that don't seem to have been fully integrated/working
  50. * for *any* Linux kernel version. This version aims at Linux 2.6.now,
  51. * Key open issues include:
  52. *
  53. * - Lack of host-side transaction scheduling, for all transfer types.
  54. * The hardware doesn't do it; instead, software must.
  55. *
  56. * This is not an issue for OTG devices that don't support external
  57. * hubs, but for more "normal" USB hosts it's a user issue that the
  58. * "multipoint" support doesn't scale in the expected ways. That
  59. * includes DaVinci EVM in a common non-OTG mode.
  60. *
  61. * * Control and bulk use dedicated endpoints, and there's as
  62. * yet no mechanism to either (a) reclaim the hardware when
  63. * peripherals are NAKing, which gets complicated with bulk
  64. * endpoints, or (b) use more than a single bulk endpoint in
  65. * each direction.
  66. *
  67. * RESULT: one device may be perceived as blocking another one.
  68. *
  69. * * Interrupt and isochronous will dynamically allocate endpoint
  70. * hardware, but (a) there's no record keeping for bandwidth;
  71. * (b) in the common case that few endpoints are available, there
  72. * is no mechanism to reuse endpoints to talk to multiple devices.
  73. *
  74. * RESULT: At one extreme, bandwidth can be overcommitted in
  75. * some hardware configurations, no faults will be reported.
  76. * At the other extreme, the bandwidth capabilities which do
  77. * exist tend to be severely undercommitted. You can't yet hook
  78. * up both a keyboard and a mouse to an external USB hub.
  79. */
  80. /*
  81. * This gets many kinds of configuration information:
  82. * - Kconfig for everything user-configurable
  83. * - platform_device for addressing, irq, and platform_data
  84. * - platform_data is mostly for board-specific informarion
  85. * (plus recentrly, SOC or family details)
  86. *
  87. * Most of the conditional compilation will (someday) vanish.
  88. */
  89. #include <linux/module.h>
  90. #include <linux/kernel.h>
  91. #include <linux/sched.h>
  92. #include <linux/slab.h>
  93. #include <linux/init.h>
  94. #include <linux/list.h>
  95. #include <linux/kobject.h>
  96. #include <linux/platform_device.h>
  97. #include <linux/io.h>
  98. #ifdef CONFIG_ARM
  99. #include <mach/hardware.h>
  100. #include <mach/memory.h>
  101. #include <asm/mach-types.h>
  102. #endif
  103. #include "musb_core.h"
  104. #ifdef CONFIG_ARCH_DAVINCI
  105. #include "davinci.h"
  106. #endif
  107. #define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
  108. unsigned musb_debug;
  109. module_param_named(debug, musb_debug, uint, S_IRUGO | S_IWUSR);
  110. MODULE_PARM_DESC(debug, "Debug message level. Default = 0");
  111. #define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
  112. #define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
  113. #define MUSB_VERSION "6.0"
  114. #define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
  115. #define MUSB_DRIVER_NAME "musb_hdrc"
  116. const char musb_driver_name[] = MUSB_DRIVER_NAME;
  117. MODULE_DESCRIPTION(DRIVER_INFO);
  118. MODULE_AUTHOR(DRIVER_AUTHOR);
  119. MODULE_LICENSE("GPL");
  120. MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
  121. /*-------------------------------------------------------------------------*/
  122. static inline struct musb *dev_to_musb(struct device *dev)
  123. {
  124. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  125. /* usbcore insists dev->driver_data is a "struct hcd *" */
  126. return hcd_to_musb(dev_get_drvdata(dev));
  127. #else
  128. return dev_get_drvdata(dev);
  129. #endif
  130. }
  131. /*-------------------------------------------------------------------------*/
  132. #ifndef CONFIG_BLACKFIN
  133. static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
  134. {
  135. void __iomem *addr = otg->io_priv;
  136. int i = 0;
  137. u8 r;
  138. u8 power;
  139. /* Make sure the transceiver is not in low power mode */
  140. power = musb_readb(addr, MUSB_POWER);
  141. power &= ~MUSB_POWER_SUSPENDM;
  142. musb_writeb(addr, MUSB_POWER, power);
  143. /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
  144. * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
  145. */
  146. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  147. musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
  148. MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
  149. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  150. & MUSB_ULPI_REG_CMPLT)) {
  151. i++;
  152. if (i == 10000) {
  153. DBG(3, "ULPI read timed out\n");
  154. return -ETIMEDOUT;
  155. }
  156. }
  157. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  158. r &= ~MUSB_ULPI_REG_CMPLT;
  159. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  160. return musb_readb(addr, MUSB_ULPI_REG_DATA);
  161. }
  162. static int musb_ulpi_write(struct otg_transceiver *otg,
  163. u32 offset, u32 data)
  164. {
  165. void __iomem *addr = otg->io_priv;
  166. int i = 0;
  167. u8 r = 0;
  168. u8 power;
  169. /* Make sure the transceiver is not in low power mode */
  170. power = musb_readb(addr, MUSB_POWER);
  171. power &= ~MUSB_POWER_SUSPENDM;
  172. musb_writeb(addr, MUSB_POWER, power);
  173. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  174. musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
  175. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
  176. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  177. & MUSB_ULPI_REG_CMPLT)) {
  178. i++;
  179. if (i == 10000) {
  180. DBG(3, "ULPI write timed out\n");
  181. return -ETIMEDOUT;
  182. }
  183. }
  184. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  185. r &= ~MUSB_ULPI_REG_CMPLT;
  186. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  187. return 0;
  188. }
  189. #else
  190. #define musb_ulpi_read NULL
  191. #define musb_ulpi_write NULL
  192. #endif
  193. static struct otg_io_access_ops musb_ulpi_access = {
  194. .read = musb_ulpi_read,
  195. .write = musb_ulpi_write,
  196. };
  197. /*-------------------------------------------------------------------------*/
  198. #if !defined(CONFIG_USB_TUSB6010) && !defined(CONFIG_BLACKFIN)
  199. /*
  200. * Load an endpoint's FIFO
  201. */
  202. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  203. {
  204. void __iomem *fifo = hw_ep->fifo;
  205. prefetch((u8 *)src);
  206. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  207. 'T', hw_ep->epnum, fifo, len, src);
  208. /* we can't assume unaligned reads work */
  209. if (likely((0x01 & (unsigned long) src) == 0)) {
  210. u16 index = 0;
  211. /* best case is 32bit-aligned source address */
  212. if ((0x02 & (unsigned long) src) == 0) {
  213. if (len >= 4) {
  214. writesl(fifo, src + index, len >> 2);
  215. index += len & ~0x03;
  216. }
  217. if (len & 0x02) {
  218. musb_writew(fifo, 0, *(u16 *)&src[index]);
  219. index += 2;
  220. }
  221. } else {
  222. if (len >= 2) {
  223. writesw(fifo, src + index, len >> 1);
  224. index += len & ~0x01;
  225. }
  226. }
  227. if (len & 0x01)
  228. musb_writeb(fifo, 0, src[index]);
  229. } else {
  230. /* byte aligned */
  231. writesb(fifo, src, len);
  232. }
  233. }
  234. #if !defined(CONFIG_USB_MUSB_AM35X)
  235. /*
  236. * Unload an endpoint's FIFO
  237. */
  238. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  239. {
  240. void __iomem *fifo = hw_ep->fifo;
  241. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  242. 'R', hw_ep->epnum, fifo, len, dst);
  243. /* we can't assume unaligned writes work */
  244. if (likely((0x01 & (unsigned long) dst) == 0)) {
  245. u16 index = 0;
  246. /* best case is 32bit-aligned destination address */
  247. if ((0x02 & (unsigned long) dst) == 0) {
  248. if (len >= 4) {
  249. readsl(fifo, dst, len >> 2);
  250. index = len & ~0x03;
  251. }
  252. if (len & 0x02) {
  253. *(u16 *)&dst[index] = musb_readw(fifo, 0);
  254. index += 2;
  255. }
  256. } else {
  257. if (len >= 2) {
  258. readsw(fifo, dst, len >> 1);
  259. index = len & ~0x01;
  260. }
  261. }
  262. if (len & 0x01)
  263. dst[index] = musb_readb(fifo, 0);
  264. } else {
  265. /* byte aligned */
  266. readsb(fifo, dst, len);
  267. }
  268. }
  269. #endif
  270. #endif /* normal PIO */
  271. /*-------------------------------------------------------------------------*/
  272. /* for high speed test mode; see USB 2.0 spec 7.1.20 */
  273. static const u8 musb_test_packet[53] = {
  274. /* implicit SYNC then DATA0 to start */
  275. /* JKJKJKJK x9 */
  276. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  277. /* JJKKJJKK x8 */
  278. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  279. /* JJJJKKKK x8 */
  280. 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
  281. /* JJJJJJJKKKKKKK x8 */
  282. 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  283. /* JJJJJJJK x8 */
  284. 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
  285. /* JKKKKKKK x10, JK */
  286. 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
  287. /* implicit CRC16 then EOP to end */
  288. };
  289. void musb_load_testpacket(struct musb *musb)
  290. {
  291. void __iomem *regs = musb->endpoints[0].regs;
  292. musb_ep_select(musb->mregs, 0);
  293. musb_write_fifo(musb->control_ep,
  294. sizeof(musb_test_packet), musb_test_packet);
  295. musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
  296. }
  297. /*-------------------------------------------------------------------------*/
  298. const char *otg_state_string(struct musb *musb)
  299. {
  300. switch (musb->xceiv->state) {
  301. case OTG_STATE_A_IDLE: return "a_idle";
  302. case OTG_STATE_A_WAIT_VRISE: return "a_wait_vrise";
  303. case OTG_STATE_A_WAIT_BCON: return "a_wait_bcon";
  304. case OTG_STATE_A_HOST: return "a_host";
  305. case OTG_STATE_A_SUSPEND: return "a_suspend";
  306. case OTG_STATE_A_PERIPHERAL: return "a_peripheral";
  307. case OTG_STATE_A_WAIT_VFALL: return "a_wait_vfall";
  308. case OTG_STATE_A_VBUS_ERR: return "a_vbus_err";
  309. case OTG_STATE_B_IDLE: return "b_idle";
  310. case OTG_STATE_B_SRP_INIT: return "b_srp_init";
  311. case OTG_STATE_B_PERIPHERAL: return "b_peripheral";
  312. case OTG_STATE_B_WAIT_ACON: return "b_wait_acon";
  313. case OTG_STATE_B_HOST: return "b_host";
  314. default: return "UNDEFINED";
  315. }
  316. }
  317. #ifdef CONFIG_USB_MUSB_OTG
  318. /*
  319. * Handles OTG hnp timeouts, such as b_ase0_brst
  320. */
  321. void musb_otg_timer_func(unsigned long data)
  322. {
  323. struct musb *musb = (struct musb *)data;
  324. unsigned long flags;
  325. spin_lock_irqsave(&musb->lock, flags);
  326. switch (musb->xceiv->state) {
  327. case OTG_STATE_B_WAIT_ACON:
  328. DBG(1, "HNP: b_wait_acon timeout; back to b_peripheral\n");
  329. musb_g_disconnect(musb);
  330. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  331. musb->is_active = 0;
  332. break;
  333. case OTG_STATE_A_SUSPEND:
  334. case OTG_STATE_A_WAIT_BCON:
  335. DBG(1, "HNP: %s timeout\n", otg_state_string(musb));
  336. musb_set_vbus(musb, 0);
  337. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  338. break;
  339. default:
  340. DBG(1, "HNP: Unhandled mode %s\n", otg_state_string(musb));
  341. }
  342. musb->ignore_disconnect = 0;
  343. spin_unlock_irqrestore(&musb->lock, flags);
  344. }
  345. /*
  346. * Stops the HNP transition. Caller must take care of locking.
  347. */
  348. void musb_hnp_stop(struct musb *musb)
  349. {
  350. struct usb_hcd *hcd = musb_to_hcd(musb);
  351. void __iomem *mbase = musb->mregs;
  352. u8 reg;
  353. DBG(1, "HNP: stop from %s\n", otg_state_string(musb));
  354. switch (musb->xceiv->state) {
  355. case OTG_STATE_A_PERIPHERAL:
  356. musb_g_disconnect(musb);
  357. DBG(1, "HNP: back to %s\n", otg_state_string(musb));
  358. break;
  359. case OTG_STATE_B_HOST:
  360. DBG(1, "HNP: Disabling HR\n");
  361. hcd->self.is_b_host = 0;
  362. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  363. MUSB_DEV_MODE(musb);
  364. reg = musb_readb(mbase, MUSB_POWER);
  365. reg |= MUSB_POWER_SUSPENDM;
  366. musb_writeb(mbase, MUSB_POWER, reg);
  367. /* REVISIT: Start SESSION_REQUEST here? */
  368. break;
  369. default:
  370. DBG(1, "HNP: Stopping in unknown state %s\n",
  371. otg_state_string(musb));
  372. }
  373. /*
  374. * When returning to A state after HNP, avoid hub_port_rebounce(),
  375. * which cause occasional OPT A "Did not receive reset after connect"
  376. * errors.
  377. */
  378. musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
  379. }
  380. #endif
  381. /*
  382. * Interrupt Service Routine to record USB "global" interrupts.
  383. * Since these do not happen often and signify things of
  384. * paramount importance, it seems OK to check them individually;
  385. * the order of the tests is specified in the manual
  386. *
  387. * @param musb instance pointer
  388. * @param int_usb register contents
  389. * @param devctl
  390. * @param power
  391. */
  392. static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
  393. u8 devctl, u8 power)
  394. {
  395. irqreturn_t handled = IRQ_NONE;
  396. DBG(3, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
  397. int_usb);
  398. /* in host mode, the peripheral may issue remote wakeup.
  399. * in peripheral mode, the host may resume the link.
  400. * spurious RESUME irqs happen too, paired with SUSPEND.
  401. */
  402. if (int_usb & MUSB_INTR_RESUME) {
  403. handled = IRQ_HANDLED;
  404. DBG(3, "RESUME (%s)\n", otg_state_string(musb));
  405. if (devctl & MUSB_DEVCTL_HM) {
  406. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  407. void __iomem *mbase = musb->mregs;
  408. switch (musb->xceiv->state) {
  409. case OTG_STATE_A_SUSPEND:
  410. /* remote wakeup? later, GetPortStatus
  411. * will stop RESUME signaling
  412. */
  413. if (power & MUSB_POWER_SUSPENDM) {
  414. /* spurious */
  415. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  416. DBG(2, "Spurious SUSPENDM\n");
  417. break;
  418. }
  419. power &= ~MUSB_POWER_SUSPENDM;
  420. musb_writeb(mbase, MUSB_POWER,
  421. power | MUSB_POWER_RESUME);
  422. musb->port1_status |=
  423. (USB_PORT_STAT_C_SUSPEND << 16)
  424. | MUSB_PORT_STAT_RESUME;
  425. musb->rh_timer = jiffies
  426. + msecs_to_jiffies(20);
  427. musb->xceiv->state = OTG_STATE_A_HOST;
  428. musb->is_active = 1;
  429. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  430. break;
  431. case OTG_STATE_B_WAIT_ACON:
  432. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  433. musb->is_active = 1;
  434. MUSB_DEV_MODE(musb);
  435. break;
  436. default:
  437. WARNING("bogus %s RESUME (%s)\n",
  438. "host",
  439. otg_state_string(musb));
  440. }
  441. #endif
  442. } else {
  443. switch (musb->xceiv->state) {
  444. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  445. case OTG_STATE_A_SUSPEND:
  446. /* possibly DISCONNECT is upcoming */
  447. musb->xceiv->state = OTG_STATE_A_HOST;
  448. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  449. break;
  450. #endif
  451. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  452. case OTG_STATE_B_WAIT_ACON:
  453. case OTG_STATE_B_PERIPHERAL:
  454. /* disconnect while suspended? we may
  455. * not get a disconnect irq...
  456. */
  457. if ((devctl & MUSB_DEVCTL_VBUS)
  458. != (3 << MUSB_DEVCTL_VBUS_SHIFT)
  459. ) {
  460. musb->int_usb |= MUSB_INTR_DISCONNECT;
  461. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  462. break;
  463. }
  464. musb_g_resume(musb);
  465. break;
  466. case OTG_STATE_B_IDLE:
  467. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  468. break;
  469. #endif
  470. default:
  471. WARNING("bogus %s RESUME (%s)\n",
  472. "peripheral",
  473. otg_state_string(musb));
  474. }
  475. }
  476. }
  477. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  478. /* see manual for the order of the tests */
  479. if (int_usb & MUSB_INTR_SESSREQ) {
  480. void __iomem *mbase = musb->mregs;
  481. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
  482. && (devctl & MUSB_DEVCTL_BDEVICE)) {
  483. DBG(3, "SessReq while on B state\n");
  484. return IRQ_HANDLED;
  485. }
  486. DBG(1, "SESSION_REQUEST (%s)\n", otg_state_string(musb));
  487. /* IRQ arrives from ID pin sense or (later, if VBUS power
  488. * is removed) SRP. responses are time critical:
  489. * - turn on VBUS (with silicon-specific mechanism)
  490. * - go through A_WAIT_VRISE
  491. * - ... to A_WAIT_BCON.
  492. * a_wait_vrise_tmout triggers VBUS_ERROR transitions
  493. */
  494. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  495. musb->ep0_stage = MUSB_EP0_START;
  496. musb->xceiv->state = OTG_STATE_A_IDLE;
  497. MUSB_HST_MODE(musb);
  498. musb_set_vbus(musb, 1);
  499. handled = IRQ_HANDLED;
  500. }
  501. if (int_usb & MUSB_INTR_VBUSERROR) {
  502. int ignore = 0;
  503. /* During connection as an A-Device, we may see a short
  504. * current spikes causing voltage drop, because of cable
  505. * and peripheral capacitance combined with vbus draw.
  506. * (So: less common with truly self-powered devices, where
  507. * vbus doesn't act like a power supply.)
  508. *
  509. * Such spikes are short; usually less than ~500 usec, max
  510. * of ~2 msec. That is, they're not sustained overcurrent
  511. * errors, though they're reported using VBUSERROR irqs.
  512. *
  513. * Workarounds: (a) hardware: use self powered devices.
  514. * (b) software: ignore non-repeated VBUS errors.
  515. *
  516. * REVISIT: do delays from lots of DEBUG_KERNEL checks
  517. * make trouble here, keeping VBUS < 4.4V ?
  518. */
  519. switch (musb->xceiv->state) {
  520. case OTG_STATE_A_HOST:
  521. /* recovery is dicey once we've gotten past the
  522. * initial stages of enumeration, but if VBUS
  523. * stayed ok at the other end of the link, and
  524. * another reset is due (at least for high speed,
  525. * to redo the chirp etc), it might work OK...
  526. */
  527. case OTG_STATE_A_WAIT_BCON:
  528. case OTG_STATE_A_WAIT_VRISE:
  529. if (musb->vbuserr_retry) {
  530. void __iomem *mbase = musb->mregs;
  531. musb->vbuserr_retry--;
  532. ignore = 1;
  533. devctl |= MUSB_DEVCTL_SESSION;
  534. musb_writeb(mbase, MUSB_DEVCTL, devctl);
  535. } else {
  536. musb->port1_status |=
  537. USB_PORT_STAT_OVERCURRENT
  538. | (USB_PORT_STAT_C_OVERCURRENT << 16);
  539. }
  540. break;
  541. default:
  542. break;
  543. }
  544. DBG(1, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
  545. otg_state_string(musb),
  546. devctl,
  547. ({ char *s;
  548. switch (devctl & MUSB_DEVCTL_VBUS) {
  549. case 0 << MUSB_DEVCTL_VBUS_SHIFT:
  550. s = "<SessEnd"; break;
  551. case 1 << MUSB_DEVCTL_VBUS_SHIFT:
  552. s = "<AValid"; break;
  553. case 2 << MUSB_DEVCTL_VBUS_SHIFT:
  554. s = "<VBusValid"; break;
  555. /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
  556. default:
  557. s = "VALID"; break;
  558. }; s; }),
  559. VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
  560. musb->port1_status);
  561. /* go through A_WAIT_VFALL then start a new session */
  562. if (!ignore)
  563. musb_set_vbus(musb, 0);
  564. handled = IRQ_HANDLED;
  565. }
  566. #endif
  567. if (int_usb & MUSB_INTR_SUSPEND) {
  568. DBG(1, "SUSPEND (%s) devctl %02x power %02x\n",
  569. otg_state_string(musb), devctl, power);
  570. handled = IRQ_HANDLED;
  571. switch (musb->xceiv->state) {
  572. #ifdef CONFIG_USB_MUSB_OTG
  573. case OTG_STATE_A_PERIPHERAL:
  574. /* We also come here if the cable is removed, since
  575. * this silicon doesn't report ID-no-longer-grounded.
  576. *
  577. * We depend on T(a_wait_bcon) to shut us down, and
  578. * hope users don't do anything dicey during this
  579. * undesired detour through A_WAIT_BCON.
  580. */
  581. musb_hnp_stop(musb);
  582. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  583. musb_root_disconnect(musb);
  584. musb_platform_try_idle(musb, jiffies
  585. + msecs_to_jiffies(musb->a_wait_bcon
  586. ? : OTG_TIME_A_WAIT_BCON));
  587. break;
  588. #endif
  589. case OTG_STATE_B_IDLE:
  590. if (!musb->is_active)
  591. break;
  592. case OTG_STATE_B_PERIPHERAL:
  593. musb_g_suspend(musb);
  594. musb->is_active = is_otg_enabled(musb)
  595. && musb->xceiv->gadget->b_hnp_enable;
  596. if (musb->is_active) {
  597. #ifdef CONFIG_USB_MUSB_OTG
  598. musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
  599. DBG(1, "HNP: Setting timer for b_ase0_brst\n");
  600. mod_timer(&musb->otg_timer, jiffies
  601. + msecs_to_jiffies(
  602. OTG_TIME_B_ASE0_BRST));
  603. #endif
  604. }
  605. break;
  606. case OTG_STATE_A_WAIT_BCON:
  607. if (musb->a_wait_bcon != 0)
  608. musb_platform_try_idle(musb, jiffies
  609. + msecs_to_jiffies(musb->a_wait_bcon));
  610. break;
  611. case OTG_STATE_A_HOST:
  612. musb->xceiv->state = OTG_STATE_A_SUSPEND;
  613. musb->is_active = is_otg_enabled(musb)
  614. && musb->xceiv->host->b_hnp_enable;
  615. break;
  616. case OTG_STATE_B_HOST:
  617. /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
  618. DBG(1, "REVISIT: SUSPEND as B_HOST\n");
  619. break;
  620. default:
  621. /* "should not happen" */
  622. musb->is_active = 0;
  623. break;
  624. }
  625. }
  626. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  627. if (int_usb & MUSB_INTR_CONNECT) {
  628. struct usb_hcd *hcd = musb_to_hcd(musb);
  629. handled = IRQ_HANDLED;
  630. musb->is_active = 1;
  631. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  632. musb->ep0_stage = MUSB_EP0_START;
  633. #ifdef CONFIG_USB_MUSB_OTG
  634. /* flush endpoints when transitioning from Device Mode */
  635. if (is_peripheral_active(musb)) {
  636. /* REVISIT HNP; just force disconnect */
  637. }
  638. musb_writew(musb->mregs, MUSB_INTRTXE, musb->epmask);
  639. musb_writew(musb->mregs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  640. musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
  641. #endif
  642. musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
  643. |USB_PORT_STAT_HIGH_SPEED
  644. |USB_PORT_STAT_ENABLE
  645. );
  646. musb->port1_status |= USB_PORT_STAT_CONNECTION
  647. |(USB_PORT_STAT_C_CONNECTION << 16);
  648. /* high vs full speed is just a guess until after reset */
  649. if (devctl & MUSB_DEVCTL_LSDEV)
  650. musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
  651. /* indicate new connection to OTG machine */
  652. switch (musb->xceiv->state) {
  653. case OTG_STATE_B_PERIPHERAL:
  654. if (int_usb & MUSB_INTR_SUSPEND) {
  655. DBG(1, "HNP: SUSPEND+CONNECT, now b_host\n");
  656. int_usb &= ~MUSB_INTR_SUSPEND;
  657. goto b_host;
  658. } else
  659. DBG(1, "CONNECT as b_peripheral???\n");
  660. break;
  661. case OTG_STATE_B_WAIT_ACON:
  662. DBG(1, "HNP: CONNECT, now b_host\n");
  663. b_host:
  664. musb->xceiv->state = OTG_STATE_B_HOST;
  665. hcd->self.is_b_host = 1;
  666. musb->ignore_disconnect = 0;
  667. del_timer(&musb->otg_timer);
  668. break;
  669. default:
  670. if ((devctl & MUSB_DEVCTL_VBUS)
  671. == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
  672. musb->xceiv->state = OTG_STATE_A_HOST;
  673. hcd->self.is_b_host = 0;
  674. }
  675. break;
  676. }
  677. /* poke the root hub */
  678. MUSB_HST_MODE(musb);
  679. if (hcd->status_urb)
  680. usb_hcd_poll_rh_status(hcd);
  681. else
  682. usb_hcd_resume_root_hub(hcd);
  683. DBG(1, "CONNECT (%s) devctl %02x\n",
  684. otg_state_string(musb), devctl);
  685. }
  686. #endif /* CONFIG_USB_MUSB_HDRC_HCD */
  687. if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
  688. DBG(1, "DISCONNECT (%s) as %s, devctl %02x\n",
  689. otg_state_string(musb),
  690. MUSB_MODE(musb), devctl);
  691. handled = IRQ_HANDLED;
  692. switch (musb->xceiv->state) {
  693. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  694. case OTG_STATE_A_HOST:
  695. case OTG_STATE_A_SUSPEND:
  696. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  697. musb_root_disconnect(musb);
  698. if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
  699. musb_platform_try_idle(musb, jiffies
  700. + msecs_to_jiffies(musb->a_wait_bcon));
  701. break;
  702. #endif /* HOST */
  703. #ifdef CONFIG_USB_MUSB_OTG
  704. case OTG_STATE_B_HOST:
  705. /* REVISIT this behaves for "real disconnect"
  706. * cases; make sure the other transitions from
  707. * from B_HOST act right too. The B_HOST code
  708. * in hnp_stop() is currently not used...
  709. */
  710. musb_root_disconnect(musb);
  711. musb_to_hcd(musb)->self.is_b_host = 0;
  712. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  713. MUSB_DEV_MODE(musb);
  714. musb_g_disconnect(musb);
  715. break;
  716. case OTG_STATE_A_PERIPHERAL:
  717. musb_hnp_stop(musb);
  718. musb_root_disconnect(musb);
  719. /* FALLTHROUGH */
  720. case OTG_STATE_B_WAIT_ACON:
  721. /* FALLTHROUGH */
  722. #endif /* OTG */
  723. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  724. case OTG_STATE_B_PERIPHERAL:
  725. case OTG_STATE_B_IDLE:
  726. musb_g_disconnect(musb);
  727. break;
  728. #endif /* GADGET */
  729. default:
  730. WARNING("unhandled DISCONNECT transition (%s)\n",
  731. otg_state_string(musb));
  732. break;
  733. }
  734. }
  735. /* mentor saves a bit: bus reset and babble share the same irq.
  736. * only host sees babble; only peripheral sees bus reset.
  737. */
  738. if (int_usb & MUSB_INTR_RESET) {
  739. handled = IRQ_HANDLED;
  740. if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
  741. /*
  742. * Looks like non-HS BABBLE can be ignored, but
  743. * HS BABBLE is an error condition. For HS the solution
  744. * is to avoid babble in the first place and fix what
  745. * caused BABBLE. When HS BABBLE happens we can only
  746. * stop the session.
  747. */
  748. if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
  749. DBG(1, "BABBLE devctl: %02x\n", devctl);
  750. else {
  751. ERR("Stopping host session -- babble\n");
  752. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  753. }
  754. } else if (is_peripheral_capable()) {
  755. DBG(1, "BUS RESET as %s\n", otg_state_string(musb));
  756. switch (musb->xceiv->state) {
  757. #ifdef CONFIG_USB_OTG
  758. case OTG_STATE_A_SUSPEND:
  759. /* We need to ignore disconnect on suspend
  760. * otherwise tusb 2.0 won't reconnect after a
  761. * power cycle, which breaks otg compliance.
  762. */
  763. musb->ignore_disconnect = 1;
  764. musb_g_reset(musb);
  765. /* FALLTHROUGH */
  766. case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
  767. /* never use invalid T(a_wait_bcon) */
  768. DBG(1, "HNP: in %s, %d msec timeout\n",
  769. otg_state_string(musb),
  770. TA_WAIT_BCON(musb));
  771. mod_timer(&musb->otg_timer, jiffies
  772. + msecs_to_jiffies(TA_WAIT_BCON(musb)));
  773. break;
  774. case OTG_STATE_A_PERIPHERAL:
  775. musb->ignore_disconnect = 0;
  776. del_timer(&musb->otg_timer);
  777. musb_g_reset(musb);
  778. break;
  779. case OTG_STATE_B_WAIT_ACON:
  780. DBG(1, "HNP: RESET (%s), to b_peripheral\n",
  781. otg_state_string(musb));
  782. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  783. musb_g_reset(musb);
  784. break;
  785. #endif
  786. case OTG_STATE_B_IDLE:
  787. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  788. /* FALLTHROUGH */
  789. case OTG_STATE_B_PERIPHERAL:
  790. musb_g_reset(musb);
  791. break;
  792. default:
  793. DBG(1, "Unhandled BUS RESET as %s\n",
  794. otg_state_string(musb));
  795. }
  796. }
  797. }
  798. #if 0
  799. /* REVISIT ... this would be for multiplexing periodic endpoints, or
  800. * supporting transfer phasing to prevent exceeding ISO bandwidth
  801. * limits of a given frame or microframe.
  802. *
  803. * It's not needed for peripheral side, which dedicates endpoints;
  804. * though it _might_ use SOF irqs for other purposes.
  805. *
  806. * And it's not currently needed for host side, which also dedicates
  807. * endpoints, relies on TX/RX interval registers, and isn't claimed
  808. * to support ISO transfers yet.
  809. */
  810. if (int_usb & MUSB_INTR_SOF) {
  811. void __iomem *mbase = musb->mregs;
  812. struct musb_hw_ep *ep;
  813. u8 epnum;
  814. u16 frame;
  815. DBG(6, "START_OF_FRAME\n");
  816. handled = IRQ_HANDLED;
  817. /* start any periodic Tx transfers waiting for current frame */
  818. frame = musb_readw(mbase, MUSB_FRAME);
  819. ep = musb->endpoints;
  820. for (epnum = 1; (epnum < musb->nr_endpoints)
  821. && (musb->epmask >= (1 << epnum));
  822. epnum++, ep++) {
  823. /*
  824. * FIXME handle framecounter wraps (12 bits)
  825. * eliminate duplicated StartUrb logic
  826. */
  827. if (ep->dwWaitFrame >= frame) {
  828. ep->dwWaitFrame = 0;
  829. pr_debug("SOF --> periodic TX%s on %d\n",
  830. ep->tx_channel ? " DMA" : "",
  831. epnum);
  832. if (!ep->tx_channel)
  833. musb_h_tx_start(musb, epnum);
  834. else
  835. cppi_hostdma_start(musb, epnum);
  836. }
  837. } /* end of for loop */
  838. }
  839. #endif
  840. schedule_work(&musb->irq_work);
  841. return handled;
  842. }
  843. /*-------------------------------------------------------------------------*/
  844. /*
  845. * Program the HDRC to start (enable interrupts, dma, etc.).
  846. */
  847. void musb_start(struct musb *musb)
  848. {
  849. void __iomem *regs = musb->mregs;
  850. u8 devctl = musb_readb(regs, MUSB_DEVCTL);
  851. DBG(2, "<== devctl %02x\n", devctl);
  852. /* Set INT enable registers, enable interrupts */
  853. musb_writew(regs, MUSB_INTRTXE, musb->epmask);
  854. musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  855. musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
  856. musb_writeb(regs, MUSB_TESTMODE, 0);
  857. /* put into basic highspeed mode and start session */
  858. musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
  859. | MUSB_POWER_SOFTCONN
  860. | MUSB_POWER_HSENAB
  861. /* ENSUSPEND wedges tusb */
  862. /* | MUSB_POWER_ENSUSPEND */
  863. );
  864. musb->is_active = 0;
  865. devctl = musb_readb(regs, MUSB_DEVCTL);
  866. devctl &= ~MUSB_DEVCTL_SESSION;
  867. if (is_otg_enabled(musb)) {
  868. /* session started after:
  869. * (a) ID-grounded irq, host mode;
  870. * (b) vbus present/connect IRQ, peripheral mode;
  871. * (c) peripheral initiates, using SRP
  872. */
  873. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  874. musb->is_active = 1;
  875. else
  876. devctl |= MUSB_DEVCTL_SESSION;
  877. } else if (is_host_enabled(musb)) {
  878. /* assume ID pin is hard-wired to ground */
  879. devctl |= MUSB_DEVCTL_SESSION;
  880. } else /* peripheral is enabled */ {
  881. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  882. musb->is_active = 1;
  883. }
  884. musb_platform_enable(musb);
  885. musb_writeb(regs, MUSB_DEVCTL, devctl);
  886. }
  887. static void musb_generic_disable(struct musb *musb)
  888. {
  889. void __iomem *mbase = musb->mregs;
  890. u16 temp;
  891. /* disable interrupts */
  892. musb_writeb(mbase, MUSB_INTRUSBE, 0);
  893. musb_writew(mbase, MUSB_INTRTXE, 0);
  894. musb_writew(mbase, MUSB_INTRRXE, 0);
  895. /* off */
  896. musb_writeb(mbase, MUSB_DEVCTL, 0);
  897. /* flush pending interrupts */
  898. temp = musb_readb(mbase, MUSB_INTRUSB);
  899. temp = musb_readw(mbase, MUSB_INTRTX);
  900. temp = musb_readw(mbase, MUSB_INTRRX);
  901. }
  902. /*
  903. * Make the HDRC stop (disable interrupts, etc.);
  904. * reversible by musb_start
  905. * called on gadget driver unregister
  906. * with controller locked, irqs blocked
  907. * acts as a NOP unless some role activated the hardware
  908. */
  909. void musb_stop(struct musb *musb)
  910. {
  911. /* stop IRQs, timers, ... */
  912. musb_platform_disable(musb);
  913. musb_generic_disable(musb);
  914. DBG(3, "HDRC disabled\n");
  915. /* FIXME
  916. * - mark host and/or peripheral drivers unusable/inactive
  917. * - disable DMA (and enable it in HdrcStart)
  918. * - make sure we can musb_start() after musb_stop(); with
  919. * OTG mode, gadget driver module rmmod/modprobe cycles that
  920. * - ...
  921. */
  922. musb_platform_try_idle(musb, 0);
  923. }
  924. static void musb_shutdown(struct platform_device *pdev)
  925. {
  926. struct musb *musb = dev_to_musb(&pdev->dev);
  927. unsigned long flags;
  928. spin_lock_irqsave(&musb->lock, flags);
  929. musb_platform_disable(musb);
  930. musb_generic_disable(musb);
  931. if (musb->clock)
  932. clk_put(musb->clock);
  933. spin_unlock_irqrestore(&musb->lock, flags);
  934. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  935. usb_remove_hcd(musb_to_hcd(musb));
  936. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  937. musb_platform_exit(musb);
  938. /* FIXME power down */
  939. }
  940. /*-------------------------------------------------------------------------*/
  941. /*
  942. * The silicon either has hard-wired endpoint configurations, or else
  943. * "dynamic fifo" sizing. The driver has support for both, though at this
  944. * writing only the dynamic sizing is very well tested. Since we switched
  945. * away from compile-time hardware parameters, we can no longer rely on
  946. * dead code elimination to leave only the relevant one in the object file.
  947. *
  948. * We don't currently use dynamic fifo setup capability to do anything
  949. * more than selecting one of a bunch of predefined configurations.
  950. */
  951. #if defined(CONFIG_USB_TUSB6010) || \
  952. defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3) \
  953. || defined(CONFIG_ARCH_OMAP4)
  954. static ushort __initdata fifo_mode = 4;
  955. #else
  956. static ushort __initdata fifo_mode = 2;
  957. #endif
  958. /* "modprobe ... fifo_mode=1" etc */
  959. module_param(fifo_mode, ushort, 0);
  960. MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
  961. /*
  962. * tables defining fifo_mode values. define more if you like.
  963. * for host side, make sure both halves of ep1 are set up.
  964. */
  965. /* mode 0 - fits in 2KB */
  966. static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
  967. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  968. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  969. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
  970. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  971. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  972. };
  973. /* mode 1 - fits in 4KB */
  974. static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
  975. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  976. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  977. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  978. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  979. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  980. };
  981. /* mode 2 - fits in 4KB */
  982. static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
  983. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  984. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  985. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  986. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  987. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  988. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  989. };
  990. /* mode 3 - fits in 4KB */
  991. static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
  992. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  993. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  994. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  995. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  996. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  997. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  998. };
  999. /* mode 4 - fits in 16KB */
  1000. static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
  1001. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  1002. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  1003. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  1004. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  1005. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  1006. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  1007. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  1008. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  1009. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1010. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1011. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  1012. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  1013. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  1014. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  1015. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
  1016. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
  1017. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
  1018. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
  1019. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
  1020. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
  1021. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
  1022. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
  1023. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
  1024. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
  1025. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
  1026. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1027. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1028. };
  1029. /* mode 5 - fits in 8KB */
  1030. static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
  1031. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  1032. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  1033. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  1034. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  1035. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  1036. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  1037. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  1038. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  1039. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1040. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1041. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
  1042. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
  1043. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
  1044. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
  1045. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
  1046. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
  1047. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
  1048. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
  1049. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
  1050. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
  1051. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
  1052. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
  1053. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
  1054. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
  1055. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
  1056. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1057. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1058. };
  1059. /*
  1060. * configure a fifo; for non-shared endpoints, this may be called
  1061. * once for a tx fifo and once for an rx fifo.
  1062. *
  1063. * returns negative errno or offset for next fifo.
  1064. */
  1065. static int __init
  1066. fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
  1067. const struct musb_fifo_cfg *cfg, u16 offset)
  1068. {
  1069. void __iomem *mbase = musb->mregs;
  1070. int size = 0;
  1071. u16 maxpacket = cfg->maxpacket;
  1072. u16 c_off = offset >> 3;
  1073. u8 c_size;
  1074. /* expect hw_ep has already been zero-initialized */
  1075. size = ffs(max(maxpacket, (u16) 8)) - 1;
  1076. maxpacket = 1 << size;
  1077. c_size = size - 3;
  1078. if (cfg->mode == BUF_DOUBLE) {
  1079. if ((offset + (maxpacket << 1)) >
  1080. (1 << (musb->config->ram_bits + 2)))
  1081. return -EMSGSIZE;
  1082. c_size |= MUSB_FIFOSZ_DPB;
  1083. } else {
  1084. if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
  1085. return -EMSGSIZE;
  1086. }
  1087. /* configure the FIFO */
  1088. musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
  1089. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1090. /* EP0 reserved endpoint for control, bidirectional;
  1091. * EP1 reserved for bulk, two unidirection halves.
  1092. */
  1093. if (hw_ep->epnum == 1)
  1094. musb->bulk_ep = hw_ep;
  1095. /* REVISIT error check: be sure ep0 can both rx and tx ... */
  1096. #endif
  1097. switch (cfg->style) {
  1098. case FIFO_TX:
  1099. musb_write_txfifosz(mbase, c_size);
  1100. musb_write_txfifoadd(mbase, c_off);
  1101. hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1102. hw_ep->max_packet_sz_tx = maxpacket;
  1103. break;
  1104. case FIFO_RX:
  1105. musb_write_rxfifosz(mbase, c_size);
  1106. musb_write_rxfifoadd(mbase, c_off);
  1107. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1108. hw_ep->max_packet_sz_rx = maxpacket;
  1109. break;
  1110. case FIFO_RXTX:
  1111. musb_write_txfifosz(mbase, c_size);
  1112. musb_write_txfifoadd(mbase, c_off);
  1113. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1114. hw_ep->max_packet_sz_rx = maxpacket;
  1115. musb_write_rxfifosz(mbase, c_size);
  1116. musb_write_rxfifoadd(mbase, c_off);
  1117. hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
  1118. hw_ep->max_packet_sz_tx = maxpacket;
  1119. hw_ep->is_shared_fifo = true;
  1120. break;
  1121. }
  1122. /* NOTE rx and tx endpoint irqs aren't managed separately,
  1123. * which happens to be ok
  1124. */
  1125. musb->epmask |= (1 << hw_ep->epnum);
  1126. return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
  1127. }
  1128. static struct musb_fifo_cfg __initdata ep0_cfg = {
  1129. .style = FIFO_RXTX, .maxpacket = 64,
  1130. };
  1131. static int __init ep_config_from_table(struct musb *musb)
  1132. {
  1133. const struct musb_fifo_cfg *cfg;
  1134. unsigned i, n;
  1135. int offset;
  1136. struct musb_hw_ep *hw_ep = musb->endpoints;
  1137. if (musb->config->fifo_cfg) {
  1138. cfg = musb->config->fifo_cfg;
  1139. n = musb->config->fifo_cfg_size;
  1140. goto done;
  1141. }
  1142. switch (fifo_mode) {
  1143. default:
  1144. fifo_mode = 0;
  1145. /* FALLTHROUGH */
  1146. case 0:
  1147. cfg = mode_0_cfg;
  1148. n = ARRAY_SIZE(mode_0_cfg);
  1149. break;
  1150. case 1:
  1151. cfg = mode_1_cfg;
  1152. n = ARRAY_SIZE(mode_1_cfg);
  1153. break;
  1154. case 2:
  1155. cfg = mode_2_cfg;
  1156. n = ARRAY_SIZE(mode_2_cfg);
  1157. break;
  1158. case 3:
  1159. cfg = mode_3_cfg;
  1160. n = ARRAY_SIZE(mode_3_cfg);
  1161. break;
  1162. case 4:
  1163. cfg = mode_4_cfg;
  1164. n = ARRAY_SIZE(mode_4_cfg);
  1165. break;
  1166. case 5:
  1167. cfg = mode_5_cfg;
  1168. n = ARRAY_SIZE(mode_5_cfg);
  1169. break;
  1170. }
  1171. printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
  1172. musb_driver_name, fifo_mode);
  1173. done:
  1174. offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
  1175. /* assert(offset > 0) */
  1176. /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
  1177. * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
  1178. */
  1179. for (i = 0; i < n; i++) {
  1180. u8 epn = cfg->hw_ep_num;
  1181. if (epn >= musb->config->num_eps) {
  1182. pr_debug("%s: invalid ep %d\n",
  1183. musb_driver_name, epn);
  1184. return -EINVAL;
  1185. }
  1186. offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
  1187. if (offset < 0) {
  1188. pr_debug("%s: mem overrun, ep %d\n",
  1189. musb_driver_name, epn);
  1190. return -EINVAL;
  1191. }
  1192. epn++;
  1193. musb->nr_endpoints = max(epn, musb->nr_endpoints);
  1194. }
  1195. printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
  1196. musb_driver_name,
  1197. n + 1, musb->config->num_eps * 2 - 1,
  1198. offset, (1 << (musb->config->ram_bits + 2)));
  1199. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1200. if (!musb->bulk_ep) {
  1201. pr_debug("%s: missing bulk\n", musb_driver_name);
  1202. return -EINVAL;
  1203. }
  1204. #endif
  1205. return 0;
  1206. }
  1207. /*
  1208. * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
  1209. * @param musb the controller
  1210. */
  1211. static int __init ep_config_from_hw(struct musb *musb)
  1212. {
  1213. u8 epnum = 0;
  1214. struct musb_hw_ep *hw_ep;
  1215. void *mbase = musb->mregs;
  1216. int ret = 0;
  1217. DBG(2, "<== static silicon ep config\n");
  1218. /* FIXME pick up ep0 maxpacket size */
  1219. for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
  1220. musb_ep_select(mbase, epnum);
  1221. hw_ep = musb->endpoints + epnum;
  1222. ret = musb_read_fifosize(musb, hw_ep, epnum);
  1223. if (ret < 0)
  1224. break;
  1225. /* FIXME set up hw_ep->{rx,tx}_double_buffered */
  1226. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1227. /* pick an RX/TX endpoint for bulk */
  1228. if (hw_ep->max_packet_sz_tx < 512
  1229. || hw_ep->max_packet_sz_rx < 512)
  1230. continue;
  1231. /* REVISIT: this algorithm is lazy, we should at least
  1232. * try to pick a double buffered endpoint.
  1233. */
  1234. if (musb->bulk_ep)
  1235. continue;
  1236. musb->bulk_ep = hw_ep;
  1237. #endif
  1238. }
  1239. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1240. if (!musb->bulk_ep) {
  1241. pr_debug("%s: missing bulk\n", musb_driver_name);
  1242. return -EINVAL;
  1243. }
  1244. #endif
  1245. return 0;
  1246. }
  1247. enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
  1248. /* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
  1249. * configure endpoints, or take their config from silicon
  1250. */
  1251. static int __init musb_core_init(u16 musb_type, struct musb *musb)
  1252. {
  1253. u8 reg;
  1254. char *type;
  1255. char aInfo[90], aRevision[32], aDate[12];
  1256. void __iomem *mbase = musb->mregs;
  1257. int status = 0;
  1258. int i;
  1259. /* log core options (read using indexed model) */
  1260. reg = musb_read_configdata(mbase);
  1261. strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
  1262. if (reg & MUSB_CONFIGDATA_DYNFIFO) {
  1263. strcat(aInfo, ", dyn FIFOs");
  1264. musb->dyn_fifo = true;
  1265. }
  1266. if (reg & MUSB_CONFIGDATA_MPRXE) {
  1267. strcat(aInfo, ", bulk combine");
  1268. musb->bulk_combine = true;
  1269. }
  1270. if (reg & MUSB_CONFIGDATA_MPTXE) {
  1271. strcat(aInfo, ", bulk split");
  1272. musb->bulk_split = true;
  1273. }
  1274. if (reg & MUSB_CONFIGDATA_HBRXE) {
  1275. strcat(aInfo, ", HB-ISO Rx");
  1276. musb->hb_iso_rx = true;
  1277. }
  1278. if (reg & MUSB_CONFIGDATA_HBTXE) {
  1279. strcat(aInfo, ", HB-ISO Tx");
  1280. musb->hb_iso_tx = true;
  1281. }
  1282. if (reg & MUSB_CONFIGDATA_SOFTCONE)
  1283. strcat(aInfo, ", SoftConn");
  1284. printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
  1285. musb_driver_name, reg, aInfo);
  1286. aDate[0] = 0;
  1287. if (MUSB_CONTROLLER_MHDRC == musb_type) {
  1288. musb->is_multipoint = 1;
  1289. type = "M";
  1290. } else {
  1291. musb->is_multipoint = 0;
  1292. type = "";
  1293. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1294. #ifndef CONFIG_USB_OTG_BLACKLIST_HUB
  1295. printk(KERN_ERR
  1296. "%s: kernel must blacklist external hubs\n",
  1297. musb_driver_name);
  1298. #endif
  1299. #endif
  1300. }
  1301. /* log release info */
  1302. musb->hwvers = musb_read_hwvers(mbase);
  1303. snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
  1304. MUSB_HWVERS_MINOR(musb->hwvers),
  1305. (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
  1306. printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
  1307. musb_driver_name, type, aRevision, aDate);
  1308. /* configure ep0 */
  1309. musb_configure_ep0(musb);
  1310. /* discover endpoint configuration */
  1311. musb->nr_endpoints = 1;
  1312. musb->epmask = 1;
  1313. if (musb->dyn_fifo)
  1314. status = ep_config_from_table(musb);
  1315. else
  1316. status = ep_config_from_hw(musb);
  1317. if (status < 0)
  1318. return status;
  1319. /* finish init, and print endpoint config */
  1320. for (i = 0; i < musb->nr_endpoints; i++) {
  1321. struct musb_hw_ep *hw_ep = musb->endpoints + i;
  1322. hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
  1323. #ifdef CONFIG_USB_TUSB6010
  1324. hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
  1325. hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
  1326. hw_ep->fifo_sync_va =
  1327. musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
  1328. if (i == 0)
  1329. hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
  1330. else
  1331. hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
  1332. #endif
  1333. hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
  1334. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1335. hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
  1336. hw_ep->rx_reinit = 1;
  1337. hw_ep->tx_reinit = 1;
  1338. #endif
  1339. if (hw_ep->max_packet_sz_tx) {
  1340. DBG(1,
  1341. "%s: hw_ep %d%s, %smax %d\n",
  1342. musb_driver_name, i,
  1343. hw_ep->is_shared_fifo ? "shared" : "tx",
  1344. hw_ep->tx_double_buffered
  1345. ? "doublebuffer, " : "",
  1346. hw_ep->max_packet_sz_tx);
  1347. }
  1348. if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
  1349. DBG(1,
  1350. "%s: hw_ep %d%s, %smax %d\n",
  1351. musb_driver_name, i,
  1352. "rx",
  1353. hw_ep->rx_double_buffered
  1354. ? "doublebuffer, " : "",
  1355. hw_ep->max_packet_sz_rx);
  1356. }
  1357. if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
  1358. DBG(1, "hw_ep %d not configured\n", i);
  1359. }
  1360. return 0;
  1361. }
  1362. /*-------------------------------------------------------------------------*/
  1363. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3430) || \
  1364. defined(CONFIG_ARCH_OMAP4)
  1365. static irqreturn_t generic_interrupt(int irq, void *__hci)
  1366. {
  1367. unsigned long flags;
  1368. irqreturn_t retval = IRQ_NONE;
  1369. struct musb *musb = __hci;
  1370. spin_lock_irqsave(&musb->lock, flags);
  1371. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  1372. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  1373. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  1374. if (musb->int_usb || musb->int_tx || musb->int_rx)
  1375. retval = musb_interrupt(musb);
  1376. spin_unlock_irqrestore(&musb->lock, flags);
  1377. return retval;
  1378. }
  1379. #else
  1380. #define generic_interrupt NULL
  1381. #endif
  1382. /*
  1383. * handle all the irqs defined by the HDRC core. for now we expect: other
  1384. * irq sources (phy, dma, etc) will be handled first, musb->int_* values
  1385. * will be assigned, and the irq will already have been acked.
  1386. *
  1387. * called in irq context with spinlock held, irqs blocked
  1388. */
  1389. irqreturn_t musb_interrupt(struct musb *musb)
  1390. {
  1391. irqreturn_t retval = IRQ_NONE;
  1392. u8 devctl, power;
  1393. int ep_num;
  1394. u32 reg;
  1395. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1396. power = musb_readb(musb->mregs, MUSB_POWER);
  1397. DBG(4, "** IRQ %s usb%04x tx%04x rx%04x\n",
  1398. (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
  1399. musb->int_usb, musb->int_tx, musb->int_rx);
  1400. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1401. if (is_otg_enabled(musb) || is_peripheral_enabled(musb))
  1402. if (!musb->gadget_driver) {
  1403. DBG(5, "No gadget driver loaded\n");
  1404. return IRQ_HANDLED;
  1405. }
  1406. #endif
  1407. /* the core can interrupt us for multiple reasons; docs have
  1408. * a generic interrupt flowchart to follow
  1409. */
  1410. if (musb->int_usb)
  1411. retval |= musb_stage0_irq(musb, musb->int_usb,
  1412. devctl, power);
  1413. /* "stage 1" is handling endpoint irqs */
  1414. /* handle endpoint 0 first */
  1415. if (musb->int_tx & 1) {
  1416. if (devctl & MUSB_DEVCTL_HM)
  1417. retval |= musb_h_ep0_irq(musb);
  1418. else
  1419. retval |= musb_g_ep0_irq(musb);
  1420. }
  1421. /* RX on endpoints 1-15 */
  1422. reg = musb->int_rx >> 1;
  1423. ep_num = 1;
  1424. while (reg) {
  1425. if (reg & 1) {
  1426. /* musb_ep_select(musb->mregs, ep_num); */
  1427. /* REVISIT just retval = ep->rx_irq(...) */
  1428. retval = IRQ_HANDLED;
  1429. if (devctl & MUSB_DEVCTL_HM) {
  1430. if (is_host_capable())
  1431. musb_host_rx(musb, ep_num);
  1432. } else {
  1433. if (is_peripheral_capable())
  1434. musb_g_rx(musb, ep_num);
  1435. }
  1436. }
  1437. reg >>= 1;
  1438. ep_num++;
  1439. }
  1440. /* TX on endpoints 1-15 */
  1441. reg = musb->int_tx >> 1;
  1442. ep_num = 1;
  1443. while (reg) {
  1444. if (reg & 1) {
  1445. /* musb_ep_select(musb->mregs, ep_num); */
  1446. /* REVISIT just retval |= ep->tx_irq(...) */
  1447. retval = IRQ_HANDLED;
  1448. if (devctl & MUSB_DEVCTL_HM) {
  1449. if (is_host_capable())
  1450. musb_host_tx(musb, ep_num);
  1451. } else {
  1452. if (is_peripheral_capable())
  1453. musb_g_tx(musb, ep_num);
  1454. }
  1455. }
  1456. reg >>= 1;
  1457. ep_num++;
  1458. }
  1459. return retval;
  1460. }
  1461. #ifndef CONFIG_MUSB_PIO_ONLY
  1462. static int __initdata use_dma = 1;
  1463. /* "modprobe ... use_dma=0" etc */
  1464. module_param(use_dma, bool, 0);
  1465. MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
  1466. void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
  1467. {
  1468. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1469. /* called with controller lock already held */
  1470. if (!epnum) {
  1471. #ifndef CONFIG_USB_TUSB_OMAP_DMA
  1472. if (!is_cppi_enabled()) {
  1473. /* endpoint 0 */
  1474. if (devctl & MUSB_DEVCTL_HM)
  1475. musb_h_ep0_irq(musb);
  1476. else
  1477. musb_g_ep0_irq(musb);
  1478. }
  1479. #endif
  1480. } else {
  1481. /* endpoints 1..15 */
  1482. if (transmit) {
  1483. if (devctl & MUSB_DEVCTL_HM) {
  1484. if (is_host_capable())
  1485. musb_host_tx(musb, epnum);
  1486. } else {
  1487. if (is_peripheral_capable())
  1488. musb_g_tx(musb, epnum);
  1489. }
  1490. } else {
  1491. /* receive */
  1492. if (devctl & MUSB_DEVCTL_HM) {
  1493. if (is_host_capable())
  1494. musb_host_rx(musb, epnum);
  1495. } else {
  1496. if (is_peripheral_capable())
  1497. musb_g_rx(musb, epnum);
  1498. }
  1499. }
  1500. }
  1501. }
  1502. #else
  1503. #define use_dma 0
  1504. #endif
  1505. /*-------------------------------------------------------------------------*/
  1506. #ifdef CONFIG_SYSFS
  1507. static ssize_t
  1508. musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
  1509. {
  1510. struct musb *musb = dev_to_musb(dev);
  1511. unsigned long flags;
  1512. int ret = -EINVAL;
  1513. spin_lock_irqsave(&musb->lock, flags);
  1514. ret = sprintf(buf, "%s\n", otg_state_string(musb));
  1515. spin_unlock_irqrestore(&musb->lock, flags);
  1516. return ret;
  1517. }
  1518. static ssize_t
  1519. musb_mode_store(struct device *dev, struct device_attribute *attr,
  1520. const char *buf, size_t n)
  1521. {
  1522. struct musb *musb = dev_to_musb(dev);
  1523. unsigned long flags;
  1524. int status;
  1525. spin_lock_irqsave(&musb->lock, flags);
  1526. if (sysfs_streq(buf, "host"))
  1527. status = musb_platform_set_mode(musb, MUSB_HOST);
  1528. else if (sysfs_streq(buf, "peripheral"))
  1529. status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
  1530. else if (sysfs_streq(buf, "otg"))
  1531. status = musb_platform_set_mode(musb, MUSB_OTG);
  1532. else
  1533. status = -EINVAL;
  1534. spin_unlock_irqrestore(&musb->lock, flags);
  1535. return (status == 0) ? n : status;
  1536. }
  1537. static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
  1538. static ssize_t
  1539. musb_vbus_store(struct device *dev, struct device_attribute *attr,
  1540. const char *buf, size_t n)
  1541. {
  1542. struct musb *musb = dev_to_musb(dev);
  1543. unsigned long flags;
  1544. unsigned long val;
  1545. if (sscanf(buf, "%lu", &val) < 1) {
  1546. dev_err(dev, "Invalid VBUS timeout ms value\n");
  1547. return -EINVAL;
  1548. }
  1549. spin_lock_irqsave(&musb->lock, flags);
  1550. /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
  1551. musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
  1552. if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
  1553. musb->is_active = 0;
  1554. musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
  1555. spin_unlock_irqrestore(&musb->lock, flags);
  1556. return n;
  1557. }
  1558. static ssize_t
  1559. musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
  1560. {
  1561. struct musb *musb = dev_to_musb(dev);
  1562. unsigned long flags;
  1563. unsigned long val;
  1564. int vbus;
  1565. spin_lock_irqsave(&musb->lock, flags);
  1566. val = musb->a_wait_bcon;
  1567. /* FIXME get_vbus_status() is normally #defined as false...
  1568. * and is effectively TUSB-specific.
  1569. */
  1570. vbus = musb_platform_get_vbus_status(musb);
  1571. spin_unlock_irqrestore(&musb->lock, flags);
  1572. return sprintf(buf, "Vbus %s, timeout %lu msec\n",
  1573. vbus ? "on" : "off", val);
  1574. }
  1575. static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
  1576. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1577. /* Gadget drivers can't know that a host is connected so they might want
  1578. * to start SRP, but users can. This allows userspace to trigger SRP.
  1579. */
  1580. static ssize_t
  1581. musb_srp_store(struct device *dev, struct device_attribute *attr,
  1582. const char *buf, size_t n)
  1583. {
  1584. struct musb *musb = dev_to_musb(dev);
  1585. unsigned short srp;
  1586. if (sscanf(buf, "%hu", &srp) != 1
  1587. || (srp != 1)) {
  1588. dev_err(dev, "SRP: Value must be 1\n");
  1589. return -EINVAL;
  1590. }
  1591. if (srp == 1)
  1592. musb_g_wakeup(musb);
  1593. return n;
  1594. }
  1595. static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
  1596. #endif /* CONFIG_USB_GADGET_MUSB_HDRC */
  1597. static struct attribute *musb_attributes[] = {
  1598. &dev_attr_mode.attr,
  1599. &dev_attr_vbus.attr,
  1600. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1601. &dev_attr_srp.attr,
  1602. #endif
  1603. NULL
  1604. };
  1605. static const struct attribute_group musb_attr_group = {
  1606. .attrs = musb_attributes,
  1607. };
  1608. #endif /* sysfs */
  1609. /* Only used to provide driver mode change events */
  1610. static void musb_irq_work(struct work_struct *data)
  1611. {
  1612. struct musb *musb = container_of(data, struct musb, irq_work);
  1613. static int old_state;
  1614. if (musb->xceiv->state != old_state) {
  1615. old_state = musb->xceiv->state;
  1616. sysfs_notify(&musb->controller->kobj, NULL, "mode");
  1617. }
  1618. }
  1619. /* --------------------------------------------------------------------------
  1620. * Init support
  1621. */
  1622. static struct musb *__init
  1623. allocate_instance(struct device *dev,
  1624. struct musb_hdrc_config *config, void __iomem *mbase)
  1625. {
  1626. struct musb *musb;
  1627. struct musb_hw_ep *ep;
  1628. int epnum;
  1629. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1630. struct usb_hcd *hcd;
  1631. hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
  1632. if (!hcd)
  1633. return NULL;
  1634. /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
  1635. musb = hcd_to_musb(hcd);
  1636. INIT_LIST_HEAD(&musb->control);
  1637. INIT_LIST_HEAD(&musb->in_bulk);
  1638. INIT_LIST_HEAD(&musb->out_bulk);
  1639. hcd->uses_new_polling = 1;
  1640. musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
  1641. musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
  1642. #else
  1643. musb = kzalloc(sizeof *musb, GFP_KERNEL);
  1644. if (!musb)
  1645. return NULL;
  1646. dev_set_drvdata(dev, musb);
  1647. #endif
  1648. musb->mregs = mbase;
  1649. musb->ctrl_base = mbase;
  1650. musb->nIrq = -ENODEV;
  1651. musb->config = config;
  1652. BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
  1653. for (epnum = 0, ep = musb->endpoints;
  1654. epnum < musb->config->num_eps;
  1655. epnum++, ep++) {
  1656. ep->musb = musb;
  1657. ep->epnum = epnum;
  1658. }
  1659. musb->controller = dev;
  1660. return musb;
  1661. }
  1662. static void musb_free(struct musb *musb)
  1663. {
  1664. /* this has multiple entry modes. it handles fault cleanup after
  1665. * probe(), where things may be partially set up, as well as rmmod
  1666. * cleanup after everything's been de-activated.
  1667. */
  1668. #ifdef CONFIG_SYSFS
  1669. sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
  1670. #endif
  1671. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1672. musb_gadget_cleanup(musb);
  1673. #endif
  1674. if (musb->nIrq >= 0) {
  1675. if (musb->irq_wake)
  1676. disable_irq_wake(musb->nIrq);
  1677. free_irq(musb->nIrq, musb);
  1678. }
  1679. if (is_dma_capable() && musb->dma_controller) {
  1680. struct dma_controller *c = musb->dma_controller;
  1681. (void) c->stop(c);
  1682. dma_controller_destroy(c);
  1683. }
  1684. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1685. usb_put_hcd(musb_to_hcd(musb));
  1686. #else
  1687. kfree(musb);
  1688. #endif
  1689. }
  1690. /*
  1691. * Perform generic per-controller initialization.
  1692. *
  1693. * @pDevice: the controller (already clocked, etc)
  1694. * @nIrq: irq
  1695. * @mregs: virtual address of controller registers,
  1696. * not yet corrected for platform-specific offsets
  1697. */
  1698. static int __init
  1699. musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
  1700. {
  1701. int status;
  1702. struct musb *musb;
  1703. struct musb_hdrc_platform_data *plat = dev->platform_data;
  1704. /* The driver might handle more features than the board; OK.
  1705. * Fail when the board needs a feature that's not enabled.
  1706. */
  1707. if (!plat) {
  1708. dev_dbg(dev, "no platform_data?\n");
  1709. status = -ENODEV;
  1710. goto fail0;
  1711. }
  1712. switch (plat->mode) {
  1713. case MUSB_HOST:
  1714. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1715. break;
  1716. #else
  1717. goto bad_config;
  1718. #endif
  1719. case MUSB_PERIPHERAL:
  1720. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1721. break;
  1722. #else
  1723. goto bad_config;
  1724. #endif
  1725. case MUSB_OTG:
  1726. #ifdef CONFIG_USB_MUSB_OTG
  1727. break;
  1728. #else
  1729. bad_config:
  1730. #endif
  1731. default:
  1732. dev_err(dev, "incompatible Kconfig role setting\n");
  1733. status = -EINVAL;
  1734. goto fail0;
  1735. }
  1736. /* allocate */
  1737. musb = allocate_instance(dev, plat->config, ctrl);
  1738. if (!musb) {
  1739. status = -ENOMEM;
  1740. goto fail0;
  1741. }
  1742. spin_lock_init(&musb->lock);
  1743. musb->board_mode = plat->mode;
  1744. musb->board_set_power = plat->set_power;
  1745. musb->set_clock = plat->set_clock;
  1746. musb->min_power = plat->min_power;
  1747. /* Clock usage is chip-specific ... functional clock (DaVinci,
  1748. * OMAP2430), or PHY ref (some TUSB6010 boards). All this core
  1749. * code does is make sure a clock handle is available; platform
  1750. * code manages it during start/stop and suspend/resume.
  1751. */
  1752. if (plat->clock) {
  1753. musb->clock = clk_get(dev, plat->clock);
  1754. if (IS_ERR(musb->clock)) {
  1755. status = PTR_ERR(musb->clock);
  1756. musb->clock = NULL;
  1757. goto fail1;
  1758. }
  1759. }
  1760. /* The musb_platform_init() call:
  1761. * - adjusts musb->mregs and musb->isr if needed,
  1762. * - may initialize an integrated tranceiver
  1763. * - initializes musb->xceiv, usually by otg_get_transceiver()
  1764. * - activates clocks.
  1765. * - stops powering VBUS
  1766. * - assigns musb->board_set_vbus if host mode is enabled
  1767. *
  1768. * There are various transciever configurations. Blackfin,
  1769. * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
  1770. * external/discrete ones in various flavors (twl4030 family,
  1771. * isp1504, non-OTG, etc) mostly hooking up through ULPI.
  1772. */
  1773. musb->isr = generic_interrupt;
  1774. status = musb_platform_init(musb, plat->board_data);
  1775. if (status < 0)
  1776. goto fail2;
  1777. if (!musb->isr) {
  1778. status = -ENODEV;
  1779. goto fail3;
  1780. }
  1781. if (!musb->xceiv->io_ops) {
  1782. musb->xceiv->io_priv = musb->mregs;
  1783. musb->xceiv->io_ops = &musb_ulpi_access;
  1784. }
  1785. #ifndef CONFIG_MUSB_PIO_ONLY
  1786. if (use_dma && dev->dma_mask) {
  1787. struct dma_controller *c;
  1788. c = dma_controller_create(musb, musb->mregs);
  1789. musb->dma_controller = c;
  1790. if (c)
  1791. (void) c->start(c);
  1792. }
  1793. #endif
  1794. /* ideally this would be abstracted in platform setup */
  1795. if (!is_dma_capable() || !musb->dma_controller)
  1796. dev->dma_mask = NULL;
  1797. /* be sure interrupts are disabled before connecting ISR */
  1798. musb_platform_disable(musb);
  1799. musb_generic_disable(musb);
  1800. /* setup musb parts of the core (especially endpoints) */
  1801. status = musb_core_init(plat->config->multipoint
  1802. ? MUSB_CONTROLLER_MHDRC
  1803. : MUSB_CONTROLLER_HDRC, musb);
  1804. if (status < 0)
  1805. goto fail3;
  1806. #ifdef CONFIG_USB_MUSB_OTG
  1807. setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
  1808. #endif
  1809. /* Init IRQ workqueue before request_irq */
  1810. INIT_WORK(&musb->irq_work, musb_irq_work);
  1811. /* attach to the IRQ */
  1812. if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
  1813. dev_err(dev, "request_irq %d failed!\n", nIrq);
  1814. status = -ENODEV;
  1815. goto fail3;
  1816. }
  1817. musb->nIrq = nIrq;
  1818. /* FIXME this handles wakeup irqs wrong */
  1819. if (enable_irq_wake(nIrq) == 0) {
  1820. musb->irq_wake = 1;
  1821. device_init_wakeup(dev, 1);
  1822. } else {
  1823. musb->irq_wake = 0;
  1824. }
  1825. /* host side needs more setup */
  1826. if (is_host_enabled(musb)) {
  1827. struct usb_hcd *hcd = musb_to_hcd(musb);
  1828. otg_set_host(musb->xceiv, &hcd->self);
  1829. if (is_otg_enabled(musb))
  1830. hcd->self.otg_port = 1;
  1831. musb->xceiv->host = &hcd->self;
  1832. hcd->power_budget = 2 * (plat->power ? : 250);
  1833. /* program PHY to use external vBus if required */
  1834. if (plat->extvbus) {
  1835. u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1836. busctl |= MUSB_ULPI_USE_EXTVBUS;
  1837. musb_write_ulpi_buscontrol(musb->mregs, busctl);
  1838. }
  1839. }
  1840. /* For the host-only role, we can activate right away.
  1841. * (We expect the ID pin to be forcibly grounded!!)
  1842. * Otherwise, wait till the gadget driver hooks up.
  1843. */
  1844. if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
  1845. MUSB_HST_MODE(musb);
  1846. musb->xceiv->default_a = 1;
  1847. musb->xceiv->state = OTG_STATE_A_IDLE;
  1848. status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1849. DBG(1, "%s mode, status %d, devctl %02x %c\n",
  1850. "HOST", status,
  1851. musb_readb(musb->mregs, MUSB_DEVCTL),
  1852. (musb_readb(musb->mregs, MUSB_DEVCTL)
  1853. & MUSB_DEVCTL_BDEVICE
  1854. ? 'B' : 'A'));
  1855. } else /* peripheral is enabled */ {
  1856. MUSB_DEV_MODE(musb);
  1857. musb->xceiv->default_a = 0;
  1858. musb->xceiv->state = OTG_STATE_B_IDLE;
  1859. status = musb_gadget_setup(musb);
  1860. DBG(1, "%s mode, status %d, dev%02x\n",
  1861. is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
  1862. status,
  1863. musb_readb(musb->mregs, MUSB_DEVCTL));
  1864. }
  1865. if (status < 0)
  1866. goto fail3;
  1867. status = musb_init_debugfs(musb);
  1868. if (status < 0)
  1869. goto fail4;
  1870. #ifdef CONFIG_SYSFS
  1871. status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
  1872. if (status)
  1873. goto fail5;
  1874. #endif
  1875. dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
  1876. ({char *s;
  1877. switch (musb->board_mode) {
  1878. case MUSB_HOST: s = "Host"; break;
  1879. case MUSB_PERIPHERAL: s = "Peripheral"; break;
  1880. default: s = "OTG"; break;
  1881. }; s; }),
  1882. ctrl,
  1883. (is_dma_capable() && musb->dma_controller)
  1884. ? "DMA" : "PIO",
  1885. musb->nIrq);
  1886. return 0;
  1887. fail5:
  1888. musb_exit_debugfs(musb);
  1889. fail4:
  1890. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  1891. usb_remove_hcd(musb_to_hcd(musb));
  1892. else
  1893. musb_gadget_cleanup(musb);
  1894. fail3:
  1895. if (musb->irq_wake)
  1896. device_init_wakeup(dev, 0);
  1897. musb_platform_exit(musb);
  1898. fail2:
  1899. if (musb->clock)
  1900. clk_put(musb->clock);
  1901. fail1:
  1902. dev_err(musb->controller,
  1903. "musb_init_controller failed with status %d\n", status);
  1904. musb_free(musb);
  1905. fail0:
  1906. return status;
  1907. }
  1908. /*-------------------------------------------------------------------------*/
  1909. /* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
  1910. * bridge to a platform device; this driver then suffices.
  1911. */
  1912. #ifndef CONFIG_MUSB_PIO_ONLY
  1913. static u64 *orig_dma_mask;
  1914. #endif
  1915. static int __init musb_probe(struct platform_device *pdev)
  1916. {
  1917. struct device *dev = &pdev->dev;
  1918. int irq = platform_get_irq(pdev, 0);
  1919. int status;
  1920. struct resource *iomem;
  1921. void __iomem *base;
  1922. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1923. if (!iomem || irq == 0)
  1924. return -ENODEV;
  1925. base = ioremap(iomem->start, resource_size(iomem));
  1926. if (!base) {
  1927. dev_err(dev, "ioremap failed\n");
  1928. return -ENOMEM;
  1929. }
  1930. #ifndef CONFIG_MUSB_PIO_ONLY
  1931. /* clobbered by use_dma=n */
  1932. orig_dma_mask = dev->dma_mask;
  1933. #endif
  1934. status = musb_init_controller(dev, irq, base);
  1935. if (status < 0)
  1936. iounmap(base);
  1937. return status;
  1938. }
  1939. static int __exit musb_remove(struct platform_device *pdev)
  1940. {
  1941. struct musb *musb = dev_to_musb(&pdev->dev);
  1942. void __iomem *ctrl_base = musb->ctrl_base;
  1943. /* this gets called on rmmod.
  1944. * - Host mode: host may still be active
  1945. * - Peripheral mode: peripheral is deactivated (or never-activated)
  1946. * - OTG mode: both roles are deactivated (or never-activated)
  1947. */
  1948. musb_exit_debugfs(musb);
  1949. musb_shutdown(pdev);
  1950. musb_free(musb);
  1951. iounmap(ctrl_base);
  1952. device_init_wakeup(&pdev->dev, 0);
  1953. #ifndef CONFIG_MUSB_PIO_ONLY
  1954. pdev->dev.dma_mask = orig_dma_mask;
  1955. #endif
  1956. return 0;
  1957. }
  1958. #ifdef CONFIG_PM
  1959. static struct musb_context_registers musb_context;
  1960. void musb_save_context(struct musb *musb)
  1961. {
  1962. int i;
  1963. void __iomem *musb_base = musb->mregs;
  1964. void __iomem *epio;
  1965. if (is_host_enabled(musb)) {
  1966. musb_context.frame = musb_readw(musb_base, MUSB_FRAME);
  1967. musb_context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
  1968. musb_context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1969. }
  1970. musb_context.power = musb_readb(musb_base, MUSB_POWER);
  1971. musb_context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
  1972. musb_context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
  1973. musb_context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
  1974. musb_context.index = musb_readb(musb_base, MUSB_INDEX);
  1975. musb_context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
  1976. for (i = 0; i < musb->config->num_eps; ++i) {
  1977. epio = musb->endpoints[i].regs;
  1978. musb_context.index_regs[i].txmaxp =
  1979. musb_readw(epio, MUSB_TXMAXP);
  1980. musb_context.index_regs[i].txcsr =
  1981. musb_readw(epio, MUSB_TXCSR);
  1982. musb_context.index_regs[i].rxmaxp =
  1983. musb_readw(epio, MUSB_RXMAXP);
  1984. musb_context.index_regs[i].rxcsr =
  1985. musb_readw(epio, MUSB_RXCSR);
  1986. if (musb->dyn_fifo) {
  1987. musb_context.index_regs[i].txfifoadd =
  1988. musb_read_txfifoadd(musb_base);
  1989. musb_context.index_regs[i].rxfifoadd =
  1990. musb_read_rxfifoadd(musb_base);
  1991. musb_context.index_regs[i].txfifosz =
  1992. musb_read_txfifosz(musb_base);
  1993. musb_context.index_regs[i].rxfifosz =
  1994. musb_read_rxfifosz(musb_base);
  1995. }
  1996. if (is_host_enabled(musb)) {
  1997. musb_context.index_regs[i].txtype =
  1998. musb_readb(epio, MUSB_TXTYPE);
  1999. musb_context.index_regs[i].txinterval =
  2000. musb_readb(epio, MUSB_TXINTERVAL);
  2001. musb_context.index_regs[i].rxtype =
  2002. musb_readb(epio, MUSB_RXTYPE);
  2003. musb_context.index_regs[i].rxinterval =
  2004. musb_readb(epio, MUSB_RXINTERVAL);
  2005. musb_context.index_regs[i].txfunaddr =
  2006. musb_read_txfunaddr(musb_base, i);
  2007. musb_context.index_regs[i].txhubaddr =
  2008. musb_read_txhubaddr(musb_base, i);
  2009. musb_context.index_regs[i].txhubport =
  2010. musb_read_txhubport(musb_base, i);
  2011. musb_context.index_regs[i].rxfunaddr =
  2012. musb_read_rxfunaddr(musb_base, i);
  2013. musb_context.index_regs[i].rxhubaddr =
  2014. musb_read_rxhubaddr(musb_base, i);
  2015. musb_context.index_regs[i].rxhubport =
  2016. musb_read_rxhubport(musb_base, i);
  2017. }
  2018. }
  2019. musb_platform_save_context(musb, &musb_context);
  2020. }
  2021. void musb_restore_context(struct musb *musb)
  2022. {
  2023. int i;
  2024. void __iomem *musb_base = musb->mregs;
  2025. void __iomem *ep_target_regs;
  2026. void __iomem *epio;
  2027. musb_platform_restore_context(musb, &musb_context);
  2028. if (is_host_enabled(musb)) {
  2029. musb_writew(musb_base, MUSB_FRAME, musb_context.frame);
  2030. musb_writeb(musb_base, MUSB_TESTMODE, musb_context.testmode);
  2031. musb_write_ulpi_buscontrol(musb->mregs, musb_context.busctl);
  2032. }
  2033. musb_writeb(musb_base, MUSB_POWER, musb_context.power);
  2034. musb_writew(musb_base, MUSB_INTRTXE, musb_context.intrtxe);
  2035. musb_writew(musb_base, MUSB_INTRRXE, musb_context.intrrxe);
  2036. musb_writeb(musb_base, MUSB_INTRUSBE, musb_context.intrusbe);
  2037. musb_writeb(musb_base, MUSB_DEVCTL, musb_context.devctl);
  2038. for (i = 0; i < musb->config->num_eps; ++i) {
  2039. epio = musb->endpoints[i].regs;
  2040. musb_writew(epio, MUSB_TXMAXP,
  2041. musb_context.index_regs[i].txmaxp);
  2042. musb_writew(epio, MUSB_TXCSR,
  2043. musb_context.index_regs[i].txcsr);
  2044. musb_writew(epio, MUSB_RXMAXP,
  2045. musb_context.index_regs[i].rxmaxp);
  2046. musb_writew(epio, MUSB_RXCSR,
  2047. musb_context.index_regs[i].rxcsr);
  2048. if (musb->dyn_fifo) {
  2049. musb_write_txfifosz(musb_base,
  2050. musb_context.index_regs[i].txfifosz);
  2051. musb_write_rxfifosz(musb_base,
  2052. musb_context.index_regs[i].rxfifosz);
  2053. musb_write_txfifoadd(musb_base,
  2054. musb_context.index_regs[i].txfifoadd);
  2055. musb_write_rxfifoadd(musb_base,
  2056. musb_context.index_regs[i].rxfifoadd);
  2057. }
  2058. if (is_host_enabled(musb)) {
  2059. musb_writeb(epio, MUSB_TXTYPE,
  2060. musb_context.index_regs[i].txtype);
  2061. musb_writeb(epio, MUSB_TXINTERVAL,
  2062. musb_context.index_regs[i].txinterval);
  2063. musb_writeb(epio, MUSB_RXTYPE,
  2064. musb_context.index_regs[i].rxtype);
  2065. musb_writeb(epio, MUSB_RXINTERVAL,
  2066. musb_context.index_regs[i].rxinterval);
  2067. musb_write_txfunaddr(musb_base, i,
  2068. musb_context.index_regs[i].txfunaddr);
  2069. musb_write_txhubaddr(musb_base, i,
  2070. musb_context.index_regs[i].txhubaddr);
  2071. musb_write_txhubport(musb_base, i,
  2072. musb_context.index_regs[i].txhubport);
  2073. ep_target_regs =
  2074. musb_read_target_reg_base(i, musb_base);
  2075. musb_write_rxfunaddr(ep_target_regs,
  2076. musb_context.index_regs[i].rxfunaddr);
  2077. musb_write_rxhubaddr(ep_target_regs,
  2078. musb_context.index_regs[i].rxhubaddr);
  2079. musb_write_rxhubport(ep_target_regs,
  2080. musb_context.index_regs[i].rxhubport);
  2081. }
  2082. }
  2083. }
  2084. static int musb_suspend(struct device *dev)
  2085. {
  2086. struct platform_device *pdev = to_platform_device(dev);
  2087. unsigned long flags;
  2088. struct musb *musb = dev_to_musb(&pdev->dev);
  2089. spin_lock_irqsave(&musb->lock, flags);
  2090. if (is_peripheral_active(musb)) {
  2091. /* FIXME force disconnect unless we know USB will wake
  2092. * the system up quickly enough to respond ...
  2093. */
  2094. } else if (is_host_active(musb)) {
  2095. /* we know all the children are suspended; sometimes
  2096. * they will even be wakeup-enabled.
  2097. */
  2098. }
  2099. musb_save_context(musb);
  2100. if (musb->clock) {
  2101. if (musb->set_clock)
  2102. musb->set_clock(musb->clock, 0);
  2103. else
  2104. clk_disable(musb->clock);
  2105. }
  2106. spin_unlock_irqrestore(&musb->lock, flags);
  2107. return 0;
  2108. }
  2109. static int musb_resume_noirq(struct device *dev)
  2110. {
  2111. struct platform_device *pdev = to_platform_device(dev);
  2112. struct musb *musb = dev_to_musb(&pdev->dev);
  2113. if (musb->clock) {
  2114. if (musb->set_clock)
  2115. musb->set_clock(musb->clock, 1);
  2116. else
  2117. clk_enable(musb->clock);
  2118. }
  2119. musb_restore_context(musb);
  2120. /* for static cmos like DaVinci, register values were preserved
  2121. * unless for some reason the whole soc powered down or the USB
  2122. * module got reset through the PSC (vs just being disabled).
  2123. */
  2124. return 0;
  2125. }
  2126. static const struct dev_pm_ops musb_dev_pm_ops = {
  2127. .suspend = musb_suspend,
  2128. .resume_noirq = musb_resume_noirq,
  2129. };
  2130. #define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
  2131. #else
  2132. #define MUSB_DEV_PM_OPS NULL
  2133. #endif
  2134. static struct platform_driver musb_driver = {
  2135. .driver = {
  2136. .name = (char *)musb_driver_name,
  2137. .bus = &platform_bus_type,
  2138. .owner = THIS_MODULE,
  2139. .pm = MUSB_DEV_PM_OPS,
  2140. },
  2141. .remove = __exit_p(musb_remove),
  2142. .shutdown = musb_shutdown,
  2143. };
  2144. /*-------------------------------------------------------------------------*/
  2145. static int __init musb_init(void)
  2146. {
  2147. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  2148. if (usb_disabled())
  2149. return 0;
  2150. #endif
  2151. pr_info("%s: version " MUSB_VERSION ", "
  2152. #ifdef CONFIG_MUSB_PIO_ONLY
  2153. "pio"
  2154. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  2155. "cppi-dma"
  2156. #elif defined(CONFIG_USB_INVENTRA_DMA)
  2157. "musb-dma"
  2158. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  2159. "tusb-omap-dma"
  2160. #else
  2161. "?dma?"
  2162. #endif
  2163. ", "
  2164. #ifdef CONFIG_USB_MUSB_OTG
  2165. "otg (peripheral+host)"
  2166. #elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
  2167. "peripheral"
  2168. #elif defined(CONFIG_USB_MUSB_HDRC_HCD)
  2169. "host"
  2170. #endif
  2171. ", debug=%d\n",
  2172. musb_driver_name, musb_debug);
  2173. return platform_driver_probe(&musb_driver, musb_probe);
  2174. }
  2175. /* make us init after usbcore and i2c (transceivers, regulators, etc)
  2176. * and before usb gadget and host-side drivers start to register
  2177. */
  2178. fs_initcall(musb_init);
  2179. static void __exit musb_cleanup(void)
  2180. {
  2181. platform_driver_unregister(&musb_driver);
  2182. }
  2183. module_exit(musb_cleanup);