lpfc_hw4.h 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_le32(name, ptr) \
  44. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get(name, ptr) \
  46. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  47. #define bf_set_le32(name, ptr, value) \
  48. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  49. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  50. ~(name##_MASK << name##_SHIFT)))))
  51. #define bf_set(name, ptr, value) \
  52. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  53. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  54. struct dma_address {
  55. uint32_t addr_lo;
  56. uint32_t addr_hi;
  57. };
  58. struct lpfc_sli_intf {
  59. uint32_t word0;
  60. #define lpfc_sli_intf_valid_SHIFT 29
  61. #define lpfc_sli_intf_valid_MASK 0x00000007
  62. #define lpfc_sli_intf_valid_WORD word0
  63. #define LPFC_SLI_INTF_VALID 6
  64. #define lpfc_sli_intf_featurelevel2_SHIFT 24
  65. #define lpfc_sli_intf_featurelevel2_MASK 0x0000001F
  66. #define lpfc_sli_intf_featurelevel2_WORD word0
  67. #define lpfc_sli_intf_featurelevel1_SHIFT 16
  68. #define lpfc_sli_intf_featurelevel1_MASK 0x000000FF
  69. #define lpfc_sli_intf_featurelevel1_WORD word0
  70. #define LPFC_SLI_INTF_FEATURELEVEL1_1 1
  71. #define LPFC_SLI_INTF_FEATURELEVEL1_2 2
  72. #define lpfc_sli_intf_sli_family_SHIFT 8
  73. #define lpfc_sli_intf_sli_family_MASK 0x000000FF
  74. #define lpfc_sli_intf_sli_family_WORD word0
  75. #define LPFC_SLI_INTF_FAMILY_BE2 0
  76. #define LPFC_SLI_INTF_FAMILY_BE3 1
  77. #define lpfc_sli_intf_slirev_SHIFT 4
  78. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  79. #define lpfc_sli_intf_slirev_WORD word0
  80. #define LPFC_SLI_INTF_REV_SLI3 3
  81. #define LPFC_SLI_INTF_REV_SLI4 4
  82. #define lpfc_sli_intf_if_type_SHIFT 0
  83. #define lpfc_sli_intf_if_type_MASK 0x00000007
  84. #define lpfc_sli_intf_if_type_WORD word0
  85. #define LPFC_SLI_INTF_IF_TYPE_0 0
  86. #define LPFC_SLI_INTF_IF_TYPE_1 1
  87. };
  88. #define LPFC_SLI4_MBX_EMBED true
  89. #define LPFC_SLI4_MBX_NEMBED false
  90. #define LPFC_SLI4_MB_WORD_COUNT 64
  91. #define LPFC_MAX_MQ_PAGE 8
  92. #define LPFC_MAX_WQ_PAGE 8
  93. #define LPFC_MAX_CQ_PAGE 4
  94. #define LPFC_MAX_EQ_PAGE 8
  95. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  96. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  97. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  98. /* Define SLI4 Alignment requirements. */
  99. #define LPFC_ALIGN_16_BYTE 16
  100. #define LPFC_ALIGN_64_BYTE 64
  101. /* Define SLI4 specific definitions. */
  102. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  103. #define LPFC_MBX_CMD_HDR_LENGTH 16
  104. #define LPFC_MBX_ERROR_RANGE 0x4000
  105. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  106. #define LPFC_BMBX_BIT1_ADDR_LO 0
  107. #define LPFC_RPI_HDR_COUNT 64
  108. #define LPFC_HDR_TEMPLATE_SIZE 4096
  109. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  110. #define LPFC_FCF_RECORD_WD_CNT 132
  111. #define LPFC_ENTIRE_FCF_DATABASE 0
  112. #define LPFC_DFLT_FCF_INDEX 0
  113. /* Virtual function numbers */
  114. #define LPFC_VF0 0
  115. #define LPFC_VF1 1
  116. #define LPFC_VF2 2
  117. #define LPFC_VF3 3
  118. #define LPFC_VF4 4
  119. #define LPFC_VF5 5
  120. #define LPFC_VF6 6
  121. #define LPFC_VF7 7
  122. #define LPFC_VF8 8
  123. #define LPFC_VF9 9
  124. #define LPFC_VF10 10
  125. #define LPFC_VF11 11
  126. #define LPFC_VF12 12
  127. #define LPFC_VF13 13
  128. #define LPFC_VF14 14
  129. #define LPFC_VF15 15
  130. #define LPFC_VF16 16
  131. #define LPFC_VF17 17
  132. #define LPFC_VF18 18
  133. #define LPFC_VF19 19
  134. #define LPFC_VF20 20
  135. #define LPFC_VF21 21
  136. #define LPFC_VF22 22
  137. #define LPFC_VF23 23
  138. #define LPFC_VF24 24
  139. #define LPFC_VF25 25
  140. #define LPFC_VF26 26
  141. #define LPFC_VF27 27
  142. #define LPFC_VF28 28
  143. #define LPFC_VF29 29
  144. #define LPFC_VF30 30
  145. #define LPFC_VF31 31
  146. /* PCI function numbers */
  147. #define LPFC_PCI_FUNC0 0
  148. #define LPFC_PCI_FUNC1 1
  149. #define LPFC_PCI_FUNC2 2
  150. #define LPFC_PCI_FUNC3 3
  151. #define LPFC_PCI_FUNC4 4
  152. /* Active interrupt test count */
  153. #define LPFC_ACT_INTR_CNT 4
  154. /* Delay Multiplier constant */
  155. #define LPFC_DMULT_CONST 651042
  156. #define LPFC_MIM_IMAX 636
  157. #define LPFC_FP_DEF_IMAX 10000
  158. #define LPFC_SP_DEF_IMAX 10000
  159. /* PORT_CAPABILITIES constants. */
  160. #define LPFC_MAX_SUPPORTED_PAGES 8
  161. struct ulp_bde64 {
  162. union ULP_BDE_TUS {
  163. uint32_t w;
  164. struct {
  165. #ifdef __BIG_ENDIAN_BITFIELD
  166. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  167. VALUE !! */
  168. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  169. #else /* __LITTLE_ENDIAN_BITFIELD */
  170. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  171. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  172. VALUE !! */
  173. #endif
  174. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  175. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  176. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  177. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  178. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  179. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  180. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  181. } f;
  182. } tus;
  183. uint32_t addrLow;
  184. uint32_t addrHigh;
  185. };
  186. struct lpfc_sli4_flags {
  187. uint32_t word0;
  188. #define lpfc_fip_flag_SHIFT 0
  189. #define lpfc_fip_flag_MASK 0x00000001
  190. #define lpfc_fip_flag_WORD word0
  191. };
  192. struct sli4_bls_acc {
  193. uint32_t word0_rsvd; /* Word0 must be reserved */
  194. uint32_t word1;
  195. #define lpfc_abts_orig_SHIFT 0
  196. #define lpfc_abts_orig_MASK 0x00000001
  197. #define lpfc_abts_orig_WORD word1
  198. #define LPFC_ABTS_UNSOL_RSP 1
  199. #define LPFC_ABTS_UNSOL_INT 0
  200. uint32_t word2;
  201. #define lpfc_abts_rxid_SHIFT 0
  202. #define lpfc_abts_rxid_MASK 0x0000FFFF
  203. #define lpfc_abts_rxid_WORD word2
  204. #define lpfc_abts_oxid_SHIFT 16
  205. #define lpfc_abts_oxid_MASK 0x0000FFFF
  206. #define lpfc_abts_oxid_WORD word2
  207. uint32_t word3;
  208. uint32_t word4;
  209. uint32_t word5_rsvd; /* Word5 must be reserved */
  210. };
  211. /* event queue entry structure */
  212. struct lpfc_eqe {
  213. uint32_t word0;
  214. #define lpfc_eqe_resource_id_SHIFT 16
  215. #define lpfc_eqe_resource_id_MASK 0x000000FF
  216. #define lpfc_eqe_resource_id_WORD word0
  217. #define lpfc_eqe_minor_code_SHIFT 4
  218. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  219. #define lpfc_eqe_minor_code_WORD word0
  220. #define lpfc_eqe_major_code_SHIFT 1
  221. #define lpfc_eqe_major_code_MASK 0x00000007
  222. #define lpfc_eqe_major_code_WORD word0
  223. #define lpfc_eqe_valid_SHIFT 0
  224. #define lpfc_eqe_valid_MASK 0x00000001
  225. #define lpfc_eqe_valid_WORD word0
  226. };
  227. /* completion queue entry structure (common fields for all cqe types) */
  228. struct lpfc_cqe {
  229. uint32_t reserved0;
  230. uint32_t reserved1;
  231. uint32_t reserved2;
  232. uint32_t word3;
  233. #define lpfc_cqe_valid_SHIFT 31
  234. #define lpfc_cqe_valid_MASK 0x00000001
  235. #define lpfc_cqe_valid_WORD word3
  236. #define lpfc_cqe_code_SHIFT 16
  237. #define lpfc_cqe_code_MASK 0x000000FF
  238. #define lpfc_cqe_code_WORD word3
  239. };
  240. /* Completion Queue Entry Status Codes */
  241. #define CQE_STATUS_SUCCESS 0x0
  242. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  243. #define CQE_STATUS_REMOTE_STOP 0x2
  244. #define CQE_STATUS_LOCAL_REJECT 0x3
  245. #define CQE_STATUS_NPORT_RJT 0x4
  246. #define CQE_STATUS_FABRIC_RJT 0x5
  247. #define CQE_STATUS_NPORT_BSY 0x6
  248. #define CQE_STATUS_FABRIC_BSY 0x7
  249. #define CQE_STATUS_INTERMED_RSP 0x8
  250. #define CQE_STATUS_LS_RJT 0x9
  251. #define CQE_STATUS_CMD_REJECT 0xb
  252. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  253. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  254. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  255. #define CQE_HW_STATUS_NO_ERR 0x0
  256. #define CQE_HW_STATUS_UNDERRUN 0x1
  257. #define CQE_HW_STATUS_OVERRUN 0x2
  258. /* Completion Queue Entry Codes */
  259. #define CQE_CODE_COMPL_WQE 0x1
  260. #define CQE_CODE_RELEASE_WQE 0x2
  261. #define CQE_CODE_RECEIVE 0x4
  262. #define CQE_CODE_XRI_ABORTED 0x5
  263. /* completion queue entry for wqe completions */
  264. struct lpfc_wcqe_complete {
  265. uint32_t word0;
  266. #define lpfc_wcqe_c_request_tag_SHIFT 16
  267. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  268. #define lpfc_wcqe_c_request_tag_WORD word0
  269. #define lpfc_wcqe_c_status_SHIFT 8
  270. #define lpfc_wcqe_c_status_MASK 0x000000FF
  271. #define lpfc_wcqe_c_status_WORD word0
  272. #define lpfc_wcqe_c_hw_status_SHIFT 0
  273. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  274. #define lpfc_wcqe_c_hw_status_WORD word0
  275. uint32_t total_data_placed;
  276. uint32_t parameter;
  277. uint32_t word3;
  278. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  279. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  280. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  281. #define lpfc_wcqe_c_xb_SHIFT 28
  282. #define lpfc_wcqe_c_xb_MASK 0x00000001
  283. #define lpfc_wcqe_c_xb_WORD word3
  284. #define lpfc_wcqe_c_pv_SHIFT 27
  285. #define lpfc_wcqe_c_pv_MASK 0x00000001
  286. #define lpfc_wcqe_c_pv_WORD word3
  287. #define lpfc_wcqe_c_priority_SHIFT 24
  288. #define lpfc_wcqe_c_priority_MASK 0x00000007
  289. #define lpfc_wcqe_c_priority_WORD word3
  290. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  291. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  292. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  293. };
  294. /* completion queue entry for wqe release */
  295. struct lpfc_wcqe_release {
  296. uint32_t reserved0;
  297. uint32_t reserved1;
  298. uint32_t word2;
  299. #define lpfc_wcqe_r_wq_id_SHIFT 16
  300. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  301. #define lpfc_wcqe_r_wq_id_WORD word2
  302. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  303. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  304. #define lpfc_wcqe_r_wqe_index_WORD word2
  305. uint32_t word3;
  306. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  307. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  308. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  309. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  310. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  311. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  312. };
  313. struct sli4_wcqe_xri_aborted {
  314. uint32_t word0;
  315. #define lpfc_wcqe_xa_status_SHIFT 8
  316. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  317. #define lpfc_wcqe_xa_status_WORD word0
  318. uint32_t parameter;
  319. uint32_t word2;
  320. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  321. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  322. #define lpfc_wcqe_xa_remote_xid_WORD word2
  323. #define lpfc_wcqe_xa_xri_SHIFT 0
  324. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  325. #define lpfc_wcqe_xa_xri_WORD word2
  326. uint32_t word3;
  327. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  328. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  329. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  330. #define lpfc_wcqe_xa_ia_SHIFT 30
  331. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  332. #define lpfc_wcqe_xa_ia_WORD word3
  333. #define CQE_XRI_ABORTED_IA_REMOTE 0
  334. #define CQE_XRI_ABORTED_IA_LOCAL 1
  335. #define lpfc_wcqe_xa_br_SHIFT 29
  336. #define lpfc_wcqe_xa_br_MASK 0x00000001
  337. #define lpfc_wcqe_xa_br_WORD word3
  338. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  339. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  340. #define lpfc_wcqe_xa_eo_SHIFT 28
  341. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  342. #define lpfc_wcqe_xa_eo_WORD word3
  343. #define CQE_XRI_ABORTED_EO_REMOTE 0
  344. #define CQE_XRI_ABORTED_EO_LOCAL 1
  345. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  346. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  347. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  348. };
  349. /* completion queue entry structure for rqe completion */
  350. struct lpfc_rcqe {
  351. uint32_t word0;
  352. #define lpfc_rcqe_bindex_SHIFT 16
  353. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  354. #define lpfc_rcqe_bindex_WORD word0
  355. #define lpfc_rcqe_status_SHIFT 8
  356. #define lpfc_rcqe_status_MASK 0x000000FF
  357. #define lpfc_rcqe_status_WORD word0
  358. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  359. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  360. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  361. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  362. uint32_t reserved1;
  363. uint32_t word2;
  364. #define lpfc_rcqe_length_SHIFT 16
  365. #define lpfc_rcqe_length_MASK 0x0000FFFF
  366. #define lpfc_rcqe_length_WORD word2
  367. #define lpfc_rcqe_rq_id_SHIFT 6
  368. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  369. #define lpfc_rcqe_rq_id_WORD word2
  370. #define lpfc_rcqe_fcf_id_SHIFT 0
  371. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  372. #define lpfc_rcqe_fcf_id_WORD word2
  373. uint32_t word3;
  374. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  375. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  376. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  377. #define lpfc_rcqe_port_SHIFT 30
  378. #define lpfc_rcqe_port_MASK 0x00000001
  379. #define lpfc_rcqe_port_WORD word3
  380. #define lpfc_rcqe_hdr_length_SHIFT 24
  381. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  382. #define lpfc_rcqe_hdr_length_WORD word3
  383. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  384. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  385. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  386. #define lpfc_rcqe_eof_SHIFT 8
  387. #define lpfc_rcqe_eof_MASK 0x000000FF
  388. #define lpfc_rcqe_eof_WORD word3
  389. #define FCOE_EOFn 0x41
  390. #define FCOE_EOFt 0x42
  391. #define FCOE_EOFni 0x49
  392. #define FCOE_EOFa 0x50
  393. #define lpfc_rcqe_sof_SHIFT 0
  394. #define lpfc_rcqe_sof_MASK 0x000000FF
  395. #define lpfc_rcqe_sof_WORD word3
  396. #define FCOE_SOFi2 0x2d
  397. #define FCOE_SOFi3 0x2e
  398. #define FCOE_SOFn2 0x35
  399. #define FCOE_SOFn3 0x36
  400. };
  401. struct lpfc_rqe {
  402. uint32_t address_hi;
  403. uint32_t address_lo;
  404. };
  405. /* buffer descriptors */
  406. struct lpfc_bde4 {
  407. uint32_t addr_hi;
  408. uint32_t addr_lo;
  409. uint32_t word2;
  410. #define lpfc_bde4_last_SHIFT 31
  411. #define lpfc_bde4_last_MASK 0x00000001
  412. #define lpfc_bde4_last_WORD word2
  413. #define lpfc_bde4_sge_offset_SHIFT 0
  414. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  415. #define lpfc_bde4_sge_offset_WORD word2
  416. uint32_t word3;
  417. #define lpfc_bde4_length_SHIFT 0
  418. #define lpfc_bde4_length_MASK 0x000000FF
  419. #define lpfc_bde4_length_WORD word3
  420. };
  421. struct lpfc_register {
  422. uint32_t word0;
  423. };
  424. #define LPFC_UERR_STATUS_HI 0x00A4
  425. #define LPFC_UERR_STATUS_LO 0x00A0
  426. #define LPFC_UE_MASK_HI 0x00AC
  427. #define LPFC_UE_MASK_LO 0x00A8
  428. #define LPFC_SLI_INTF 0x0058
  429. /* BAR0 Registers */
  430. #define LPFC_HST_STATE 0x00AC
  431. #define lpfc_hst_state_perr_SHIFT 31
  432. #define lpfc_hst_state_perr_MASK 0x1
  433. #define lpfc_hst_state_perr_WORD word0
  434. #define lpfc_hst_state_sfi_SHIFT 30
  435. #define lpfc_hst_state_sfi_MASK 0x1
  436. #define lpfc_hst_state_sfi_WORD word0
  437. #define lpfc_hst_state_nip_SHIFT 29
  438. #define lpfc_hst_state_nip_MASK 0x1
  439. #define lpfc_hst_state_nip_WORD word0
  440. #define lpfc_hst_state_ipc_SHIFT 28
  441. #define lpfc_hst_state_ipc_MASK 0x1
  442. #define lpfc_hst_state_ipc_WORD word0
  443. #define lpfc_hst_state_xrom_SHIFT 27
  444. #define lpfc_hst_state_xrom_MASK 0x1
  445. #define lpfc_hst_state_xrom_WORD word0
  446. #define lpfc_hst_state_dl_SHIFT 26
  447. #define lpfc_hst_state_dl_MASK 0x1
  448. #define lpfc_hst_state_dl_WORD word0
  449. #define lpfc_hst_state_port_status_SHIFT 0
  450. #define lpfc_hst_state_port_status_MASK 0xFFFF
  451. #define lpfc_hst_state_port_status_WORD word0
  452. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  453. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  454. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  455. #define LPFC_POST_STAGE_BE_RESET 0x0003
  456. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  457. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  458. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  459. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  460. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  461. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  462. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  463. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  464. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  465. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  466. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  467. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  468. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  469. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  470. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  471. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  472. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  473. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  474. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  475. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  476. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  477. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  478. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  479. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  480. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  481. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  482. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  483. #define LPFC_POST_STAGE_ARMFW_READY 0xC000
  484. #define LPFC_POST_STAGE_ARMFW_UE 0xF000
  485. /* BAR1 Registers */
  486. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  487. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  488. #define LPFC_HST_ISR0 0x0C18
  489. #define LPFC_HST_ISR1 0x0C1C
  490. #define LPFC_HST_ISR2 0x0C20
  491. #define LPFC_HST_ISR3 0x0C24
  492. #define LPFC_HST_ISR4 0x0C28
  493. #define LPFC_HST_IMR0 0x0C48
  494. #define LPFC_HST_IMR1 0x0C4C
  495. #define LPFC_HST_IMR2 0x0C50
  496. #define LPFC_HST_IMR3 0x0C54
  497. #define LPFC_HST_IMR4 0x0C58
  498. #define LPFC_HST_ISCR0 0x0C78
  499. #define LPFC_HST_ISCR1 0x0C7C
  500. #define LPFC_HST_ISCR2 0x0C80
  501. #define LPFC_HST_ISCR3 0x0C84
  502. #define LPFC_HST_ISCR4 0x0C88
  503. #define LPFC_SLI4_INTR0 BIT0
  504. #define LPFC_SLI4_INTR1 BIT1
  505. #define LPFC_SLI4_INTR2 BIT2
  506. #define LPFC_SLI4_INTR3 BIT3
  507. #define LPFC_SLI4_INTR4 BIT4
  508. #define LPFC_SLI4_INTR5 BIT5
  509. #define LPFC_SLI4_INTR6 BIT6
  510. #define LPFC_SLI4_INTR7 BIT7
  511. #define LPFC_SLI4_INTR8 BIT8
  512. #define LPFC_SLI4_INTR9 BIT9
  513. #define LPFC_SLI4_INTR10 BIT10
  514. #define LPFC_SLI4_INTR11 BIT11
  515. #define LPFC_SLI4_INTR12 BIT12
  516. #define LPFC_SLI4_INTR13 BIT13
  517. #define LPFC_SLI4_INTR14 BIT14
  518. #define LPFC_SLI4_INTR15 BIT15
  519. #define LPFC_SLI4_INTR16 BIT16
  520. #define LPFC_SLI4_INTR17 BIT17
  521. #define LPFC_SLI4_INTR18 BIT18
  522. #define LPFC_SLI4_INTR19 BIT19
  523. #define LPFC_SLI4_INTR20 BIT20
  524. #define LPFC_SLI4_INTR21 BIT21
  525. #define LPFC_SLI4_INTR22 BIT22
  526. #define LPFC_SLI4_INTR23 BIT23
  527. #define LPFC_SLI4_INTR24 BIT24
  528. #define LPFC_SLI4_INTR25 BIT25
  529. #define LPFC_SLI4_INTR26 BIT26
  530. #define LPFC_SLI4_INTR27 BIT27
  531. #define LPFC_SLI4_INTR28 BIT28
  532. #define LPFC_SLI4_INTR29 BIT29
  533. #define LPFC_SLI4_INTR30 BIT30
  534. #define LPFC_SLI4_INTR31 BIT31
  535. /* BAR2 Registers */
  536. #define LPFC_RQ_DOORBELL 0x00A0
  537. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  538. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  539. #define lpfc_rq_doorbell_num_posted_WORD word0
  540. #define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
  541. #define lpfc_rq_doorbell_id_SHIFT 0
  542. #define lpfc_rq_doorbell_id_MASK 0x03FF
  543. #define lpfc_rq_doorbell_id_WORD word0
  544. #define LPFC_WQ_DOORBELL 0x0040
  545. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  546. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  547. #define lpfc_wq_doorbell_num_posted_WORD word0
  548. #define lpfc_wq_doorbell_index_SHIFT 16
  549. #define lpfc_wq_doorbell_index_MASK 0x00FF
  550. #define lpfc_wq_doorbell_index_WORD word0
  551. #define lpfc_wq_doorbell_id_SHIFT 0
  552. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  553. #define lpfc_wq_doorbell_id_WORD word0
  554. #define LPFC_EQCQ_DOORBELL 0x0120
  555. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  556. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  557. #define lpfc_eqcq_doorbell_arm_WORD word0
  558. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  559. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  560. #define lpfc_eqcq_doorbell_num_released_WORD word0
  561. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  562. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  563. #define lpfc_eqcq_doorbell_qt_WORD word0
  564. #define LPFC_QUEUE_TYPE_COMPLETION 0
  565. #define LPFC_QUEUE_TYPE_EVENT 1
  566. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  567. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  568. #define lpfc_eqcq_doorbell_eqci_WORD word0
  569. #define lpfc_eqcq_doorbell_cqid_SHIFT 0
  570. #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
  571. #define lpfc_eqcq_doorbell_cqid_WORD word0
  572. #define lpfc_eqcq_doorbell_eqid_SHIFT 0
  573. #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
  574. #define lpfc_eqcq_doorbell_eqid_WORD word0
  575. #define LPFC_BMBX 0x0160
  576. #define lpfc_bmbx_addr_SHIFT 2
  577. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  578. #define lpfc_bmbx_addr_WORD word0
  579. #define lpfc_bmbx_hi_SHIFT 1
  580. #define lpfc_bmbx_hi_MASK 0x0001
  581. #define lpfc_bmbx_hi_WORD word0
  582. #define lpfc_bmbx_rdy_SHIFT 0
  583. #define lpfc_bmbx_rdy_MASK 0x0001
  584. #define lpfc_bmbx_rdy_WORD word0
  585. #define LPFC_MQ_DOORBELL 0x0140
  586. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  587. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  588. #define lpfc_mq_doorbell_num_posted_WORD word0
  589. #define lpfc_mq_doorbell_id_SHIFT 0
  590. #define lpfc_mq_doorbell_id_MASK 0x03FF
  591. #define lpfc_mq_doorbell_id_WORD word0
  592. struct lpfc_sli4_cfg_mhdr {
  593. uint32_t word1;
  594. #define lpfc_mbox_hdr_emb_SHIFT 0
  595. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  596. #define lpfc_mbox_hdr_emb_WORD word1
  597. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  598. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  599. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  600. uint32_t payload_length;
  601. uint32_t tag_lo;
  602. uint32_t tag_hi;
  603. uint32_t reserved5;
  604. };
  605. union lpfc_sli4_cfg_shdr {
  606. struct {
  607. uint32_t word6;
  608. #define lpfc_mbox_hdr_opcode_SHIFT 0
  609. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  610. #define lpfc_mbox_hdr_opcode_WORD word6
  611. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  612. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  613. #define lpfc_mbox_hdr_subsystem_WORD word6
  614. #define lpfc_mbox_hdr_port_number_SHIFT 16
  615. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  616. #define lpfc_mbox_hdr_port_number_WORD word6
  617. #define lpfc_mbox_hdr_domain_SHIFT 24
  618. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  619. #define lpfc_mbox_hdr_domain_WORD word6
  620. uint32_t timeout;
  621. uint32_t request_length;
  622. uint32_t reserved9;
  623. } request;
  624. struct {
  625. uint32_t word6;
  626. #define lpfc_mbox_hdr_opcode_SHIFT 0
  627. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  628. #define lpfc_mbox_hdr_opcode_WORD word6
  629. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  630. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  631. #define lpfc_mbox_hdr_subsystem_WORD word6
  632. #define lpfc_mbox_hdr_domain_SHIFT 24
  633. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  634. #define lpfc_mbox_hdr_domain_WORD word6
  635. uint32_t word7;
  636. #define lpfc_mbox_hdr_status_SHIFT 0
  637. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  638. #define lpfc_mbox_hdr_status_WORD word7
  639. #define lpfc_mbox_hdr_add_status_SHIFT 8
  640. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  641. #define lpfc_mbox_hdr_add_status_WORD word7
  642. uint32_t response_length;
  643. uint32_t actual_response_length;
  644. } response;
  645. };
  646. /* Mailbox structures */
  647. struct mbox_header {
  648. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  649. union lpfc_sli4_cfg_shdr cfg_shdr;
  650. };
  651. /* Subsystem Definitions */
  652. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  653. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  654. /* Device Specific Definitions */
  655. /* The HOST ENDIAN defines are in Big Endian format. */
  656. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  657. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  658. /* Common Opcodes */
  659. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  660. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  661. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  662. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  663. #define LPFC_MBOX_OPCODE_NOP 0x21
  664. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  665. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  666. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  667. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  668. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  669. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  670. /* FCoE Opcodes */
  671. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  672. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  673. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  674. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  675. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  676. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  677. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  678. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  679. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  680. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  681. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  682. /* Mailbox command structures */
  683. struct eq_context {
  684. uint32_t word0;
  685. #define lpfc_eq_context_size_SHIFT 31
  686. #define lpfc_eq_context_size_MASK 0x00000001
  687. #define lpfc_eq_context_size_WORD word0
  688. #define LPFC_EQE_SIZE_4 0x0
  689. #define LPFC_EQE_SIZE_16 0x1
  690. #define lpfc_eq_context_valid_SHIFT 29
  691. #define lpfc_eq_context_valid_MASK 0x00000001
  692. #define lpfc_eq_context_valid_WORD word0
  693. uint32_t word1;
  694. #define lpfc_eq_context_count_SHIFT 26
  695. #define lpfc_eq_context_count_MASK 0x00000003
  696. #define lpfc_eq_context_count_WORD word1
  697. #define LPFC_EQ_CNT_256 0x0
  698. #define LPFC_EQ_CNT_512 0x1
  699. #define LPFC_EQ_CNT_1024 0x2
  700. #define LPFC_EQ_CNT_2048 0x3
  701. #define LPFC_EQ_CNT_4096 0x4
  702. uint32_t word2;
  703. #define lpfc_eq_context_delay_multi_SHIFT 13
  704. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  705. #define lpfc_eq_context_delay_multi_WORD word2
  706. uint32_t reserved3;
  707. };
  708. struct sgl_page_pairs {
  709. uint32_t sgl_pg0_addr_lo;
  710. uint32_t sgl_pg0_addr_hi;
  711. uint32_t sgl_pg1_addr_lo;
  712. uint32_t sgl_pg1_addr_hi;
  713. };
  714. struct lpfc_mbx_post_sgl_pages {
  715. struct mbox_header header;
  716. uint32_t word0;
  717. #define lpfc_post_sgl_pages_xri_SHIFT 0
  718. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  719. #define lpfc_post_sgl_pages_xri_WORD word0
  720. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  721. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  722. #define lpfc_post_sgl_pages_xricnt_WORD word0
  723. struct sgl_page_pairs sgl_pg_pairs[1];
  724. };
  725. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  726. struct lpfc_mbx_post_uembed_sgl_page1 {
  727. union lpfc_sli4_cfg_shdr cfg_shdr;
  728. uint32_t word0;
  729. struct sgl_page_pairs sgl_pg_pairs;
  730. };
  731. struct lpfc_mbx_sge {
  732. uint32_t pa_lo;
  733. uint32_t pa_hi;
  734. uint32_t length;
  735. };
  736. struct lpfc_mbx_nembed_cmd {
  737. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  738. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  739. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  740. };
  741. struct lpfc_mbx_nembed_sge_virt {
  742. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  743. };
  744. struct lpfc_mbx_eq_create {
  745. struct mbox_header header;
  746. union {
  747. struct {
  748. uint32_t word0;
  749. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  750. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  751. #define lpfc_mbx_eq_create_num_pages_WORD word0
  752. struct eq_context context;
  753. struct dma_address page[LPFC_MAX_EQ_PAGE];
  754. } request;
  755. struct {
  756. uint32_t word0;
  757. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  758. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  759. #define lpfc_mbx_eq_create_q_id_WORD word0
  760. } response;
  761. } u;
  762. };
  763. struct lpfc_mbx_eq_destroy {
  764. struct mbox_header header;
  765. union {
  766. struct {
  767. uint32_t word0;
  768. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  769. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  770. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  771. } request;
  772. struct {
  773. uint32_t word0;
  774. } response;
  775. } u;
  776. };
  777. struct lpfc_mbx_nop {
  778. struct mbox_header header;
  779. uint32_t context[2];
  780. };
  781. struct cq_context {
  782. uint32_t word0;
  783. #define lpfc_cq_context_event_SHIFT 31
  784. #define lpfc_cq_context_event_MASK 0x00000001
  785. #define lpfc_cq_context_event_WORD word0
  786. #define lpfc_cq_context_valid_SHIFT 29
  787. #define lpfc_cq_context_valid_MASK 0x00000001
  788. #define lpfc_cq_context_valid_WORD word0
  789. #define lpfc_cq_context_count_SHIFT 27
  790. #define lpfc_cq_context_count_MASK 0x00000003
  791. #define lpfc_cq_context_count_WORD word0
  792. #define LPFC_CQ_CNT_256 0x0
  793. #define LPFC_CQ_CNT_512 0x1
  794. #define LPFC_CQ_CNT_1024 0x2
  795. uint32_t word1;
  796. #define lpfc_cq_eq_id_SHIFT 22
  797. #define lpfc_cq_eq_id_MASK 0x000000FF
  798. #define lpfc_cq_eq_id_WORD word1
  799. uint32_t reserved0;
  800. uint32_t reserved1;
  801. };
  802. struct lpfc_mbx_cq_create {
  803. struct mbox_header header;
  804. union {
  805. struct {
  806. uint32_t word0;
  807. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  808. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  809. #define lpfc_mbx_cq_create_num_pages_WORD word0
  810. struct cq_context context;
  811. struct dma_address page[LPFC_MAX_CQ_PAGE];
  812. } request;
  813. struct {
  814. uint32_t word0;
  815. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  816. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  817. #define lpfc_mbx_cq_create_q_id_WORD word0
  818. } response;
  819. } u;
  820. };
  821. struct lpfc_mbx_cq_destroy {
  822. struct mbox_header header;
  823. union {
  824. struct {
  825. uint32_t word0;
  826. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  827. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  828. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  829. } request;
  830. struct {
  831. uint32_t word0;
  832. } response;
  833. } u;
  834. };
  835. struct wq_context {
  836. uint32_t reserved0;
  837. uint32_t reserved1;
  838. uint32_t reserved2;
  839. uint32_t reserved3;
  840. };
  841. struct lpfc_mbx_wq_create {
  842. struct mbox_header header;
  843. union {
  844. struct {
  845. uint32_t word0;
  846. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  847. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  848. #define lpfc_mbx_wq_create_num_pages_WORD word0
  849. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  850. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  851. #define lpfc_mbx_wq_create_cq_id_WORD word0
  852. struct dma_address page[LPFC_MAX_WQ_PAGE];
  853. } request;
  854. struct {
  855. uint32_t word0;
  856. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  857. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  858. #define lpfc_mbx_wq_create_q_id_WORD word0
  859. } response;
  860. } u;
  861. };
  862. struct lpfc_mbx_wq_destroy {
  863. struct mbox_header header;
  864. union {
  865. struct {
  866. uint32_t word0;
  867. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  868. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  869. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  870. } request;
  871. struct {
  872. uint32_t word0;
  873. } response;
  874. } u;
  875. };
  876. #define LPFC_HDR_BUF_SIZE 128
  877. #define LPFC_DATA_BUF_SIZE 2048
  878. struct rq_context {
  879. uint32_t word0;
  880. #define lpfc_rq_context_rq_size_SHIFT 16
  881. #define lpfc_rq_context_rq_size_MASK 0x0000000F
  882. #define lpfc_rq_context_rq_size_WORD word0
  883. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  884. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  885. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  886. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  887. uint32_t reserved1;
  888. uint32_t word2;
  889. #define lpfc_rq_context_cq_id_SHIFT 16
  890. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  891. #define lpfc_rq_context_cq_id_WORD word2
  892. #define lpfc_rq_context_buf_size_SHIFT 0
  893. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  894. #define lpfc_rq_context_buf_size_WORD word2
  895. uint32_t reserved3;
  896. };
  897. struct lpfc_mbx_rq_create {
  898. struct mbox_header header;
  899. union {
  900. struct {
  901. uint32_t word0;
  902. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  903. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  904. #define lpfc_mbx_rq_create_num_pages_WORD word0
  905. struct rq_context context;
  906. struct dma_address page[LPFC_MAX_WQ_PAGE];
  907. } request;
  908. struct {
  909. uint32_t word0;
  910. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  911. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  912. #define lpfc_mbx_rq_create_q_id_WORD word0
  913. } response;
  914. } u;
  915. };
  916. struct lpfc_mbx_rq_destroy {
  917. struct mbox_header header;
  918. union {
  919. struct {
  920. uint32_t word0;
  921. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  922. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  923. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  924. } request;
  925. struct {
  926. uint32_t word0;
  927. } response;
  928. } u;
  929. };
  930. struct mq_context {
  931. uint32_t word0;
  932. #define lpfc_mq_context_cq_id_SHIFT 22
  933. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  934. #define lpfc_mq_context_cq_id_WORD word0
  935. #define lpfc_mq_context_count_SHIFT 16
  936. #define lpfc_mq_context_count_MASK 0x0000000F
  937. #define lpfc_mq_context_count_WORD word0
  938. #define LPFC_MQ_CNT_16 0x5
  939. #define LPFC_MQ_CNT_32 0x6
  940. #define LPFC_MQ_CNT_64 0x7
  941. #define LPFC_MQ_CNT_128 0x8
  942. uint32_t word1;
  943. #define lpfc_mq_context_valid_SHIFT 31
  944. #define lpfc_mq_context_valid_MASK 0x00000001
  945. #define lpfc_mq_context_valid_WORD word1
  946. uint32_t reserved2;
  947. uint32_t reserved3;
  948. };
  949. struct lpfc_mbx_mq_create {
  950. struct mbox_header header;
  951. union {
  952. struct {
  953. uint32_t word0;
  954. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  955. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  956. #define lpfc_mbx_mq_create_num_pages_WORD word0
  957. struct mq_context context;
  958. struct dma_address page[LPFC_MAX_MQ_PAGE];
  959. } request;
  960. struct {
  961. uint32_t word0;
  962. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  963. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  964. #define lpfc_mbx_mq_create_q_id_WORD word0
  965. } response;
  966. } u;
  967. };
  968. struct lpfc_mbx_mq_create_ext {
  969. struct mbox_header header;
  970. union {
  971. struct {
  972. uint32_t word0;
  973. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  974. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  975. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  976. uint32_t async_evt_bmap;
  977. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  978. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  979. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  980. #define lpfc_mbx_mq_create_ext_async_evt_fcfste_SHIFT LPFC_TRAILER_CODE_FCOE
  981. #define lpfc_mbx_mq_create_ext_async_evt_fcfste_MASK 0x00000001
  982. #define lpfc_mbx_mq_create_ext_async_evt_fcfste_WORD async_evt_bmap
  983. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  984. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  985. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  986. struct mq_context context;
  987. struct dma_address page[LPFC_MAX_MQ_PAGE];
  988. } request;
  989. struct {
  990. uint32_t word0;
  991. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  992. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  993. #define lpfc_mbx_mq_create_q_id_WORD word0
  994. } response;
  995. } u;
  996. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  997. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  998. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  999. };
  1000. struct lpfc_mbx_mq_destroy {
  1001. struct mbox_header header;
  1002. union {
  1003. struct {
  1004. uint32_t word0;
  1005. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1006. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1007. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1008. } request;
  1009. struct {
  1010. uint32_t word0;
  1011. } response;
  1012. } u;
  1013. };
  1014. struct lpfc_mbx_post_hdr_tmpl {
  1015. struct mbox_header header;
  1016. uint32_t word10;
  1017. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1018. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1019. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1020. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1021. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1022. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1023. uint32_t rpi_paddr_lo;
  1024. uint32_t rpi_paddr_hi;
  1025. };
  1026. struct sli4_sge { /* SLI-4 */
  1027. uint32_t addr_hi;
  1028. uint32_t addr_lo;
  1029. uint32_t word2;
  1030. #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
  1031. #define lpfc_sli4_sge_offset_MASK 0x00FFFFFF
  1032. #define lpfc_sli4_sge_offset_WORD word2
  1033. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
  1034. this flag !! */
  1035. #define lpfc_sli4_sge_last_MASK 0x00000001
  1036. #define lpfc_sli4_sge_last_WORD word2
  1037. uint32_t sge_len;
  1038. };
  1039. struct fcf_record {
  1040. uint32_t max_rcv_size;
  1041. uint32_t fka_adv_period;
  1042. uint32_t fip_priority;
  1043. uint32_t word3;
  1044. #define lpfc_fcf_record_mac_0_SHIFT 0
  1045. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1046. #define lpfc_fcf_record_mac_0_WORD word3
  1047. #define lpfc_fcf_record_mac_1_SHIFT 8
  1048. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1049. #define lpfc_fcf_record_mac_1_WORD word3
  1050. #define lpfc_fcf_record_mac_2_SHIFT 16
  1051. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1052. #define lpfc_fcf_record_mac_2_WORD word3
  1053. #define lpfc_fcf_record_mac_3_SHIFT 24
  1054. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1055. #define lpfc_fcf_record_mac_3_WORD word3
  1056. uint32_t word4;
  1057. #define lpfc_fcf_record_mac_4_SHIFT 0
  1058. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1059. #define lpfc_fcf_record_mac_4_WORD word4
  1060. #define lpfc_fcf_record_mac_5_SHIFT 8
  1061. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1062. #define lpfc_fcf_record_mac_5_WORD word4
  1063. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1064. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1065. #define lpfc_fcf_record_fcf_avail_WORD word4
  1066. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1067. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1068. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1069. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1070. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1071. uint32_t word5;
  1072. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1073. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1074. #define lpfc_fcf_record_fab_name_0_WORD word5
  1075. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1076. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1077. #define lpfc_fcf_record_fab_name_1_WORD word5
  1078. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1079. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1080. #define lpfc_fcf_record_fab_name_2_WORD word5
  1081. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1082. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1083. #define lpfc_fcf_record_fab_name_3_WORD word5
  1084. uint32_t word6;
  1085. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1086. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1087. #define lpfc_fcf_record_fab_name_4_WORD word6
  1088. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1089. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1090. #define lpfc_fcf_record_fab_name_5_WORD word6
  1091. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1092. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1093. #define lpfc_fcf_record_fab_name_6_WORD word6
  1094. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1095. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1096. #define lpfc_fcf_record_fab_name_7_WORD word6
  1097. uint32_t word7;
  1098. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1099. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1100. #define lpfc_fcf_record_fc_map_0_WORD word7
  1101. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1102. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1103. #define lpfc_fcf_record_fc_map_1_WORD word7
  1104. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1105. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1106. #define lpfc_fcf_record_fc_map_2_WORD word7
  1107. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1108. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1109. #define lpfc_fcf_record_fcf_valid_WORD word7
  1110. uint32_t word8;
  1111. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1112. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1113. #define lpfc_fcf_record_fcf_index_WORD word8
  1114. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1115. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1116. #define lpfc_fcf_record_fcf_state_WORD word8
  1117. uint8_t vlan_bitmap[512];
  1118. uint32_t word137;
  1119. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1120. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1121. #define lpfc_fcf_record_switch_name_0_WORD word137
  1122. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1123. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1124. #define lpfc_fcf_record_switch_name_1_WORD word137
  1125. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1126. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1127. #define lpfc_fcf_record_switch_name_2_WORD word137
  1128. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1129. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1130. #define lpfc_fcf_record_switch_name_3_WORD word137
  1131. uint32_t word138;
  1132. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1133. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1134. #define lpfc_fcf_record_switch_name_4_WORD word138
  1135. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1136. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1137. #define lpfc_fcf_record_switch_name_5_WORD word138
  1138. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1139. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1140. #define lpfc_fcf_record_switch_name_6_WORD word138
  1141. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1142. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1143. #define lpfc_fcf_record_switch_name_7_WORD word138
  1144. };
  1145. struct lpfc_mbx_read_fcf_tbl {
  1146. union lpfc_sli4_cfg_shdr cfg_shdr;
  1147. union {
  1148. struct {
  1149. uint32_t word10;
  1150. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1151. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1152. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1153. } request;
  1154. struct {
  1155. uint32_t eventag;
  1156. } response;
  1157. } u;
  1158. uint32_t word11;
  1159. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1160. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1161. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1162. };
  1163. struct lpfc_mbx_add_fcf_tbl_entry {
  1164. union lpfc_sli4_cfg_shdr cfg_shdr;
  1165. uint32_t word10;
  1166. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1167. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1168. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1169. struct lpfc_mbx_sge fcf_sge;
  1170. };
  1171. struct lpfc_mbx_del_fcf_tbl_entry {
  1172. struct mbox_header header;
  1173. uint32_t word10;
  1174. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1175. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1176. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1177. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1178. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1179. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1180. };
  1181. struct lpfc_mbx_redisc_fcf_tbl {
  1182. struct mbox_header header;
  1183. uint32_t word10;
  1184. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1185. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1186. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1187. uint32_t resvd;
  1188. uint32_t word12;
  1189. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1190. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1191. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1192. };
  1193. struct lpfc_mbx_query_fw_cfg {
  1194. struct mbox_header header;
  1195. uint32_t config_number;
  1196. uint32_t asic_rev;
  1197. uint32_t phys_port;
  1198. uint32_t function_mode;
  1199. /* firmware Function Mode */
  1200. #define lpfc_function_mode_toe_SHIFT 0
  1201. #define lpfc_function_mode_toe_MASK 0x00000001
  1202. #define lpfc_function_mode_toe_WORD function_mode
  1203. #define lpfc_function_mode_nic_SHIFT 1
  1204. #define lpfc_function_mode_nic_MASK 0x00000001
  1205. #define lpfc_function_mode_nic_WORD function_mode
  1206. #define lpfc_function_mode_rdma_SHIFT 2
  1207. #define lpfc_function_mode_rdma_MASK 0x00000001
  1208. #define lpfc_function_mode_rdma_WORD function_mode
  1209. #define lpfc_function_mode_vm_SHIFT 3
  1210. #define lpfc_function_mode_vm_MASK 0x00000001
  1211. #define lpfc_function_mode_vm_WORD function_mode
  1212. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1213. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1214. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1215. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1216. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1217. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1218. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1219. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1220. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1221. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1222. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1223. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1224. #define lpfc_function_mode_dal_SHIFT 8
  1225. #define lpfc_function_mode_dal_MASK 0x00000001
  1226. #define lpfc_function_mode_dal_WORD function_mode
  1227. #define lpfc_function_mode_lro_SHIFT 9
  1228. #define lpfc_function_mode_lro_MASK 0x00000001
  1229. #define lpfc_function_mode_lro_WORD function_mode9
  1230. #define lpfc_function_mode_flex10_SHIFT 10
  1231. #define lpfc_function_mode_flex10_MASK 0x00000001
  1232. #define lpfc_function_mode_flex10_WORD function_mode
  1233. #define lpfc_function_mode_ncsi_SHIFT 11
  1234. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1235. #define lpfc_function_mode_ncsi_WORD function_mode
  1236. };
  1237. /* Status field for embedded SLI_CONFIG mailbox command */
  1238. #define STATUS_SUCCESS 0x0
  1239. #define STATUS_FAILED 0x1
  1240. #define STATUS_ILLEGAL_REQUEST 0x2
  1241. #define STATUS_ILLEGAL_FIELD 0x3
  1242. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1243. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1244. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1245. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1246. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1247. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1248. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1249. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1250. #define STATUS_ASSERT_FAILED 0x1e
  1251. #define STATUS_INVALID_SESSION 0x1f
  1252. #define STATUS_INVALID_CONNECTION 0x20
  1253. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1254. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1255. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1256. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1257. #define STATUS_FLASHROM_READ_FAILED 0x27
  1258. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1259. #define STATUS_ERROR_ACITMAIN 0x2a
  1260. #define STATUS_REBOOT_REQUIRED 0x2c
  1261. #define STATUS_FCF_IN_USE 0x3a
  1262. #define STATUS_FCF_TABLE_EMPTY 0x43
  1263. struct lpfc_mbx_sli4_config {
  1264. struct mbox_header header;
  1265. };
  1266. struct lpfc_mbx_init_vfi {
  1267. uint32_t word1;
  1268. #define lpfc_init_vfi_vr_SHIFT 31
  1269. #define lpfc_init_vfi_vr_MASK 0x00000001
  1270. #define lpfc_init_vfi_vr_WORD word1
  1271. #define lpfc_init_vfi_vt_SHIFT 30
  1272. #define lpfc_init_vfi_vt_MASK 0x00000001
  1273. #define lpfc_init_vfi_vt_WORD word1
  1274. #define lpfc_init_vfi_vf_SHIFT 29
  1275. #define lpfc_init_vfi_vf_MASK 0x00000001
  1276. #define lpfc_init_vfi_vf_WORD word1
  1277. #define lpfc_init_vfi_vfi_SHIFT 0
  1278. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1279. #define lpfc_init_vfi_vfi_WORD word1
  1280. uint32_t word2;
  1281. #define lpfc_init_vfi_fcfi_SHIFT 0
  1282. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1283. #define lpfc_init_vfi_fcfi_WORD word2
  1284. uint32_t word3;
  1285. #define lpfc_init_vfi_pri_SHIFT 13
  1286. #define lpfc_init_vfi_pri_MASK 0x00000007
  1287. #define lpfc_init_vfi_pri_WORD word3
  1288. #define lpfc_init_vfi_vf_id_SHIFT 1
  1289. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1290. #define lpfc_init_vfi_vf_id_WORD word3
  1291. uint32_t word4;
  1292. #define lpfc_init_vfi_hop_count_SHIFT 24
  1293. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1294. #define lpfc_init_vfi_hop_count_WORD word4
  1295. };
  1296. struct lpfc_mbx_reg_vfi {
  1297. uint32_t word1;
  1298. #define lpfc_reg_vfi_vp_SHIFT 28
  1299. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1300. #define lpfc_reg_vfi_vp_WORD word1
  1301. #define lpfc_reg_vfi_vfi_SHIFT 0
  1302. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1303. #define lpfc_reg_vfi_vfi_WORD word1
  1304. uint32_t word2;
  1305. #define lpfc_reg_vfi_vpi_SHIFT 16
  1306. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1307. #define lpfc_reg_vfi_vpi_WORD word2
  1308. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1309. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1310. #define lpfc_reg_vfi_fcfi_WORD word2
  1311. uint32_t wwn[2];
  1312. struct ulp_bde64 bde;
  1313. uint32_t e_d_tov;
  1314. uint32_t r_a_tov;
  1315. uint32_t word10;
  1316. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1317. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1318. #define lpfc_reg_vfi_nport_id_WORD word10
  1319. };
  1320. struct lpfc_mbx_init_vpi {
  1321. uint32_t word1;
  1322. #define lpfc_init_vpi_vfi_SHIFT 16
  1323. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1324. #define lpfc_init_vpi_vfi_WORD word1
  1325. #define lpfc_init_vpi_vpi_SHIFT 0
  1326. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1327. #define lpfc_init_vpi_vpi_WORD word1
  1328. };
  1329. struct lpfc_mbx_read_vpi {
  1330. uint32_t word1_rsvd;
  1331. uint32_t word2;
  1332. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1333. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1334. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1335. uint32_t word3_rsvd;
  1336. uint32_t word4;
  1337. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1338. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1339. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1340. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1341. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1342. #define lpfc_mbx_read_vpi_pb_WORD word4
  1343. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1344. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1345. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1346. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1347. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1348. #define lpfc_mbx_read_vpi_ns_WORD word4
  1349. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1350. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1351. #define lpfc_mbx_read_vpi_hl_WORD word4
  1352. uint32_t word5_rsvd;
  1353. uint32_t word6;
  1354. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1355. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1356. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1357. uint32_t word7;
  1358. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1359. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1360. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1361. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1362. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1363. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1364. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1365. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1366. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1367. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1368. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1369. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1370. uint32_t word8;
  1371. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1372. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1373. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1374. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1375. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1376. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1377. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1378. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1379. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1380. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1381. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1382. #define lpfc_mbx_read_vpi_vv_WORD word8
  1383. };
  1384. struct lpfc_mbx_unreg_vfi {
  1385. uint32_t word1_rsvd;
  1386. uint32_t word2;
  1387. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1388. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1389. #define lpfc_unreg_vfi_vfi_WORD word2
  1390. };
  1391. struct lpfc_mbx_resume_rpi {
  1392. uint32_t word1;
  1393. #define lpfc_resume_rpi_index_SHIFT 0
  1394. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1395. #define lpfc_resume_rpi_index_WORD word1
  1396. #define lpfc_resume_rpi_ii_SHIFT 30
  1397. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1398. #define lpfc_resume_rpi_ii_WORD word1
  1399. #define RESUME_INDEX_RPI 0
  1400. #define RESUME_INDEX_VPI 1
  1401. #define RESUME_INDEX_VFI 2
  1402. #define RESUME_INDEX_FCFI 3
  1403. uint32_t event_tag;
  1404. };
  1405. #define REG_FCF_INVALID_QID 0xFFFF
  1406. struct lpfc_mbx_reg_fcfi {
  1407. uint32_t word1;
  1408. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1409. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1410. #define lpfc_reg_fcfi_info_index_WORD word1
  1411. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1412. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1413. #define lpfc_reg_fcfi_fcfi_WORD word1
  1414. uint32_t word2;
  1415. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1416. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1417. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1418. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1419. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1420. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1421. uint32_t word3;
  1422. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1423. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1424. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1425. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1426. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1427. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1428. uint32_t word4;
  1429. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1430. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1431. #define lpfc_reg_fcfi_type_match0_WORD word4
  1432. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1433. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1434. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1435. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1436. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1437. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1438. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1439. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1440. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1441. uint32_t word5;
  1442. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1443. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1444. #define lpfc_reg_fcfi_type_match1_WORD word5
  1445. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1446. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1447. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1448. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1449. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1450. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1451. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1452. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1453. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1454. uint32_t word6;
  1455. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1456. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1457. #define lpfc_reg_fcfi_type_match2_WORD word6
  1458. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1459. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1460. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1461. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1462. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1463. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1464. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1465. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1466. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1467. uint32_t word7;
  1468. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1469. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1470. #define lpfc_reg_fcfi_type_match3_WORD word7
  1471. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1472. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1473. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1474. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1475. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1476. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1477. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1478. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1479. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1480. uint32_t word8;
  1481. #define lpfc_reg_fcfi_mam_SHIFT 13
  1482. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1483. #define lpfc_reg_fcfi_mam_WORD word8
  1484. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1485. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1486. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1487. #define lpfc_reg_fcfi_vv_SHIFT 12
  1488. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1489. #define lpfc_reg_fcfi_vv_WORD word8
  1490. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1491. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1492. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1493. };
  1494. struct lpfc_mbx_unreg_fcfi {
  1495. uint32_t word1_rsv;
  1496. uint32_t word2;
  1497. #define lpfc_unreg_fcfi_SHIFT 0
  1498. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1499. #define lpfc_unreg_fcfi_WORD word2
  1500. };
  1501. struct lpfc_mbx_read_rev {
  1502. uint32_t word1;
  1503. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1504. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1505. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1506. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1507. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1508. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1509. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1510. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1511. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1512. #define LPFC_PREDCBX_CEE_MODE 0
  1513. #define LPFC_DCBX_CEE_MODE 1
  1514. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1515. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1516. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1517. uint32_t first_hw_rev;
  1518. uint32_t second_hw_rev;
  1519. uint32_t word4_rsvd;
  1520. uint32_t third_hw_rev;
  1521. uint32_t word6;
  1522. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1523. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1524. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1525. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1526. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1527. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1528. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1529. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1530. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1531. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1532. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1533. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1534. uint32_t word7_rsvd;
  1535. uint32_t fw_id_rev;
  1536. uint8_t fw_name[16];
  1537. uint32_t ulp_fw_id_rev;
  1538. uint8_t ulp_fw_name[16];
  1539. uint32_t word18_47_rsvd[30];
  1540. uint32_t word48;
  1541. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1542. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1543. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1544. uint32_t vpd_paddr_low;
  1545. uint32_t vpd_paddr_high;
  1546. uint32_t avail_vpd_len;
  1547. uint32_t rsvd_52_63[12];
  1548. };
  1549. struct lpfc_mbx_read_config {
  1550. uint32_t word1;
  1551. #define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
  1552. #define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
  1553. #define lpfc_mbx_rd_conf_max_bbc_WORD word1
  1554. #define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
  1555. #define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
  1556. #define lpfc_mbx_rd_conf_init_bbc_WORD word1
  1557. uint32_t word2;
  1558. #define lpfc_mbx_rd_conf_nport_did_SHIFT 0
  1559. #define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
  1560. #define lpfc_mbx_rd_conf_nport_did_WORD word2
  1561. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  1562. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  1563. #define lpfc_mbx_rd_conf_topology_WORD word2
  1564. uint32_t word3;
  1565. #define lpfc_mbx_rd_conf_ao_SHIFT 0
  1566. #define lpfc_mbx_rd_conf_ao_MASK 0x00000001
  1567. #define lpfc_mbx_rd_conf_ao_WORD word3
  1568. #define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
  1569. #define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
  1570. #define lpfc_mbx_rd_conf_bb_scn_WORD word3
  1571. #define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
  1572. #define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
  1573. #define lpfc_mbx_rd_conf_cbb_scn_WORD word3
  1574. #define lpfc_mbx_rd_conf_mc_SHIFT 29
  1575. #define lpfc_mbx_rd_conf_mc_MASK 0x00000001
  1576. #define lpfc_mbx_rd_conf_mc_WORD word3
  1577. uint32_t word4;
  1578. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  1579. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  1580. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  1581. uint32_t word5;
  1582. #define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
  1583. #define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
  1584. #define lpfc_mbx_rd_conf_lp_tov_WORD word5
  1585. uint32_t word6;
  1586. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  1587. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  1588. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  1589. uint32_t word7;
  1590. #define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
  1591. #define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
  1592. #define lpfc_mbx_rd_conf_r_t_tov_WORD word7
  1593. uint32_t word8;
  1594. #define lpfc_mbx_rd_conf_al_tov_SHIFT 0
  1595. #define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
  1596. #define lpfc_mbx_rd_conf_al_tov_WORD word8
  1597. uint32_t word9;
  1598. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  1599. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  1600. #define lpfc_mbx_rd_conf_lmt_WORD word9
  1601. uint32_t word10;
  1602. #define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
  1603. #define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
  1604. #define lpfc_mbx_rd_conf_max_alpa_WORD word10
  1605. uint32_t word11_rsvd;
  1606. uint32_t word12;
  1607. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  1608. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  1609. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  1610. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  1611. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  1612. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  1613. uint32_t word13;
  1614. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  1615. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  1616. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  1617. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  1618. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  1619. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  1620. uint32_t word14;
  1621. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  1622. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  1623. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  1624. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  1625. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  1626. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  1627. uint32_t word15;
  1628. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  1629. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  1630. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  1631. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  1632. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  1633. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  1634. uint32_t word16;
  1635. #define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
  1636. #define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
  1637. #define lpfc_mbx_rd_conf_fcfi_base_WORD word16
  1638. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  1639. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  1640. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  1641. uint32_t word17;
  1642. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  1643. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  1644. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  1645. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  1646. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  1647. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  1648. uint32_t word18;
  1649. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  1650. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  1651. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  1652. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  1653. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  1654. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  1655. };
  1656. struct lpfc_mbx_request_features {
  1657. uint32_t word1;
  1658. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  1659. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  1660. #define lpfc_mbx_rq_ftr_qry_WORD word1
  1661. uint32_t word2;
  1662. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  1663. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  1664. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  1665. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  1666. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  1667. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  1668. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  1669. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  1670. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  1671. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  1672. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  1673. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  1674. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  1675. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  1676. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  1677. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  1678. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  1679. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  1680. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  1681. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  1682. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  1683. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  1684. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  1685. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  1686. uint32_t word3;
  1687. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  1688. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  1689. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  1690. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  1691. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  1692. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  1693. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  1694. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  1695. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  1696. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  1697. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  1698. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  1699. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  1700. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  1701. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  1702. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  1703. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  1704. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  1705. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  1706. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  1707. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  1708. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  1709. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  1710. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  1711. };
  1712. struct lpfc_mbx_supp_pages {
  1713. uint32_t word1;
  1714. #define qs_SHIFT 0
  1715. #define qs_MASK 0x00000001
  1716. #define qs_WORD word1
  1717. #define wr_SHIFT 1
  1718. #define wr_MASK 0x00000001
  1719. #define wr_WORD word1
  1720. #define pf_SHIFT 8
  1721. #define pf_MASK 0x000000ff
  1722. #define pf_WORD word1
  1723. #define cpn_SHIFT 16
  1724. #define cpn_MASK 0x000000ff
  1725. #define cpn_WORD word1
  1726. uint32_t word2;
  1727. #define list_offset_SHIFT 0
  1728. #define list_offset_MASK 0x000000ff
  1729. #define list_offset_WORD word2
  1730. #define next_offset_SHIFT 8
  1731. #define next_offset_MASK 0x000000ff
  1732. #define next_offset_WORD word2
  1733. #define elem_cnt_SHIFT 16
  1734. #define elem_cnt_MASK 0x000000ff
  1735. #define elem_cnt_WORD word2
  1736. uint32_t word3;
  1737. #define pn_0_SHIFT 24
  1738. #define pn_0_MASK 0x000000ff
  1739. #define pn_0_WORD word3
  1740. #define pn_1_SHIFT 16
  1741. #define pn_1_MASK 0x000000ff
  1742. #define pn_1_WORD word3
  1743. #define pn_2_SHIFT 8
  1744. #define pn_2_MASK 0x000000ff
  1745. #define pn_2_WORD word3
  1746. #define pn_3_SHIFT 0
  1747. #define pn_3_MASK 0x000000ff
  1748. #define pn_3_WORD word3
  1749. uint32_t word4;
  1750. #define pn_4_SHIFT 24
  1751. #define pn_4_MASK 0x000000ff
  1752. #define pn_4_WORD word4
  1753. #define pn_5_SHIFT 16
  1754. #define pn_5_MASK 0x000000ff
  1755. #define pn_5_WORD word4
  1756. #define pn_6_SHIFT 8
  1757. #define pn_6_MASK 0x000000ff
  1758. #define pn_6_WORD word4
  1759. #define pn_7_SHIFT 0
  1760. #define pn_7_MASK 0x000000ff
  1761. #define pn_7_WORD word4
  1762. uint32_t rsvd[27];
  1763. #define LPFC_SUPP_PAGES 0
  1764. #define LPFC_BLOCK_GUARD_PROFILES 1
  1765. #define LPFC_SLI4_PARAMETERS 2
  1766. };
  1767. struct lpfc_mbx_sli4_params {
  1768. uint32_t word1;
  1769. #define qs_SHIFT 0
  1770. #define qs_MASK 0x00000001
  1771. #define qs_WORD word1
  1772. #define wr_SHIFT 1
  1773. #define wr_MASK 0x00000001
  1774. #define wr_WORD word1
  1775. #define pf_SHIFT 8
  1776. #define pf_MASK 0x000000ff
  1777. #define pf_WORD word1
  1778. #define cpn_SHIFT 16
  1779. #define cpn_MASK 0x000000ff
  1780. #define cpn_WORD word1
  1781. uint32_t word2;
  1782. #define if_type_SHIFT 0
  1783. #define if_type_MASK 0x00000007
  1784. #define if_type_WORD word2
  1785. #define sli_rev_SHIFT 4
  1786. #define sli_rev_MASK 0x0000000f
  1787. #define sli_rev_WORD word2
  1788. #define sli_family_SHIFT 8
  1789. #define sli_family_MASK 0x000000ff
  1790. #define sli_family_WORD word2
  1791. #define featurelevel_1_SHIFT 16
  1792. #define featurelevel_1_MASK 0x000000ff
  1793. #define featurelevel_1_WORD word2
  1794. #define featurelevel_2_SHIFT 24
  1795. #define featurelevel_2_MASK 0x0000001f
  1796. #define featurelevel_2_WORD word2
  1797. uint32_t word3;
  1798. #define fcoe_SHIFT 0
  1799. #define fcoe_MASK 0x00000001
  1800. #define fcoe_WORD word3
  1801. #define fc_SHIFT 1
  1802. #define fc_MASK 0x00000001
  1803. #define fc_WORD word3
  1804. #define nic_SHIFT 2
  1805. #define nic_MASK 0x00000001
  1806. #define nic_WORD word3
  1807. #define iscsi_SHIFT 3
  1808. #define iscsi_MASK 0x00000001
  1809. #define iscsi_WORD word3
  1810. #define rdma_SHIFT 4
  1811. #define rdma_MASK 0x00000001
  1812. #define rdma_WORD word3
  1813. uint32_t sge_supp_len;
  1814. #define SLI4_PAGE_SIZE 4096
  1815. uint32_t word5;
  1816. #define if_page_sz_SHIFT 0
  1817. #define if_page_sz_MASK 0x0000ffff
  1818. #define if_page_sz_WORD word5
  1819. #define loopbk_scope_SHIFT 24
  1820. #define loopbk_scope_MASK 0x0000000f
  1821. #define loopbk_scope_WORD word5
  1822. #define rq_db_window_SHIFT 28
  1823. #define rq_db_window_MASK 0x0000000f
  1824. #define rq_db_window_WORD word5
  1825. uint32_t word6;
  1826. #define eq_pages_SHIFT 0
  1827. #define eq_pages_MASK 0x0000000f
  1828. #define eq_pages_WORD word6
  1829. #define eqe_size_SHIFT 8
  1830. #define eqe_size_MASK 0x000000ff
  1831. #define eqe_size_WORD word6
  1832. uint32_t word7;
  1833. #define cq_pages_SHIFT 0
  1834. #define cq_pages_MASK 0x0000000f
  1835. #define cq_pages_WORD word7
  1836. #define cqe_size_SHIFT 8
  1837. #define cqe_size_MASK 0x000000ff
  1838. #define cqe_size_WORD word7
  1839. uint32_t word8;
  1840. #define mq_pages_SHIFT 0
  1841. #define mq_pages_MASK 0x0000000f
  1842. #define mq_pages_WORD word8
  1843. #define mqe_size_SHIFT 8
  1844. #define mqe_size_MASK 0x000000ff
  1845. #define mqe_size_WORD word8
  1846. #define mq_elem_cnt_SHIFT 16
  1847. #define mq_elem_cnt_MASK 0x000000ff
  1848. #define mq_elem_cnt_WORD word8
  1849. uint32_t word9;
  1850. #define wq_pages_SHIFT 0
  1851. #define wq_pages_MASK 0x0000ffff
  1852. #define wq_pages_WORD word9
  1853. #define wqe_size_SHIFT 8
  1854. #define wqe_size_MASK 0x000000ff
  1855. #define wqe_size_WORD word9
  1856. uint32_t word10;
  1857. #define rq_pages_SHIFT 0
  1858. #define rq_pages_MASK 0x0000ffff
  1859. #define rq_pages_WORD word10
  1860. #define rqe_size_SHIFT 8
  1861. #define rqe_size_MASK 0x000000ff
  1862. #define rqe_size_WORD word10
  1863. uint32_t word11;
  1864. #define hdr_pages_SHIFT 0
  1865. #define hdr_pages_MASK 0x0000000f
  1866. #define hdr_pages_WORD word11
  1867. #define hdr_size_SHIFT 8
  1868. #define hdr_size_MASK 0x0000000f
  1869. #define hdr_size_WORD word11
  1870. #define hdr_pp_align_SHIFT 16
  1871. #define hdr_pp_align_MASK 0x0000ffff
  1872. #define hdr_pp_align_WORD word11
  1873. uint32_t word12;
  1874. #define sgl_pages_SHIFT 0
  1875. #define sgl_pages_MASK 0x0000000f
  1876. #define sgl_pages_WORD word12
  1877. #define sgl_pp_align_SHIFT 16
  1878. #define sgl_pp_align_MASK 0x0000ffff
  1879. #define sgl_pp_align_WORD word12
  1880. uint32_t rsvd_13_63[51];
  1881. };
  1882. /* Mailbox Completion Queue Error Messages */
  1883. #define MB_CQE_STATUS_SUCCESS 0x0
  1884. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  1885. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  1886. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  1887. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  1888. #define MB_CQE_STATUS_DMA_FAILED 0x5
  1889. /* mailbox queue entry structure */
  1890. struct lpfc_mqe {
  1891. uint32_t word0;
  1892. #define lpfc_mqe_status_SHIFT 16
  1893. #define lpfc_mqe_status_MASK 0x0000FFFF
  1894. #define lpfc_mqe_status_WORD word0
  1895. #define lpfc_mqe_command_SHIFT 8
  1896. #define lpfc_mqe_command_MASK 0x000000FF
  1897. #define lpfc_mqe_command_WORD word0
  1898. union {
  1899. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  1900. /* sli4 mailbox commands */
  1901. struct lpfc_mbx_sli4_config sli4_config;
  1902. struct lpfc_mbx_init_vfi init_vfi;
  1903. struct lpfc_mbx_reg_vfi reg_vfi;
  1904. struct lpfc_mbx_reg_vfi unreg_vfi;
  1905. struct lpfc_mbx_init_vpi init_vpi;
  1906. struct lpfc_mbx_resume_rpi resume_rpi;
  1907. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  1908. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  1909. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  1910. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  1911. struct lpfc_mbx_reg_fcfi reg_fcfi;
  1912. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  1913. struct lpfc_mbx_mq_create mq_create;
  1914. struct lpfc_mbx_mq_create_ext mq_create_ext;
  1915. struct lpfc_mbx_eq_create eq_create;
  1916. struct lpfc_mbx_cq_create cq_create;
  1917. struct lpfc_mbx_wq_create wq_create;
  1918. struct lpfc_mbx_rq_create rq_create;
  1919. struct lpfc_mbx_mq_destroy mq_destroy;
  1920. struct lpfc_mbx_eq_destroy eq_destroy;
  1921. struct lpfc_mbx_cq_destroy cq_destroy;
  1922. struct lpfc_mbx_wq_destroy wq_destroy;
  1923. struct lpfc_mbx_rq_destroy rq_destroy;
  1924. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  1925. struct lpfc_mbx_nembed_cmd nembed_cmd;
  1926. struct lpfc_mbx_read_rev read_rev;
  1927. struct lpfc_mbx_read_vpi read_vpi;
  1928. struct lpfc_mbx_read_config rd_config;
  1929. struct lpfc_mbx_request_features req_ftrs;
  1930. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  1931. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  1932. struct lpfc_mbx_supp_pages supp_pages;
  1933. struct lpfc_mbx_sli4_params sli4_params;
  1934. struct lpfc_mbx_nop nop;
  1935. } un;
  1936. };
  1937. struct lpfc_mcqe {
  1938. uint32_t word0;
  1939. #define lpfc_mcqe_status_SHIFT 0
  1940. #define lpfc_mcqe_status_MASK 0x0000FFFF
  1941. #define lpfc_mcqe_status_WORD word0
  1942. #define lpfc_mcqe_ext_status_SHIFT 16
  1943. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  1944. #define lpfc_mcqe_ext_status_WORD word0
  1945. uint32_t mcqe_tag0;
  1946. uint32_t mcqe_tag1;
  1947. uint32_t trailer;
  1948. #define lpfc_trailer_valid_SHIFT 31
  1949. #define lpfc_trailer_valid_MASK 0x00000001
  1950. #define lpfc_trailer_valid_WORD trailer
  1951. #define lpfc_trailer_async_SHIFT 30
  1952. #define lpfc_trailer_async_MASK 0x00000001
  1953. #define lpfc_trailer_async_WORD trailer
  1954. #define lpfc_trailer_hpi_SHIFT 29
  1955. #define lpfc_trailer_hpi_MASK 0x00000001
  1956. #define lpfc_trailer_hpi_WORD trailer
  1957. #define lpfc_trailer_completed_SHIFT 28
  1958. #define lpfc_trailer_completed_MASK 0x00000001
  1959. #define lpfc_trailer_completed_WORD trailer
  1960. #define lpfc_trailer_consumed_SHIFT 27
  1961. #define lpfc_trailer_consumed_MASK 0x00000001
  1962. #define lpfc_trailer_consumed_WORD trailer
  1963. #define lpfc_trailer_type_SHIFT 16
  1964. #define lpfc_trailer_type_MASK 0x000000FF
  1965. #define lpfc_trailer_type_WORD trailer
  1966. #define lpfc_trailer_code_SHIFT 8
  1967. #define lpfc_trailer_code_MASK 0x000000FF
  1968. #define lpfc_trailer_code_WORD trailer
  1969. #define LPFC_TRAILER_CODE_LINK 0x1
  1970. #define LPFC_TRAILER_CODE_FCOE 0x2
  1971. #define LPFC_TRAILER_CODE_DCBX 0x3
  1972. #define LPFC_TRAILER_CODE_GRP5 0x5
  1973. };
  1974. struct lpfc_acqe_link {
  1975. uint32_t word0;
  1976. #define lpfc_acqe_link_speed_SHIFT 24
  1977. #define lpfc_acqe_link_speed_MASK 0x000000FF
  1978. #define lpfc_acqe_link_speed_WORD word0
  1979. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  1980. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  1981. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  1982. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  1983. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  1984. #define lpfc_acqe_link_duplex_SHIFT 16
  1985. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  1986. #define lpfc_acqe_link_duplex_WORD word0
  1987. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  1988. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  1989. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  1990. #define lpfc_acqe_link_status_SHIFT 8
  1991. #define lpfc_acqe_link_status_MASK 0x000000FF
  1992. #define lpfc_acqe_link_status_WORD word0
  1993. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  1994. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  1995. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  1996. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  1997. #define lpfc_acqe_link_physical_SHIFT 0
  1998. #define lpfc_acqe_link_physical_MASK 0x000000FF
  1999. #define lpfc_acqe_link_physical_WORD word0
  2000. #define LPFC_ASYNC_LINK_PORT_A 0x0
  2001. #define LPFC_ASYNC_LINK_PORT_B 0x1
  2002. uint32_t word1;
  2003. #define lpfc_acqe_link_fault_SHIFT 0
  2004. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2005. #define lpfc_acqe_link_fault_WORD word1
  2006. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2007. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2008. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2009. #define lpfc_acqe_qos_link_speed_SHIFT 16
  2010. #define lpfc_acqe_qos_link_speed_MASK 0x0000FFFF
  2011. #define lpfc_acqe_qos_link_speed_WORD word1
  2012. uint32_t event_tag;
  2013. uint32_t trailer;
  2014. };
  2015. struct lpfc_acqe_fcoe {
  2016. uint32_t index;
  2017. uint32_t word1;
  2018. #define lpfc_acqe_fcoe_fcf_count_SHIFT 0
  2019. #define lpfc_acqe_fcoe_fcf_count_MASK 0x0000FFFF
  2020. #define lpfc_acqe_fcoe_fcf_count_WORD word1
  2021. #define lpfc_acqe_fcoe_event_type_SHIFT 16
  2022. #define lpfc_acqe_fcoe_event_type_MASK 0x0000FFFF
  2023. #define lpfc_acqe_fcoe_event_type_WORD word1
  2024. #define LPFC_FCOE_EVENT_TYPE_NEW_FCF 0x1
  2025. #define LPFC_FCOE_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2026. #define LPFC_FCOE_EVENT_TYPE_FCF_DEAD 0x3
  2027. #define LPFC_FCOE_EVENT_TYPE_CVL 0x4
  2028. #define LPFC_FCOE_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2029. uint32_t event_tag;
  2030. uint32_t trailer;
  2031. };
  2032. struct lpfc_acqe_dcbx {
  2033. uint32_t tlv_ttl;
  2034. uint32_t reserved;
  2035. uint32_t event_tag;
  2036. uint32_t trailer;
  2037. };
  2038. struct lpfc_acqe_grp5 {
  2039. uint32_t word0;
  2040. #define lpfc_acqe_grp5_pport_SHIFT 0
  2041. #define lpfc_acqe_grp5_pport_MASK 0x000000FF
  2042. #define lpfc_acqe_grp5_pport_WORD word0
  2043. uint32_t word1;
  2044. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2045. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2046. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2047. uint32_t event_tag;
  2048. uint32_t trailer;
  2049. };
  2050. /*
  2051. * Define the bootstrap mailbox (bmbx) region used to communicate
  2052. * mailbox command between the host and port. The mailbox consists
  2053. * of a payload area of 256 bytes and a completion queue of length
  2054. * 16 bytes.
  2055. */
  2056. struct lpfc_bmbx_create {
  2057. struct lpfc_mqe mqe;
  2058. struct lpfc_mcqe mcqe;
  2059. };
  2060. #define SGL_ALIGN_SZ 64
  2061. #define SGL_PAGE_SIZE 4096
  2062. /* align SGL addr on a size boundary - adjust address up */
  2063. #define NO_XRI ((uint16_t)-1)
  2064. struct wqe_common {
  2065. uint32_t word6;
  2066. #define wqe_xri_tag_SHIFT 0
  2067. #define wqe_xri_tag_MASK 0x0000FFFF
  2068. #define wqe_xri_tag_WORD word6
  2069. #define wqe_ctxt_tag_SHIFT 16
  2070. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2071. #define wqe_ctxt_tag_WORD word6
  2072. uint32_t word7;
  2073. #define wqe_ct_SHIFT 2
  2074. #define wqe_ct_MASK 0x00000003
  2075. #define wqe_ct_WORD word7
  2076. #define wqe_status_SHIFT 4
  2077. #define wqe_status_MASK 0x0000000f
  2078. #define wqe_status_WORD word7
  2079. #define wqe_cmnd_SHIFT 8
  2080. #define wqe_cmnd_MASK 0x000000ff
  2081. #define wqe_cmnd_WORD word7
  2082. #define wqe_class_SHIFT 16
  2083. #define wqe_class_MASK 0x00000007
  2084. #define wqe_class_WORD word7
  2085. #define wqe_pu_SHIFT 20
  2086. #define wqe_pu_MASK 0x00000003
  2087. #define wqe_pu_WORD word7
  2088. #define wqe_erp_SHIFT 22
  2089. #define wqe_erp_MASK 0x00000001
  2090. #define wqe_erp_WORD word7
  2091. #define wqe_lnk_SHIFT 23
  2092. #define wqe_lnk_MASK 0x00000001
  2093. #define wqe_lnk_WORD word7
  2094. #define wqe_tmo_SHIFT 24
  2095. #define wqe_tmo_MASK 0x000000ff
  2096. #define wqe_tmo_WORD word7
  2097. uint32_t abort_tag; /* word 8 in WQE */
  2098. uint32_t word9;
  2099. #define wqe_reqtag_SHIFT 0
  2100. #define wqe_reqtag_MASK 0x0000FFFF
  2101. #define wqe_reqtag_WORD word9
  2102. #define wqe_rcvoxid_SHIFT 16
  2103. #define wqe_rcvoxid_MASK 0x0000FFFF
  2104. #define wqe_rcvoxid_WORD word9
  2105. uint32_t word10;
  2106. #define wqe_ebde_cnt_SHIFT 0
  2107. #define wqe_ebde_cnt_MASK 0x00000007
  2108. #define wqe_ebde_cnt_WORD word10
  2109. #define wqe_lenloc_SHIFT 7
  2110. #define wqe_lenloc_MASK 0x00000003
  2111. #define wqe_lenloc_WORD word10
  2112. #define LPFC_WQE_LENLOC_NONE 0
  2113. #define LPFC_WQE_LENLOC_WORD3 1
  2114. #define LPFC_WQE_LENLOC_WORD12 2
  2115. #define LPFC_WQE_LENLOC_WORD4 3
  2116. #define wqe_qosd_SHIFT 9
  2117. #define wqe_qosd_MASK 0x00000001
  2118. #define wqe_qosd_WORD word10
  2119. #define wqe_xbl_SHIFT 11
  2120. #define wqe_xbl_MASK 0x00000001
  2121. #define wqe_xbl_WORD word10
  2122. #define wqe_iod_SHIFT 13
  2123. #define wqe_iod_MASK 0x00000001
  2124. #define wqe_iod_WORD word10
  2125. #define LPFC_WQE_IOD_WRITE 0
  2126. #define LPFC_WQE_IOD_READ 1
  2127. #define wqe_dbde_SHIFT 14
  2128. #define wqe_dbde_MASK 0x00000001
  2129. #define wqe_dbde_WORD word10
  2130. #define wqe_wqes_SHIFT 15
  2131. #define wqe_wqes_MASK 0x00000001
  2132. #define wqe_wqes_WORD word10
  2133. #define wqe_pri_SHIFT 16
  2134. #define wqe_pri_MASK 0x00000007
  2135. #define wqe_pri_WORD word10
  2136. #define wqe_pv_SHIFT 19
  2137. #define wqe_pv_MASK 0x00000001
  2138. #define wqe_pv_WORD word10
  2139. #define wqe_xc_SHIFT 21
  2140. #define wqe_xc_MASK 0x00000001
  2141. #define wqe_xc_WORD word10
  2142. #define wqe_ccpe_SHIFT 23
  2143. #define wqe_ccpe_MASK 0x00000001
  2144. #define wqe_ccpe_WORD word10
  2145. #define wqe_ccp_SHIFT 24
  2146. #define wqe_ccp_MASK 0x000000ff
  2147. #define wqe_ccp_WORD word10
  2148. uint32_t word11;
  2149. #define wqe_cmd_type_SHIFT 0
  2150. #define wqe_cmd_type_MASK 0x0000000f
  2151. #define wqe_cmd_type_WORD word11
  2152. #define wqe_els_id_SHIFT 4
  2153. #define wqe_els_id_MASK 0x00000003
  2154. #define wqe_els_id_WORD word11
  2155. #define LPFC_ELS_ID_FLOGI 3
  2156. #define LPFC_ELS_ID_FDISC 2
  2157. #define LPFC_ELS_ID_LOGO 1
  2158. #define LPFC_ELS_ID_DEFAULT 0
  2159. #define wqe_wqec_SHIFT 7
  2160. #define wqe_wqec_MASK 0x00000001
  2161. #define wqe_wqec_WORD word11
  2162. #define wqe_cqid_SHIFT 16
  2163. #define wqe_cqid_MASK 0x0000ffff
  2164. #define wqe_cqid_WORD word11
  2165. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  2166. };
  2167. struct wqe_did {
  2168. uint32_t word5;
  2169. #define wqe_els_did_SHIFT 0
  2170. #define wqe_els_did_MASK 0x00FFFFFF
  2171. #define wqe_els_did_WORD word5
  2172. #define wqe_xmit_bls_pt_SHIFT 28
  2173. #define wqe_xmit_bls_pt_MASK 0x00000003
  2174. #define wqe_xmit_bls_pt_WORD word5
  2175. #define wqe_xmit_bls_ar_SHIFT 30
  2176. #define wqe_xmit_bls_ar_MASK 0x00000001
  2177. #define wqe_xmit_bls_ar_WORD word5
  2178. #define wqe_xmit_bls_xo_SHIFT 31
  2179. #define wqe_xmit_bls_xo_MASK 0x00000001
  2180. #define wqe_xmit_bls_xo_WORD word5
  2181. };
  2182. struct lpfc_wqe_generic{
  2183. struct ulp_bde64 bde;
  2184. uint32_t word3;
  2185. uint32_t word4;
  2186. uint32_t word5;
  2187. struct wqe_common wqe_com;
  2188. uint32_t payload[4];
  2189. };
  2190. struct els_request64_wqe {
  2191. struct ulp_bde64 bde;
  2192. uint32_t payload_len;
  2193. uint32_t word4;
  2194. #define els_req64_sid_SHIFT 0
  2195. #define els_req64_sid_MASK 0x00FFFFFF
  2196. #define els_req64_sid_WORD word4
  2197. #define els_req64_sp_SHIFT 24
  2198. #define els_req64_sp_MASK 0x00000001
  2199. #define els_req64_sp_WORD word4
  2200. #define els_req64_vf_SHIFT 25
  2201. #define els_req64_vf_MASK 0x00000001
  2202. #define els_req64_vf_WORD word4
  2203. struct wqe_did wqe_dest;
  2204. struct wqe_common wqe_com; /* words 6-11 */
  2205. uint32_t word12;
  2206. #define els_req64_vfid_SHIFT 1
  2207. #define els_req64_vfid_MASK 0x00000FFF
  2208. #define els_req64_vfid_WORD word12
  2209. #define els_req64_pri_SHIFT 13
  2210. #define els_req64_pri_MASK 0x00000007
  2211. #define els_req64_pri_WORD word12
  2212. uint32_t word13;
  2213. #define els_req64_hopcnt_SHIFT 24
  2214. #define els_req64_hopcnt_MASK 0x000000ff
  2215. #define els_req64_hopcnt_WORD word13
  2216. uint32_t reserved[2];
  2217. };
  2218. struct xmit_els_rsp64_wqe {
  2219. struct ulp_bde64 bde;
  2220. uint32_t response_payload_len;
  2221. uint32_t rsvd4;
  2222. struct wqe_did wqe_dest;
  2223. struct wqe_common wqe_com; /* words 6-11 */
  2224. uint32_t rsvd_12_15[4];
  2225. };
  2226. struct xmit_bls_rsp64_wqe {
  2227. uint32_t payload0;
  2228. /* Payload0 for BA_ACC */
  2229. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  2230. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  2231. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  2232. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  2233. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  2234. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  2235. /* Payload0 for BA_RJT */
  2236. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  2237. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  2238. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  2239. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  2240. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  2241. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  2242. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  2243. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  2244. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  2245. uint32_t word1;
  2246. #define xmit_bls_rsp64_rxid_SHIFT 0
  2247. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  2248. #define xmit_bls_rsp64_rxid_WORD word1
  2249. #define xmit_bls_rsp64_oxid_SHIFT 16
  2250. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  2251. #define xmit_bls_rsp64_oxid_WORD word1
  2252. uint32_t word2;
  2253. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  2254. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  2255. #define xmit_bls_rsp64_seqcnthi_WORD word2
  2256. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  2257. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  2258. #define xmit_bls_rsp64_seqcntlo_WORD word2
  2259. uint32_t rsrvd3;
  2260. uint32_t rsrvd4;
  2261. struct wqe_did wqe_dest;
  2262. struct wqe_common wqe_com; /* words 6-11 */
  2263. uint32_t rsvd_12_15[4];
  2264. };
  2265. struct wqe_rctl_dfctl {
  2266. uint32_t word5;
  2267. #define wqe_si_SHIFT 2
  2268. #define wqe_si_MASK 0x000000001
  2269. #define wqe_si_WORD word5
  2270. #define wqe_la_SHIFT 3
  2271. #define wqe_la_MASK 0x000000001
  2272. #define wqe_la_WORD word5
  2273. #define wqe_ls_SHIFT 7
  2274. #define wqe_ls_MASK 0x000000001
  2275. #define wqe_ls_WORD word5
  2276. #define wqe_dfctl_SHIFT 8
  2277. #define wqe_dfctl_MASK 0x0000000ff
  2278. #define wqe_dfctl_WORD word5
  2279. #define wqe_type_SHIFT 16
  2280. #define wqe_type_MASK 0x0000000ff
  2281. #define wqe_type_WORD word5
  2282. #define wqe_rctl_SHIFT 24
  2283. #define wqe_rctl_MASK 0x0000000ff
  2284. #define wqe_rctl_WORD word5
  2285. };
  2286. struct xmit_seq64_wqe {
  2287. struct ulp_bde64 bde;
  2288. uint32_t rsvd3;
  2289. uint32_t relative_offset;
  2290. struct wqe_rctl_dfctl wge_ctl;
  2291. struct wqe_common wqe_com; /* words 6-11 */
  2292. /* Note: word10 different REVISIT */
  2293. uint32_t xmit_len;
  2294. uint32_t rsvd_12_15[3];
  2295. };
  2296. struct xmit_bcast64_wqe {
  2297. struct ulp_bde64 bde;
  2298. uint32_t seq_payload_len;
  2299. uint32_t rsvd4;
  2300. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2301. struct wqe_common wqe_com; /* words 6-11 */
  2302. uint32_t rsvd_12_15[4];
  2303. };
  2304. struct gen_req64_wqe {
  2305. struct ulp_bde64 bde;
  2306. uint32_t request_payload_len;
  2307. uint32_t relative_offset;
  2308. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2309. struct wqe_common wqe_com; /* words 6-11 */
  2310. uint32_t rsvd_12_15[4];
  2311. };
  2312. struct create_xri_wqe {
  2313. uint32_t rsrvd[5]; /* words 0-4 */
  2314. struct wqe_did wqe_dest; /* word 5 */
  2315. struct wqe_common wqe_com; /* words 6-11 */
  2316. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2317. };
  2318. #define T_REQUEST_TAG 3
  2319. #define T_XRI_TAG 1
  2320. struct abort_cmd_wqe {
  2321. uint32_t rsrvd[3];
  2322. uint32_t word3;
  2323. #define abort_cmd_ia_SHIFT 0
  2324. #define abort_cmd_ia_MASK 0x000000001
  2325. #define abort_cmd_ia_WORD word3
  2326. #define abort_cmd_criteria_SHIFT 8
  2327. #define abort_cmd_criteria_MASK 0x0000000ff
  2328. #define abort_cmd_criteria_WORD word3
  2329. uint32_t rsrvd4;
  2330. uint32_t rsrvd5;
  2331. struct wqe_common wqe_com; /* words 6-11 */
  2332. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2333. };
  2334. struct fcp_iwrite64_wqe {
  2335. struct ulp_bde64 bde;
  2336. uint32_t payload_offset_len;
  2337. uint32_t total_xfer_len;
  2338. uint32_t initial_xfer_len;
  2339. struct wqe_common wqe_com; /* words 6-11 */
  2340. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2341. };
  2342. struct fcp_iread64_wqe {
  2343. struct ulp_bde64 bde;
  2344. uint32_t payload_offset_len; /* word 3 */
  2345. uint32_t total_xfer_len; /* word 4 */
  2346. uint32_t rsrvd5; /* word 5 */
  2347. struct wqe_common wqe_com; /* words 6-11 */
  2348. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2349. };
  2350. struct fcp_icmnd64_wqe {
  2351. struct ulp_bde64 bde; /* words 0-2 */
  2352. uint32_t rsrvd3; /* word 3 */
  2353. uint32_t rsrvd4; /* word 4 */
  2354. uint32_t rsrvd5; /* word 5 */
  2355. struct wqe_common wqe_com; /* words 6-11 */
  2356. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2357. };
  2358. union lpfc_wqe {
  2359. uint32_t words[16];
  2360. struct lpfc_wqe_generic generic;
  2361. struct fcp_icmnd64_wqe fcp_icmd;
  2362. struct fcp_iread64_wqe fcp_iread;
  2363. struct fcp_iwrite64_wqe fcp_iwrite;
  2364. struct abort_cmd_wqe abort_cmd;
  2365. struct create_xri_wqe create_xri;
  2366. struct xmit_bcast64_wqe xmit_bcast64;
  2367. struct xmit_seq64_wqe xmit_sequence;
  2368. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  2369. struct xmit_els_rsp64_wqe xmit_els_rsp;
  2370. struct els_request64_wqe els_req;
  2371. struct gen_req64_wqe gen_req;
  2372. };
  2373. #define FCP_COMMAND 0x0
  2374. #define FCP_COMMAND_DATA_OUT 0x1
  2375. #define ELS_COMMAND_NON_FIP 0xC
  2376. #define ELS_COMMAND_FIP 0xD
  2377. #define OTHER_COMMAND 0x8