evergreen.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. /* get temperature in millidegrees */
  41. u32 evergreen_get_temp(struct radeon_device *rdev)
  42. {
  43. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  44. ASIC_T_SHIFT;
  45. u32 actual_temp = 0;
  46. if ((temp >> 10) & 1)
  47. actual_temp = 0;
  48. else if ((temp >> 9) & 1)
  49. actual_temp = 255;
  50. else
  51. actual_temp = (temp >> 1) & 0xff;
  52. return actual_temp * 1000;
  53. }
  54. void evergreen_pm_misc(struct radeon_device *rdev)
  55. {
  56. int req_ps_idx = rdev->pm.requested_power_state_index;
  57. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  58. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  59. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  60. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  61. if (voltage->voltage != rdev->pm.current_vddc) {
  62. radeon_atom_set_voltage(rdev, voltage->voltage);
  63. rdev->pm.current_vddc = voltage->voltage;
  64. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  65. }
  66. }
  67. }
  68. void evergreen_pm_prepare(struct radeon_device *rdev)
  69. {
  70. struct drm_device *ddev = rdev->ddev;
  71. struct drm_crtc *crtc;
  72. struct radeon_crtc *radeon_crtc;
  73. u32 tmp;
  74. /* disable any active CRTCs */
  75. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  76. radeon_crtc = to_radeon_crtc(crtc);
  77. if (radeon_crtc->enabled) {
  78. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  79. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  80. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  81. }
  82. }
  83. }
  84. void evergreen_pm_finish(struct radeon_device *rdev)
  85. {
  86. struct drm_device *ddev = rdev->ddev;
  87. struct drm_crtc *crtc;
  88. struct radeon_crtc *radeon_crtc;
  89. u32 tmp;
  90. /* enable any active CRTCs */
  91. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  92. radeon_crtc = to_radeon_crtc(crtc);
  93. if (radeon_crtc->enabled) {
  94. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  95. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  96. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  97. }
  98. }
  99. }
  100. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  101. {
  102. bool connected = false;
  103. switch (hpd) {
  104. case RADEON_HPD_1:
  105. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  106. connected = true;
  107. break;
  108. case RADEON_HPD_2:
  109. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  110. connected = true;
  111. break;
  112. case RADEON_HPD_3:
  113. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  114. connected = true;
  115. break;
  116. case RADEON_HPD_4:
  117. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  118. connected = true;
  119. break;
  120. case RADEON_HPD_5:
  121. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  122. connected = true;
  123. break;
  124. case RADEON_HPD_6:
  125. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  126. connected = true;
  127. break;
  128. default:
  129. break;
  130. }
  131. return connected;
  132. }
  133. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  134. enum radeon_hpd_id hpd)
  135. {
  136. u32 tmp;
  137. bool connected = evergreen_hpd_sense(rdev, hpd);
  138. switch (hpd) {
  139. case RADEON_HPD_1:
  140. tmp = RREG32(DC_HPD1_INT_CONTROL);
  141. if (connected)
  142. tmp &= ~DC_HPDx_INT_POLARITY;
  143. else
  144. tmp |= DC_HPDx_INT_POLARITY;
  145. WREG32(DC_HPD1_INT_CONTROL, tmp);
  146. break;
  147. case RADEON_HPD_2:
  148. tmp = RREG32(DC_HPD2_INT_CONTROL);
  149. if (connected)
  150. tmp &= ~DC_HPDx_INT_POLARITY;
  151. else
  152. tmp |= DC_HPDx_INT_POLARITY;
  153. WREG32(DC_HPD2_INT_CONTROL, tmp);
  154. break;
  155. case RADEON_HPD_3:
  156. tmp = RREG32(DC_HPD3_INT_CONTROL);
  157. if (connected)
  158. tmp &= ~DC_HPDx_INT_POLARITY;
  159. else
  160. tmp |= DC_HPDx_INT_POLARITY;
  161. WREG32(DC_HPD3_INT_CONTROL, tmp);
  162. break;
  163. case RADEON_HPD_4:
  164. tmp = RREG32(DC_HPD4_INT_CONTROL);
  165. if (connected)
  166. tmp &= ~DC_HPDx_INT_POLARITY;
  167. else
  168. tmp |= DC_HPDx_INT_POLARITY;
  169. WREG32(DC_HPD4_INT_CONTROL, tmp);
  170. break;
  171. case RADEON_HPD_5:
  172. tmp = RREG32(DC_HPD5_INT_CONTROL);
  173. if (connected)
  174. tmp &= ~DC_HPDx_INT_POLARITY;
  175. else
  176. tmp |= DC_HPDx_INT_POLARITY;
  177. WREG32(DC_HPD5_INT_CONTROL, tmp);
  178. break;
  179. case RADEON_HPD_6:
  180. tmp = RREG32(DC_HPD6_INT_CONTROL);
  181. if (connected)
  182. tmp &= ~DC_HPDx_INT_POLARITY;
  183. else
  184. tmp |= DC_HPDx_INT_POLARITY;
  185. WREG32(DC_HPD6_INT_CONTROL, tmp);
  186. break;
  187. default:
  188. break;
  189. }
  190. }
  191. void evergreen_hpd_init(struct radeon_device *rdev)
  192. {
  193. struct drm_device *dev = rdev->ddev;
  194. struct drm_connector *connector;
  195. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  196. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  197. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  198. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  199. switch (radeon_connector->hpd.hpd) {
  200. case RADEON_HPD_1:
  201. WREG32(DC_HPD1_CONTROL, tmp);
  202. rdev->irq.hpd[0] = true;
  203. break;
  204. case RADEON_HPD_2:
  205. WREG32(DC_HPD2_CONTROL, tmp);
  206. rdev->irq.hpd[1] = true;
  207. break;
  208. case RADEON_HPD_3:
  209. WREG32(DC_HPD3_CONTROL, tmp);
  210. rdev->irq.hpd[2] = true;
  211. break;
  212. case RADEON_HPD_4:
  213. WREG32(DC_HPD4_CONTROL, tmp);
  214. rdev->irq.hpd[3] = true;
  215. break;
  216. case RADEON_HPD_5:
  217. WREG32(DC_HPD5_CONTROL, tmp);
  218. rdev->irq.hpd[4] = true;
  219. break;
  220. case RADEON_HPD_6:
  221. WREG32(DC_HPD6_CONTROL, tmp);
  222. rdev->irq.hpd[5] = true;
  223. break;
  224. default:
  225. break;
  226. }
  227. }
  228. if (rdev->irq.installed)
  229. evergreen_irq_set(rdev);
  230. }
  231. void evergreen_hpd_fini(struct radeon_device *rdev)
  232. {
  233. struct drm_device *dev = rdev->ddev;
  234. struct drm_connector *connector;
  235. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  236. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  237. switch (radeon_connector->hpd.hpd) {
  238. case RADEON_HPD_1:
  239. WREG32(DC_HPD1_CONTROL, 0);
  240. rdev->irq.hpd[0] = false;
  241. break;
  242. case RADEON_HPD_2:
  243. WREG32(DC_HPD2_CONTROL, 0);
  244. rdev->irq.hpd[1] = false;
  245. break;
  246. case RADEON_HPD_3:
  247. WREG32(DC_HPD3_CONTROL, 0);
  248. rdev->irq.hpd[2] = false;
  249. break;
  250. case RADEON_HPD_4:
  251. WREG32(DC_HPD4_CONTROL, 0);
  252. rdev->irq.hpd[3] = false;
  253. break;
  254. case RADEON_HPD_5:
  255. WREG32(DC_HPD5_CONTROL, 0);
  256. rdev->irq.hpd[4] = false;
  257. break;
  258. case RADEON_HPD_6:
  259. WREG32(DC_HPD6_CONTROL, 0);
  260. rdev->irq.hpd[5] = false;
  261. break;
  262. default:
  263. break;
  264. }
  265. }
  266. }
  267. /* watermark setup */
  268. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  269. struct radeon_crtc *radeon_crtc,
  270. struct drm_display_mode *mode,
  271. struct drm_display_mode *other_mode)
  272. {
  273. u32 tmp = 0;
  274. /*
  275. * Line Buffer Setup
  276. * There are 3 line buffers, each one shared by 2 display controllers.
  277. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  278. * the display controllers. The paritioning is done via one of four
  279. * preset allocations specified in bits 2:0:
  280. * first display controller
  281. * 0 - first half of lb (3840 * 2)
  282. * 1 - first 3/4 of lb (5760 * 2)
  283. * 2 - whole lb (7680 * 2)
  284. * 3 - first 1/4 of lb (1920 * 2)
  285. * second display controller
  286. * 4 - second half of lb (3840 * 2)
  287. * 5 - second 3/4 of lb (5760 * 2)
  288. * 6 - whole lb (7680 * 2)
  289. * 7 - last 1/4 of lb (1920 * 2)
  290. */
  291. if (mode && other_mode) {
  292. if (mode->hdisplay > other_mode->hdisplay) {
  293. if (mode->hdisplay > 2560)
  294. tmp = 1; /* 3/4 */
  295. else
  296. tmp = 0; /* 1/2 */
  297. } else if (other_mode->hdisplay > mode->hdisplay) {
  298. if (other_mode->hdisplay > 2560)
  299. tmp = 3; /* 1/4 */
  300. else
  301. tmp = 0; /* 1/2 */
  302. } else
  303. tmp = 0; /* 1/2 */
  304. } else if (mode)
  305. tmp = 2; /* whole */
  306. else if (other_mode)
  307. tmp = 3; /* 1/4 */
  308. /* second controller of the pair uses second half of the lb */
  309. if (radeon_crtc->crtc_id % 2)
  310. tmp += 4;
  311. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  312. switch (tmp) {
  313. case 0:
  314. case 4:
  315. default:
  316. return 3840 * 2;
  317. case 1:
  318. case 5:
  319. return 5760 * 2;
  320. case 2:
  321. case 6:
  322. return 7680 * 2;
  323. case 3:
  324. case 7:
  325. return 1920 * 2;
  326. }
  327. }
  328. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  329. {
  330. u32 tmp = RREG32(MC_SHARED_CHMAP);
  331. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  332. case 0:
  333. default:
  334. return 1;
  335. case 1:
  336. return 2;
  337. case 2:
  338. return 4;
  339. case 3:
  340. return 8;
  341. }
  342. }
  343. struct evergreen_wm_params {
  344. u32 dram_channels; /* number of dram channels */
  345. u32 yclk; /* bandwidth per dram data pin in kHz */
  346. u32 sclk; /* engine clock in kHz */
  347. u32 disp_clk; /* display clock in kHz */
  348. u32 src_width; /* viewport width */
  349. u32 active_time; /* active display time in ns */
  350. u32 blank_time; /* blank time in ns */
  351. bool interlaced; /* mode is interlaced */
  352. fixed20_12 vsc; /* vertical scale ratio */
  353. u32 num_heads; /* number of active crtcs */
  354. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  355. u32 lb_size; /* line buffer allocated to pipe */
  356. u32 vtaps; /* vertical scaler taps */
  357. };
  358. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  359. {
  360. /* Calculate DRAM Bandwidth and the part allocated to display. */
  361. fixed20_12 dram_efficiency; /* 0.7 */
  362. fixed20_12 yclk, dram_channels, bandwidth;
  363. fixed20_12 a;
  364. a.full = dfixed_const(1000);
  365. yclk.full = dfixed_const(wm->yclk);
  366. yclk.full = dfixed_div(yclk, a);
  367. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  368. a.full = dfixed_const(10);
  369. dram_efficiency.full = dfixed_const(7);
  370. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  371. bandwidth.full = dfixed_mul(dram_channels, yclk);
  372. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  373. return dfixed_trunc(bandwidth);
  374. }
  375. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  376. {
  377. /* Calculate DRAM Bandwidth and the part allocated to display. */
  378. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  379. fixed20_12 yclk, dram_channels, bandwidth;
  380. fixed20_12 a;
  381. a.full = dfixed_const(1000);
  382. yclk.full = dfixed_const(wm->yclk);
  383. yclk.full = dfixed_div(yclk, a);
  384. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  385. a.full = dfixed_const(10);
  386. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  387. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  388. bandwidth.full = dfixed_mul(dram_channels, yclk);
  389. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  390. return dfixed_trunc(bandwidth);
  391. }
  392. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  393. {
  394. /* Calculate the display Data return Bandwidth */
  395. fixed20_12 return_efficiency; /* 0.8 */
  396. fixed20_12 sclk, bandwidth;
  397. fixed20_12 a;
  398. a.full = dfixed_const(1000);
  399. sclk.full = dfixed_const(wm->sclk);
  400. sclk.full = dfixed_div(sclk, a);
  401. a.full = dfixed_const(10);
  402. return_efficiency.full = dfixed_const(8);
  403. return_efficiency.full = dfixed_div(return_efficiency, a);
  404. a.full = dfixed_const(32);
  405. bandwidth.full = dfixed_mul(a, sclk);
  406. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  407. return dfixed_trunc(bandwidth);
  408. }
  409. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  410. {
  411. /* Calculate the DMIF Request Bandwidth */
  412. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  413. fixed20_12 disp_clk, bandwidth;
  414. fixed20_12 a;
  415. a.full = dfixed_const(1000);
  416. disp_clk.full = dfixed_const(wm->disp_clk);
  417. disp_clk.full = dfixed_div(disp_clk, a);
  418. a.full = dfixed_const(10);
  419. disp_clk_request_efficiency.full = dfixed_const(8);
  420. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  421. a.full = dfixed_const(32);
  422. bandwidth.full = dfixed_mul(a, disp_clk);
  423. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  424. return dfixed_trunc(bandwidth);
  425. }
  426. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  427. {
  428. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  429. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  430. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  431. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  432. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  433. }
  434. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  435. {
  436. /* Calculate the display mode Average Bandwidth
  437. * DisplayMode should contain the source and destination dimensions,
  438. * timing, etc.
  439. */
  440. fixed20_12 bpp;
  441. fixed20_12 line_time;
  442. fixed20_12 src_width;
  443. fixed20_12 bandwidth;
  444. fixed20_12 a;
  445. a.full = dfixed_const(1000);
  446. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  447. line_time.full = dfixed_div(line_time, a);
  448. bpp.full = dfixed_const(wm->bytes_per_pixel);
  449. src_width.full = dfixed_const(wm->src_width);
  450. bandwidth.full = dfixed_mul(src_width, bpp);
  451. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  452. bandwidth.full = dfixed_div(bandwidth, line_time);
  453. return dfixed_trunc(bandwidth);
  454. }
  455. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  456. {
  457. /* First calcualte the latency in ns */
  458. u32 mc_latency = 2000; /* 2000 ns. */
  459. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  460. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  461. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  462. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  463. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  464. (wm->num_heads * cursor_line_pair_return_time);
  465. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  466. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  467. fixed20_12 a, b, c;
  468. if (wm->num_heads == 0)
  469. return 0;
  470. a.full = dfixed_const(2);
  471. b.full = dfixed_const(1);
  472. if ((wm->vsc.full > a.full) ||
  473. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  474. (wm->vtaps >= 5) ||
  475. ((wm->vsc.full >= a.full) && wm->interlaced))
  476. max_src_lines_per_dst_line = 4;
  477. else
  478. max_src_lines_per_dst_line = 2;
  479. a.full = dfixed_const(available_bandwidth);
  480. b.full = dfixed_const(wm->num_heads);
  481. a.full = dfixed_div(a, b);
  482. b.full = dfixed_const(1000);
  483. c.full = dfixed_const(wm->disp_clk);
  484. b.full = dfixed_div(c, b);
  485. c.full = dfixed_const(wm->bytes_per_pixel);
  486. b.full = dfixed_mul(b, c);
  487. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  488. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  489. b.full = dfixed_const(1000);
  490. c.full = dfixed_const(lb_fill_bw);
  491. b.full = dfixed_div(c, b);
  492. a.full = dfixed_div(a, b);
  493. line_fill_time = dfixed_trunc(a);
  494. if (line_fill_time < wm->active_time)
  495. return latency;
  496. else
  497. return latency + (line_fill_time - wm->active_time);
  498. }
  499. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  500. {
  501. if (evergreen_average_bandwidth(wm) <=
  502. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  503. return true;
  504. else
  505. return false;
  506. };
  507. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  508. {
  509. if (evergreen_average_bandwidth(wm) <=
  510. (evergreen_available_bandwidth(wm) / wm->num_heads))
  511. return true;
  512. else
  513. return false;
  514. };
  515. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  516. {
  517. u32 lb_partitions = wm->lb_size / wm->src_width;
  518. u32 line_time = wm->active_time + wm->blank_time;
  519. u32 latency_tolerant_lines;
  520. u32 latency_hiding;
  521. fixed20_12 a;
  522. a.full = dfixed_const(1);
  523. if (wm->vsc.full > a.full)
  524. latency_tolerant_lines = 1;
  525. else {
  526. if (lb_partitions <= (wm->vtaps + 1))
  527. latency_tolerant_lines = 1;
  528. else
  529. latency_tolerant_lines = 2;
  530. }
  531. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  532. if (evergreen_latency_watermark(wm) <= latency_hiding)
  533. return true;
  534. else
  535. return false;
  536. }
  537. static void evergreen_program_watermarks(struct radeon_device *rdev,
  538. struct radeon_crtc *radeon_crtc,
  539. u32 lb_size, u32 num_heads)
  540. {
  541. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  542. struct evergreen_wm_params wm;
  543. u32 pixel_period;
  544. u32 line_time = 0;
  545. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  546. u32 priority_a_mark = 0, priority_b_mark = 0;
  547. u32 priority_a_cnt = PRIORITY_OFF;
  548. u32 priority_b_cnt = PRIORITY_OFF;
  549. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  550. u32 tmp, arb_control3;
  551. fixed20_12 a, b, c;
  552. if (radeon_crtc->base.enabled && num_heads && mode) {
  553. pixel_period = 1000000 / (u32)mode->clock;
  554. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  555. priority_a_cnt = 0;
  556. priority_b_cnt = 0;
  557. wm.yclk = rdev->pm.current_mclk * 10;
  558. wm.sclk = rdev->pm.current_sclk * 10;
  559. wm.disp_clk = mode->clock;
  560. wm.src_width = mode->crtc_hdisplay;
  561. wm.active_time = mode->crtc_hdisplay * pixel_period;
  562. wm.blank_time = line_time - wm.active_time;
  563. wm.interlaced = false;
  564. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  565. wm.interlaced = true;
  566. wm.vsc = radeon_crtc->vsc;
  567. wm.vtaps = 1;
  568. if (radeon_crtc->rmx_type != RMX_OFF)
  569. wm.vtaps = 2;
  570. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  571. wm.lb_size = lb_size;
  572. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  573. wm.num_heads = num_heads;
  574. /* set for high clocks */
  575. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  576. /* set for low clocks */
  577. /* wm.yclk = low clk; wm.sclk = low clk */
  578. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  579. /* possibly force display priority to high */
  580. /* should really do this at mode validation time... */
  581. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  582. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  583. !evergreen_check_latency_hiding(&wm) ||
  584. (rdev->disp_priority == 2)) {
  585. DRM_INFO("force priority to high\n");
  586. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  587. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  588. }
  589. a.full = dfixed_const(1000);
  590. b.full = dfixed_const(mode->clock);
  591. b.full = dfixed_div(b, a);
  592. c.full = dfixed_const(latency_watermark_a);
  593. c.full = dfixed_mul(c, b);
  594. c.full = dfixed_mul(c, radeon_crtc->hsc);
  595. c.full = dfixed_div(c, a);
  596. a.full = dfixed_const(16);
  597. c.full = dfixed_div(c, a);
  598. priority_a_mark = dfixed_trunc(c);
  599. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  600. a.full = dfixed_const(1000);
  601. b.full = dfixed_const(mode->clock);
  602. b.full = dfixed_div(b, a);
  603. c.full = dfixed_const(latency_watermark_b);
  604. c.full = dfixed_mul(c, b);
  605. c.full = dfixed_mul(c, radeon_crtc->hsc);
  606. c.full = dfixed_div(c, a);
  607. a.full = dfixed_const(16);
  608. c.full = dfixed_div(c, a);
  609. priority_b_mark = dfixed_trunc(c);
  610. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  611. }
  612. /* select wm A */
  613. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  614. tmp = arb_control3;
  615. tmp &= ~LATENCY_WATERMARK_MASK(3);
  616. tmp |= LATENCY_WATERMARK_MASK(1);
  617. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  618. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  619. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  620. LATENCY_HIGH_WATERMARK(line_time)));
  621. /* select wm B */
  622. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  623. tmp &= ~LATENCY_WATERMARK_MASK(3);
  624. tmp |= LATENCY_WATERMARK_MASK(2);
  625. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  626. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  627. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  628. LATENCY_HIGH_WATERMARK(line_time)));
  629. /* restore original selection */
  630. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  631. /* write the priority marks */
  632. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  633. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  634. }
  635. void evergreen_bandwidth_update(struct radeon_device *rdev)
  636. {
  637. struct drm_display_mode *mode0 = NULL;
  638. struct drm_display_mode *mode1 = NULL;
  639. u32 num_heads = 0, lb_size;
  640. int i;
  641. radeon_update_display_priority(rdev);
  642. for (i = 0; i < rdev->num_crtc; i++) {
  643. if (rdev->mode_info.crtcs[i]->base.enabled)
  644. num_heads++;
  645. }
  646. for (i = 0; i < rdev->num_crtc; i += 2) {
  647. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  648. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  649. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  650. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  651. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  652. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  653. }
  654. }
  655. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  656. {
  657. unsigned i;
  658. u32 tmp;
  659. for (i = 0; i < rdev->usec_timeout; i++) {
  660. /* read MC_STATUS */
  661. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  662. if (!tmp)
  663. return 0;
  664. udelay(1);
  665. }
  666. return -1;
  667. }
  668. /*
  669. * GART
  670. */
  671. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  672. {
  673. unsigned i;
  674. u32 tmp;
  675. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  676. for (i = 0; i < rdev->usec_timeout; i++) {
  677. /* read MC_STATUS */
  678. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  679. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  680. if (tmp == 2) {
  681. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  682. return;
  683. }
  684. if (tmp) {
  685. return;
  686. }
  687. udelay(1);
  688. }
  689. }
  690. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  691. {
  692. u32 tmp;
  693. int r;
  694. if (rdev->gart.table.vram.robj == NULL) {
  695. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  696. return -EINVAL;
  697. }
  698. r = radeon_gart_table_vram_pin(rdev);
  699. if (r)
  700. return r;
  701. radeon_gart_restore(rdev);
  702. /* Setup L2 cache */
  703. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  704. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  705. EFFECTIVE_L2_QUEUE_SIZE(7));
  706. WREG32(VM_L2_CNTL2, 0);
  707. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  708. /* Setup TLB control */
  709. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  710. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  711. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  712. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  713. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  714. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  715. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  716. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  717. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  718. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  719. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  720. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  721. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  722. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  723. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  724. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  725. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  726. (u32)(rdev->dummy_page.addr >> 12));
  727. WREG32(VM_CONTEXT1_CNTL, 0);
  728. evergreen_pcie_gart_tlb_flush(rdev);
  729. rdev->gart.ready = true;
  730. return 0;
  731. }
  732. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  733. {
  734. u32 tmp;
  735. int r;
  736. /* Disable all tables */
  737. WREG32(VM_CONTEXT0_CNTL, 0);
  738. WREG32(VM_CONTEXT1_CNTL, 0);
  739. /* Setup L2 cache */
  740. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  741. EFFECTIVE_L2_QUEUE_SIZE(7));
  742. WREG32(VM_L2_CNTL2, 0);
  743. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  744. /* Setup TLB control */
  745. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  746. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  747. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  748. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  749. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  750. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  751. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  752. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  753. if (rdev->gart.table.vram.robj) {
  754. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  755. if (likely(r == 0)) {
  756. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  757. radeon_bo_unpin(rdev->gart.table.vram.robj);
  758. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  759. }
  760. }
  761. }
  762. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  763. {
  764. evergreen_pcie_gart_disable(rdev);
  765. radeon_gart_table_vram_free(rdev);
  766. radeon_gart_fini(rdev);
  767. }
  768. void evergreen_agp_enable(struct radeon_device *rdev)
  769. {
  770. u32 tmp;
  771. /* Setup L2 cache */
  772. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  773. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  774. EFFECTIVE_L2_QUEUE_SIZE(7));
  775. WREG32(VM_L2_CNTL2, 0);
  776. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  777. /* Setup TLB control */
  778. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  779. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  780. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  781. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  782. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  783. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  784. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  785. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  786. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  787. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  788. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  789. WREG32(VM_CONTEXT0_CNTL, 0);
  790. WREG32(VM_CONTEXT1_CNTL, 0);
  791. }
  792. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  793. {
  794. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  795. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  796. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  797. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  798. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  799. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  800. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  801. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  802. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  803. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  804. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  805. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  806. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  807. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  808. /* Stop all video */
  809. WREG32(VGA_RENDER_CONTROL, 0);
  810. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  811. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  812. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  813. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  814. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  815. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  816. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  817. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  818. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  819. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  820. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  821. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  822. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  823. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  824. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  825. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  826. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  827. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  828. WREG32(D1VGA_CONTROL, 0);
  829. WREG32(D2VGA_CONTROL, 0);
  830. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  831. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  832. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  833. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  834. }
  835. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  836. {
  837. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  838. upper_32_bits(rdev->mc.vram_start));
  839. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  840. upper_32_bits(rdev->mc.vram_start));
  841. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  842. (u32)rdev->mc.vram_start);
  843. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  844. (u32)rdev->mc.vram_start);
  845. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  846. upper_32_bits(rdev->mc.vram_start));
  847. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  848. upper_32_bits(rdev->mc.vram_start));
  849. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  850. (u32)rdev->mc.vram_start);
  851. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  852. (u32)rdev->mc.vram_start);
  853. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  854. upper_32_bits(rdev->mc.vram_start));
  855. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  856. upper_32_bits(rdev->mc.vram_start));
  857. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  858. (u32)rdev->mc.vram_start);
  859. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  860. (u32)rdev->mc.vram_start);
  861. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  862. upper_32_bits(rdev->mc.vram_start));
  863. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  864. upper_32_bits(rdev->mc.vram_start));
  865. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  866. (u32)rdev->mc.vram_start);
  867. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  868. (u32)rdev->mc.vram_start);
  869. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  870. upper_32_bits(rdev->mc.vram_start));
  871. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  872. upper_32_bits(rdev->mc.vram_start));
  873. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  874. (u32)rdev->mc.vram_start);
  875. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  876. (u32)rdev->mc.vram_start);
  877. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  878. upper_32_bits(rdev->mc.vram_start));
  879. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  880. upper_32_bits(rdev->mc.vram_start));
  881. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  882. (u32)rdev->mc.vram_start);
  883. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  884. (u32)rdev->mc.vram_start);
  885. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  886. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  887. /* Unlock host access */
  888. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  889. mdelay(1);
  890. /* Restore video state */
  891. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  892. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  893. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  894. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  895. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  896. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  897. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  898. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  899. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  900. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  901. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  902. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  903. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  904. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  905. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  906. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  907. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  908. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  909. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  910. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  911. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  912. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  913. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  914. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  915. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  916. }
  917. static void evergreen_mc_program(struct radeon_device *rdev)
  918. {
  919. struct evergreen_mc_save save;
  920. u32 tmp;
  921. int i, j;
  922. /* Initialize HDP */
  923. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  924. WREG32((0x2c14 + j), 0x00000000);
  925. WREG32((0x2c18 + j), 0x00000000);
  926. WREG32((0x2c1c + j), 0x00000000);
  927. WREG32((0x2c20 + j), 0x00000000);
  928. WREG32((0x2c24 + j), 0x00000000);
  929. }
  930. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  931. evergreen_mc_stop(rdev, &save);
  932. if (evergreen_mc_wait_for_idle(rdev)) {
  933. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  934. }
  935. /* Lockout access through VGA aperture*/
  936. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  937. /* Update configuration */
  938. if (rdev->flags & RADEON_IS_AGP) {
  939. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  940. /* VRAM before AGP */
  941. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  942. rdev->mc.vram_start >> 12);
  943. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  944. rdev->mc.gtt_end >> 12);
  945. } else {
  946. /* VRAM after AGP */
  947. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  948. rdev->mc.gtt_start >> 12);
  949. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  950. rdev->mc.vram_end >> 12);
  951. }
  952. } else {
  953. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  954. rdev->mc.vram_start >> 12);
  955. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  956. rdev->mc.vram_end >> 12);
  957. }
  958. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  959. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  960. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  961. WREG32(MC_VM_FB_LOCATION, tmp);
  962. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  963. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  964. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  965. if (rdev->flags & RADEON_IS_AGP) {
  966. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  967. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  968. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  969. } else {
  970. WREG32(MC_VM_AGP_BASE, 0);
  971. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  972. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  973. }
  974. if (evergreen_mc_wait_for_idle(rdev)) {
  975. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  976. }
  977. evergreen_mc_resume(rdev, &save);
  978. /* we need to own VRAM, so turn off the VGA renderer here
  979. * to stop it overwriting our objects */
  980. rv515_vga_render_disable(rdev);
  981. }
  982. /*
  983. * CP.
  984. */
  985. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  986. {
  987. const __be32 *fw_data;
  988. int i;
  989. if (!rdev->me_fw || !rdev->pfp_fw)
  990. return -EINVAL;
  991. r700_cp_stop(rdev);
  992. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  993. fw_data = (const __be32 *)rdev->pfp_fw->data;
  994. WREG32(CP_PFP_UCODE_ADDR, 0);
  995. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  996. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  997. WREG32(CP_PFP_UCODE_ADDR, 0);
  998. fw_data = (const __be32 *)rdev->me_fw->data;
  999. WREG32(CP_ME_RAM_WADDR, 0);
  1000. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1001. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1002. WREG32(CP_PFP_UCODE_ADDR, 0);
  1003. WREG32(CP_ME_RAM_WADDR, 0);
  1004. WREG32(CP_ME_RAM_RADDR, 0);
  1005. return 0;
  1006. }
  1007. static int evergreen_cp_start(struct radeon_device *rdev)
  1008. {
  1009. int r, i;
  1010. uint32_t cp_me;
  1011. r = radeon_ring_lock(rdev, 7);
  1012. if (r) {
  1013. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1014. return r;
  1015. }
  1016. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1017. radeon_ring_write(rdev, 0x1);
  1018. radeon_ring_write(rdev, 0x0);
  1019. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1020. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1021. radeon_ring_write(rdev, 0);
  1022. radeon_ring_write(rdev, 0);
  1023. radeon_ring_unlock_commit(rdev);
  1024. cp_me = 0xff;
  1025. WREG32(CP_ME_CNTL, cp_me);
  1026. r = radeon_ring_lock(rdev, evergreen_default_size + 15);
  1027. if (r) {
  1028. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1029. return r;
  1030. }
  1031. /* setup clear context state */
  1032. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1033. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1034. for (i = 0; i < evergreen_default_size; i++)
  1035. radeon_ring_write(rdev, evergreen_default_state[i]);
  1036. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1037. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1038. /* set clear context state */
  1039. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1040. radeon_ring_write(rdev, 0);
  1041. /* SQ_VTX_BASE_VTX_LOC */
  1042. radeon_ring_write(rdev, 0xc0026f00);
  1043. radeon_ring_write(rdev, 0x00000000);
  1044. radeon_ring_write(rdev, 0x00000000);
  1045. radeon_ring_write(rdev, 0x00000000);
  1046. /* Clear consts */
  1047. radeon_ring_write(rdev, 0xc0036f00);
  1048. radeon_ring_write(rdev, 0x00000bc4);
  1049. radeon_ring_write(rdev, 0xffffffff);
  1050. radeon_ring_write(rdev, 0xffffffff);
  1051. radeon_ring_write(rdev, 0xffffffff);
  1052. radeon_ring_unlock_commit(rdev);
  1053. return 0;
  1054. }
  1055. int evergreen_cp_resume(struct radeon_device *rdev)
  1056. {
  1057. u32 tmp;
  1058. u32 rb_bufsz;
  1059. int r;
  1060. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1061. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1062. SOFT_RESET_PA |
  1063. SOFT_RESET_SH |
  1064. SOFT_RESET_VGT |
  1065. SOFT_RESET_SX));
  1066. RREG32(GRBM_SOFT_RESET);
  1067. mdelay(15);
  1068. WREG32(GRBM_SOFT_RESET, 0);
  1069. RREG32(GRBM_SOFT_RESET);
  1070. /* Set ring buffer size */
  1071. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1072. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1073. #ifdef __BIG_ENDIAN
  1074. tmp |= BUF_SWAP_32BIT;
  1075. #endif
  1076. WREG32(CP_RB_CNTL, tmp);
  1077. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1078. /* Set the write pointer delay */
  1079. WREG32(CP_RB_WPTR_DELAY, 0);
  1080. /* Initialize the ring buffer's read and write pointers */
  1081. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1082. WREG32(CP_RB_RPTR_WR, 0);
  1083. WREG32(CP_RB_WPTR, 0);
  1084. /* set the wb address wether it's enabled or not */
  1085. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1086. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1087. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1088. if (rdev->wb.enabled)
  1089. WREG32(SCRATCH_UMSK, 0xff);
  1090. else {
  1091. tmp |= RB_NO_UPDATE;
  1092. WREG32(SCRATCH_UMSK, 0);
  1093. }
  1094. mdelay(1);
  1095. WREG32(CP_RB_CNTL, tmp);
  1096. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1097. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1098. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1099. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1100. evergreen_cp_start(rdev);
  1101. rdev->cp.ready = true;
  1102. r = radeon_ring_test(rdev);
  1103. if (r) {
  1104. rdev->cp.ready = false;
  1105. return r;
  1106. }
  1107. return 0;
  1108. }
  1109. /*
  1110. * Core functions
  1111. */
  1112. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1113. u32 num_tile_pipes,
  1114. u32 num_backends,
  1115. u32 backend_disable_mask)
  1116. {
  1117. u32 backend_map = 0;
  1118. u32 enabled_backends_mask = 0;
  1119. u32 enabled_backends_count = 0;
  1120. u32 cur_pipe;
  1121. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1122. u32 cur_backend = 0;
  1123. u32 i;
  1124. bool force_no_swizzle;
  1125. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1126. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1127. if (num_tile_pipes < 1)
  1128. num_tile_pipes = 1;
  1129. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1130. num_backends = EVERGREEN_MAX_BACKENDS;
  1131. if (num_backends < 1)
  1132. num_backends = 1;
  1133. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1134. if (((backend_disable_mask >> i) & 1) == 0) {
  1135. enabled_backends_mask |= (1 << i);
  1136. ++enabled_backends_count;
  1137. }
  1138. if (enabled_backends_count == num_backends)
  1139. break;
  1140. }
  1141. if (enabled_backends_count == 0) {
  1142. enabled_backends_mask = 1;
  1143. enabled_backends_count = 1;
  1144. }
  1145. if (enabled_backends_count != num_backends)
  1146. num_backends = enabled_backends_count;
  1147. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1148. switch (rdev->family) {
  1149. case CHIP_CEDAR:
  1150. case CHIP_REDWOOD:
  1151. force_no_swizzle = false;
  1152. break;
  1153. case CHIP_CYPRESS:
  1154. case CHIP_HEMLOCK:
  1155. case CHIP_JUNIPER:
  1156. default:
  1157. force_no_swizzle = true;
  1158. break;
  1159. }
  1160. if (force_no_swizzle) {
  1161. bool last_backend_enabled = false;
  1162. force_no_swizzle = false;
  1163. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1164. if (((enabled_backends_mask >> i) & 1) == 1) {
  1165. if (last_backend_enabled)
  1166. force_no_swizzle = true;
  1167. last_backend_enabled = true;
  1168. } else
  1169. last_backend_enabled = false;
  1170. }
  1171. }
  1172. switch (num_tile_pipes) {
  1173. case 1:
  1174. case 3:
  1175. case 5:
  1176. case 7:
  1177. DRM_ERROR("odd number of pipes!\n");
  1178. break;
  1179. case 2:
  1180. swizzle_pipe[0] = 0;
  1181. swizzle_pipe[1] = 1;
  1182. break;
  1183. case 4:
  1184. if (force_no_swizzle) {
  1185. swizzle_pipe[0] = 0;
  1186. swizzle_pipe[1] = 1;
  1187. swizzle_pipe[2] = 2;
  1188. swizzle_pipe[3] = 3;
  1189. } else {
  1190. swizzle_pipe[0] = 0;
  1191. swizzle_pipe[1] = 2;
  1192. swizzle_pipe[2] = 1;
  1193. swizzle_pipe[3] = 3;
  1194. }
  1195. break;
  1196. case 6:
  1197. if (force_no_swizzle) {
  1198. swizzle_pipe[0] = 0;
  1199. swizzle_pipe[1] = 1;
  1200. swizzle_pipe[2] = 2;
  1201. swizzle_pipe[3] = 3;
  1202. swizzle_pipe[4] = 4;
  1203. swizzle_pipe[5] = 5;
  1204. } else {
  1205. swizzle_pipe[0] = 0;
  1206. swizzle_pipe[1] = 2;
  1207. swizzle_pipe[2] = 4;
  1208. swizzle_pipe[3] = 1;
  1209. swizzle_pipe[4] = 3;
  1210. swizzle_pipe[5] = 5;
  1211. }
  1212. break;
  1213. case 8:
  1214. if (force_no_swizzle) {
  1215. swizzle_pipe[0] = 0;
  1216. swizzle_pipe[1] = 1;
  1217. swizzle_pipe[2] = 2;
  1218. swizzle_pipe[3] = 3;
  1219. swizzle_pipe[4] = 4;
  1220. swizzle_pipe[5] = 5;
  1221. swizzle_pipe[6] = 6;
  1222. swizzle_pipe[7] = 7;
  1223. } else {
  1224. swizzle_pipe[0] = 0;
  1225. swizzle_pipe[1] = 2;
  1226. swizzle_pipe[2] = 4;
  1227. swizzle_pipe[3] = 6;
  1228. swizzle_pipe[4] = 1;
  1229. swizzle_pipe[5] = 3;
  1230. swizzle_pipe[6] = 5;
  1231. swizzle_pipe[7] = 7;
  1232. }
  1233. break;
  1234. }
  1235. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1236. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1237. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1238. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1239. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1240. }
  1241. return backend_map;
  1242. }
  1243. static void evergreen_gpu_init(struct radeon_device *rdev)
  1244. {
  1245. u32 cc_rb_backend_disable = 0;
  1246. u32 cc_gc_shader_pipe_config;
  1247. u32 gb_addr_config = 0;
  1248. u32 mc_shared_chmap, mc_arb_ramcfg;
  1249. u32 gb_backend_map;
  1250. u32 grbm_gfx_index;
  1251. u32 sx_debug_1;
  1252. u32 smx_dc_ctl0;
  1253. u32 sq_config;
  1254. u32 sq_lds_resource_mgmt;
  1255. u32 sq_gpr_resource_mgmt_1;
  1256. u32 sq_gpr_resource_mgmt_2;
  1257. u32 sq_gpr_resource_mgmt_3;
  1258. u32 sq_thread_resource_mgmt;
  1259. u32 sq_thread_resource_mgmt_2;
  1260. u32 sq_stack_resource_mgmt_1;
  1261. u32 sq_stack_resource_mgmt_2;
  1262. u32 sq_stack_resource_mgmt_3;
  1263. u32 vgt_cache_invalidation;
  1264. u32 hdp_host_path_cntl;
  1265. int i, j, num_shader_engines, ps_thread_count;
  1266. switch (rdev->family) {
  1267. case CHIP_CYPRESS:
  1268. case CHIP_HEMLOCK:
  1269. rdev->config.evergreen.num_ses = 2;
  1270. rdev->config.evergreen.max_pipes = 4;
  1271. rdev->config.evergreen.max_tile_pipes = 8;
  1272. rdev->config.evergreen.max_simds = 10;
  1273. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1274. rdev->config.evergreen.max_gprs = 256;
  1275. rdev->config.evergreen.max_threads = 248;
  1276. rdev->config.evergreen.max_gs_threads = 32;
  1277. rdev->config.evergreen.max_stack_entries = 512;
  1278. rdev->config.evergreen.sx_num_of_sets = 4;
  1279. rdev->config.evergreen.sx_max_export_size = 256;
  1280. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1281. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1282. rdev->config.evergreen.max_hw_contexts = 8;
  1283. rdev->config.evergreen.sq_num_cf_insts = 2;
  1284. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1285. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1286. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1287. break;
  1288. case CHIP_JUNIPER:
  1289. rdev->config.evergreen.num_ses = 1;
  1290. rdev->config.evergreen.max_pipes = 4;
  1291. rdev->config.evergreen.max_tile_pipes = 4;
  1292. rdev->config.evergreen.max_simds = 10;
  1293. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1294. rdev->config.evergreen.max_gprs = 256;
  1295. rdev->config.evergreen.max_threads = 248;
  1296. rdev->config.evergreen.max_gs_threads = 32;
  1297. rdev->config.evergreen.max_stack_entries = 512;
  1298. rdev->config.evergreen.sx_num_of_sets = 4;
  1299. rdev->config.evergreen.sx_max_export_size = 256;
  1300. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1301. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1302. rdev->config.evergreen.max_hw_contexts = 8;
  1303. rdev->config.evergreen.sq_num_cf_insts = 2;
  1304. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1305. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1306. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1307. break;
  1308. case CHIP_REDWOOD:
  1309. rdev->config.evergreen.num_ses = 1;
  1310. rdev->config.evergreen.max_pipes = 4;
  1311. rdev->config.evergreen.max_tile_pipes = 4;
  1312. rdev->config.evergreen.max_simds = 5;
  1313. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1314. rdev->config.evergreen.max_gprs = 256;
  1315. rdev->config.evergreen.max_threads = 248;
  1316. rdev->config.evergreen.max_gs_threads = 32;
  1317. rdev->config.evergreen.max_stack_entries = 256;
  1318. rdev->config.evergreen.sx_num_of_sets = 4;
  1319. rdev->config.evergreen.sx_max_export_size = 256;
  1320. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1321. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1322. rdev->config.evergreen.max_hw_contexts = 8;
  1323. rdev->config.evergreen.sq_num_cf_insts = 2;
  1324. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1325. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1326. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1327. break;
  1328. case CHIP_CEDAR:
  1329. default:
  1330. rdev->config.evergreen.num_ses = 1;
  1331. rdev->config.evergreen.max_pipes = 2;
  1332. rdev->config.evergreen.max_tile_pipes = 2;
  1333. rdev->config.evergreen.max_simds = 2;
  1334. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1335. rdev->config.evergreen.max_gprs = 256;
  1336. rdev->config.evergreen.max_threads = 192;
  1337. rdev->config.evergreen.max_gs_threads = 16;
  1338. rdev->config.evergreen.max_stack_entries = 256;
  1339. rdev->config.evergreen.sx_num_of_sets = 4;
  1340. rdev->config.evergreen.sx_max_export_size = 128;
  1341. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1342. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1343. rdev->config.evergreen.max_hw_contexts = 4;
  1344. rdev->config.evergreen.sq_num_cf_insts = 1;
  1345. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1346. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1347. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1348. break;
  1349. }
  1350. /* Initialize HDP */
  1351. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1352. WREG32((0x2c14 + j), 0x00000000);
  1353. WREG32((0x2c18 + j), 0x00000000);
  1354. WREG32((0x2c1c + j), 0x00000000);
  1355. WREG32((0x2c20 + j), 0x00000000);
  1356. WREG32((0x2c24 + j), 0x00000000);
  1357. }
  1358. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1359. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1360. cc_gc_shader_pipe_config |=
  1361. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1362. & EVERGREEN_MAX_PIPES_MASK);
  1363. cc_gc_shader_pipe_config |=
  1364. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1365. & EVERGREEN_MAX_SIMDS_MASK);
  1366. cc_rb_backend_disable =
  1367. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1368. & EVERGREEN_MAX_BACKENDS_MASK);
  1369. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1370. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1371. switch (rdev->config.evergreen.max_tile_pipes) {
  1372. case 1:
  1373. default:
  1374. gb_addr_config |= NUM_PIPES(0);
  1375. break;
  1376. case 2:
  1377. gb_addr_config |= NUM_PIPES(1);
  1378. break;
  1379. case 4:
  1380. gb_addr_config |= NUM_PIPES(2);
  1381. break;
  1382. case 8:
  1383. gb_addr_config |= NUM_PIPES(3);
  1384. break;
  1385. }
  1386. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1387. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1388. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1389. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1390. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1391. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1392. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1393. gb_addr_config |= ROW_SIZE(2);
  1394. else
  1395. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1396. if (rdev->ddev->pdev->device == 0x689e) {
  1397. u32 efuse_straps_4;
  1398. u32 efuse_straps_3;
  1399. u8 efuse_box_bit_131_124;
  1400. WREG32(RCU_IND_INDEX, 0x204);
  1401. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1402. WREG32(RCU_IND_INDEX, 0x203);
  1403. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1404. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1405. switch(efuse_box_bit_131_124) {
  1406. case 0x00:
  1407. gb_backend_map = 0x76543210;
  1408. break;
  1409. case 0x55:
  1410. gb_backend_map = 0x77553311;
  1411. break;
  1412. case 0x56:
  1413. gb_backend_map = 0x77553300;
  1414. break;
  1415. case 0x59:
  1416. gb_backend_map = 0x77552211;
  1417. break;
  1418. case 0x66:
  1419. gb_backend_map = 0x77443300;
  1420. break;
  1421. case 0x99:
  1422. gb_backend_map = 0x66552211;
  1423. break;
  1424. case 0x5a:
  1425. gb_backend_map = 0x77552200;
  1426. break;
  1427. case 0xaa:
  1428. gb_backend_map = 0x66442200;
  1429. break;
  1430. case 0x95:
  1431. gb_backend_map = 0x66553311;
  1432. break;
  1433. default:
  1434. DRM_ERROR("bad backend map, using default\n");
  1435. gb_backend_map =
  1436. evergreen_get_tile_pipe_to_backend_map(rdev,
  1437. rdev->config.evergreen.max_tile_pipes,
  1438. rdev->config.evergreen.max_backends,
  1439. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1440. rdev->config.evergreen.max_backends) &
  1441. EVERGREEN_MAX_BACKENDS_MASK));
  1442. break;
  1443. }
  1444. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1445. u32 efuse_straps_3;
  1446. u8 efuse_box_bit_127_124;
  1447. WREG32(RCU_IND_INDEX, 0x203);
  1448. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1449. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1450. switch(efuse_box_bit_127_124) {
  1451. case 0x0:
  1452. gb_backend_map = 0x00003210;
  1453. break;
  1454. case 0x5:
  1455. case 0x6:
  1456. case 0x9:
  1457. case 0xa:
  1458. gb_backend_map = 0x00003311;
  1459. break;
  1460. default:
  1461. DRM_ERROR("bad backend map, using default\n");
  1462. gb_backend_map =
  1463. evergreen_get_tile_pipe_to_backend_map(rdev,
  1464. rdev->config.evergreen.max_tile_pipes,
  1465. rdev->config.evergreen.max_backends,
  1466. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1467. rdev->config.evergreen.max_backends) &
  1468. EVERGREEN_MAX_BACKENDS_MASK));
  1469. break;
  1470. }
  1471. } else {
  1472. switch (rdev->family) {
  1473. case CHIP_CYPRESS:
  1474. case CHIP_HEMLOCK:
  1475. gb_backend_map = 0x66442200;
  1476. break;
  1477. case CHIP_JUNIPER:
  1478. gb_backend_map = 0x00006420;
  1479. break;
  1480. default:
  1481. gb_backend_map =
  1482. evergreen_get_tile_pipe_to_backend_map(rdev,
  1483. rdev->config.evergreen.max_tile_pipes,
  1484. rdev->config.evergreen.max_backends,
  1485. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1486. rdev->config.evergreen.max_backends) &
  1487. EVERGREEN_MAX_BACKENDS_MASK));
  1488. }
  1489. }
  1490. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1491. * not have bank info, so create a custom tiling dword.
  1492. * bits 3:0 num_pipes
  1493. * bits 7:4 num_banks
  1494. * bits 11:8 group_size
  1495. * bits 15:12 row_size
  1496. */
  1497. rdev->config.evergreen.tile_config = 0;
  1498. switch (rdev->config.evergreen.max_tile_pipes) {
  1499. case 1:
  1500. default:
  1501. rdev->config.evergreen.tile_config |= (0 << 0);
  1502. break;
  1503. case 2:
  1504. rdev->config.evergreen.tile_config |= (1 << 0);
  1505. break;
  1506. case 4:
  1507. rdev->config.evergreen.tile_config |= (2 << 0);
  1508. break;
  1509. case 8:
  1510. rdev->config.evergreen.tile_config |= (3 << 0);
  1511. break;
  1512. }
  1513. rdev->config.evergreen.tile_config |=
  1514. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1515. rdev->config.evergreen.tile_config |=
  1516. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1517. rdev->config.evergreen.tile_config |=
  1518. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1519. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1520. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1521. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1522. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1523. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1524. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1525. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1526. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1527. u32 sp = cc_gc_shader_pipe_config;
  1528. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1529. if (i == num_shader_engines) {
  1530. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1531. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1532. }
  1533. WREG32(GRBM_GFX_INDEX, gfx);
  1534. WREG32(RLC_GFX_INDEX, gfx);
  1535. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1536. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1537. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1538. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1539. }
  1540. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1541. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1542. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1543. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1544. WREG32(CGTS_TCC_DISABLE, 0);
  1545. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1546. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1547. /* set HW defaults for 3D engine */
  1548. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1549. ROQ_IB2_START(0x2b)));
  1550. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1551. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1552. SYNC_GRADIENT |
  1553. SYNC_WALKER |
  1554. SYNC_ALIGNER));
  1555. sx_debug_1 = RREG32(SX_DEBUG_1);
  1556. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1557. WREG32(SX_DEBUG_1, sx_debug_1);
  1558. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1559. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1560. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1561. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1562. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1563. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1564. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1565. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1566. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1567. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1568. WREG32(VGT_NUM_INSTANCES, 1);
  1569. WREG32(SPI_CONFIG_CNTL, 0);
  1570. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1571. WREG32(CP_PERFMON_CNTL, 0);
  1572. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1573. FETCH_FIFO_HIWATER(0x4) |
  1574. DONE_FIFO_HIWATER(0xe0) |
  1575. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1576. sq_config = RREG32(SQ_CONFIG);
  1577. sq_config &= ~(PS_PRIO(3) |
  1578. VS_PRIO(3) |
  1579. GS_PRIO(3) |
  1580. ES_PRIO(3));
  1581. sq_config |= (VC_ENABLE |
  1582. EXPORT_SRC_C |
  1583. PS_PRIO(0) |
  1584. VS_PRIO(1) |
  1585. GS_PRIO(2) |
  1586. ES_PRIO(3));
  1587. if (rdev->family == CHIP_CEDAR)
  1588. /* no vertex cache */
  1589. sq_config &= ~VC_ENABLE;
  1590. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1591. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1592. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1593. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1594. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1595. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1596. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1597. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1598. if (rdev->family == CHIP_CEDAR)
  1599. ps_thread_count = 96;
  1600. else
  1601. ps_thread_count = 128;
  1602. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1603. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1604. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1605. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1606. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1607. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1608. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1609. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1610. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1611. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1612. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1613. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1614. WREG32(SQ_CONFIG, sq_config);
  1615. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1616. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1617. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1618. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1619. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1620. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1621. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1622. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1623. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1624. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1625. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1626. FORCE_EOV_MAX_REZ_CNT(255)));
  1627. if (rdev->family == CHIP_CEDAR)
  1628. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1629. else
  1630. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1631. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1632. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1633. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1634. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1635. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1636. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1637. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1638. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1639. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1640. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1641. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1642. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1643. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1644. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1645. /* clear render buffer base addresses */
  1646. WREG32(CB_COLOR0_BASE, 0);
  1647. WREG32(CB_COLOR1_BASE, 0);
  1648. WREG32(CB_COLOR2_BASE, 0);
  1649. WREG32(CB_COLOR3_BASE, 0);
  1650. WREG32(CB_COLOR4_BASE, 0);
  1651. WREG32(CB_COLOR5_BASE, 0);
  1652. WREG32(CB_COLOR6_BASE, 0);
  1653. WREG32(CB_COLOR7_BASE, 0);
  1654. WREG32(CB_COLOR8_BASE, 0);
  1655. WREG32(CB_COLOR9_BASE, 0);
  1656. WREG32(CB_COLOR10_BASE, 0);
  1657. WREG32(CB_COLOR11_BASE, 0);
  1658. /* set the shader const cache sizes to 0 */
  1659. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1660. WREG32(i, 0);
  1661. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1662. WREG32(i, 0);
  1663. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1664. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1665. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1666. udelay(50);
  1667. }
  1668. int evergreen_mc_init(struct radeon_device *rdev)
  1669. {
  1670. u32 tmp;
  1671. int chansize, numchan;
  1672. /* Get VRAM informations */
  1673. rdev->mc.vram_is_ddr = true;
  1674. tmp = RREG32(MC_ARB_RAMCFG);
  1675. if (tmp & CHANSIZE_OVERRIDE) {
  1676. chansize = 16;
  1677. } else if (tmp & CHANSIZE_MASK) {
  1678. chansize = 64;
  1679. } else {
  1680. chansize = 32;
  1681. }
  1682. tmp = RREG32(MC_SHARED_CHMAP);
  1683. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1684. case 0:
  1685. default:
  1686. numchan = 1;
  1687. break;
  1688. case 1:
  1689. numchan = 2;
  1690. break;
  1691. case 2:
  1692. numchan = 4;
  1693. break;
  1694. case 3:
  1695. numchan = 8;
  1696. break;
  1697. }
  1698. rdev->mc.vram_width = numchan * chansize;
  1699. /* Could aper size report 0 ? */
  1700. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1701. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1702. /* Setup GPU memory space */
  1703. /* size in MB on evergreen */
  1704. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1705. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1706. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1707. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1708. r600_vram_gtt_location(rdev, &rdev->mc);
  1709. radeon_update_bandwidth_info(rdev);
  1710. return 0;
  1711. }
  1712. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1713. {
  1714. /* FIXME: implement for evergreen */
  1715. return false;
  1716. }
  1717. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1718. {
  1719. struct evergreen_mc_save save;
  1720. u32 srbm_reset = 0;
  1721. u32 grbm_reset = 0;
  1722. dev_info(rdev->dev, "GPU softreset \n");
  1723. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1724. RREG32(GRBM_STATUS));
  1725. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1726. RREG32(GRBM_STATUS_SE0));
  1727. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1728. RREG32(GRBM_STATUS_SE1));
  1729. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1730. RREG32(SRBM_STATUS));
  1731. evergreen_mc_stop(rdev, &save);
  1732. if (evergreen_mc_wait_for_idle(rdev)) {
  1733. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1734. }
  1735. /* Disable CP parsing/prefetching */
  1736. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1737. /* reset all the gfx blocks */
  1738. grbm_reset = (SOFT_RESET_CP |
  1739. SOFT_RESET_CB |
  1740. SOFT_RESET_DB |
  1741. SOFT_RESET_PA |
  1742. SOFT_RESET_SC |
  1743. SOFT_RESET_SPI |
  1744. SOFT_RESET_SH |
  1745. SOFT_RESET_SX |
  1746. SOFT_RESET_TC |
  1747. SOFT_RESET_TA |
  1748. SOFT_RESET_VC |
  1749. SOFT_RESET_VGT);
  1750. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1751. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1752. (void)RREG32(GRBM_SOFT_RESET);
  1753. udelay(50);
  1754. WREG32(GRBM_SOFT_RESET, 0);
  1755. (void)RREG32(GRBM_SOFT_RESET);
  1756. /* reset all the system blocks */
  1757. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1758. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1759. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1760. (void)RREG32(SRBM_SOFT_RESET);
  1761. udelay(50);
  1762. WREG32(SRBM_SOFT_RESET, 0);
  1763. (void)RREG32(SRBM_SOFT_RESET);
  1764. /* Wait a little for things to settle down */
  1765. udelay(50);
  1766. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1767. RREG32(GRBM_STATUS));
  1768. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1769. RREG32(GRBM_STATUS_SE0));
  1770. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1771. RREG32(GRBM_STATUS_SE1));
  1772. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1773. RREG32(SRBM_STATUS));
  1774. /* After reset we need to reinit the asic as GPU often endup in an
  1775. * incoherent state.
  1776. */
  1777. atom_asic_init(rdev->mode_info.atom_context);
  1778. evergreen_mc_resume(rdev, &save);
  1779. return 0;
  1780. }
  1781. int evergreen_asic_reset(struct radeon_device *rdev)
  1782. {
  1783. return evergreen_gpu_soft_reset(rdev);
  1784. }
  1785. /* Interrupts */
  1786. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1787. {
  1788. switch (crtc) {
  1789. case 0:
  1790. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1791. case 1:
  1792. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1793. case 2:
  1794. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1795. case 3:
  1796. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1797. case 4:
  1798. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1799. case 5:
  1800. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1801. default:
  1802. return 0;
  1803. }
  1804. }
  1805. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1806. {
  1807. u32 tmp;
  1808. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1809. WREG32(GRBM_INT_CNTL, 0);
  1810. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1811. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1812. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1813. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1814. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1815. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1816. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1817. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1818. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1819. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1820. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1821. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1822. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1823. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1824. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1825. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1826. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1827. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1828. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1829. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1830. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1831. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1832. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1833. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1834. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1835. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1836. }
  1837. int evergreen_irq_set(struct radeon_device *rdev)
  1838. {
  1839. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1840. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1841. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1842. u32 grbm_int_cntl = 0;
  1843. if (!rdev->irq.installed) {
  1844. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  1845. return -EINVAL;
  1846. }
  1847. /* don't enable anything if the ih is disabled */
  1848. if (!rdev->ih.enabled) {
  1849. r600_disable_interrupts(rdev);
  1850. /* force the active interrupt state to all disabled */
  1851. evergreen_disable_interrupt_state(rdev);
  1852. return 0;
  1853. }
  1854. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1855. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1856. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1857. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1858. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1859. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1860. if (rdev->irq.sw_int) {
  1861. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1862. cp_int_cntl |= RB_INT_ENABLE;
  1863. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  1864. }
  1865. if (rdev->irq.crtc_vblank_int[0]) {
  1866. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1867. crtc1 |= VBLANK_INT_MASK;
  1868. }
  1869. if (rdev->irq.crtc_vblank_int[1]) {
  1870. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1871. crtc2 |= VBLANK_INT_MASK;
  1872. }
  1873. if (rdev->irq.crtc_vblank_int[2]) {
  1874. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1875. crtc3 |= VBLANK_INT_MASK;
  1876. }
  1877. if (rdev->irq.crtc_vblank_int[3]) {
  1878. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1879. crtc4 |= VBLANK_INT_MASK;
  1880. }
  1881. if (rdev->irq.crtc_vblank_int[4]) {
  1882. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1883. crtc5 |= VBLANK_INT_MASK;
  1884. }
  1885. if (rdev->irq.crtc_vblank_int[5]) {
  1886. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1887. crtc6 |= VBLANK_INT_MASK;
  1888. }
  1889. if (rdev->irq.hpd[0]) {
  1890. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1891. hpd1 |= DC_HPDx_INT_EN;
  1892. }
  1893. if (rdev->irq.hpd[1]) {
  1894. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1895. hpd2 |= DC_HPDx_INT_EN;
  1896. }
  1897. if (rdev->irq.hpd[2]) {
  1898. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1899. hpd3 |= DC_HPDx_INT_EN;
  1900. }
  1901. if (rdev->irq.hpd[3]) {
  1902. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1903. hpd4 |= DC_HPDx_INT_EN;
  1904. }
  1905. if (rdev->irq.hpd[4]) {
  1906. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1907. hpd5 |= DC_HPDx_INT_EN;
  1908. }
  1909. if (rdev->irq.hpd[5]) {
  1910. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1911. hpd6 |= DC_HPDx_INT_EN;
  1912. }
  1913. if (rdev->irq.gui_idle) {
  1914. DRM_DEBUG("gui idle\n");
  1915. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1916. }
  1917. WREG32(CP_INT_CNTL, cp_int_cntl);
  1918. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1919. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1920. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1921. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1922. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1923. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1924. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1925. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1926. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1927. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1928. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1929. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1930. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1931. return 0;
  1932. }
  1933. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1934. u32 *disp_int,
  1935. u32 *disp_int_cont,
  1936. u32 *disp_int_cont2,
  1937. u32 *disp_int_cont3,
  1938. u32 *disp_int_cont4,
  1939. u32 *disp_int_cont5)
  1940. {
  1941. u32 tmp;
  1942. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1943. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1944. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1945. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1946. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1947. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1948. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1949. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1950. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1951. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1952. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1953. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1954. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1955. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1956. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1957. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1958. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1959. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1960. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1961. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1962. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1963. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1964. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1965. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1966. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1967. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1968. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1969. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1970. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1971. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1972. if (*disp_int & DC_HPD1_INTERRUPT) {
  1973. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1974. tmp |= DC_HPDx_INT_ACK;
  1975. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1976. }
  1977. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1978. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1979. tmp |= DC_HPDx_INT_ACK;
  1980. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1981. }
  1982. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1983. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1984. tmp |= DC_HPDx_INT_ACK;
  1985. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1986. }
  1987. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1988. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1989. tmp |= DC_HPDx_INT_ACK;
  1990. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1991. }
  1992. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1993. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1994. tmp |= DC_HPDx_INT_ACK;
  1995. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1996. }
  1997. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1998. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1999. tmp |= DC_HPDx_INT_ACK;
  2000. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2001. }
  2002. }
  2003. void evergreen_irq_disable(struct radeon_device *rdev)
  2004. {
  2005. u32 disp_int, disp_int_cont, disp_int_cont2;
  2006. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  2007. r600_disable_interrupts(rdev);
  2008. /* Wait and acknowledge irq */
  2009. mdelay(1);
  2010. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  2011. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  2012. evergreen_disable_interrupt_state(rdev);
  2013. }
  2014. static void evergreen_irq_suspend(struct radeon_device *rdev)
  2015. {
  2016. evergreen_irq_disable(rdev);
  2017. r600_rlc_stop(rdev);
  2018. }
  2019. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2020. {
  2021. u32 wptr, tmp;
  2022. if (rdev->wb.enabled)
  2023. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2024. else
  2025. wptr = RREG32(IH_RB_WPTR);
  2026. if (wptr & RB_OVERFLOW) {
  2027. /* When a ring buffer overflow happen start parsing interrupt
  2028. * from the last not overwritten vector (wptr + 16). Hopefully
  2029. * this should allow us to catchup.
  2030. */
  2031. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2032. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2033. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2034. tmp = RREG32(IH_RB_CNTL);
  2035. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2036. WREG32(IH_RB_CNTL, tmp);
  2037. }
  2038. return (wptr & rdev->ih.ptr_mask);
  2039. }
  2040. int evergreen_irq_process(struct radeon_device *rdev)
  2041. {
  2042. u32 wptr = evergreen_get_ih_wptr(rdev);
  2043. u32 rptr = rdev->ih.rptr;
  2044. u32 src_id, src_data;
  2045. u32 ring_index;
  2046. u32 disp_int, disp_int_cont, disp_int_cont2;
  2047. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  2048. unsigned long flags;
  2049. bool queue_hotplug = false;
  2050. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2051. if (!rdev->ih.enabled)
  2052. return IRQ_NONE;
  2053. spin_lock_irqsave(&rdev->ih.lock, flags);
  2054. if (rptr == wptr) {
  2055. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2056. return IRQ_NONE;
  2057. }
  2058. if (rdev->shutdown) {
  2059. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2060. return IRQ_NONE;
  2061. }
  2062. restart_ih:
  2063. /* display interrupts */
  2064. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  2065. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  2066. rdev->ih.wptr = wptr;
  2067. while (rptr != wptr) {
  2068. /* wptr/rptr are in bytes! */
  2069. ring_index = rptr / 4;
  2070. src_id = rdev->ih.ring[ring_index] & 0xff;
  2071. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2072. switch (src_id) {
  2073. case 1: /* D1 vblank/vline */
  2074. switch (src_data) {
  2075. case 0: /* D1 vblank */
  2076. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2077. drm_handle_vblank(rdev->ddev, 0);
  2078. rdev->pm.vblank_sync = true;
  2079. wake_up(&rdev->irq.vblank_queue);
  2080. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2081. DRM_DEBUG("IH: D1 vblank\n");
  2082. }
  2083. break;
  2084. case 1: /* D1 vline */
  2085. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2086. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2087. DRM_DEBUG("IH: D1 vline\n");
  2088. }
  2089. break;
  2090. default:
  2091. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2092. break;
  2093. }
  2094. break;
  2095. case 2: /* D2 vblank/vline */
  2096. switch (src_data) {
  2097. case 0: /* D2 vblank */
  2098. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2099. drm_handle_vblank(rdev->ddev, 1);
  2100. rdev->pm.vblank_sync = true;
  2101. wake_up(&rdev->irq.vblank_queue);
  2102. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2103. DRM_DEBUG("IH: D2 vblank\n");
  2104. }
  2105. break;
  2106. case 1: /* D2 vline */
  2107. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2108. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2109. DRM_DEBUG("IH: D2 vline\n");
  2110. }
  2111. break;
  2112. default:
  2113. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2114. break;
  2115. }
  2116. break;
  2117. case 3: /* D3 vblank/vline */
  2118. switch (src_data) {
  2119. case 0: /* D3 vblank */
  2120. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2121. drm_handle_vblank(rdev->ddev, 2);
  2122. rdev->pm.vblank_sync = true;
  2123. wake_up(&rdev->irq.vblank_queue);
  2124. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2125. DRM_DEBUG("IH: D3 vblank\n");
  2126. }
  2127. break;
  2128. case 1: /* D3 vline */
  2129. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2130. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2131. DRM_DEBUG("IH: D3 vline\n");
  2132. }
  2133. break;
  2134. default:
  2135. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2136. break;
  2137. }
  2138. break;
  2139. case 4: /* D4 vblank/vline */
  2140. switch (src_data) {
  2141. case 0: /* D4 vblank */
  2142. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2143. drm_handle_vblank(rdev->ddev, 3);
  2144. rdev->pm.vblank_sync = true;
  2145. wake_up(&rdev->irq.vblank_queue);
  2146. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2147. DRM_DEBUG("IH: D4 vblank\n");
  2148. }
  2149. break;
  2150. case 1: /* D4 vline */
  2151. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2152. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2153. DRM_DEBUG("IH: D4 vline\n");
  2154. }
  2155. break;
  2156. default:
  2157. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2158. break;
  2159. }
  2160. break;
  2161. case 5: /* D5 vblank/vline */
  2162. switch (src_data) {
  2163. case 0: /* D5 vblank */
  2164. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2165. drm_handle_vblank(rdev->ddev, 4);
  2166. rdev->pm.vblank_sync = true;
  2167. wake_up(&rdev->irq.vblank_queue);
  2168. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2169. DRM_DEBUG("IH: D5 vblank\n");
  2170. }
  2171. break;
  2172. case 1: /* D5 vline */
  2173. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2174. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2175. DRM_DEBUG("IH: D5 vline\n");
  2176. }
  2177. break;
  2178. default:
  2179. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2180. break;
  2181. }
  2182. break;
  2183. case 6: /* D6 vblank/vline */
  2184. switch (src_data) {
  2185. case 0: /* D6 vblank */
  2186. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2187. drm_handle_vblank(rdev->ddev, 5);
  2188. rdev->pm.vblank_sync = true;
  2189. wake_up(&rdev->irq.vblank_queue);
  2190. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2191. DRM_DEBUG("IH: D6 vblank\n");
  2192. }
  2193. break;
  2194. case 1: /* D6 vline */
  2195. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2196. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2197. DRM_DEBUG("IH: D6 vline\n");
  2198. }
  2199. break;
  2200. default:
  2201. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2202. break;
  2203. }
  2204. break;
  2205. case 42: /* HPD hotplug */
  2206. switch (src_data) {
  2207. case 0:
  2208. if (disp_int & DC_HPD1_INTERRUPT) {
  2209. disp_int &= ~DC_HPD1_INTERRUPT;
  2210. queue_hotplug = true;
  2211. DRM_DEBUG("IH: HPD1\n");
  2212. }
  2213. break;
  2214. case 1:
  2215. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  2216. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2217. queue_hotplug = true;
  2218. DRM_DEBUG("IH: HPD2\n");
  2219. }
  2220. break;
  2221. case 2:
  2222. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2223. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2224. queue_hotplug = true;
  2225. DRM_DEBUG("IH: HPD3\n");
  2226. }
  2227. break;
  2228. case 3:
  2229. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2230. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2231. queue_hotplug = true;
  2232. DRM_DEBUG("IH: HPD4\n");
  2233. }
  2234. break;
  2235. case 4:
  2236. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2237. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2238. queue_hotplug = true;
  2239. DRM_DEBUG("IH: HPD5\n");
  2240. }
  2241. break;
  2242. case 5:
  2243. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2244. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2245. queue_hotplug = true;
  2246. DRM_DEBUG("IH: HPD6\n");
  2247. }
  2248. break;
  2249. default:
  2250. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2251. break;
  2252. }
  2253. break;
  2254. case 176: /* CP_INT in ring buffer */
  2255. case 177: /* CP_INT in IB1 */
  2256. case 178: /* CP_INT in IB2 */
  2257. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2258. radeon_fence_process(rdev);
  2259. break;
  2260. case 181: /* CP EOP event */
  2261. DRM_DEBUG("IH: CP EOP\n");
  2262. radeon_fence_process(rdev);
  2263. break;
  2264. case 233: /* GUI IDLE */
  2265. DRM_DEBUG("IH: CP EOP\n");
  2266. rdev->pm.gui_idle = true;
  2267. wake_up(&rdev->irq.idle_queue);
  2268. break;
  2269. default:
  2270. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2271. break;
  2272. }
  2273. /* wptr/rptr are in bytes! */
  2274. rptr += 16;
  2275. rptr &= rdev->ih.ptr_mask;
  2276. }
  2277. /* make sure wptr hasn't changed while processing */
  2278. wptr = evergreen_get_ih_wptr(rdev);
  2279. if (wptr != rdev->ih.wptr)
  2280. goto restart_ih;
  2281. if (queue_hotplug)
  2282. queue_work(rdev->wq, &rdev->hotplug_work);
  2283. rdev->ih.rptr = rptr;
  2284. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2285. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2286. return IRQ_HANDLED;
  2287. }
  2288. static int evergreen_startup(struct radeon_device *rdev)
  2289. {
  2290. int r;
  2291. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2292. r = r600_init_microcode(rdev);
  2293. if (r) {
  2294. DRM_ERROR("Failed to load firmware!\n");
  2295. return r;
  2296. }
  2297. }
  2298. evergreen_mc_program(rdev);
  2299. if (rdev->flags & RADEON_IS_AGP) {
  2300. evergreen_agp_enable(rdev);
  2301. } else {
  2302. r = evergreen_pcie_gart_enable(rdev);
  2303. if (r)
  2304. return r;
  2305. }
  2306. evergreen_gpu_init(rdev);
  2307. r = evergreen_blit_init(rdev);
  2308. if (r) {
  2309. evergreen_blit_fini(rdev);
  2310. rdev->asic->copy = NULL;
  2311. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2312. }
  2313. /* allocate wb buffer */
  2314. r = radeon_wb_init(rdev);
  2315. if (r)
  2316. return r;
  2317. /* Enable IRQ */
  2318. r = r600_irq_init(rdev);
  2319. if (r) {
  2320. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2321. radeon_irq_kms_fini(rdev);
  2322. return r;
  2323. }
  2324. evergreen_irq_set(rdev);
  2325. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2326. if (r)
  2327. return r;
  2328. r = evergreen_cp_load_microcode(rdev);
  2329. if (r)
  2330. return r;
  2331. r = evergreen_cp_resume(rdev);
  2332. if (r)
  2333. return r;
  2334. return 0;
  2335. }
  2336. int evergreen_resume(struct radeon_device *rdev)
  2337. {
  2338. int r;
  2339. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2340. * posting will perform necessary task to bring back GPU into good
  2341. * shape.
  2342. */
  2343. /* post card */
  2344. atom_asic_init(rdev->mode_info.atom_context);
  2345. r = evergreen_startup(rdev);
  2346. if (r) {
  2347. DRM_ERROR("r600 startup failed on resume\n");
  2348. return r;
  2349. }
  2350. r = r600_ib_test(rdev);
  2351. if (r) {
  2352. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2353. return r;
  2354. }
  2355. return r;
  2356. }
  2357. int evergreen_suspend(struct radeon_device *rdev)
  2358. {
  2359. int r;
  2360. /* FIXME: we should wait for ring to be empty */
  2361. r700_cp_stop(rdev);
  2362. rdev->cp.ready = false;
  2363. evergreen_irq_suspend(rdev);
  2364. radeon_wb_disable(rdev);
  2365. evergreen_pcie_gart_disable(rdev);
  2366. /* unpin shaders bo */
  2367. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2368. if (likely(r == 0)) {
  2369. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2370. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2371. }
  2372. return 0;
  2373. }
  2374. int evergreen_copy_blit(struct radeon_device *rdev,
  2375. uint64_t src_offset, uint64_t dst_offset,
  2376. unsigned num_pages, struct radeon_fence *fence)
  2377. {
  2378. int r;
  2379. mutex_lock(&rdev->r600_blit.mutex);
  2380. rdev->r600_blit.vb_ib = NULL;
  2381. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2382. if (r) {
  2383. if (rdev->r600_blit.vb_ib)
  2384. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2385. mutex_unlock(&rdev->r600_blit.mutex);
  2386. return r;
  2387. }
  2388. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2389. evergreen_blit_done_copy(rdev, fence);
  2390. mutex_unlock(&rdev->r600_blit.mutex);
  2391. return 0;
  2392. }
  2393. static bool evergreen_card_posted(struct radeon_device *rdev)
  2394. {
  2395. u32 reg;
  2396. /* first check CRTCs */
  2397. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2398. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  2399. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  2400. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  2401. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  2402. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2403. if (reg & EVERGREEN_CRTC_MASTER_EN)
  2404. return true;
  2405. /* then check MEM_SIZE, in case the crtcs are off */
  2406. if (RREG32(CONFIG_MEMSIZE))
  2407. return true;
  2408. return false;
  2409. }
  2410. /* Plan is to move initialization in that function and use
  2411. * helper function so that radeon_device_init pretty much
  2412. * do nothing more than calling asic specific function. This
  2413. * should also allow to remove a bunch of callback function
  2414. * like vram_info.
  2415. */
  2416. int evergreen_init(struct radeon_device *rdev)
  2417. {
  2418. int r;
  2419. r = radeon_dummy_page_init(rdev);
  2420. if (r)
  2421. return r;
  2422. /* This don't do much */
  2423. r = radeon_gem_init(rdev);
  2424. if (r)
  2425. return r;
  2426. /* Read BIOS */
  2427. if (!radeon_get_bios(rdev)) {
  2428. if (ASIC_IS_AVIVO(rdev))
  2429. return -EINVAL;
  2430. }
  2431. /* Must be an ATOMBIOS */
  2432. if (!rdev->is_atom_bios) {
  2433. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2434. return -EINVAL;
  2435. }
  2436. r = radeon_atombios_init(rdev);
  2437. if (r)
  2438. return r;
  2439. /* Post card if necessary */
  2440. if (!evergreen_card_posted(rdev)) {
  2441. if (!rdev->bios) {
  2442. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2443. return -EINVAL;
  2444. }
  2445. DRM_INFO("GPU not posted. posting now...\n");
  2446. atom_asic_init(rdev->mode_info.atom_context);
  2447. }
  2448. /* Initialize scratch registers */
  2449. r600_scratch_init(rdev);
  2450. /* Initialize surface registers */
  2451. radeon_surface_init(rdev);
  2452. /* Initialize clocks */
  2453. radeon_get_clock_info(rdev->ddev);
  2454. /* Fence driver */
  2455. r = radeon_fence_driver_init(rdev);
  2456. if (r)
  2457. return r;
  2458. /* initialize AGP */
  2459. if (rdev->flags & RADEON_IS_AGP) {
  2460. r = radeon_agp_init(rdev);
  2461. if (r)
  2462. radeon_agp_disable(rdev);
  2463. }
  2464. /* initialize memory controller */
  2465. r = evergreen_mc_init(rdev);
  2466. if (r)
  2467. return r;
  2468. /* Memory manager */
  2469. r = radeon_bo_init(rdev);
  2470. if (r)
  2471. return r;
  2472. r = radeon_irq_kms_init(rdev);
  2473. if (r)
  2474. return r;
  2475. rdev->cp.ring_obj = NULL;
  2476. r600_ring_init(rdev, 1024 * 1024);
  2477. rdev->ih.ring_obj = NULL;
  2478. r600_ih_ring_init(rdev, 64 * 1024);
  2479. r = r600_pcie_gart_init(rdev);
  2480. if (r)
  2481. return r;
  2482. rdev->accel_working = true;
  2483. r = evergreen_startup(rdev);
  2484. if (r) {
  2485. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2486. r700_cp_fini(rdev);
  2487. r600_irq_fini(rdev);
  2488. radeon_wb_fini(rdev);
  2489. radeon_irq_kms_fini(rdev);
  2490. evergreen_pcie_gart_fini(rdev);
  2491. rdev->accel_working = false;
  2492. }
  2493. if (rdev->accel_working) {
  2494. r = radeon_ib_pool_init(rdev);
  2495. if (r) {
  2496. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2497. rdev->accel_working = false;
  2498. }
  2499. r = r600_ib_test(rdev);
  2500. if (r) {
  2501. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2502. rdev->accel_working = false;
  2503. }
  2504. }
  2505. return 0;
  2506. }
  2507. void evergreen_fini(struct radeon_device *rdev)
  2508. {
  2509. evergreen_blit_fini(rdev);
  2510. r700_cp_fini(rdev);
  2511. r600_irq_fini(rdev);
  2512. radeon_wb_fini(rdev);
  2513. radeon_irq_kms_fini(rdev);
  2514. evergreen_pcie_gart_fini(rdev);
  2515. radeon_gem_fini(rdev);
  2516. radeon_fence_driver_fini(rdev);
  2517. radeon_agp_fini(rdev);
  2518. radeon_bo_fini(rdev);
  2519. radeon_atombios_fini(rdev);
  2520. kfree(rdev->bios);
  2521. rdev->bios = NULL;
  2522. radeon_dummy_page_fini(rdev);
  2523. }