ohci.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bug.h>
  21. #include <linux/compiler.h>
  22. #include <linux/delay.h>
  23. #include <linux/device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/firewire.h>
  26. #include <linux/firewire-constants.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/mutex.h>
  36. #include <linux/pci.h>
  37. #include <linux/pci_ids.h>
  38. #include <linux/slab.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/string.h>
  41. #include <linux/time.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/page.h>
  44. #include <asm/system.h>
  45. #ifdef CONFIG_PPC_PMAC
  46. #include <asm/pmac_feature.h>
  47. #endif
  48. #include "core.h"
  49. #include "ohci.h"
  50. #define DESCRIPTOR_OUTPUT_MORE 0
  51. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  52. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  53. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  54. #define DESCRIPTOR_STATUS (1 << 11)
  55. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  56. #define DESCRIPTOR_PING (1 << 7)
  57. #define DESCRIPTOR_YY (1 << 6)
  58. #define DESCRIPTOR_NO_IRQ (0 << 4)
  59. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  60. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  61. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  62. #define DESCRIPTOR_WAIT (3 << 0)
  63. struct descriptor {
  64. __le16 req_count;
  65. __le16 control;
  66. __le32 data_address;
  67. __le32 branch_address;
  68. __le16 res_count;
  69. __le16 transfer_status;
  70. } __attribute__((aligned(16)));
  71. #define CONTROL_SET(regs) (regs)
  72. #define CONTROL_CLEAR(regs) ((regs) + 4)
  73. #define COMMAND_PTR(regs) ((regs) + 12)
  74. #define CONTEXT_MATCH(regs) ((regs) + 16)
  75. struct ar_buffer {
  76. struct descriptor descriptor;
  77. struct ar_buffer *next;
  78. __le32 data[0];
  79. };
  80. struct ar_context {
  81. struct fw_ohci *ohci;
  82. struct ar_buffer *current_buffer;
  83. struct ar_buffer *last_buffer;
  84. void *pointer;
  85. u32 regs;
  86. struct tasklet_struct tasklet;
  87. };
  88. struct context;
  89. typedef int (*descriptor_callback_t)(struct context *ctx,
  90. struct descriptor *d,
  91. struct descriptor *last);
  92. /*
  93. * A buffer that contains a block of DMA-able coherent memory used for
  94. * storing a portion of a DMA descriptor program.
  95. */
  96. struct descriptor_buffer {
  97. struct list_head list;
  98. dma_addr_t buffer_bus;
  99. size_t buffer_size;
  100. size_t used;
  101. struct descriptor buffer[0];
  102. };
  103. struct context {
  104. struct fw_ohci *ohci;
  105. u32 regs;
  106. int total_allocation;
  107. /*
  108. * List of page-sized buffers for storing DMA descriptors.
  109. * Head of list contains buffers in use and tail of list contains
  110. * free buffers.
  111. */
  112. struct list_head buffer_list;
  113. /*
  114. * Pointer to a buffer inside buffer_list that contains the tail
  115. * end of the current DMA program.
  116. */
  117. struct descriptor_buffer *buffer_tail;
  118. /*
  119. * The descriptor containing the branch address of the first
  120. * descriptor that has not yet been filled by the device.
  121. */
  122. struct descriptor *last;
  123. /*
  124. * The last descriptor in the DMA program. It contains the branch
  125. * address that must be updated upon appending a new descriptor.
  126. */
  127. struct descriptor *prev;
  128. descriptor_callback_t callback;
  129. struct tasklet_struct tasklet;
  130. };
  131. #define IT_HEADER_SY(v) ((v) << 0)
  132. #define IT_HEADER_TCODE(v) ((v) << 4)
  133. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  134. #define IT_HEADER_TAG(v) ((v) << 14)
  135. #define IT_HEADER_SPEED(v) ((v) << 16)
  136. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  137. struct iso_context {
  138. struct fw_iso_context base;
  139. struct context context;
  140. int excess_bytes;
  141. void *header;
  142. size_t header_length;
  143. };
  144. #define CONFIG_ROM_SIZE 1024
  145. struct fw_ohci {
  146. struct fw_card card;
  147. __iomem char *registers;
  148. int node_id;
  149. int generation;
  150. int request_generation; /* for timestamping incoming requests */
  151. unsigned quirks;
  152. unsigned int pri_req_max;
  153. u32 bus_time;
  154. bool is_root;
  155. bool csr_state_setclear_abdicate;
  156. /*
  157. * Spinlock for accessing fw_ohci data. Never call out of
  158. * this driver with this lock held.
  159. */
  160. spinlock_t lock;
  161. struct mutex phy_reg_mutex;
  162. struct ar_context ar_request_ctx;
  163. struct ar_context ar_response_ctx;
  164. struct context at_request_ctx;
  165. struct context at_response_ctx;
  166. u32 it_context_mask; /* unoccupied IT contexts */
  167. struct iso_context *it_context_list;
  168. u64 ir_context_channels; /* unoccupied channels */
  169. u32 ir_context_mask; /* unoccupied IR contexts */
  170. struct iso_context *ir_context_list;
  171. u64 mc_channels; /* channels in use by the multichannel IR context */
  172. bool mc_allocated;
  173. __be32 *config_rom;
  174. dma_addr_t config_rom_bus;
  175. __be32 *next_config_rom;
  176. dma_addr_t next_config_rom_bus;
  177. __be32 next_header;
  178. __le32 *self_id_cpu;
  179. dma_addr_t self_id_bus;
  180. struct tasklet_struct bus_reset_tasklet;
  181. u32 self_id_buffer[512];
  182. };
  183. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  184. {
  185. return container_of(card, struct fw_ohci, card);
  186. }
  187. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  188. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  189. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  190. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  191. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  192. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  193. #define CONTEXT_RUN 0x8000
  194. #define CONTEXT_WAKE 0x1000
  195. #define CONTEXT_DEAD 0x0800
  196. #define CONTEXT_ACTIVE 0x0400
  197. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  198. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  199. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  200. #define OHCI1394_REGISTER_SIZE 0x800
  201. #define OHCI_LOOP_COUNT 500
  202. #define OHCI1394_PCI_HCI_Control 0x40
  203. #define SELF_ID_BUF_SIZE 0x800
  204. #define OHCI_TCODE_PHY_PACKET 0x0e
  205. #define OHCI_VERSION_1_1 0x010010
  206. static char ohci_driver_name[] = KBUILD_MODNAME;
  207. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  208. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  209. #define QUIRK_CYCLE_TIMER 1
  210. #define QUIRK_RESET_PACKET 2
  211. #define QUIRK_BE_HEADERS 4
  212. #define QUIRK_NO_1394A 8
  213. #define QUIRK_NO_MSI 16
  214. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  215. static const struct {
  216. unsigned short vendor, device, flags;
  217. } ohci_quirks[] = {
  218. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  219. QUIRK_RESET_PACKET |
  220. QUIRK_NO_1394A},
  221. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  222. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  223. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  224. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  225. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  226. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  227. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  228. };
  229. /* This overrides anything that was found in ohci_quirks[]. */
  230. static int param_quirks;
  231. module_param_named(quirks, param_quirks, int, 0644);
  232. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  233. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  234. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  235. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  236. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  237. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  238. ")");
  239. #define OHCI_PARAM_DEBUG_AT_AR 1
  240. #define OHCI_PARAM_DEBUG_SELFIDS 2
  241. #define OHCI_PARAM_DEBUG_IRQS 4
  242. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  243. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  244. static int param_debug;
  245. module_param_named(debug, param_debug, int, 0644);
  246. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  247. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  248. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  249. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  250. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  251. ", or a combination, or all = -1)");
  252. static void log_irqs(u32 evt)
  253. {
  254. if (likely(!(param_debug &
  255. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  256. return;
  257. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  258. !(evt & OHCI1394_busReset))
  259. return;
  260. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  261. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  262. evt & OHCI1394_RQPkt ? " AR_req" : "",
  263. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  264. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  265. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  266. evt & OHCI1394_isochRx ? " IR" : "",
  267. evt & OHCI1394_isochTx ? " IT" : "",
  268. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  269. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  270. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  271. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  272. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  273. evt & OHCI1394_busReset ? " busReset" : "",
  274. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  275. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  276. OHCI1394_respTxComplete | OHCI1394_isochRx |
  277. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  278. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  279. OHCI1394_cycleInconsistent |
  280. OHCI1394_regAccessFail | OHCI1394_busReset)
  281. ? " ?" : "");
  282. }
  283. static const char *speed[] = {
  284. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  285. };
  286. static const char *power[] = {
  287. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  288. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  289. };
  290. static const char port[] = { '.', '-', 'p', 'c', };
  291. static char _p(u32 *s, int shift)
  292. {
  293. return port[*s >> shift & 3];
  294. }
  295. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  296. {
  297. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  298. return;
  299. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  300. self_id_count, generation, node_id);
  301. for (; self_id_count--; ++s)
  302. if ((*s & 1 << 23) == 0)
  303. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  304. "%s gc=%d %s %s%s%s\n",
  305. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  306. speed[*s >> 14 & 3], *s >> 16 & 63,
  307. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  308. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  309. else
  310. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  311. *s, *s >> 24 & 63,
  312. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  313. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  314. }
  315. static const char *evts[] = {
  316. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  317. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  318. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  319. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  320. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  321. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  322. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  323. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  324. [0x10] = "-reserved-", [0x11] = "ack_complete",
  325. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  326. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  327. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  328. [0x18] = "-reserved-", [0x19] = "-reserved-",
  329. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  330. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  331. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  332. [0x20] = "pending/cancelled",
  333. };
  334. static const char *tcodes[] = {
  335. [0x0] = "QW req", [0x1] = "BW req",
  336. [0x2] = "W resp", [0x3] = "-reserved-",
  337. [0x4] = "QR req", [0x5] = "BR req",
  338. [0x6] = "QR resp", [0x7] = "BR resp",
  339. [0x8] = "cycle start", [0x9] = "Lk req",
  340. [0xa] = "async stream packet", [0xb] = "Lk resp",
  341. [0xc] = "-reserved-", [0xd] = "-reserved-",
  342. [0xe] = "link internal", [0xf] = "-reserved-",
  343. };
  344. static const char *phys[] = {
  345. [0x0] = "phy config packet", [0x1] = "link-on packet",
  346. [0x2] = "self-id packet", [0x3] = "-reserved-",
  347. };
  348. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  349. {
  350. int tcode = header[0] >> 4 & 0xf;
  351. char specific[12];
  352. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  353. return;
  354. if (unlikely(evt >= ARRAY_SIZE(evts)))
  355. evt = 0x1f;
  356. if (evt == OHCI1394_evt_bus_reset) {
  357. fw_notify("A%c evt_bus_reset, generation %d\n",
  358. dir, (header[2] >> 16) & 0xff);
  359. return;
  360. }
  361. if (header[0] == ~header[1]) {
  362. fw_notify("A%c %s, %s, %08x\n",
  363. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  364. return;
  365. }
  366. switch (tcode) {
  367. case 0x0: case 0x6: case 0x8:
  368. snprintf(specific, sizeof(specific), " = %08x",
  369. be32_to_cpu((__force __be32)header[3]));
  370. break;
  371. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  372. snprintf(specific, sizeof(specific), " %x,%x",
  373. header[3] >> 16, header[3] & 0xffff);
  374. break;
  375. default:
  376. specific[0] = '\0';
  377. }
  378. switch (tcode) {
  379. case 0xe: case 0xa:
  380. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  381. break;
  382. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  383. fw_notify("A%c spd %x tl %02x, "
  384. "%04x -> %04x, %s, "
  385. "%s, %04x%08x%s\n",
  386. dir, speed, header[0] >> 10 & 0x3f,
  387. header[1] >> 16, header[0] >> 16, evts[evt],
  388. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  389. break;
  390. default:
  391. fw_notify("A%c spd %x tl %02x, "
  392. "%04x -> %04x, %s, "
  393. "%s%s\n",
  394. dir, speed, header[0] >> 10 & 0x3f,
  395. header[1] >> 16, header[0] >> 16, evts[evt],
  396. tcodes[tcode], specific);
  397. }
  398. }
  399. #else
  400. #define param_debug 0
  401. static inline void log_irqs(u32 evt) {}
  402. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  403. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  404. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  405. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  406. {
  407. writel(data, ohci->registers + offset);
  408. }
  409. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  410. {
  411. return readl(ohci->registers + offset);
  412. }
  413. static inline void flush_writes(const struct fw_ohci *ohci)
  414. {
  415. /* Do a dummy read to flush writes. */
  416. reg_read(ohci, OHCI1394_Version);
  417. }
  418. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  419. {
  420. u32 val;
  421. int i;
  422. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  423. for (i = 0; i < 3 + 100; i++) {
  424. val = reg_read(ohci, OHCI1394_PhyControl);
  425. if (val & OHCI1394_PhyControl_ReadDone)
  426. return OHCI1394_PhyControl_ReadData(val);
  427. /*
  428. * Try a few times without waiting. Sleeping is necessary
  429. * only when the link/PHY interface is busy.
  430. */
  431. if (i >= 3)
  432. msleep(1);
  433. }
  434. fw_error("failed to read phy reg\n");
  435. return -EBUSY;
  436. }
  437. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  438. {
  439. int i;
  440. reg_write(ohci, OHCI1394_PhyControl,
  441. OHCI1394_PhyControl_Write(addr, val));
  442. for (i = 0; i < 3 + 100; i++) {
  443. val = reg_read(ohci, OHCI1394_PhyControl);
  444. if (!(val & OHCI1394_PhyControl_WritePending))
  445. return 0;
  446. if (i >= 3)
  447. msleep(1);
  448. }
  449. fw_error("failed to write phy reg\n");
  450. return -EBUSY;
  451. }
  452. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  453. int clear_bits, int set_bits)
  454. {
  455. int ret = read_phy_reg(ohci, addr);
  456. if (ret < 0)
  457. return ret;
  458. /*
  459. * The interrupt status bits are cleared by writing a one bit.
  460. * Avoid clearing them unless explicitly requested in set_bits.
  461. */
  462. if (addr == 5)
  463. clear_bits |= PHY_INT_STATUS_BITS;
  464. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  465. }
  466. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  467. {
  468. int ret;
  469. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  470. if (ret < 0)
  471. return ret;
  472. return read_phy_reg(ohci, addr);
  473. }
  474. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  475. {
  476. struct fw_ohci *ohci = fw_ohci(card);
  477. int ret;
  478. mutex_lock(&ohci->phy_reg_mutex);
  479. ret = read_phy_reg(ohci, addr);
  480. mutex_unlock(&ohci->phy_reg_mutex);
  481. return ret;
  482. }
  483. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  484. int clear_bits, int set_bits)
  485. {
  486. struct fw_ohci *ohci = fw_ohci(card);
  487. int ret;
  488. mutex_lock(&ohci->phy_reg_mutex);
  489. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  490. mutex_unlock(&ohci->phy_reg_mutex);
  491. return ret;
  492. }
  493. static void ar_context_link_page(struct ar_context *ctx,
  494. struct ar_buffer *ab, dma_addr_t ab_bus)
  495. {
  496. size_t offset;
  497. ab->next = NULL;
  498. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  499. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  500. DESCRIPTOR_STATUS |
  501. DESCRIPTOR_BRANCH_ALWAYS);
  502. offset = offsetof(struct ar_buffer, data);
  503. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  504. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  505. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  506. ab->descriptor.branch_address = 0;
  507. wmb(); /* finish init of new descriptors before branch_address update */
  508. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  509. ctx->last_buffer->next = ab;
  510. ctx->last_buffer = ab;
  511. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  512. flush_writes(ctx->ohci);
  513. }
  514. static int ar_context_add_page(struct ar_context *ctx)
  515. {
  516. struct device *dev = ctx->ohci->card.device;
  517. struct ar_buffer *ab;
  518. dma_addr_t uninitialized_var(ab_bus);
  519. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  520. if (ab == NULL)
  521. return -ENOMEM;
  522. ar_context_link_page(ctx, ab, ab_bus);
  523. return 0;
  524. }
  525. static void ar_context_release(struct ar_context *ctx)
  526. {
  527. struct ar_buffer *ab, *ab_next;
  528. size_t offset;
  529. dma_addr_t ab_bus;
  530. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  531. ab_next = ab->next;
  532. offset = offsetof(struct ar_buffer, data);
  533. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  534. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  535. ab, ab_bus);
  536. }
  537. }
  538. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  539. #define cond_le32_to_cpu(v) \
  540. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  541. #else
  542. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  543. #endif
  544. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  545. {
  546. struct fw_ohci *ohci = ctx->ohci;
  547. struct fw_packet p;
  548. u32 status, length, tcode;
  549. int evt;
  550. p.header[0] = cond_le32_to_cpu(buffer[0]);
  551. p.header[1] = cond_le32_to_cpu(buffer[1]);
  552. p.header[2] = cond_le32_to_cpu(buffer[2]);
  553. tcode = (p.header[0] >> 4) & 0x0f;
  554. switch (tcode) {
  555. case TCODE_WRITE_QUADLET_REQUEST:
  556. case TCODE_READ_QUADLET_RESPONSE:
  557. p.header[3] = (__force __u32) buffer[3];
  558. p.header_length = 16;
  559. p.payload_length = 0;
  560. break;
  561. case TCODE_READ_BLOCK_REQUEST :
  562. p.header[3] = cond_le32_to_cpu(buffer[3]);
  563. p.header_length = 16;
  564. p.payload_length = 0;
  565. break;
  566. case TCODE_WRITE_BLOCK_REQUEST:
  567. case TCODE_READ_BLOCK_RESPONSE:
  568. case TCODE_LOCK_REQUEST:
  569. case TCODE_LOCK_RESPONSE:
  570. p.header[3] = cond_le32_to_cpu(buffer[3]);
  571. p.header_length = 16;
  572. p.payload_length = p.header[3] >> 16;
  573. break;
  574. case TCODE_WRITE_RESPONSE:
  575. case TCODE_READ_QUADLET_REQUEST:
  576. case OHCI_TCODE_PHY_PACKET:
  577. p.header_length = 12;
  578. p.payload_length = 0;
  579. break;
  580. default:
  581. /* FIXME: Stop context, discard everything, and restart? */
  582. p.header_length = 0;
  583. p.payload_length = 0;
  584. }
  585. p.payload = (void *) buffer + p.header_length;
  586. /* FIXME: What to do about evt_* errors? */
  587. length = (p.header_length + p.payload_length + 3) / 4;
  588. status = cond_le32_to_cpu(buffer[length]);
  589. evt = (status >> 16) & 0x1f;
  590. p.ack = evt - 16;
  591. p.speed = (status >> 21) & 0x7;
  592. p.timestamp = status & 0xffff;
  593. p.generation = ohci->request_generation;
  594. log_ar_at_event('R', p.speed, p.header, evt);
  595. /*
  596. * Several controllers, notably from NEC and VIA, forget to
  597. * write ack_complete status at PHY packet reception.
  598. */
  599. if (evt == OHCI1394_evt_no_status &&
  600. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  601. p.ack = ACK_COMPLETE;
  602. /*
  603. * The OHCI bus reset handler synthesizes a PHY packet with
  604. * the new generation number when a bus reset happens (see
  605. * section 8.4.2.3). This helps us determine when a request
  606. * was received and make sure we send the response in the same
  607. * generation. We only need this for requests; for responses
  608. * we use the unique tlabel for finding the matching
  609. * request.
  610. *
  611. * Alas some chips sometimes emit bus reset packets with a
  612. * wrong generation. We set the correct generation for these
  613. * at a slightly incorrect time (in bus_reset_tasklet).
  614. */
  615. if (evt == OHCI1394_evt_bus_reset) {
  616. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  617. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  618. } else if (ctx == &ohci->ar_request_ctx) {
  619. fw_core_handle_request(&ohci->card, &p);
  620. } else {
  621. fw_core_handle_response(&ohci->card, &p);
  622. }
  623. return buffer + length + 1;
  624. }
  625. static void ar_context_tasklet(unsigned long data)
  626. {
  627. struct ar_context *ctx = (struct ar_context *)data;
  628. struct ar_buffer *ab;
  629. struct descriptor *d;
  630. void *buffer, *end;
  631. __le16 res_count;
  632. ab = ctx->current_buffer;
  633. d = &ab->descriptor;
  634. res_count = ACCESS_ONCE(d->res_count);
  635. if (res_count == 0) {
  636. size_t size, size2, rest, pktsize, size3, offset;
  637. dma_addr_t start_bus;
  638. void *start;
  639. /*
  640. * This descriptor is finished and we may have a
  641. * packet split across this and the next buffer. We
  642. * reuse the page for reassembling the split packet.
  643. */
  644. offset = offsetof(struct ar_buffer, data);
  645. start = ab;
  646. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  647. buffer = ab->data;
  648. ab = ab->next;
  649. d = &ab->descriptor;
  650. size = start + PAGE_SIZE - ctx->pointer;
  651. /* valid buffer data in the next page */
  652. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  653. /* what actually fits in this page */
  654. size2 = min(rest, (size_t)PAGE_SIZE - offset - size);
  655. memmove(buffer, ctx->pointer, size);
  656. memcpy(buffer + size, ab->data, size2);
  657. while (size > 0) {
  658. void *next = handle_ar_packet(ctx, buffer);
  659. pktsize = next - buffer;
  660. if (pktsize >= size) {
  661. /*
  662. * We have handled all the data that was
  663. * originally in this page, so we can now
  664. * continue in the next page.
  665. */
  666. buffer = next;
  667. break;
  668. }
  669. /* move the next packet to the start of the buffer */
  670. memmove(buffer, next, size + size2 - pktsize);
  671. size -= pktsize;
  672. /* fill up this page again */
  673. size3 = min(rest - size2,
  674. (size_t)PAGE_SIZE - offset - size - size2);
  675. memcpy(buffer + size + size2,
  676. (void *) ab->data + size2, size3);
  677. size2 += size3;
  678. }
  679. if (rest > 0) {
  680. /* handle the packets that are fully in the next page */
  681. buffer = (void *) ab->data +
  682. (buffer - (start + offset + size));
  683. end = (void *) ab->data + rest;
  684. while (buffer < end)
  685. buffer = handle_ar_packet(ctx, buffer);
  686. ctx->current_buffer = ab;
  687. ctx->pointer = end;
  688. ar_context_link_page(ctx, start, start_bus);
  689. } else {
  690. ctx->pointer = start + PAGE_SIZE;
  691. }
  692. } else {
  693. buffer = ctx->pointer;
  694. ctx->pointer = end =
  695. (void *) ab + PAGE_SIZE - le16_to_cpu(res_count);
  696. while (buffer < end)
  697. buffer = handle_ar_packet(ctx, buffer);
  698. }
  699. }
  700. static int ar_context_init(struct ar_context *ctx,
  701. struct fw_ohci *ohci, u32 regs)
  702. {
  703. struct ar_buffer ab;
  704. ctx->regs = regs;
  705. ctx->ohci = ohci;
  706. ctx->last_buffer = &ab;
  707. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  708. ar_context_add_page(ctx);
  709. ar_context_add_page(ctx);
  710. ctx->current_buffer = ab.next;
  711. ctx->pointer = ctx->current_buffer->data;
  712. return 0;
  713. }
  714. static void ar_context_run(struct ar_context *ctx)
  715. {
  716. struct ar_buffer *ab = ctx->current_buffer;
  717. dma_addr_t ab_bus;
  718. size_t offset;
  719. offset = offsetof(struct ar_buffer, data);
  720. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  721. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  722. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  723. flush_writes(ctx->ohci);
  724. }
  725. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  726. {
  727. int b, key;
  728. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  729. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  730. /* figure out which descriptor the branch address goes in */
  731. if (z == 2 && (b == 3 || key == 2))
  732. return d;
  733. else
  734. return d + z - 1;
  735. }
  736. static void context_tasklet(unsigned long data)
  737. {
  738. struct context *ctx = (struct context *) data;
  739. struct descriptor *d, *last;
  740. u32 address;
  741. int z;
  742. struct descriptor_buffer *desc;
  743. desc = list_entry(ctx->buffer_list.next,
  744. struct descriptor_buffer, list);
  745. last = ctx->last;
  746. while (last->branch_address != 0) {
  747. struct descriptor_buffer *old_desc = desc;
  748. address = le32_to_cpu(last->branch_address);
  749. z = address & 0xf;
  750. address &= ~0xf;
  751. /* If the branch address points to a buffer outside of the
  752. * current buffer, advance to the next buffer. */
  753. if (address < desc->buffer_bus ||
  754. address >= desc->buffer_bus + desc->used)
  755. desc = list_entry(desc->list.next,
  756. struct descriptor_buffer, list);
  757. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  758. last = find_branch_descriptor(d, z);
  759. if (!ctx->callback(ctx, d, last))
  760. break;
  761. if (old_desc != desc) {
  762. /* If we've advanced to the next buffer, move the
  763. * previous buffer to the free list. */
  764. unsigned long flags;
  765. old_desc->used = 0;
  766. spin_lock_irqsave(&ctx->ohci->lock, flags);
  767. list_move_tail(&old_desc->list, &ctx->buffer_list);
  768. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  769. }
  770. ctx->last = last;
  771. }
  772. }
  773. /*
  774. * Allocate a new buffer and add it to the list of free buffers for this
  775. * context. Must be called with ohci->lock held.
  776. */
  777. static int context_add_buffer(struct context *ctx)
  778. {
  779. struct descriptor_buffer *desc;
  780. dma_addr_t uninitialized_var(bus_addr);
  781. int offset;
  782. /*
  783. * 16MB of descriptors should be far more than enough for any DMA
  784. * program. This will catch run-away userspace or DoS attacks.
  785. */
  786. if (ctx->total_allocation >= 16*1024*1024)
  787. return -ENOMEM;
  788. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  789. &bus_addr, GFP_ATOMIC);
  790. if (!desc)
  791. return -ENOMEM;
  792. offset = (void *)&desc->buffer - (void *)desc;
  793. desc->buffer_size = PAGE_SIZE - offset;
  794. desc->buffer_bus = bus_addr + offset;
  795. desc->used = 0;
  796. list_add_tail(&desc->list, &ctx->buffer_list);
  797. ctx->total_allocation += PAGE_SIZE;
  798. return 0;
  799. }
  800. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  801. u32 regs, descriptor_callback_t callback)
  802. {
  803. ctx->ohci = ohci;
  804. ctx->regs = regs;
  805. ctx->total_allocation = 0;
  806. INIT_LIST_HEAD(&ctx->buffer_list);
  807. if (context_add_buffer(ctx) < 0)
  808. return -ENOMEM;
  809. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  810. struct descriptor_buffer, list);
  811. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  812. ctx->callback = callback;
  813. /*
  814. * We put a dummy descriptor in the buffer that has a NULL
  815. * branch address and looks like it's been sent. That way we
  816. * have a descriptor to append DMA programs to.
  817. */
  818. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  819. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  820. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  821. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  822. ctx->last = ctx->buffer_tail->buffer;
  823. ctx->prev = ctx->buffer_tail->buffer;
  824. return 0;
  825. }
  826. static void context_release(struct context *ctx)
  827. {
  828. struct fw_card *card = &ctx->ohci->card;
  829. struct descriptor_buffer *desc, *tmp;
  830. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  831. dma_free_coherent(card->device, PAGE_SIZE, desc,
  832. desc->buffer_bus -
  833. ((void *)&desc->buffer - (void *)desc));
  834. }
  835. /* Must be called with ohci->lock held */
  836. static struct descriptor *context_get_descriptors(struct context *ctx,
  837. int z, dma_addr_t *d_bus)
  838. {
  839. struct descriptor *d = NULL;
  840. struct descriptor_buffer *desc = ctx->buffer_tail;
  841. if (z * sizeof(*d) > desc->buffer_size)
  842. return NULL;
  843. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  844. /* No room for the descriptor in this buffer, so advance to the
  845. * next one. */
  846. if (desc->list.next == &ctx->buffer_list) {
  847. /* If there is no free buffer next in the list,
  848. * allocate one. */
  849. if (context_add_buffer(ctx) < 0)
  850. return NULL;
  851. }
  852. desc = list_entry(desc->list.next,
  853. struct descriptor_buffer, list);
  854. ctx->buffer_tail = desc;
  855. }
  856. d = desc->buffer + desc->used / sizeof(*d);
  857. memset(d, 0, z * sizeof(*d));
  858. *d_bus = desc->buffer_bus + desc->used;
  859. return d;
  860. }
  861. static void context_run(struct context *ctx, u32 extra)
  862. {
  863. struct fw_ohci *ohci = ctx->ohci;
  864. reg_write(ohci, COMMAND_PTR(ctx->regs),
  865. le32_to_cpu(ctx->last->branch_address));
  866. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  867. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  868. flush_writes(ohci);
  869. }
  870. static void context_append(struct context *ctx,
  871. struct descriptor *d, int z, int extra)
  872. {
  873. dma_addr_t d_bus;
  874. struct descriptor_buffer *desc = ctx->buffer_tail;
  875. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  876. desc->used += (z + extra) * sizeof(*d);
  877. wmb(); /* finish init of new descriptors before branch_address update */
  878. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  879. ctx->prev = find_branch_descriptor(d, z);
  880. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  881. flush_writes(ctx->ohci);
  882. }
  883. static void context_stop(struct context *ctx)
  884. {
  885. u32 reg;
  886. int i;
  887. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  888. flush_writes(ctx->ohci);
  889. for (i = 0; i < 10; i++) {
  890. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  891. if ((reg & CONTEXT_ACTIVE) == 0)
  892. return;
  893. mdelay(1);
  894. }
  895. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  896. }
  897. struct driver_data {
  898. struct fw_packet *packet;
  899. };
  900. /*
  901. * This function apppends a packet to the DMA queue for transmission.
  902. * Must always be called with the ochi->lock held to ensure proper
  903. * generation handling and locking around packet queue manipulation.
  904. */
  905. static int at_context_queue_packet(struct context *ctx,
  906. struct fw_packet *packet)
  907. {
  908. struct fw_ohci *ohci = ctx->ohci;
  909. dma_addr_t d_bus, uninitialized_var(payload_bus);
  910. struct driver_data *driver_data;
  911. struct descriptor *d, *last;
  912. __le32 *header;
  913. int z, tcode;
  914. u32 reg;
  915. d = context_get_descriptors(ctx, 4, &d_bus);
  916. if (d == NULL) {
  917. packet->ack = RCODE_SEND_ERROR;
  918. return -1;
  919. }
  920. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  921. d[0].res_count = cpu_to_le16(packet->timestamp);
  922. /*
  923. * The DMA format for asyncronous link packets is different
  924. * from the IEEE1394 layout, so shift the fields around
  925. * accordingly. If header_length is 8, it's a PHY packet, to
  926. * which we need to prepend an extra quadlet.
  927. */
  928. header = (__le32 *) &d[1];
  929. switch (packet->header_length) {
  930. case 16:
  931. case 12:
  932. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  933. (packet->speed << 16));
  934. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  935. (packet->header[0] & 0xffff0000));
  936. header[2] = cpu_to_le32(packet->header[2]);
  937. tcode = (packet->header[0] >> 4) & 0x0f;
  938. if (TCODE_IS_BLOCK_PACKET(tcode))
  939. header[3] = cpu_to_le32(packet->header[3]);
  940. else
  941. header[3] = (__force __le32) packet->header[3];
  942. d[0].req_count = cpu_to_le16(packet->header_length);
  943. break;
  944. case 8:
  945. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  946. (packet->speed << 16));
  947. header[1] = cpu_to_le32(packet->header[0]);
  948. header[2] = cpu_to_le32(packet->header[1]);
  949. d[0].req_count = cpu_to_le16(12);
  950. if (is_ping_packet(packet->header))
  951. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  952. break;
  953. case 4:
  954. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  955. (packet->speed << 16));
  956. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  957. d[0].req_count = cpu_to_le16(8);
  958. break;
  959. default:
  960. /* BUG(); */
  961. packet->ack = RCODE_SEND_ERROR;
  962. return -1;
  963. }
  964. driver_data = (struct driver_data *) &d[3];
  965. driver_data->packet = packet;
  966. packet->driver_data = driver_data;
  967. if (packet->payload_length > 0) {
  968. payload_bus =
  969. dma_map_single(ohci->card.device, packet->payload,
  970. packet->payload_length, DMA_TO_DEVICE);
  971. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  972. packet->ack = RCODE_SEND_ERROR;
  973. return -1;
  974. }
  975. packet->payload_bus = payload_bus;
  976. packet->payload_mapped = true;
  977. d[2].req_count = cpu_to_le16(packet->payload_length);
  978. d[2].data_address = cpu_to_le32(payload_bus);
  979. last = &d[2];
  980. z = 3;
  981. } else {
  982. last = &d[0];
  983. z = 2;
  984. }
  985. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  986. DESCRIPTOR_IRQ_ALWAYS |
  987. DESCRIPTOR_BRANCH_ALWAYS);
  988. /*
  989. * If the controller and packet generations don't match, we need to
  990. * bail out and try again. If IntEvent.busReset is set, the AT context
  991. * is halted, so appending to the context and trying to run it is
  992. * futile. Most controllers do the right thing and just flush the AT
  993. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  994. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  995. * up stalling out. So we just bail out in software and try again
  996. * later, and everyone is happy.
  997. * FIXME: Document how the locking works.
  998. */
  999. if (ohci->generation != packet->generation ||
  1000. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  1001. if (packet->payload_mapped)
  1002. dma_unmap_single(ohci->card.device, payload_bus,
  1003. packet->payload_length, DMA_TO_DEVICE);
  1004. packet->ack = RCODE_GENERATION;
  1005. return -1;
  1006. }
  1007. context_append(ctx, d, z, 4 - z);
  1008. /* If the context isn't already running, start it up. */
  1009. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1010. if ((reg & CONTEXT_RUN) == 0)
  1011. context_run(ctx, 0);
  1012. return 0;
  1013. }
  1014. static int handle_at_packet(struct context *context,
  1015. struct descriptor *d,
  1016. struct descriptor *last)
  1017. {
  1018. struct driver_data *driver_data;
  1019. struct fw_packet *packet;
  1020. struct fw_ohci *ohci = context->ohci;
  1021. int evt;
  1022. if (last->transfer_status == 0)
  1023. /* This descriptor isn't done yet, stop iteration. */
  1024. return 0;
  1025. driver_data = (struct driver_data *) &d[3];
  1026. packet = driver_data->packet;
  1027. if (packet == NULL)
  1028. /* This packet was cancelled, just continue. */
  1029. return 1;
  1030. if (packet->payload_mapped)
  1031. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1032. packet->payload_length, DMA_TO_DEVICE);
  1033. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1034. packet->timestamp = le16_to_cpu(last->res_count);
  1035. log_ar_at_event('T', packet->speed, packet->header, evt);
  1036. switch (evt) {
  1037. case OHCI1394_evt_timeout:
  1038. /* Async response transmit timed out. */
  1039. packet->ack = RCODE_CANCELLED;
  1040. break;
  1041. case OHCI1394_evt_flushed:
  1042. /*
  1043. * The packet was flushed should give same error as
  1044. * when we try to use a stale generation count.
  1045. */
  1046. packet->ack = RCODE_GENERATION;
  1047. break;
  1048. case OHCI1394_evt_missing_ack:
  1049. /*
  1050. * Using a valid (current) generation count, but the
  1051. * node is not on the bus or not sending acks.
  1052. */
  1053. packet->ack = RCODE_NO_ACK;
  1054. break;
  1055. case ACK_COMPLETE + 0x10:
  1056. case ACK_PENDING + 0x10:
  1057. case ACK_BUSY_X + 0x10:
  1058. case ACK_BUSY_A + 0x10:
  1059. case ACK_BUSY_B + 0x10:
  1060. case ACK_DATA_ERROR + 0x10:
  1061. case ACK_TYPE_ERROR + 0x10:
  1062. packet->ack = evt - 0x10;
  1063. break;
  1064. default:
  1065. packet->ack = RCODE_SEND_ERROR;
  1066. break;
  1067. }
  1068. packet->callback(packet, &ohci->card, packet->ack);
  1069. return 1;
  1070. }
  1071. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1072. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1073. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1074. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1075. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1076. static void handle_local_rom(struct fw_ohci *ohci,
  1077. struct fw_packet *packet, u32 csr)
  1078. {
  1079. struct fw_packet response;
  1080. int tcode, length, i;
  1081. tcode = HEADER_GET_TCODE(packet->header[0]);
  1082. if (TCODE_IS_BLOCK_PACKET(tcode))
  1083. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1084. else
  1085. length = 4;
  1086. i = csr - CSR_CONFIG_ROM;
  1087. if (i + length > CONFIG_ROM_SIZE) {
  1088. fw_fill_response(&response, packet->header,
  1089. RCODE_ADDRESS_ERROR, NULL, 0);
  1090. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1091. fw_fill_response(&response, packet->header,
  1092. RCODE_TYPE_ERROR, NULL, 0);
  1093. } else {
  1094. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1095. (void *) ohci->config_rom + i, length);
  1096. }
  1097. fw_core_handle_response(&ohci->card, &response);
  1098. }
  1099. static void handle_local_lock(struct fw_ohci *ohci,
  1100. struct fw_packet *packet, u32 csr)
  1101. {
  1102. struct fw_packet response;
  1103. int tcode, length, ext_tcode, sel, try;
  1104. __be32 *payload, lock_old;
  1105. u32 lock_arg, lock_data;
  1106. tcode = HEADER_GET_TCODE(packet->header[0]);
  1107. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1108. payload = packet->payload;
  1109. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1110. if (tcode == TCODE_LOCK_REQUEST &&
  1111. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1112. lock_arg = be32_to_cpu(payload[0]);
  1113. lock_data = be32_to_cpu(payload[1]);
  1114. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1115. lock_arg = 0;
  1116. lock_data = 0;
  1117. } else {
  1118. fw_fill_response(&response, packet->header,
  1119. RCODE_TYPE_ERROR, NULL, 0);
  1120. goto out;
  1121. }
  1122. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1123. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1124. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1125. reg_write(ohci, OHCI1394_CSRControl, sel);
  1126. for (try = 0; try < 20; try++)
  1127. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1128. lock_old = cpu_to_be32(reg_read(ohci,
  1129. OHCI1394_CSRData));
  1130. fw_fill_response(&response, packet->header,
  1131. RCODE_COMPLETE,
  1132. &lock_old, sizeof(lock_old));
  1133. goto out;
  1134. }
  1135. fw_error("swap not done (CSR lock timeout)\n");
  1136. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1137. out:
  1138. fw_core_handle_response(&ohci->card, &response);
  1139. }
  1140. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1141. {
  1142. u64 offset, csr;
  1143. if (ctx == &ctx->ohci->at_request_ctx) {
  1144. packet->ack = ACK_PENDING;
  1145. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1146. }
  1147. offset =
  1148. ((unsigned long long)
  1149. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1150. packet->header[2];
  1151. csr = offset - CSR_REGISTER_BASE;
  1152. /* Handle config rom reads. */
  1153. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1154. handle_local_rom(ctx->ohci, packet, csr);
  1155. else switch (csr) {
  1156. case CSR_BUS_MANAGER_ID:
  1157. case CSR_BANDWIDTH_AVAILABLE:
  1158. case CSR_CHANNELS_AVAILABLE_HI:
  1159. case CSR_CHANNELS_AVAILABLE_LO:
  1160. handle_local_lock(ctx->ohci, packet, csr);
  1161. break;
  1162. default:
  1163. if (ctx == &ctx->ohci->at_request_ctx)
  1164. fw_core_handle_request(&ctx->ohci->card, packet);
  1165. else
  1166. fw_core_handle_response(&ctx->ohci->card, packet);
  1167. break;
  1168. }
  1169. if (ctx == &ctx->ohci->at_response_ctx) {
  1170. packet->ack = ACK_COMPLETE;
  1171. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1172. }
  1173. }
  1174. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1175. {
  1176. unsigned long flags;
  1177. int ret;
  1178. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1179. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1180. ctx->ohci->generation == packet->generation) {
  1181. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1182. handle_local_request(ctx, packet);
  1183. return;
  1184. }
  1185. ret = at_context_queue_packet(ctx, packet);
  1186. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1187. if (ret < 0)
  1188. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1189. }
  1190. static u32 cycle_timer_ticks(u32 cycle_timer)
  1191. {
  1192. u32 ticks;
  1193. ticks = cycle_timer & 0xfff;
  1194. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1195. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1196. return ticks;
  1197. }
  1198. /*
  1199. * Some controllers exhibit one or more of the following bugs when updating the
  1200. * iso cycle timer register:
  1201. * - When the lowest six bits are wrapping around to zero, a read that happens
  1202. * at the same time will return garbage in the lowest ten bits.
  1203. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1204. * not incremented for about 60 ns.
  1205. * - Occasionally, the entire register reads zero.
  1206. *
  1207. * To catch these, we read the register three times and ensure that the
  1208. * difference between each two consecutive reads is approximately the same, i.e.
  1209. * less than twice the other. Furthermore, any negative difference indicates an
  1210. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1211. * execute, so we have enough precision to compute the ratio of the differences.)
  1212. */
  1213. static u32 get_cycle_time(struct fw_ohci *ohci)
  1214. {
  1215. u32 c0, c1, c2;
  1216. u32 t0, t1, t2;
  1217. s32 diff01, diff12;
  1218. int i;
  1219. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1220. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1221. i = 0;
  1222. c1 = c2;
  1223. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1224. do {
  1225. c0 = c1;
  1226. c1 = c2;
  1227. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1228. t0 = cycle_timer_ticks(c0);
  1229. t1 = cycle_timer_ticks(c1);
  1230. t2 = cycle_timer_ticks(c2);
  1231. diff01 = t1 - t0;
  1232. diff12 = t2 - t1;
  1233. } while ((diff01 <= 0 || diff12 <= 0 ||
  1234. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1235. && i++ < 20);
  1236. }
  1237. return c2;
  1238. }
  1239. /*
  1240. * This function has to be called at least every 64 seconds. The bus_time
  1241. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1242. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1243. * changes in this bit.
  1244. */
  1245. static u32 update_bus_time(struct fw_ohci *ohci)
  1246. {
  1247. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1248. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1249. ohci->bus_time += 0x40;
  1250. return ohci->bus_time | cycle_time_seconds;
  1251. }
  1252. static void bus_reset_tasklet(unsigned long data)
  1253. {
  1254. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1255. int self_id_count, i, j, reg;
  1256. int generation, new_generation;
  1257. unsigned long flags;
  1258. void *free_rom = NULL;
  1259. dma_addr_t free_rom_bus = 0;
  1260. bool is_new_root;
  1261. reg = reg_read(ohci, OHCI1394_NodeID);
  1262. if (!(reg & OHCI1394_NodeID_idValid)) {
  1263. fw_notify("node ID not valid, new bus reset in progress\n");
  1264. return;
  1265. }
  1266. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1267. fw_notify("malconfigured bus\n");
  1268. return;
  1269. }
  1270. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1271. OHCI1394_NodeID_nodeNumber);
  1272. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1273. if (!(ohci->is_root && is_new_root))
  1274. reg_write(ohci, OHCI1394_LinkControlSet,
  1275. OHCI1394_LinkControl_cycleMaster);
  1276. ohci->is_root = is_new_root;
  1277. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1278. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1279. fw_notify("inconsistent self IDs\n");
  1280. return;
  1281. }
  1282. /*
  1283. * The count in the SelfIDCount register is the number of
  1284. * bytes in the self ID receive buffer. Since we also receive
  1285. * the inverted quadlets and a header quadlet, we shift one
  1286. * bit extra to get the actual number of self IDs.
  1287. */
  1288. self_id_count = (reg >> 3) & 0xff;
  1289. if (self_id_count == 0 || self_id_count > 252) {
  1290. fw_notify("inconsistent self IDs\n");
  1291. return;
  1292. }
  1293. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1294. rmb();
  1295. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1296. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1297. fw_notify("inconsistent self IDs\n");
  1298. return;
  1299. }
  1300. ohci->self_id_buffer[j] =
  1301. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1302. }
  1303. rmb();
  1304. /*
  1305. * Check the consistency of the self IDs we just read. The
  1306. * problem we face is that a new bus reset can start while we
  1307. * read out the self IDs from the DMA buffer. If this happens,
  1308. * the DMA buffer will be overwritten with new self IDs and we
  1309. * will read out inconsistent data. The OHCI specification
  1310. * (section 11.2) recommends a technique similar to
  1311. * linux/seqlock.h, where we remember the generation of the
  1312. * self IDs in the buffer before reading them out and compare
  1313. * it to the current generation after reading them out. If
  1314. * the two generations match we know we have a consistent set
  1315. * of self IDs.
  1316. */
  1317. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1318. if (new_generation != generation) {
  1319. fw_notify("recursive bus reset detected, "
  1320. "discarding self ids\n");
  1321. return;
  1322. }
  1323. /* FIXME: Document how the locking works. */
  1324. spin_lock_irqsave(&ohci->lock, flags);
  1325. ohci->generation = generation;
  1326. context_stop(&ohci->at_request_ctx);
  1327. context_stop(&ohci->at_response_ctx);
  1328. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1329. if (ohci->quirks & QUIRK_RESET_PACKET)
  1330. ohci->request_generation = generation;
  1331. /*
  1332. * This next bit is unrelated to the AT context stuff but we
  1333. * have to do it under the spinlock also. If a new config rom
  1334. * was set up before this reset, the old one is now no longer
  1335. * in use and we can free it. Update the config rom pointers
  1336. * to point to the current config rom and clear the
  1337. * next_config_rom pointer so a new update can take place.
  1338. */
  1339. if (ohci->next_config_rom != NULL) {
  1340. if (ohci->next_config_rom != ohci->config_rom) {
  1341. free_rom = ohci->config_rom;
  1342. free_rom_bus = ohci->config_rom_bus;
  1343. }
  1344. ohci->config_rom = ohci->next_config_rom;
  1345. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1346. ohci->next_config_rom = NULL;
  1347. /*
  1348. * Restore config_rom image and manually update
  1349. * config_rom registers. Writing the header quadlet
  1350. * will indicate that the config rom is ready, so we
  1351. * do that last.
  1352. */
  1353. reg_write(ohci, OHCI1394_BusOptions,
  1354. be32_to_cpu(ohci->config_rom[2]));
  1355. ohci->config_rom[0] = ohci->next_header;
  1356. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1357. be32_to_cpu(ohci->next_header));
  1358. }
  1359. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1360. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1361. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1362. #endif
  1363. spin_unlock_irqrestore(&ohci->lock, flags);
  1364. if (free_rom)
  1365. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1366. free_rom, free_rom_bus);
  1367. log_selfids(ohci->node_id, generation,
  1368. self_id_count, ohci->self_id_buffer);
  1369. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1370. self_id_count, ohci->self_id_buffer,
  1371. ohci->csr_state_setclear_abdicate);
  1372. ohci->csr_state_setclear_abdicate = false;
  1373. }
  1374. static irqreturn_t irq_handler(int irq, void *data)
  1375. {
  1376. struct fw_ohci *ohci = data;
  1377. u32 event, iso_event;
  1378. int i;
  1379. event = reg_read(ohci, OHCI1394_IntEventClear);
  1380. if (!event || !~event)
  1381. return IRQ_NONE;
  1382. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1383. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1384. log_irqs(event);
  1385. if (event & OHCI1394_selfIDComplete)
  1386. tasklet_schedule(&ohci->bus_reset_tasklet);
  1387. if (event & OHCI1394_RQPkt)
  1388. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1389. if (event & OHCI1394_RSPkt)
  1390. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1391. if (event & OHCI1394_reqTxComplete)
  1392. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1393. if (event & OHCI1394_respTxComplete)
  1394. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1395. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1396. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1397. while (iso_event) {
  1398. i = ffs(iso_event) - 1;
  1399. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1400. iso_event &= ~(1 << i);
  1401. }
  1402. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1403. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1404. while (iso_event) {
  1405. i = ffs(iso_event) - 1;
  1406. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1407. iso_event &= ~(1 << i);
  1408. }
  1409. if (unlikely(event & OHCI1394_regAccessFail))
  1410. fw_error("Register access failure - "
  1411. "please notify linux1394-devel@lists.sf.net\n");
  1412. if (unlikely(event & OHCI1394_postedWriteErr))
  1413. fw_error("PCI posted write error\n");
  1414. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1415. if (printk_ratelimit())
  1416. fw_notify("isochronous cycle too long\n");
  1417. reg_write(ohci, OHCI1394_LinkControlSet,
  1418. OHCI1394_LinkControl_cycleMaster);
  1419. }
  1420. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1421. /*
  1422. * We need to clear this event bit in order to make
  1423. * cycleMatch isochronous I/O work. In theory we should
  1424. * stop active cycleMatch iso contexts now and restart
  1425. * them at least two cycles later. (FIXME?)
  1426. */
  1427. if (printk_ratelimit())
  1428. fw_notify("isochronous cycle inconsistent\n");
  1429. }
  1430. if (event & OHCI1394_cycle64Seconds) {
  1431. spin_lock(&ohci->lock);
  1432. update_bus_time(ohci);
  1433. spin_unlock(&ohci->lock);
  1434. }
  1435. return IRQ_HANDLED;
  1436. }
  1437. static int software_reset(struct fw_ohci *ohci)
  1438. {
  1439. int i;
  1440. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1441. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1442. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1443. OHCI1394_HCControl_softReset) == 0)
  1444. return 0;
  1445. msleep(1);
  1446. }
  1447. return -EBUSY;
  1448. }
  1449. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1450. {
  1451. size_t size = length * 4;
  1452. memcpy(dest, src, size);
  1453. if (size < CONFIG_ROM_SIZE)
  1454. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1455. }
  1456. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1457. {
  1458. bool enable_1394a;
  1459. int ret, clear, set, offset;
  1460. /* Check if the driver should configure link and PHY. */
  1461. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1462. OHCI1394_HCControl_programPhyEnable))
  1463. return 0;
  1464. /* Paranoia: check whether the PHY supports 1394a, too. */
  1465. enable_1394a = false;
  1466. ret = read_phy_reg(ohci, 2);
  1467. if (ret < 0)
  1468. return ret;
  1469. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1470. ret = read_paged_phy_reg(ohci, 1, 8);
  1471. if (ret < 0)
  1472. return ret;
  1473. if (ret >= 1)
  1474. enable_1394a = true;
  1475. }
  1476. if (ohci->quirks & QUIRK_NO_1394A)
  1477. enable_1394a = false;
  1478. /* Configure PHY and link consistently. */
  1479. if (enable_1394a) {
  1480. clear = 0;
  1481. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1482. } else {
  1483. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1484. set = 0;
  1485. }
  1486. ret = update_phy_reg(ohci, 5, clear, set);
  1487. if (ret < 0)
  1488. return ret;
  1489. if (enable_1394a)
  1490. offset = OHCI1394_HCControlSet;
  1491. else
  1492. offset = OHCI1394_HCControlClear;
  1493. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1494. /* Clean up: configuration has been taken care of. */
  1495. reg_write(ohci, OHCI1394_HCControlClear,
  1496. OHCI1394_HCControl_programPhyEnable);
  1497. return 0;
  1498. }
  1499. static int ohci_enable(struct fw_card *card,
  1500. const __be32 *config_rom, size_t length)
  1501. {
  1502. struct fw_ohci *ohci = fw_ohci(card);
  1503. struct pci_dev *dev = to_pci_dev(card->device);
  1504. u32 lps, seconds, version, irqs;
  1505. int i, ret;
  1506. if (software_reset(ohci)) {
  1507. fw_error("Failed to reset ohci card.\n");
  1508. return -EBUSY;
  1509. }
  1510. /*
  1511. * Now enable LPS, which we need in order to start accessing
  1512. * most of the registers. In fact, on some cards (ALI M5251),
  1513. * accessing registers in the SClk domain without LPS enabled
  1514. * will lock up the machine. Wait 50msec to make sure we have
  1515. * full link enabled. However, with some cards (well, at least
  1516. * a JMicron PCIe card), we have to try again sometimes.
  1517. */
  1518. reg_write(ohci, OHCI1394_HCControlSet,
  1519. OHCI1394_HCControl_LPS |
  1520. OHCI1394_HCControl_postedWriteEnable);
  1521. flush_writes(ohci);
  1522. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1523. msleep(50);
  1524. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1525. OHCI1394_HCControl_LPS;
  1526. }
  1527. if (!lps) {
  1528. fw_error("Failed to set Link Power Status\n");
  1529. return -EIO;
  1530. }
  1531. reg_write(ohci, OHCI1394_HCControlClear,
  1532. OHCI1394_HCControl_noByteSwapData);
  1533. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1534. reg_write(ohci, OHCI1394_LinkControlSet,
  1535. OHCI1394_LinkControl_rcvSelfID |
  1536. OHCI1394_LinkControl_rcvPhyPkt |
  1537. OHCI1394_LinkControl_cycleTimerEnable |
  1538. OHCI1394_LinkControl_cycleMaster);
  1539. reg_write(ohci, OHCI1394_ATRetries,
  1540. OHCI1394_MAX_AT_REQ_RETRIES |
  1541. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1542. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1543. (200 << 16));
  1544. seconds = lower_32_bits(get_seconds());
  1545. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1546. ohci->bus_time = seconds & ~0x3f;
  1547. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1548. if (version >= OHCI_VERSION_1_1) {
  1549. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1550. 0xfffffffe);
  1551. card->broadcast_channel_auto_allocated = true;
  1552. }
  1553. /* Get implemented bits of the priority arbitration request counter. */
  1554. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1555. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1556. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1557. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1558. ar_context_run(&ohci->ar_request_ctx);
  1559. ar_context_run(&ohci->ar_response_ctx);
  1560. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1561. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1562. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1563. ret = configure_1394a_enhancements(ohci);
  1564. if (ret < 0)
  1565. return ret;
  1566. /* Activate link_on bit and contender bit in our self ID packets.*/
  1567. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1568. if (ret < 0)
  1569. return ret;
  1570. /*
  1571. * When the link is not yet enabled, the atomic config rom
  1572. * update mechanism described below in ohci_set_config_rom()
  1573. * is not active. We have to update ConfigRomHeader and
  1574. * BusOptions manually, and the write to ConfigROMmap takes
  1575. * effect immediately. We tie this to the enabling of the
  1576. * link, so we have a valid config rom before enabling - the
  1577. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1578. * values before enabling.
  1579. *
  1580. * However, when the ConfigROMmap is written, some controllers
  1581. * always read back quadlets 0 and 2 from the config rom to
  1582. * the ConfigRomHeader and BusOptions registers on bus reset.
  1583. * They shouldn't do that in this initial case where the link
  1584. * isn't enabled. This means we have to use the same
  1585. * workaround here, setting the bus header to 0 and then write
  1586. * the right values in the bus reset tasklet.
  1587. */
  1588. if (config_rom) {
  1589. ohci->next_config_rom =
  1590. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1591. &ohci->next_config_rom_bus,
  1592. GFP_KERNEL);
  1593. if (ohci->next_config_rom == NULL)
  1594. return -ENOMEM;
  1595. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1596. } else {
  1597. /*
  1598. * In the suspend case, config_rom is NULL, which
  1599. * means that we just reuse the old config rom.
  1600. */
  1601. ohci->next_config_rom = ohci->config_rom;
  1602. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1603. }
  1604. ohci->next_header = ohci->next_config_rom[0];
  1605. ohci->next_config_rom[0] = 0;
  1606. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1607. reg_write(ohci, OHCI1394_BusOptions,
  1608. be32_to_cpu(ohci->next_config_rom[2]));
  1609. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1610. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1611. if (!(ohci->quirks & QUIRK_NO_MSI))
  1612. pci_enable_msi(dev);
  1613. if (request_irq(dev->irq, irq_handler,
  1614. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1615. ohci_driver_name, ohci)) {
  1616. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1617. pci_disable_msi(dev);
  1618. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1619. ohci->config_rom, ohci->config_rom_bus);
  1620. return -EIO;
  1621. }
  1622. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1623. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1624. OHCI1394_isochTx | OHCI1394_isochRx |
  1625. OHCI1394_postedWriteErr |
  1626. OHCI1394_selfIDComplete |
  1627. OHCI1394_regAccessFail |
  1628. OHCI1394_cycle64Seconds |
  1629. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1630. OHCI1394_masterIntEnable;
  1631. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1632. irqs |= OHCI1394_busReset;
  1633. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1634. reg_write(ohci, OHCI1394_HCControlSet,
  1635. OHCI1394_HCControl_linkEnable |
  1636. OHCI1394_HCControl_BIBimageValid);
  1637. flush_writes(ohci);
  1638. /* We are ready to go, reset bus to finish initialization. */
  1639. fw_schedule_bus_reset(&ohci->card, false, true);
  1640. return 0;
  1641. }
  1642. static int ohci_set_config_rom(struct fw_card *card,
  1643. const __be32 *config_rom, size_t length)
  1644. {
  1645. struct fw_ohci *ohci;
  1646. unsigned long flags;
  1647. int ret = -EBUSY;
  1648. __be32 *next_config_rom;
  1649. dma_addr_t uninitialized_var(next_config_rom_bus);
  1650. ohci = fw_ohci(card);
  1651. /*
  1652. * When the OHCI controller is enabled, the config rom update
  1653. * mechanism is a bit tricky, but easy enough to use. See
  1654. * section 5.5.6 in the OHCI specification.
  1655. *
  1656. * The OHCI controller caches the new config rom address in a
  1657. * shadow register (ConfigROMmapNext) and needs a bus reset
  1658. * for the changes to take place. When the bus reset is
  1659. * detected, the controller loads the new values for the
  1660. * ConfigRomHeader and BusOptions registers from the specified
  1661. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1662. * shadow register. All automatically and atomically.
  1663. *
  1664. * Now, there's a twist to this story. The automatic load of
  1665. * ConfigRomHeader and BusOptions doesn't honor the
  1666. * noByteSwapData bit, so with a be32 config rom, the
  1667. * controller will load be32 values in to these registers
  1668. * during the atomic update, even on litte endian
  1669. * architectures. The workaround we use is to put a 0 in the
  1670. * header quadlet; 0 is endian agnostic and means that the
  1671. * config rom isn't ready yet. In the bus reset tasklet we
  1672. * then set up the real values for the two registers.
  1673. *
  1674. * We use ohci->lock to avoid racing with the code that sets
  1675. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1676. */
  1677. next_config_rom =
  1678. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1679. &next_config_rom_bus, GFP_KERNEL);
  1680. if (next_config_rom == NULL)
  1681. return -ENOMEM;
  1682. spin_lock_irqsave(&ohci->lock, flags);
  1683. if (ohci->next_config_rom == NULL) {
  1684. ohci->next_config_rom = next_config_rom;
  1685. ohci->next_config_rom_bus = next_config_rom_bus;
  1686. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1687. ohci->next_header = config_rom[0];
  1688. ohci->next_config_rom[0] = 0;
  1689. reg_write(ohci, OHCI1394_ConfigROMmap,
  1690. ohci->next_config_rom_bus);
  1691. ret = 0;
  1692. }
  1693. spin_unlock_irqrestore(&ohci->lock, flags);
  1694. /*
  1695. * Now initiate a bus reset to have the changes take
  1696. * effect. We clean up the old config rom memory and DMA
  1697. * mappings in the bus reset tasklet, since the OHCI
  1698. * controller could need to access it before the bus reset
  1699. * takes effect.
  1700. */
  1701. if (ret == 0)
  1702. fw_schedule_bus_reset(&ohci->card, true, true);
  1703. else
  1704. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1705. next_config_rom, next_config_rom_bus);
  1706. return ret;
  1707. }
  1708. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1709. {
  1710. struct fw_ohci *ohci = fw_ohci(card);
  1711. at_context_transmit(&ohci->at_request_ctx, packet);
  1712. }
  1713. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1714. {
  1715. struct fw_ohci *ohci = fw_ohci(card);
  1716. at_context_transmit(&ohci->at_response_ctx, packet);
  1717. }
  1718. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1719. {
  1720. struct fw_ohci *ohci = fw_ohci(card);
  1721. struct context *ctx = &ohci->at_request_ctx;
  1722. struct driver_data *driver_data = packet->driver_data;
  1723. int ret = -ENOENT;
  1724. tasklet_disable(&ctx->tasklet);
  1725. if (packet->ack != 0)
  1726. goto out;
  1727. if (packet->payload_mapped)
  1728. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1729. packet->payload_length, DMA_TO_DEVICE);
  1730. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1731. driver_data->packet = NULL;
  1732. packet->ack = RCODE_CANCELLED;
  1733. packet->callback(packet, &ohci->card, packet->ack);
  1734. ret = 0;
  1735. out:
  1736. tasklet_enable(&ctx->tasklet);
  1737. return ret;
  1738. }
  1739. static int ohci_enable_phys_dma(struct fw_card *card,
  1740. int node_id, int generation)
  1741. {
  1742. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1743. return 0;
  1744. #else
  1745. struct fw_ohci *ohci = fw_ohci(card);
  1746. unsigned long flags;
  1747. int n, ret = 0;
  1748. /*
  1749. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1750. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1751. */
  1752. spin_lock_irqsave(&ohci->lock, flags);
  1753. if (ohci->generation != generation) {
  1754. ret = -ESTALE;
  1755. goto out;
  1756. }
  1757. /*
  1758. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1759. * enabled for _all_ nodes on remote buses.
  1760. */
  1761. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1762. if (n < 32)
  1763. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1764. else
  1765. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1766. flush_writes(ohci);
  1767. out:
  1768. spin_unlock_irqrestore(&ohci->lock, flags);
  1769. return ret;
  1770. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1771. }
  1772. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  1773. {
  1774. struct fw_ohci *ohci = fw_ohci(card);
  1775. unsigned long flags;
  1776. u32 value;
  1777. switch (csr_offset) {
  1778. case CSR_STATE_CLEAR:
  1779. case CSR_STATE_SET:
  1780. if (ohci->is_root &&
  1781. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1782. OHCI1394_LinkControl_cycleMaster))
  1783. value = CSR_STATE_BIT_CMSTR;
  1784. else
  1785. value = 0;
  1786. if (ohci->csr_state_setclear_abdicate)
  1787. value |= CSR_STATE_BIT_ABDICATE;
  1788. return value;
  1789. case CSR_NODE_IDS:
  1790. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1791. case CSR_CYCLE_TIME:
  1792. return get_cycle_time(ohci);
  1793. case CSR_BUS_TIME:
  1794. /*
  1795. * We might be called just after the cycle timer has wrapped
  1796. * around but just before the cycle64Seconds handler, so we
  1797. * better check here, too, if the bus time needs to be updated.
  1798. */
  1799. spin_lock_irqsave(&ohci->lock, flags);
  1800. value = update_bus_time(ohci);
  1801. spin_unlock_irqrestore(&ohci->lock, flags);
  1802. return value;
  1803. case CSR_BUSY_TIMEOUT:
  1804. value = reg_read(ohci, OHCI1394_ATRetries);
  1805. return (value >> 4) & 0x0ffff00f;
  1806. case CSR_PRIORITY_BUDGET:
  1807. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1808. (ohci->pri_req_max << 8);
  1809. default:
  1810. WARN_ON(1);
  1811. return 0;
  1812. }
  1813. }
  1814. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  1815. {
  1816. struct fw_ohci *ohci = fw_ohci(card);
  1817. unsigned long flags;
  1818. switch (csr_offset) {
  1819. case CSR_STATE_CLEAR:
  1820. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1821. reg_write(ohci, OHCI1394_LinkControlClear,
  1822. OHCI1394_LinkControl_cycleMaster);
  1823. flush_writes(ohci);
  1824. }
  1825. if (value & CSR_STATE_BIT_ABDICATE)
  1826. ohci->csr_state_setclear_abdicate = false;
  1827. break;
  1828. case CSR_STATE_SET:
  1829. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1830. reg_write(ohci, OHCI1394_LinkControlSet,
  1831. OHCI1394_LinkControl_cycleMaster);
  1832. flush_writes(ohci);
  1833. }
  1834. if (value & CSR_STATE_BIT_ABDICATE)
  1835. ohci->csr_state_setclear_abdicate = true;
  1836. break;
  1837. case CSR_NODE_IDS:
  1838. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1839. flush_writes(ohci);
  1840. break;
  1841. case CSR_CYCLE_TIME:
  1842. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1843. reg_write(ohci, OHCI1394_IntEventSet,
  1844. OHCI1394_cycleInconsistent);
  1845. flush_writes(ohci);
  1846. break;
  1847. case CSR_BUS_TIME:
  1848. spin_lock_irqsave(&ohci->lock, flags);
  1849. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1850. spin_unlock_irqrestore(&ohci->lock, flags);
  1851. break;
  1852. case CSR_BUSY_TIMEOUT:
  1853. value = (value & 0xf) | ((value & 0xf) << 4) |
  1854. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1855. reg_write(ohci, OHCI1394_ATRetries, value);
  1856. flush_writes(ohci);
  1857. break;
  1858. case CSR_PRIORITY_BUDGET:
  1859. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  1860. flush_writes(ohci);
  1861. break;
  1862. default:
  1863. WARN_ON(1);
  1864. break;
  1865. }
  1866. }
  1867. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1868. {
  1869. int i = ctx->header_length;
  1870. if (i + ctx->base.header_size > PAGE_SIZE)
  1871. return;
  1872. /*
  1873. * The iso header is byteswapped to little endian by
  1874. * the controller, but the remaining header quadlets
  1875. * are big endian. We want to present all the headers
  1876. * as big endian, so we have to swap the first quadlet.
  1877. */
  1878. if (ctx->base.header_size > 0)
  1879. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1880. if (ctx->base.header_size > 4)
  1881. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1882. if (ctx->base.header_size > 8)
  1883. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1884. ctx->header_length += ctx->base.header_size;
  1885. }
  1886. static int handle_ir_packet_per_buffer(struct context *context,
  1887. struct descriptor *d,
  1888. struct descriptor *last)
  1889. {
  1890. struct iso_context *ctx =
  1891. container_of(context, struct iso_context, context);
  1892. struct descriptor *pd;
  1893. __le32 *ir_header;
  1894. void *p;
  1895. for (pd = d; pd <= last; pd++)
  1896. if (pd->transfer_status)
  1897. break;
  1898. if (pd > last)
  1899. /* Descriptor(s) not done yet, stop iteration */
  1900. return 0;
  1901. p = last + 1;
  1902. copy_iso_headers(ctx, p);
  1903. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1904. ir_header = (__le32 *) p;
  1905. ctx->base.callback.sc(&ctx->base,
  1906. le32_to_cpu(ir_header[0]) & 0xffff,
  1907. ctx->header_length, ctx->header,
  1908. ctx->base.callback_data);
  1909. ctx->header_length = 0;
  1910. }
  1911. return 1;
  1912. }
  1913. /* d == last because each descriptor block is only a single descriptor. */
  1914. static int handle_ir_buffer_fill(struct context *context,
  1915. struct descriptor *d,
  1916. struct descriptor *last)
  1917. {
  1918. struct iso_context *ctx =
  1919. container_of(context, struct iso_context, context);
  1920. if (!last->transfer_status)
  1921. /* Descriptor(s) not done yet, stop iteration */
  1922. return 0;
  1923. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1924. ctx->base.callback.mc(&ctx->base,
  1925. le32_to_cpu(last->data_address) +
  1926. le16_to_cpu(last->req_count) -
  1927. le16_to_cpu(last->res_count),
  1928. ctx->base.callback_data);
  1929. return 1;
  1930. }
  1931. static int handle_it_packet(struct context *context,
  1932. struct descriptor *d,
  1933. struct descriptor *last)
  1934. {
  1935. struct iso_context *ctx =
  1936. container_of(context, struct iso_context, context);
  1937. int i;
  1938. struct descriptor *pd;
  1939. for (pd = d; pd <= last; pd++)
  1940. if (pd->transfer_status)
  1941. break;
  1942. if (pd > last)
  1943. /* Descriptor(s) not done yet, stop iteration */
  1944. return 0;
  1945. i = ctx->header_length;
  1946. if (i + 4 < PAGE_SIZE) {
  1947. /* Present this value as big-endian to match the receive code */
  1948. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1949. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1950. le16_to_cpu(pd->res_count));
  1951. ctx->header_length += 4;
  1952. }
  1953. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1954. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  1955. ctx->header_length, ctx->header,
  1956. ctx->base.callback_data);
  1957. ctx->header_length = 0;
  1958. }
  1959. return 1;
  1960. }
  1961. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  1962. {
  1963. u32 hi = channels >> 32, lo = channels;
  1964. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  1965. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  1966. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  1967. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  1968. mmiowb();
  1969. ohci->mc_channels = channels;
  1970. }
  1971. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1972. int type, int channel, size_t header_size)
  1973. {
  1974. struct fw_ohci *ohci = fw_ohci(card);
  1975. struct iso_context *uninitialized_var(ctx);
  1976. descriptor_callback_t uninitialized_var(callback);
  1977. u64 *uninitialized_var(channels);
  1978. u32 *uninitialized_var(mask), uninitialized_var(regs);
  1979. unsigned long flags;
  1980. int index, ret = -EBUSY;
  1981. spin_lock_irqsave(&ohci->lock, flags);
  1982. switch (type) {
  1983. case FW_ISO_CONTEXT_TRANSMIT:
  1984. mask = &ohci->it_context_mask;
  1985. callback = handle_it_packet;
  1986. index = ffs(*mask) - 1;
  1987. if (index >= 0) {
  1988. *mask &= ~(1 << index);
  1989. regs = OHCI1394_IsoXmitContextBase(index);
  1990. ctx = &ohci->it_context_list[index];
  1991. }
  1992. break;
  1993. case FW_ISO_CONTEXT_RECEIVE:
  1994. channels = &ohci->ir_context_channels;
  1995. mask = &ohci->ir_context_mask;
  1996. callback = handle_ir_packet_per_buffer;
  1997. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1998. if (index >= 0) {
  1999. *channels &= ~(1ULL << channel);
  2000. *mask &= ~(1 << index);
  2001. regs = OHCI1394_IsoRcvContextBase(index);
  2002. ctx = &ohci->ir_context_list[index];
  2003. }
  2004. break;
  2005. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2006. mask = &ohci->ir_context_mask;
  2007. callback = handle_ir_buffer_fill;
  2008. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2009. if (index >= 0) {
  2010. ohci->mc_allocated = true;
  2011. *mask &= ~(1 << index);
  2012. regs = OHCI1394_IsoRcvContextBase(index);
  2013. ctx = &ohci->ir_context_list[index];
  2014. }
  2015. break;
  2016. default:
  2017. index = -1;
  2018. ret = -ENOSYS;
  2019. }
  2020. spin_unlock_irqrestore(&ohci->lock, flags);
  2021. if (index < 0)
  2022. return ERR_PTR(ret);
  2023. memset(ctx, 0, sizeof(*ctx));
  2024. ctx->header_length = 0;
  2025. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2026. if (ctx->header == NULL) {
  2027. ret = -ENOMEM;
  2028. goto out;
  2029. }
  2030. ret = context_init(&ctx->context, ohci, regs, callback);
  2031. if (ret < 0)
  2032. goto out_with_header;
  2033. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2034. set_multichannel_mask(ohci, 0);
  2035. return &ctx->base;
  2036. out_with_header:
  2037. free_page((unsigned long)ctx->header);
  2038. out:
  2039. spin_lock_irqsave(&ohci->lock, flags);
  2040. switch (type) {
  2041. case FW_ISO_CONTEXT_RECEIVE:
  2042. *channels |= 1ULL << channel;
  2043. break;
  2044. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2045. ohci->mc_allocated = false;
  2046. break;
  2047. }
  2048. *mask |= 1 << index;
  2049. spin_unlock_irqrestore(&ohci->lock, flags);
  2050. return ERR_PTR(ret);
  2051. }
  2052. static int ohci_start_iso(struct fw_iso_context *base,
  2053. s32 cycle, u32 sync, u32 tags)
  2054. {
  2055. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2056. struct fw_ohci *ohci = ctx->context.ohci;
  2057. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2058. int index;
  2059. switch (ctx->base.type) {
  2060. case FW_ISO_CONTEXT_TRANSMIT:
  2061. index = ctx - ohci->it_context_list;
  2062. match = 0;
  2063. if (cycle >= 0)
  2064. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2065. (cycle & 0x7fff) << 16;
  2066. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2067. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2068. context_run(&ctx->context, match);
  2069. break;
  2070. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2071. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2072. /* fall through */
  2073. case FW_ISO_CONTEXT_RECEIVE:
  2074. index = ctx - ohci->ir_context_list;
  2075. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2076. if (cycle >= 0) {
  2077. match |= (cycle & 0x07fff) << 12;
  2078. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2079. }
  2080. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2081. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2082. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2083. context_run(&ctx->context, control);
  2084. break;
  2085. }
  2086. return 0;
  2087. }
  2088. static int ohci_stop_iso(struct fw_iso_context *base)
  2089. {
  2090. struct fw_ohci *ohci = fw_ohci(base->card);
  2091. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2092. int index;
  2093. switch (ctx->base.type) {
  2094. case FW_ISO_CONTEXT_TRANSMIT:
  2095. index = ctx - ohci->it_context_list;
  2096. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2097. break;
  2098. case FW_ISO_CONTEXT_RECEIVE:
  2099. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2100. index = ctx - ohci->ir_context_list;
  2101. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2102. break;
  2103. }
  2104. flush_writes(ohci);
  2105. context_stop(&ctx->context);
  2106. return 0;
  2107. }
  2108. static void ohci_free_iso_context(struct fw_iso_context *base)
  2109. {
  2110. struct fw_ohci *ohci = fw_ohci(base->card);
  2111. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2112. unsigned long flags;
  2113. int index;
  2114. ohci_stop_iso(base);
  2115. context_release(&ctx->context);
  2116. free_page((unsigned long)ctx->header);
  2117. spin_lock_irqsave(&ohci->lock, flags);
  2118. switch (base->type) {
  2119. case FW_ISO_CONTEXT_TRANSMIT:
  2120. index = ctx - ohci->it_context_list;
  2121. ohci->it_context_mask |= 1 << index;
  2122. break;
  2123. case FW_ISO_CONTEXT_RECEIVE:
  2124. index = ctx - ohci->ir_context_list;
  2125. ohci->ir_context_mask |= 1 << index;
  2126. ohci->ir_context_channels |= 1ULL << base->channel;
  2127. break;
  2128. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2129. index = ctx - ohci->ir_context_list;
  2130. ohci->ir_context_mask |= 1 << index;
  2131. ohci->ir_context_channels |= ohci->mc_channels;
  2132. ohci->mc_channels = 0;
  2133. ohci->mc_allocated = false;
  2134. break;
  2135. }
  2136. spin_unlock_irqrestore(&ohci->lock, flags);
  2137. }
  2138. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2139. {
  2140. struct fw_ohci *ohci = fw_ohci(base->card);
  2141. unsigned long flags;
  2142. int ret;
  2143. switch (base->type) {
  2144. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2145. spin_lock_irqsave(&ohci->lock, flags);
  2146. /* Don't allow multichannel to grab other contexts' channels. */
  2147. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2148. *channels = ohci->ir_context_channels;
  2149. ret = -EBUSY;
  2150. } else {
  2151. set_multichannel_mask(ohci, *channels);
  2152. ret = 0;
  2153. }
  2154. spin_unlock_irqrestore(&ohci->lock, flags);
  2155. break;
  2156. default:
  2157. ret = -EINVAL;
  2158. }
  2159. return ret;
  2160. }
  2161. static int queue_iso_transmit(struct iso_context *ctx,
  2162. struct fw_iso_packet *packet,
  2163. struct fw_iso_buffer *buffer,
  2164. unsigned long payload)
  2165. {
  2166. struct descriptor *d, *last, *pd;
  2167. struct fw_iso_packet *p;
  2168. __le32 *header;
  2169. dma_addr_t d_bus, page_bus;
  2170. u32 z, header_z, payload_z, irq;
  2171. u32 payload_index, payload_end_index, next_page_index;
  2172. int page, end_page, i, length, offset;
  2173. p = packet;
  2174. payload_index = payload;
  2175. if (p->skip)
  2176. z = 1;
  2177. else
  2178. z = 2;
  2179. if (p->header_length > 0)
  2180. z++;
  2181. /* Determine the first page the payload isn't contained in. */
  2182. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2183. if (p->payload_length > 0)
  2184. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2185. else
  2186. payload_z = 0;
  2187. z += payload_z;
  2188. /* Get header size in number of descriptors. */
  2189. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2190. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2191. if (d == NULL)
  2192. return -ENOMEM;
  2193. if (!p->skip) {
  2194. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2195. d[0].req_count = cpu_to_le16(8);
  2196. /*
  2197. * Link the skip address to this descriptor itself. This causes
  2198. * a context to skip a cycle whenever lost cycles or FIFO
  2199. * overruns occur, without dropping the data. The application
  2200. * should then decide whether this is an error condition or not.
  2201. * FIXME: Make the context's cycle-lost behaviour configurable?
  2202. */
  2203. d[0].branch_address = cpu_to_le32(d_bus | z);
  2204. header = (__le32 *) &d[1];
  2205. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2206. IT_HEADER_TAG(p->tag) |
  2207. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2208. IT_HEADER_CHANNEL(ctx->base.channel) |
  2209. IT_HEADER_SPEED(ctx->base.speed));
  2210. header[1] =
  2211. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2212. p->payload_length));
  2213. }
  2214. if (p->header_length > 0) {
  2215. d[2].req_count = cpu_to_le16(p->header_length);
  2216. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2217. memcpy(&d[z], p->header, p->header_length);
  2218. }
  2219. pd = d + z - payload_z;
  2220. payload_end_index = payload_index + p->payload_length;
  2221. for (i = 0; i < payload_z; i++) {
  2222. page = payload_index >> PAGE_SHIFT;
  2223. offset = payload_index & ~PAGE_MASK;
  2224. next_page_index = (page + 1) << PAGE_SHIFT;
  2225. length =
  2226. min(next_page_index, payload_end_index) - payload_index;
  2227. pd[i].req_count = cpu_to_le16(length);
  2228. page_bus = page_private(buffer->pages[page]);
  2229. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2230. payload_index += length;
  2231. }
  2232. if (p->interrupt)
  2233. irq = DESCRIPTOR_IRQ_ALWAYS;
  2234. else
  2235. irq = DESCRIPTOR_NO_IRQ;
  2236. last = z == 2 ? d : d + z - 1;
  2237. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2238. DESCRIPTOR_STATUS |
  2239. DESCRIPTOR_BRANCH_ALWAYS |
  2240. irq);
  2241. context_append(&ctx->context, d, z, header_z);
  2242. return 0;
  2243. }
  2244. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2245. struct fw_iso_packet *packet,
  2246. struct fw_iso_buffer *buffer,
  2247. unsigned long payload)
  2248. {
  2249. struct descriptor *d, *pd;
  2250. dma_addr_t d_bus, page_bus;
  2251. u32 z, header_z, rest;
  2252. int i, j, length;
  2253. int page, offset, packet_count, header_size, payload_per_buffer;
  2254. /*
  2255. * The OHCI controller puts the isochronous header and trailer in the
  2256. * buffer, so we need at least 8 bytes.
  2257. */
  2258. packet_count = packet->header_length / ctx->base.header_size;
  2259. header_size = max(ctx->base.header_size, (size_t)8);
  2260. /* Get header size in number of descriptors. */
  2261. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2262. page = payload >> PAGE_SHIFT;
  2263. offset = payload & ~PAGE_MASK;
  2264. payload_per_buffer = packet->payload_length / packet_count;
  2265. for (i = 0; i < packet_count; i++) {
  2266. /* d points to the header descriptor */
  2267. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2268. d = context_get_descriptors(&ctx->context,
  2269. z + header_z, &d_bus);
  2270. if (d == NULL)
  2271. return -ENOMEM;
  2272. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2273. DESCRIPTOR_INPUT_MORE);
  2274. if (packet->skip && i == 0)
  2275. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2276. d->req_count = cpu_to_le16(header_size);
  2277. d->res_count = d->req_count;
  2278. d->transfer_status = 0;
  2279. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2280. rest = payload_per_buffer;
  2281. pd = d;
  2282. for (j = 1; j < z; j++) {
  2283. pd++;
  2284. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2285. DESCRIPTOR_INPUT_MORE);
  2286. if (offset + rest < PAGE_SIZE)
  2287. length = rest;
  2288. else
  2289. length = PAGE_SIZE - offset;
  2290. pd->req_count = cpu_to_le16(length);
  2291. pd->res_count = pd->req_count;
  2292. pd->transfer_status = 0;
  2293. page_bus = page_private(buffer->pages[page]);
  2294. pd->data_address = cpu_to_le32(page_bus + offset);
  2295. offset = (offset + length) & ~PAGE_MASK;
  2296. rest -= length;
  2297. if (offset == 0)
  2298. page++;
  2299. }
  2300. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2301. DESCRIPTOR_INPUT_LAST |
  2302. DESCRIPTOR_BRANCH_ALWAYS);
  2303. if (packet->interrupt && i == packet_count - 1)
  2304. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2305. context_append(&ctx->context, d, z, header_z);
  2306. }
  2307. return 0;
  2308. }
  2309. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2310. struct fw_iso_packet *packet,
  2311. struct fw_iso_buffer *buffer,
  2312. unsigned long payload)
  2313. {
  2314. struct descriptor *d;
  2315. dma_addr_t d_bus, page_bus;
  2316. int page, offset, rest, z, i, length;
  2317. page = payload >> PAGE_SHIFT;
  2318. offset = payload & ~PAGE_MASK;
  2319. rest = packet->payload_length;
  2320. /* We need one descriptor for each page in the buffer. */
  2321. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2322. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2323. return -EFAULT;
  2324. for (i = 0; i < z; i++) {
  2325. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2326. if (d == NULL)
  2327. return -ENOMEM;
  2328. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2329. DESCRIPTOR_BRANCH_ALWAYS);
  2330. if (packet->skip && i == 0)
  2331. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2332. if (packet->interrupt && i == z - 1)
  2333. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2334. if (offset + rest < PAGE_SIZE)
  2335. length = rest;
  2336. else
  2337. length = PAGE_SIZE - offset;
  2338. d->req_count = cpu_to_le16(length);
  2339. d->res_count = d->req_count;
  2340. d->transfer_status = 0;
  2341. page_bus = page_private(buffer->pages[page]);
  2342. d->data_address = cpu_to_le32(page_bus + offset);
  2343. rest -= length;
  2344. offset = 0;
  2345. page++;
  2346. context_append(&ctx->context, d, 1, 0);
  2347. }
  2348. return 0;
  2349. }
  2350. static int ohci_queue_iso(struct fw_iso_context *base,
  2351. struct fw_iso_packet *packet,
  2352. struct fw_iso_buffer *buffer,
  2353. unsigned long payload)
  2354. {
  2355. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2356. unsigned long flags;
  2357. int ret = -ENOSYS;
  2358. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2359. switch (base->type) {
  2360. case FW_ISO_CONTEXT_TRANSMIT:
  2361. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2362. break;
  2363. case FW_ISO_CONTEXT_RECEIVE:
  2364. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2365. break;
  2366. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2367. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2368. break;
  2369. }
  2370. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2371. return ret;
  2372. }
  2373. static const struct fw_card_driver ohci_driver = {
  2374. .enable = ohci_enable,
  2375. .read_phy_reg = ohci_read_phy_reg,
  2376. .update_phy_reg = ohci_update_phy_reg,
  2377. .set_config_rom = ohci_set_config_rom,
  2378. .send_request = ohci_send_request,
  2379. .send_response = ohci_send_response,
  2380. .cancel_packet = ohci_cancel_packet,
  2381. .enable_phys_dma = ohci_enable_phys_dma,
  2382. .read_csr = ohci_read_csr,
  2383. .write_csr = ohci_write_csr,
  2384. .allocate_iso_context = ohci_allocate_iso_context,
  2385. .free_iso_context = ohci_free_iso_context,
  2386. .set_iso_channels = ohci_set_iso_channels,
  2387. .queue_iso = ohci_queue_iso,
  2388. .start_iso = ohci_start_iso,
  2389. .stop_iso = ohci_stop_iso,
  2390. };
  2391. #ifdef CONFIG_PPC_PMAC
  2392. static void pmac_ohci_on(struct pci_dev *dev)
  2393. {
  2394. if (machine_is(powermac)) {
  2395. struct device_node *ofn = pci_device_to_OF_node(dev);
  2396. if (ofn) {
  2397. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2398. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2399. }
  2400. }
  2401. }
  2402. static void pmac_ohci_off(struct pci_dev *dev)
  2403. {
  2404. if (machine_is(powermac)) {
  2405. struct device_node *ofn = pci_device_to_OF_node(dev);
  2406. if (ofn) {
  2407. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2408. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2409. }
  2410. }
  2411. }
  2412. #else
  2413. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2414. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2415. #endif /* CONFIG_PPC_PMAC */
  2416. static int __devinit pci_probe(struct pci_dev *dev,
  2417. const struct pci_device_id *ent)
  2418. {
  2419. struct fw_ohci *ohci;
  2420. u32 bus_options, max_receive, link_speed, version;
  2421. u64 guid;
  2422. int i, err, n_ir, n_it;
  2423. size_t size;
  2424. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2425. if (ohci == NULL) {
  2426. err = -ENOMEM;
  2427. goto fail;
  2428. }
  2429. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2430. pmac_ohci_on(dev);
  2431. err = pci_enable_device(dev);
  2432. if (err) {
  2433. fw_error("Failed to enable OHCI hardware\n");
  2434. goto fail_free;
  2435. }
  2436. pci_set_master(dev);
  2437. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2438. pci_set_drvdata(dev, ohci);
  2439. spin_lock_init(&ohci->lock);
  2440. mutex_init(&ohci->phy_reg_mutex);
  2441. tasklet_init(&ohci->bus_reset_tasklet,
  2442. bus_reset_tasklet, (unsigned long)ohci);
  2443. err = pci_request_region(dev, 0, ohci_driver_name);
  2444. if (err) {
  2445. fw_error("MMIO resource unavailable\n");
  2446. goto fail_disable;
  2447. }
  2448. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2449. if (ohci->registers == NULL) {
  2450. fw_error("Failed to remap registers\n");
  2451. err = -ENXIO;
  2452. goto fail_iomem;
  2453. }
  2454. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2455. if (ohci_quirks[i].vendor == dev->vendor &&
  2456. (ohci_quirks[i].device == dev->device ||
  2457. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2458. ohci->quirks = ohci_quirks[i].flags;
  2459. break;
  2460. }
  2461. if (param_quirks)
  2462. ohci->quirks = param_quirks;
  2463. ar_context_init(&ohci->ar_request_ctx, ohci,
  2464. OHCI1394_AsReqRcvContextControlSet);
  2465. ar_context_init(&ohci->ar_response_ctx, ohci,
  2466. OHCI1394_AsRspRcvContextControlSet);
  2467. context_init(&ohci->at_request_ctx, ohci,
  2468. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2469. context_init(&ohci->at_response_ctx, ohci,
  2470. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2471. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2472. ohci->ir_context_channels = ~0ULL;
  2473. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2474. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2475. n_ir = hweight32(ohci->ir_context_mask);
  2476. size = sizeof(struct iso_context) * n_ir;
  2477. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2478. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2479. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2480. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2481. n_it = hweight32(ohci->it_context_mask);
  2482. size = sizeof(struct iso_context) * n_it;
  2483. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2484. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2485. err = -ENOMEM;
  2486. goto fail_contexts;
  2487. }
  2488. /* self-id dma buffer allocation */
  2489. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2490. SELF_ID_BUF_SIZE,
  2491. &ohci->self_id_bus,
  2492. GFP_KERNEL);
  2493. if (ohci->self_id_cpu == NULL) {
  2494. err = -ENOMEM;
  2495. goto fail_contexts;
  2496. }
  2497. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2498. max_receive = (bus_options >> 12) & 0xf;
  2499. link_speed = bus_options & 0x7;
  2500. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2501. reg_read(ohci, OHCI1394_GUIDLo);
  2502. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2503. if (err)
  2504. goto fail_self_id;
  2505. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2506. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2507. "%d IR + %d IT contexts, quirks 0x%x\n",
  2508. dev_name(&dev->dev), version >> 16, version & 0xff,
  2509. n_ir, n_it, ohci->quirks);
  2510. return 0;
  2511. fail_self_id:
  2512. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2513. ohci->self_id_cpu, ohci->self_id_bus);
  2514. fail_contexts:
  2515. kfree(ohci->ir_context_list);
  2516. kfree(ohci->it_context_list);
  2517. context_release(&ohci->at_response_ctx);
  2518. context_release(&ohci->at_request_ctx);
  2519. ar_context_release(&ohci->ar_response_ctx);
  2520. ar_context_release(&ohci->ar_request_ctx);
  2521. pci_iounmap(dev, ohci->registers);
  2522. fail_iomem:
  2523. pci_release_region(dev, 0);
  2524. fail_disable:
  2525. pci_disable_device(dev);
  2526. fail_free:
  2527. kfree(&ohci->card);
  2528. pmac_ohci_off(dev);
  2529. fail:
  2530. if (err == -ENOMEM)
  2531. fw_error("Out of memory\n");
  2532. return err;
  2533. }
  2534. static void pci_remove(struct pci_dev *dev)
  2535. {
  2536. struct fw_ohci *ohci;
  2537. ohci = pci_get_drvdata(dev);
  2538. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2539. flush_writes(ohci);
  2540. fw_core_remove_card(&ohci->card);
  2541. /*
  2542. * FIXME: Fail all pending packets here, now that the upper
  2543. * layers can't queue any more.
  2544. */
  2545. software_reset(ohci);
  2546. free_irq(dev->irq, ohci);
  2547. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2548. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2549. ohci->next_config_rom, ohci->next_config_rom_bus);
  2550. if (ohci->config_rom)
  2551. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2552. ohci->config_rom, ohci->config_rom_bus);
  2553. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2554. ohci->self_id_cpu, ohci->self_id_bus);
  2555. ar_context_release(&ohci->ar_request_ctx);
  2556. ar_context_release(&ohci->ar_response_ctx);
  2557. context_release(&ohci->at_request_ctx);
  2558. context_release(&ohci->at_response_ctx);
  2559. kfree(ohci->it_context_list);
  2560. kfree(ohci->ir_context_list);
  2561. pci_disable_msi(dev);
  2562. pci_iounmap(dev, ohci->registers);
  2563. pci_release_region(dev, 0);
  2564. pci_disable_device(dev);
  2565. kfree(&ohci->card);
  2566. pmac_ohci_off(dev);
  2567. fw_notify("Removed fw-ohci device.\n");
  2568. }
  2569. #ifdef CONFIG_PM
  2570. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2571. {
  2572. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2573. int err;
  2574. software_reset(ohci);
  2575. free_irq(dev->irq, ohci);
  2576. pci_disable_msi(dev);
  2577. err = pci_save_state(dev);
  2578. if (err) {
  2579. fw_error("pci_save_state failed\n");
  2580. return err;
  2581. }
  2582. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2583. if (err)
  2584. fw_error("pci_set_power_state failed with %d\n", err);
  2585. pmac_ohci_off(dev);
  2586. return 0;
  2587. }
  2588. static int pci_resume(struct pci_dev *dev)
  2589. {
  2590. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2591. int err;
  2592. pmac_ohci_on(dev);
  2593. pci_set_power_state(dev, PCI_D0);
  2594. pci_restore_state(dev);
  2595. err = pci_enable_device(dev);
  2596. if (err) {
  2597. fw_error("pci_enable_device failed\n");
  2598. return err;
  2599. }
  2600. return ohci_enable(&ohci->card, NULL, 0);
  2601. }
  2602. #endif
  2603. static const struct pci_device_id pci_table[] = {
  2604. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2605. { }
  2606. };
  2607. MODULE_DEVICE_TABLE(pci, pci_table);
  2608. static struct pci_driver fw_ohci_pci_driver = {
  2609. .name = ohci_driver_name,
  2610. .id_table = pci_table,
  2611. .probe = pci_probe,
  2612. .remove = pci_remove,
  2613. #ifdef CONFIG_PM
  2614. .resume = pci_resume,
  2615. .suspend = pci_suspend,
  2616. #endif
  2617. };
  2618. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2619. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2620. MODULE_LICENSE("GPL");
  2621. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2622. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2623. MODULE_ALIAS("ohci1394");
  2624. #endif
  2625. static int __init fw_ohci_init(void)
  2626. {
  2627. return pci_register_driver(&fw_ohci_pci_driver);
  2628. }
  2629. static void __exit fw_ohci_cleanup(void)
  2630. {
  2631. pci_unregister_driver(&fw_ohci_pci_driver);
  2632. }
  2633. module_init(fw_ohci_init);
  2634. module_exit(fw_ohci_cleanup);