vmx.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <linux/tboot.h>
  30. #include "kvm_cache_regs.h"
  31. #include "x86.h"
  32. #include <asm/io.h>
  33. #include <asm/desc.h>
  34. #include <asm/vmx.h>
  35. #include <asm/virtext.h>
  36. #include <asm/mce.h>
  37. #include <asm/i387.h>
  38. #include <asm/xcr.h>
  39. #include "trace.h"
  40. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  41. MODULE_AUTHOR("Qumranet");
  42. MODULE_LICENSE("GPL");
  43. static int __read_mostly bypass_guest_pf = 1;
  44. module_param(bypass_guest_pf, bool, S_IRUGO);
  45. static int __read_mostly enable_vpid = 1;
  46. module_param_named(vpid, enable_vpid, bool, 0444);
  47. static int __read_mostly flexpriority_enabled = 1;
  48. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  49. static int __read_mostly enable_ept = 1;
  50. module_param_named(ept, enable_ept, bool, S_IRUGO);
  51. static int __read_mostly enable_unrestricted_guest = 1;
  52. module_param_named(unrestricted_guest,
  53. enable_unrestricted_guest, bool, S_IRUGO);
  54. static int __read_mostly emulate_invalid_guest_state = 0;
  55. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  56. static int __read_mostly vmm_exclusive = 1;
  57. module_param(vmm_exclusive, bool, S_IRUGO);
  58. #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
  59. (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
  60. #define KVM_GUEST_CR0_MASK \
  61. (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  62. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
  63. (X86_CR0_WP | X86_CR0_NE)
  64. #define KVM_VM_CR0_ALWAYS_ON \
  65. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  66. #define KVM_CR4_GUEST_OWNED_BITS \
  67. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  68. | X86_CR4_OSXMMEXCPT)
  69. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  70. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  71. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  72. /*
  73. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  74. * ple_gap: upper bound on the amount of time between two successive
  75. * executions of PAUSE in a loop. Also indicate if ple enabled.
  76. * According to test, this time is usually small than 41 cycles.
  77. * ple_window: upper bound on the amount of time a guest is allowed to execute
  78. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  79. * less than 2^12 cycles
  80. * Time is measured based on a counter that runs at the same rate as the TSC,
  81. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  82. */
  83. #define KVM_VMX_DEFAULT_PLE_GAP 41
  84. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  85. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  86. module_param(ple_gap, int, S_IRUGO);
  87. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  88. module_param(ple_window, int, S_IRUGO);
  89. #define NR_AUTOLOAD_MSRS 1
  90. struct vmcs {
  91. u32 revision_id;
  92. u32 abort;
  93. char data[0];
  94. };
  95. struct shared_msr_entry {
  96. unsigned index;
  97. u64 data;
  98. u64 mask;
  99. };
  100. struct vcpu_vmx {
  101. struct kvm_vcpu vcpu;
  102. struct list_head local_vcpus_link;
  103. unsigned long host_rsp;
  104. int launched;
  105. u8 fail;
  106. u32 exit_intr_info;
  107. u32 idt_vectoring_info;
  108. struct shared_msr_entry *guest_msrs;
  109. int nmsrs;
  110. int save_nmsrs;
  111. #ifdef CONFIG_X86_64
  112. u64 msr_host_kernel_gs_base;
  113. u64 msr_guest_kernel_gs_base;
  114. #endif
  115. struct vmcs *vmcs;
  116. struct msr_autoload {
  117. unsigned nr;
  118. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  119. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  120. } msr_autoload;
  121. struct {
  122. int loaded;
  123. u16 fs_sel, gs_sel, ldt_sel;
  124. int gs_ldt_reload_needed;
  125. int fs_reload_needed;
  126. } host_state;
  127. struct {
  128. int vm86_active;
  129. ulong save_rflags;
  130. struct kvm_save_segment {
  131. u16 selector;
  132. unsigned long base;
  133. u32 limit;
  134. u32 ar;
  135. } tr, es, ds, fs, gs;
  136. } rmode;
  137. int vpid;
  138. bool emulation_required;
  139. /* Support for vnmi-less CPUs */
  140. int soft_vnmi_blocked;
  141. ktime_t entry_time;
  142. s64 vnmi_blocked_time;
  143. u32 exit_reason;
  144. bool rdtscp_enabled;
  145. };
  146. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  147. {
  148. return container_of(vcpu, struct vcpu_vmx, vcpu);
  149. }
  150. static int init_rmode(struct kvm *kvm);
  151. static u64 construct_eptp(unsigned long root_hpa);
  152. static void kvm_cpu_vmxon(u64 addr);
  153. static void kvm_cpu_vmxoff(void);
  154. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  155. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  156. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  157. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  158. static unsigned long *vmx_io_bitmap_a;
  159. static unsigned long *vmx_io_bitmap_b;
  160. static unsigned long *vmx_msr_bitmap_legacy;
  161. static unsigned long *vmx_msr_bitmap_longmode;
  162. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  163. static DEFINE_SPINLOCK(vmx_vpid_lock);
  164. static struct vmcs_config {
  165. int size;
  166. int order;
  167. u32 revision_id;
  168. u32 pin_based_exec_ctrl;
  169. u32 cpu_based_exec_ctrl;
  170. u32 cpu_based_2nd_exec_ctrl;
  171. u32 vmexit_ctrl;
  172. u32 vmentry_ctrl;
  173. } vmcs_config;
  174. static struct vmx_capability {
  175. u32 ept;
  176. u32 vpid;
  177. } vmx_capability;
  178. #define VMX_SEGMENT_FIELD(seg) \
  179. [VCPU_SREG_##seg] = { \
  180. .selector = GUEST_##seg##_SELECTOR, \
  181. .base = GUEST_##seg##_BASE, \
  182. .limit = GUEST_##seg##_LIMIT, \
  183. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  184. }
  185. static struct kvm_vmx_segment_field {
  186. unsigned selector;
  187. unsigned base;
  188. unsigned limit;
  189. unsigned ar_bytes;
  190. } kvm_vmx_segment_fields[] = {
  191. VMX_SEGMENT_FIELD(CS),
  192. VMX_SEGMENT_FIELD(DS),
  193. VMX_SEGMENT_FIELD(ES),
  194. VMX_SEGMENT_FIELD(FS),
  195. VMX_SEGMENT_FIELD(GS),
  196. VMX_SEGMENT_FIELD(SS),
  197. VMX_SEGMENT_FIELD(TR),
  198. VMX_SEGMENT_FIELD(LDTR),
  199. };
  200. static u64 host_efer;
  201. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  202. /*
  203. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  204. * away by decrementing the array size.
  205. */
  206. static const u32 vmx_msr_index[] = {
  207. #ifdef CONFIG_X86_64
  208. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  209. #endif
  210. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  211. };
  212. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  213. static inline bool is_page_fault(u32 intr_info)
  214. {
  215. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  216. INTR_INFO_VALID_MASK)) ==
  217. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  218. }
  219. static inline bool is_no_device(u32 intr_info)
  220. {
  221. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  222. INTR_INFO_VALID_MASK)) ==
  223. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  224. }
  225. static inline bool is_invalid_opcode(u32 intr_info)
  226. {
  227. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  228. INTR_INFO_VALID_MASK)) ==
  229. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  230. }
  231. static inline bool is_external_interrupt(u32 intr_info)
  232. {
  233. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  234. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  235. }
  236. static inline bool is_machine_check(u32 intr_info)
  237. {
  238. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  239. INTR_INFO_VALID_MASK)) ==
  240. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  241. }
  242. static inline bool cpu_has_vmx_msr_bitmap(void)
  243. {
  244. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  245. }
  246. static inline bool cpu_has_vmx_tpr_shadow(void)
  247. {
  248. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  249. }
  250. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  251. {
  252. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  253. }
  254. static inline bool cpu_has_secondary_exec_ctrls(void)
  255. {
  256. return vmcs_config.cpu_based_exec_ctrl &
  257. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  258. }
  259. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  260. {
  261. return vmcs_config.cpu_based_2nd_exec_ctrl &
  262. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  263. }
  264. static inline bool cpu_has_vmx_flexpriority(void)
  265. {
  266. return cpu_has_vmx_tpr_shadow() &&
  267. cpu_has_vmx_virtualize_apic_accesses();
  268. }
  269. static inline bool cpu_has_vmx_ept_execute_only(void)
  270. {
  271. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  272. }
  273. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  274. {
  275. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  276. }
  277. static inline bool cpu_has_vmx_eptp_writeback(void)
  278. {
  279. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  280. }
  281. static inline bool cpu_has_vmx_ept_2m_page(void)
  282. {
  283. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  284. }
  285. static inline bool cpu_has_vmx_ept_1g_page(void)
  286. {
  287. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  288. }
  289. static inline bool cpu_has_vmx_ept_4levels(void)
  290. {
  291. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  292. }
  293. static inline bool cpu_has_vmx_invept_individual_addr(void)
  294. {
  295. return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
  296. }
  297. static inline bool cpu_has_vmx_invept_context(void)
  298. {
  299. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  300. }
  301. static inline bool cpu_has_vmx_invept_global(void)
  302. {
  303. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  304. }
  305. static inline bool cpu_has_vmx_invvpid_single(void)
  306. {
  307. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  308. }
  309. static inline bool cpu_has_vmx_invvpid_global(void)
  310. {
  311. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  312. }
  313. static inline bool cpu_has_vmx_ept(void)
  314. {
  315. return vmcs_config.cpu_based_2nd_exec_ctrl &
  316. SECONDARY_EXEC_ENABLE_EPT;
  317. }
  318. static inline bool cpu_has_vmx_unrestricted_guest(void)
  319. {
  320. return vmcs_config.cpu_based_2nd_exec_ctrl &
  321. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  322. }
  323. static inline bool cpu_has_vmx_ple(void)
  324. {
  325. return vmcs_config.cpu_based_2nd_exec_ctrl &
  326. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  327. }
  328. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  329. {
  330. return flexpriority_enabled && irqchip_in_kernel(kvm);
  331. }
  332. static inline bool cpu_has_vmx_vpid(void)
  333. {
  334. return vmcs_config.cpu_based_2nd_exec_ctrl &
  335. SECONDARY_EXEC_ENABLE_VPID;
  336. }
  337. static inline bool cpu_has_vmx_rdtscp(void)
  338. {
  339. return vmcs_config.cpu_based_2nd_exec_ctrl &
  340. SECONDARY_EXEC_RDTSCP;
  341. }
  342. static inline bool cpu_has_virtual_nmis(void)
  343. {
  344. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  345. }
  346. static inline bool cpu_has_vmx_wbinvd_exit(void)
  347. {
  348. return vmcs_config.cpu_based_2nd_exec_ctrl &
  349. SECONDARY_EXEC_WBINVD_EXITING;
  350. }
  351. static inline bool report_flexpriority(void)
  352. {
  353. return flexpriority_enabled;
  354. }
  355. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  356. {
  357. int i;
  358. for (i = 0; i < vmx->nmsrs; ++i)
  359. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  360. return i;
  361. return -1;
  362. }
  363. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  364. {
  365. struct {
  366. u64 vpid : 16;
  367. u64 rsvd : 48;
  368. u64 gva;
  369. } operand = { vpid, 0, gva };
  370. asm volatile (__ex(ASM_VMX_INVVPID)
  371. /* CF==1 or ZF==1 --> rc = -1 */
  372. "; ja 1f ; ud2 ; 1:"
  373. : : "a"(&operand), "c"(ext) : "cc", "memory");
  374. }
  375. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  376. {
  377. struct {
  378. u64 eptp, gpa;
  379. } operand = {eptp, gpa};
  380. asm volatile (__ex(ASM_VMX_INVEPT)
  381. /* CF==1 or ZF==1 --> rc = -1 */
  382. "; ja 1f ; ud2 ; 1:\n"
  383. : : "a" (&operand), "c" (ext) : "cc", "memory");
  384. }
  385. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  386. {
  387. int i;
  388. i = __find_msr_index(vmx, msr);
  389. if (i >= 0)
  390. return &vmx->guest_msrs[i];
  391. return NULL;
  392. }
  393. static void vmcs_clear(struct vmcs *vmcs)
  394. {
  395. u64 phys_addr = __pa(vmcs);
  396. u8 error;
  397. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  398. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  399. : "cc", "memory");
  400. if (error)
  401. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  402. vmcs, phys_addr);
  403. }
  404. static void vmcs_load(struct vmcs *vmcs)
  405. {
  406. u64 phys_addr = __pa(vmcs);
  407. u8 error;
  408. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  409. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  410. : "cc", "memory");
  411. if (error)
  412. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  413. vmcs, phys_addr);
  414. }
  415. static void __vcpu_clear(void *arg)
  416. {
  417. struct vcpu_vmx *vmx = arg;
  418. int cpu = raw_smp_processor_id();
  419. if (vmx->vcpu.cpu == cpu)
  420. vmcs_clear(vmx->vmcs);
  421. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  422. per_cpu(current_vmcs, cpu) = NULL;
  423. list_del(&vmx->local_vcpus_link);
  424. vmx->vcpu.cpu = -1;
  425. vmx->launched = 0;
  426. }
  427. static void vcpu_clear(struct vcpu_vmx *vmx)
  428. {
  429. if (vmx->vcpu.cpu == -1)
  430. return;
  431. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  432. }
  433. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  434. {
  435. if (vmx->vpid == 0)
  436. return;
  437. if (cpu_has_vmx_invvpid_single())
  438. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  439. }
  440. static inline void vpid_sync_vcpu_global(void)
  441. {
  442. if (cpu_has_vmx_invvpid_global())
  443. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  444. }
  445. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  446. {
  447. if (cpu_has_vmx_invvpid_single())
  448. vpid_sync_vcpu_single(vmx);
  449. else
  450. vpid_sync_vcpu_global();
  451. }
  452. static inline void ept_sync_global(void)
  453. {
  454. if (cpu_has_vmx_invept_global())
  455. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  456. }
  457. static inline void ept_sync_context(u64 eptp)
  458. {
  459. if (enable_ept) {
  460. if (cpu_has_vmx_invept_context())
  461. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  462. else
  463. ept_sync_global();
  464. }
  465. }
  466. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  467. {
  468. if (enable_ept) {
  469. if (cpu_has_vmx_invept_individual_addr())
  470. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  471. eptp, gpa);
  472. else
  473. ept_sync_context(eptp);
  474. }
  475. }
  476. static unsigned long vmcs_readl(unsigned long field)
  477. {
  478. unsigned long value;
  479. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  480. : "=a"(value) : "d"(field) : "cc");
  481. return value;
  482. }
  483. static u16 vmcs_read16(unsigned long field)
  484. {
  485. return vmcs_readl(field);
  486. }
  487. static u32 vmcs_read32(unsigned long field)
  488. {
  489. return vmcs_readl(field);
  490. }
  491. static u64 vmcs_read64(unsigned long field)
  492. {
  493. #ifdef CONFIG_X86_64
  494. return vmcs_readl(field);
  495. #else
  496. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  497. #endif
  498. }
  499. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  500. {
  501. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  502. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  503. dump_stack();
  504. }
  505. static void vmcs_writel(unsigned long field, unsigned long value)
  506. {
  507. u8 error;
  508. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  509. : "=q"(error) : "a"(value), "d"(field) : "cc");
  510. if (unlikely(error))
  511. vmwrite_error(field, value);
  512. }
  513. static void vmcs_write16(unsigned long field, u16 value)
  514. {
  515. vmcs_writel(field, value);
  516. }
  517. static void vmcs_write32(unsigned long field, u32 value)
  518. {
  519. vmcs_writel(field, value);
  520. }
  521. static void vmcs_write64(unsigned long field, u64 value)
  522. {
  523. vmcs_writel(field, value);
  524. #ifndef CONFIG_X86_64
  525. asm volatile ("");
  526. vmcs_writel(field+1, value >> 32);
  527. #endif
  528. }
  529. static void vmcs_clear_bits(unsigned long field, u32 mask)
  530. {
  531. vmcs_writel(field, vmcs_readl(field) & ~mask);
  532. }
  533. static void vmcs_set_bits(unsigned long field, u32 mask)
  534. {
  535. vmcs_writel(field, vmcs_readl(field) | mask);
  536. }
  537. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  538. {
  539. u32 eb;
  540. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  541. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  542. if ((vcpu->guest_debug &
  543. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  544. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  545. eb |= 1u << BP_VECTOR;
  546. if (to_vmx(vcpu)->rmode.vm86_active)
  547. eb = ~0;
  548. if (enable_ept)
  549. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  550. if (vcpu->fpu_active)
  551. eb &= ~(1u << NM_VECTOR);
  552. vmcs_write32(EXCEPTION_BITMAP, eb);
  553. }
  554. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  555. {
  556. unsigned i;
  557. struct msr_autoload *m = &vmx->msr_autoload;
  558. for (i = 0; i < m->nr; ++i)
  559. if (m->guest[i].index == msr)
  560. break;
  561. if (i == m->nr)
  562. return;
  563. --m->nr;
  564. m->guest[i] = m->guest[m->nr];
  565. m->host[i] = m->host[m->nr];
  566. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  567. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  568. }
  569. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  570. u64 guest_val, u64 host_val)
  571. {
  572. unsigned i;
  573. struct msr_autoload *m = &vmx->msr_autoload;
  574. for (i = 0; i < m->nr; ++i)
  575. if (m->guest[i].index == msr)
  576. break;
  577. if (i == m->nr) {
  578. ++m->nr;
  579. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  580. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  581. }
  582. m->guest[i].index = msr;
  583. m->guest[i].value = guest_val;
  584. m->host[i].index = msr;
  585. m->host[i].value = host_val;
  586. }
  587. static void reload_tss(void)
  588. {
  589. /*
  590. * VT restores TR but not its size. Useless.
  591. */
  592. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  593. struct desc_struct *descs;
  594. descs = (void *)gdt->address;
  595. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  596. load_TR_desc();
  597. }
  598. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  599. {
  600. u64 guest_efer;
  601. u64 ignore_bits;
  602. guest_efer = vmx->vcpu.arch.efer;
  603. /*
  604. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  605. * outside long mode
  606. */
  607. ignore_bits = EFER_NX | EFER_SCE;
  608. #ifdef CONFIG_X86_64
  609. ignore_bits |= EFER_LMA | EFER_LME;
  610. /* SCE is meaningful only in long mode on Intel */
  611. if (guest_efer & EFER_LMA)
  612. ignore_bits &= ~(u64)EFER_SCE;
  613. #endif
  614. guest_efer &= ~ignore_bits;
  615. guest_efer |= host_efer & ignore_bits;
  616. vmx->guest_msrs[efer_offset].data = guest_efer;
  617. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  618. clear_atomic_switch_msr(vmx, MSR_EFER);
  619. /* On ept, can't emulate nx, and must switch nx atomically */
  620. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  621. guest_efer = vmx->vcpu.arch.efer;
  622. if (!(guest_efer & EFER_LMA))
  623. guest_efer &= ~EFER_LME;
  624. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  625. return false;
  626. }
  627. return true;
  628. }
  629. static unsigned long segment_base(u16 selector)
  630. {
  631. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  632. struct desc_struct *d;
  633. unsigned long table_base;
  634. unsigned long v;
  635. if (!(selector & ~3))
  636. return 0;
  637. table_base = gdt->address;
  638. if (selector & 4) { /* from ldt */
  639. u16 ldt_selector = kvm_read_ldt();
  640. if (!(ldt_selector & ~3))
  641. return 0;
  642. table_base = segment_base(ldt_selector);
  643. }
  644. d = (struct desc_struct *)(table_base + (selector & ~7));
  645. v = get_desc_base(d);
  646. #ifdef CONFIG_X86_64
  647. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  648. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  649. #endif
  650. return v;
  651. }
  652. static inline unsigned long kvm_read_tr_base(void)
  653. {
  654. u16 tr;
  655. asm("str %0" : "=g"(tr));
  656. return segment_base(tr);
  657. }
  658. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  659. {
  660. struct vcpu_vmx *vmx = to_vmx(vcpu);
  661. int i;
  662. if (vmx->host_state.loaded)
  663. return;
  664. vmx->host_state.loaded = 1;
  665. /*
  666. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  667. * allow segment selectors with cpl > 0 or ti == 1.
  668. */
  669. vmx->host_state.ldt_sel = kvm_read_ldt();
  670. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  671. savesegment(fs, vmx->host_state.fs_sel);
  672. if (!(vmx->host_state.fs_sel & 7)) {
  673. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  674. vmx->host_state.fs_reload_needed = 0;
  675. } else {
  676. vmcs_write16(HOST_FS_SELECTOR, 0);
  677. vmx->host_state.fs_reload_needed = 1;
  678. }
  679. savesegment(gs, vmx->host_state.gs_sel);
  680. if (!(vmx->host_state.gs_sel & 7))
  681. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  682. else {
  683. vmcs_write16(HOST_GS_SELECTOR, 0);
  684. vmx->host_state.gs_ldt_reload_needed = 1;
  685. }
  686. #ifdef CONFIG_X86_64
  687. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  688. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  689. #else
  690. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  691. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  692. #endif
  693. #ifdef CONFIG_X86_64
  694. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  695. if (is_long_mode(&vmx->vcpu))
  696. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  697. #endif
  698. for (i = 0; i < vmx->save_nmsrs; ++i)
  699. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  700. vmx->guest_msrs[i].data,
  701. vmx->guest_msrs[i].mask);
  702. }
  703. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  704. {
  705. if (!vmx->host_state.loaded)
  706. return;
  707. ++vmx->vcpu.stat.host_state_reload;
  708. vmx->host_state.loaded = 0;
  709. #ifdef CONFIG_X86_64
  710. if (is_long_mode(&vmx->vcpu))
  711. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  712. #endif
  713. if (vmx->host_state.gs_ldt_reload_needed) {
  714. kvm_load_ldt(vmx->host_state.ldt_sel);
  715. #ifdef CONFIG_X86_64
  716. load_gs_index(vmx->host_state.gs_sel);
  717. #else
  718. loadsegment(gs, vmx->host_state.gs_sel);
  719. #endif
  720. }
  721. if (vmx->host_state.fs_reload_needed)
  722. loadsegment(fs, vmx->host_state.fs_sel);
  723. reload_tss();
  724. #ifdef CONFIG_X86_64
  725. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  726. #endif
  727. if (current_thread_info()->status & TS_USEDFPU)
  728. clts();
  729. load_gdt(&__get_cpu_var(host_gdt));
  730. }
  731. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  732. {
  733. preempt_disable();
  734. __vmx_load_host_state(vmx);
  735. preempt_enable();
  736. }
  737. /*
  738. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  739. * vcpu mutex is already taken.
  740. */
  741. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  742. {
  743. struct vcpu_vmx *vmx = to_vmx(vcpu);
  744. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  745. if (!vmm_exclusive)
  746. kvm_cpu_vmxon(phys_addr);
  747. else if (vcpu->cpu != cpu)
  748. vcpu_clear(vmx);
  749. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  750. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  751. vmcs_load(vmx->vmcs);
  752. }
  753. if (vcpu->cpu != cpu) {
  754. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  755. unsigned long sysenter_esp;
  756. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  757. local_irq_disable();
  758. list_add(&vmx->local_vcpus_link,
  759. &per_cpu(vcpus_on_cpu, cpu));
  760. local_irq_enable();
  761. /*
  762. * Linux uses per-cpu TSS and GDT, so set these when switching
  763. * processors.
  764. */
  765. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  766. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  767. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  768. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  769. }
  770. }
  771. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  772. {
  773. __vmx_load_host_state(to_vmx(vcpu));
  774. if (!vmm_exclusive) {
  775. __vcpu_clear(to_vmx(vcpu));
  776. kvm_cpu_vmxoff();
  777. }
  778. }
  779. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  780. {
  781. ulong cr0;
  782. if (vcpu->fpu_active)
  783. return;
  784. vcpu->fpu_active = 1;
  785. cr0 = vmcs_readl(GUEST_CR0);
  786. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  787. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  788. vmcs_writel(GUEST_CR0, cr0);
  789. update_exception_bitmap(vcpu);
  790. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  791. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  792. }
  793. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  794. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  795. {
  796. vmx_decache_cr0_guest_bits(vcpu);
  797. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  798. update_exception_bitmap(vcpu);
  799. vcpu->arch.cr0_guest_owned_bits = 0;
  800. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  801. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  802. }
  803. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  804. {
  805. unsigned long rflags, save_rflags;
  806. rflags = vmcs_readl(GUEST_RFLAGS);
  807. if (to_vmx(vcpu)->rmode.vm86_active) {
  808. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  809. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  810. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  811. }
  812. return rflags;
  813. }
  814. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  815. {
  816. if (to_vmx(vcpu)->rmode.vm86_active) {
  817. to_vmx(vcpu)->rmode.save_rflags = rflags;
  818. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  819. }
  820. vmcs_writel(GUEST_RFLAGS, rflags);
  821. }
  822. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  823. {
  824. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  825. int ret = 0;
  826. if (interruptibility & GUEST_INTR_STATE_STI)
  827. ret |= KVM_X86_SHADOW_INT_STI;
  828. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  829. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  830. return ret & mask;
  831. }
  832. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  833. {
  834. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  835. u32 interruptibility = interruptibility_old;
  836. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  837. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  838. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  839. else if (mask & KVM_X86_SHADOW_INT_STI)
  840. interruptibility |= GUEST_INTR_STATE_STI;
  841. if ((interruptibility != interruptibility_old))
  842. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  843. }
  844. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  845. {
  846. unsigned long rip;
  847. rip = kvm_rip_read(vcpu);
  848. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  849. kvm_rip_write(vcpu, rip);
  850. /* skipping an emulated instruction also counts */
  851. vmx_set_interrupt_shadow(vcpu, 0);
  852. }
  853. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  854. bool has_error_code, u32 error_code,
  855. bool reinject)
  856. {
  857. struct vcpu_vmx *vmx = to_vmx(vcpu);
  858. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  859. if (has_error_code) {
  860. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  861. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  862. }
  863. if (vmx->rmode.vm86_active) {
  864. if (kvm_inject_realmode_interrupt(vcpu, nr) != EMULATE_DONE)
  865. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  866. return;
  867. }
  868. if (kvm_exception_is_soft(nr)) {
  869. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  870. vmx->vcpu.arch.event_exit_inst_len);
  871. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  872. } else
  873. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  874. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  875. }
  876. static bool vmx_rdtscp_supported(void)
  877. {
  878. return cpu_has_vmx_rdtscp();
  879. }
  880. /*
  881. * Swap MSR entry in host/guest MSR entry array.
  882. */
  883. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  884. {
  885. struct shared_msr_entry tmp;
  886. tmp = vmx->guest_msrs[to];
  887. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  888. vmx->guest_msrs[from] = tmp;
  889. }
  890. /*
  891. * Set up the vmcs to automatically save and restore system
  892. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  893. * mode, as fiddling with msrs is very expensive.
  894. */
  895. static void setup_msrs(struct vcpu_vmx *vmx)
  896. {
  897. int save_nmsrs, index;
  898. unsigned long *msr_bitmap;
  899. vmx_load_host_state(vmx);
  900. save_nmsrs = 0;
  901. #ifdef CONFIG_X86_64
  902. if (is_long_mode(&vmx->vcpu)) {
  903. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  904. if (index >= 0)
  905. move_msr_up(vmx, index, save_nmsrs++);
  906. index = __find_msr_index(vmx, MSR_LSTAR);
  907. if (index >= 0)
  908. move_msr_up(vmx, index, save_nmsrs++);
  909. index = __find_msr_index(vmx, MSR_CSTAR);
  910. if (index >= 0)
  911. move_msr_up(vmx, index, save_nmsrs++);
  912. index = __find_msr_index(vmx, MSR_TSC_AUX);
  913. if (index >= 0 && vmx->rdtscp_enabled)
  914. move_msr_up(vmx, index, save_nmsrs++);
  915. /*
  916. * MSR_STAR is only needed on long mode guests, and only
  917. * if efer.sce is enabled.
  918. */
  919. index = __find_msr_index(vmx, MSR_STAR);
  920. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  921. move_msr_up(vmx, index, save_nmsrs++);
  922. }
  923. #endif
  924. index = __find_msr_index(vmx, MSR_EFER);
  925. if (index >= 0 && update_transition_efer(vmx, index))
  926. move_msr_up(vmx, index, save_nmsrs++);
  927. vmx->save_nmsrs = save_nmsrs;
  928. if (cpu_has_vmx_msr_bitmap()) {
  929. if (is_long_mode(&vmx->vcpu))
  930. msr_bitmap = vmx_msr_bitmap_longmode;
  931. else
  932. msr_bitmap = vmx_msr_bitmap_legacy;
  933. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  934. }
  935. }
  936. /*
  937. * reads and returns guest's timestamp counter "register"
  938. * guest_tsc = host_tsc + tsc_offset -- 21.3
  939. */
  940. static u64 guest_read_tsc(void)
  941. {
  942. u64 host_tsc, tsc_offset;
  943. rdtscll(host_tsc);
  944. tsc_offset = vmcs_read64(TSC_OFFSET);
  945. return host_tsc + tsc_offset;
  946. }
  947. /*
  948. * writes 'offset' into guest's timestamp counter offset register
  949. */
  950. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  951. {
  952. vmcs_write64(TSC_OFFSET, offset);
  953. }
  954. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
  955. {
  956. u64 offset = vmcs_read64(TSC_OFFSET);
  957. vmcs_write64(TSC_OFFSET, offset + adjustment);
  958. }
  959. /*
  960. * Reads an msr value (of 'msr_index') into 'pdata'.
  961. * Returns 0 on success, non-0 otherwise.
  962. * Assumes vcpu_load() was already called.
  963. */
  964. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  965. {
  966. u64 data;
  967. struct shared_msr_entry *msr;
  968. if (!pdata) {
  969. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  970. return -EINVAL;
  971. }
  972. switch (msr_index) {
  973. #ifdef CONFIG_X86_64
  974. case MSR_FS_BASE:
  975. data = vmcs_readl(GUEST_FS_BASE);
  976. break;
  977. case MSR_GS_BASE:
  978. data = vmcs_readl(GUEST_GS_BASE);
  979. break;
  980. case MSR_KERNEL_GS_BASE:
  981. vmx_load_host_state(to_vmx(vcpu));
  982. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  983. break;
  984. #endif
  985. case MSR_EFER:
  986. return kvm_get_msr_common(vcpu, msr_index, pdata);
  987. case MSR_IA32_TSC:
  988. data = guest_read_tsc();
  989. break;
  990. case MSR_IA32_SYSENTER_CS:
  991. data = vmcs_read32(GUEST_SYSENTER_CS);
  992. break;
  993. case MSR_IA32_SYSENTER_EIP:
  994. data = vmcs_readl(GUEST_SYSENTER_EIP);
  995. break;
  996. case MSR_IA32_SYSENTER_ESP:
  997. data = vmcs_readl(GUEST_SYSENTER_ESP);
  998. break;
  999. case MSR_TSC_AUX:
  1000. if (!to_vmx(vcpu)->rdtscp_enabled)
  1001. return 1;
  1002. /* Otherwise falls through */
  1003. default:
  1004. vmx_load_host_state(to_vmx(vcpu));
  1005. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  1006. if (msr) {
  1007. vmx_load_host_state(to_vmx(vcpu));
  1008. data = msr->data;
  1009. break;
  1010. }
  1011. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1012. }
  1013. *pdata = data;
  1014. return 0;
  1015. }
  1016. /*
  1017. * Writes msr value into into the appropriate "register".
  1018. * Returns 0 on success, non-0 otherwise.
  1019. * Assumes vcpu_load() was already called.
  1020. */
  1021. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1022. {
  1023. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1024. struct shared_msr_entry *msr;
  1025. int ret = 0;
  1026. switch (msr_index) {
  1027. case MSR_EFER:
  1028. vmx_load_host_state(vmx);
  1029. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1030. break;
  1031. #ifdef CONFIG_X86_64
  1032. case MSR_FS_BASE:
  1033. vmcs_writel(GUEST_FS_BASE, data);
  1034. break;
  1035. case MSR_GS_BASE:
  1036. vmcs_writel(GUEST_GS_BASE, data);
  1037. break;
  1038. case MSR_KERNEL_GS_BASE:
  1039. vmx_load_host_state(vmx);
  1040. vmx->msr_guest_kernel_gs_base = data;
  1041. break;
  1042. #endif
  1043. case MSR_IA32_SYSENTER_CS:
  1044. vmcs_write32(GUEST_SYSENTER_CS, data);
  1045. break;
  1046. case MSR_IA32_SYSENTER_EIP:
  1047. vmcs_writel(GUEST_SYSENTER_EIP, data);
  1048. break;
  1049. case MSR_IA32_SYSENTER_ESP:
  1050. vmcs_writel(GUEST_SYSENTER_ESP, data);
  1051. break;
  1052. case MSR_IA32_TSC:
  1053. kvm_write_tsc(vcpu, data);
  1054. break;
  1055. case MSR_IA32_CR_PAT:
  1056. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1057. vmcs_write64(GUEST_IA32_PAT, data);
  1058. vcpu->arch.pat = data;
  1059. break;
  1060. }
  1061. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1062. break;
  1063. case MSR_TSC_AUX:
  1064. if (!vmx->rdtscp_enabled)
  1065. return 1;
  1066. /* Check reserved bit, higher 32 bits should be zero */
  1067. if ((data >> 32) != 0)
  1068. return 1;
  1069. /* Otherwise falls through */
  1070. default:
  1071. msr = find_msr_entry(vmx, msr_index);
  1072. if (msr) {
  1073. vmx_load_host_state(vmx);
  1074. msr->data = data;
  1075. break;
  1076. }
  1077. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1078. }
  1079. return ret;
  1080. }
  1081. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  1082. {
  1083. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  1084. switch (reg) {
  1085. case VCPU_REGS_RSP:
  1086. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  1087. break;
  1088. case VCPU_REGS_RIP:
  1089. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  1090. break;
  1091. case VCPU_EXREG_PDPTR:
  1092. if (enable_ept)
  1093. ept_save_pdptrs(vcpu);
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. }
  1099. static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1100. {
  1101. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1102. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  1103. else
  1104. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  1105. update_exception_bitmap(vcpu);
  1106. }
  1107. static __init int cpu_has_kvm_support(void)
  1108. {
  1109. return cpu_has_vmx();
  1110. }
  1111. static __init int vmx_disabled_by_bios(void)
  1112. {
  1113. u64 msr;
  1114. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  1115. if (msr & FEATURE_CONTROL_LOCKED) {
  1116. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  1117. && tboot_enabled())
  1118. return 1;
  1119. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  1120. && !tboot_enabled())
  1121. return 1;
  1122. }
  1123. return 0;
  1124. /* locked but not enabled */
  1125. }
  1126. static void kvm_cpu_vmxon(u64 addr)
  1127. {
  1128. asm volatile (ASM_VMX_VMXON_RAX
  1129. : : "a"(&addr), "m"(addr)
  1130. : "memory", "cc");
  1131. }
  1132. static int hardware_enable(void *garbage)
  1133. {
  1134. int cpu = raw_smp_processor_id();
  1135. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1136. u64 old, test_bits;
  1137. if (read_cr4() & X86_CR4_VMXE)
  1138. return -EBUSY;
  1139. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  1140. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  1141. test_bits = FEATURE_CONTROL_LOCKED;
  1142. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  1143. if (tboot_enabled())
  1144. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  1145. if ((old & test_bits) != test_bits) {
  1146. /* enable and lock */
  1147. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  1148. }
  1149. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  1150. if (vmm_exclusive) {
  1151. kvm_cpu_vmxon(phys_addr);
  1152. ept_sync_global();
  1153. }
  1154. store_gdt(&__get_cpu_var(host_gdt));
  1155. return 0;
  1156. }
  1157. static void vmclear_local_vcpus(void)
  1158. {
  1159. int cpu = raw_smp_processor_id();
  1160. struct vcpu_vmx *vmx, *n;
  1161. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  1162. local_vcpus_link)
  1163. __vcpu_clear(vmx);
  1164. }
  1165. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  1166. * tricks.
  1167. */
  1168. static void kvm_cpu_vmxoff(void)
  1169. {
  1170. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  1171. }
  1172. static void hardware_disable(void *garbage)
  1173. {
  1174. if (vmm_exclusive) {
  1175. vmclear_local_vcpus();
  1176. kvm_cpu_vmxoff();
  1177. }
  1178. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  1179. }
  1180. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  1181. u32 msr, u32 *result)
  1182. {
  1183. u32 vmx_msr_low, vmx_msr_high;
  1184. u32 ctl = ctl_min | ctl_opt;
  1185. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  1186. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  1187. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  1188. /* Ensure minimum (required) set of control bits are supported. */
  1189. if (ctl_min & ~ctl)
  1190. return -EIO;
  1191. *result = ctl;
  1192. return 0;
  1193. }
  1194. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  1195. {
  1196. u32 vmx_msr_low, vmx_msr_high;
  1197. u32 min, opt, min2, opt2;
  1198. u32 _pin_based_exec_control = 0;
  1199. u32 _cpu_based_exec_control = 0;
  1200. u32 _cpu_based_2nd_exec_control = 0;
  1201. u32 _vmexit_control = 0;
  1202. u32 _vmentry_control = 0;
  1203. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  1204. opt = PIN_BASED_VIRTUAL_NMIS;
  1205. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  1206. &_pin_based_exec_control) < 0)
  1207. return -EIO;
  1208. min = CPU_BASED_HLT_EXITING |
  1209. #ifdef CONFIG_X86_64
  1210. CPU_BASED_CR8_LOAD_EXITING |
  1211. CPU_BASED_CR8_STORE_EXITING |
  1212. #endif
  1213. CPU_BASED_CR3_LOAD_EXITING |
  1214. CPU_BASED_CR3_STORE_EXITING |
  1215. CPU_BASED_USE_IO_BITMAPS |
  1216. CPU_BASED_MOV_DR_EXITING |
  1217. CPU_BASED_USE_TSC_OFFSETING |
  1218. CPU_BASED_MWAIT_EXITING |
  1219. CPU_BASED_MONITOR_EXITING |
  1220. CPU_BASED_INVLPG_EXITING;
  1221. opt = CPU_BASED_TPR_SHADOW |
  1222. CPU_BASED_USE_MSR_BITMAPS |
  1223. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1224. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1225. &_cpu_based_exec_control) < 0)
  1226. return -EIO;
  1227. #ifdef CONFIG_X86_64
  1228. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  1229. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  1230. ~CPU_BASED_CR8_STORE_EXITING;
  1231. #endif
  1232. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  1233. min2 = 0;
  1234. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1235. SECONDARY_EXEC_WBINVD_EXITING |
  1236. SECONDARY_EXEC_ENABLE_VPID |
  1237. SECONDARY_EXEC_ENABLE_EPT |
  1238. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  1239. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  1240. SECONDARY_EXEC_RDTSCP;
  1241. if (adjust_vmx_controls(min2, opt2,
  1242. MSR_IA32_VMX_PROCBASED_CTLS2,
  1243. &_cpu_based_2nd_exec_control) < 0)
  1244. return -EIO;
  1245. }
  1246. #ifndef CONFIG_X86_64
  1247. if (!(_cpu_based_2nd_exec_control &
  1248. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  1249. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  1250. #endif
  1251. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1252. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  1253. enabled */
  1254. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1255. CPU_BASED_CR3_STORE_EXITING |
  1256. CPU_BASED_INVLPG_EXITING);
  1257. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1258. vmx_capability.ept, vmx_capability.vpid);
  1259. }
  1260. min = 0;
  1261. #ifdef CONFIG_X86_64
  1262. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1263. #endif
  1264. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  1265. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1266. &_vmexit_control) < 0)
  1267. return -EIO;
  1268. min = 0;
  1269. opt = VM_ENTRY_LOAD_IA32_PAT;
  1270. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1271. &_vmentry_control) < 0)
  1272. return -EIO;
  1273. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1274. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1275. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1276. return -EIO;
  1277. #ifdef CONFIG_X86_64
  1278. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1279. if (vmx_msr_high & (1u<<16))
  1280. return -EIO;
  1281. #endif
  1282. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1283. if (((vmx_msr_high >> 18) & 15) != 6)
  1284. return -EIO;
  1285. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1286. vmcs_conf->order = get_order(vmcs_config.size);
  1287. vmcs_conf->revision_id = vmx_msr_low;
  1288. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1289. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1290. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1291. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1292. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1293. return 0;
  1294. }
  1295. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1296. {
  1297. int node = cpu_to_node(cpu);
  1298. struct page *pages;
  1299. struct vmcs *vmcs;
  1300. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  1301. if (!pages)
  1302. return NULL;
  1303. vmcs = page_address(pages);
  1304. memset(vmcs, 0, vmcs_config.size);
  1305. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1306. return vmcs;
  1307. }
  1308. static struct vmcs *alloc_vmcs(void)
  1309. {
  1310. return alloc_vmcs_cpu(raw_smp_processor_id());
  1311. }
  1312. static void free_vmcs(struct vmcs *vmcs)
  1313. {
  1314. free_pages((unsigned long)vmcs, vmcs_config.order);
  1315. }
  1316. static void free_kvm_area(void)
  1317. {
  1318. int cpu;
  1319. for_each_possible_cpu(cpu) {
  1320. free_vmcs(per_cpu(vmxarea, cpu));
  1321. per_cpu(vmxarea, cpu) = NULL;
  1322. }
  1323. }
  1324. static __init int alloc_kvm_area(void)
  1325. {
  1326. int cpu;
  1327. for_each_possible_cpu(cpu) {
  1328. struct vmcs *vmcs;
  1329. vmcs = alloc_vmcs_cpu(cpu);
  1330. if (!vmcs) {
  1331. free_kvm_area();
  1332. return -ENOMEM;
  1333. }
  1334. per_cpu(vmxarea, cpu) = vmcs;
  1335. }
  1336. return 0;
  1337. }
  1338. static __init int hardware_setup(void)
  1339. {
  1340. if (setup_vmcs_config(&vmcs_config) < 0)
  1341. return -EIO;
  1342. if (boot_cpu_has(X86_FEATURE_NX))
  1343. kvm_enable_efer_bits(EFER_NX);
  1344. if (!cpu_has_vmx_vpid())
  1345. enable_vpid = 0;
  1346. if (!cpu_has_vmx_ept() ||
  1347. !cpu_has_vmx_ept_4levels()) {
  1348. enable_ept = 0;
  1349. enable_unrestricted_guest = 0;
  1350. }
  1351. if (!cpu_has_vmx_unrestricted_guest())
  1352. enable_unrestricted_guest = 0;
  1353. if (!cpu_has_vmx_flexpriority())
  1354. flexpriority_enabled = 0;
  1355. if (!cpu_has_vmx_tpr_shadow())
  1356. kvm_x86_ops->update_cr8_intercept = NULL;
  1357. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  1358. kvm_disable_largepages();
  1359. if (!cpu_has_vmx_ple())
  1360. ple_gap = 0;
  1361. return alloc_kvm_area();
  1362. }
  1363. static __exit void hardware_unsetup(void)
  1364. {
  1365. free_kvm_area();
  1366. }
  1367. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1368. {
  1369. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1370. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1371. vmcs_write16(sf->selector, save->selector);
  1372. vmcs_writel(sf->base, save->base);
  1373. vmcs_write32(sf->limit, save->limit);
  1374. vmcs_write32(sf->ar_bytes, save->ar);
  1375. } else {
  1376. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1377. << AR_DPL_SHIFT;
  1378. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1379. }
  1380. }
  1381. static void enter_pmode(struct kvm_vcpu *vcpu)
  1382. {
  1383. unsigned long flags;
  1384. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1385. vmx->emulation_required = 1;
  1386. vmx->rmode.vm86_active = 0;
  1387. vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
  1388. vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
  1389. vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
  1390. flags = vmcs_readl(GUEST_RFLAGS);
  1391. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1392. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1393. vmcs_writel(GUEST_RFLAGS, flags);
  1394. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1395. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1396. update_exception_bitmap(vcpu);
  1397. if (emulate_invalid_guest_state)
  1398. return;
  1399. fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
  1400. fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
  1401. fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
  1402. fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
  1403. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1404. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1405. vmcs_write16(GUEST_CS_SELECTOR,
  1406. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1407. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1408. }
  1409. static gva_t rmode_tss_base(struct kvm *kvm)
  1410. {
  1411. if (!kvm->arch.tss_addr) {
  1412. struct kvm_memslots *slots;
  1413. gfn_t base_gfn;
  1414. slots = kvm_memslots(kvm);
  1415. base_gfn = slots->memslots[0].base_gfn +
  1416. kvm->memslots->memslots[0].npages - 3;
  1417. return base_gfn << PAGE_SHIFT;
  1418. }
  1419. return kvm->arch.tss_addr;
  1420. }
  1421. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1422. {
  1423. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1424. save->selector = vmcs_read16(sf->selector);
  1425. save->base = vmcs_readl(sf->base);
  1426. save->limit = vmcs_read32(sf->limit);
  1427. save->ar = vmcs_read32(sf->ar_bytes);
  1428. vmcs_write16(sf->selector, save->base >> 4);
  1429. vmcs_write32(sf->base, save->base & 0xfffff);
  1430. vmcs_write32(sf->limit, 0xffff);
  1431. vmcs_write32(sf->ar_bytes, 0xf3);
  1432. }
  1433. static void enter_rmode(struct kvm_vcpu *vcpu)
  1434. {
  1435. unsigned long flags;
  1436. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1437. if (enable_unrestricted_guest)
  1438. return;
  1439. vmx->emulation_required = 1;
  1440. vmx->rmode.vm86_active = 1;
  1441. vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1442. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1443. vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1444. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1445. vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1446. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1447. flags = vmcs_readl(GUEST_RFLAGS);
  1448. vmx->rmode.save_rflags = flags;
  1449. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1450. vmcs_writel(GUEST_RFLAGS, flags);
  1451. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1452. update_exception_bitmap(vcpu);
  1453. if (emulate_invalid_guest_state)
  1454. goto continue_rmode;
  1455. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1456. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1457. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1458. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1459. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1460. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1461. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1462. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1463. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
  1464. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
  1465. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
  1466. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
  1467. continue_rmode:
  1468. kvm_mmu_reset_context(vcpu);
  1469. init_rmode(vcpu->kvm);
  1470. }
  1471. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1472. {
  1473. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1474. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1475. if (!msr)
  1476. return;
  1477. /*
  1478. * Force kernel_gs_base reloading before EFER changes, as control
  1479. * of this msr depends on is_long_mode().
  1480. */
  1481. vmx_load_host_state(to_vmx(vcpu));
  1482. vcpu->arch.efer = efer;
  1483. if (efer & EFER_LMA) {
  1484. vmcs_write32(VM_ENTRY_CONTROLS,
  1485. vmcs_read32(VM_ENTRY_CONTROLS) |
  1486. VM_ENTRY_IA32E_MODE);
  1487. msr->data = efer;
  1488. } else {
  1489. vmcs_write32(VM_ENTRY_CONTROLS,
  1490. vmcs_read32(VM_ENTRY_CONTROLS) &
  1491. ~VM_ENTRY_IA32E_MODE);
  1492. msr->data = efer & ~EFER_LME;
  1493. }
  1494. setup_msrs(vmx);
  1495. }
  1496. #ifdef CONFIG_X86_64
  1497. static void enter_lmode(struct kvm_vcpu *vcpu)
  1498. {
  1499. u32 guest_tr_ar;
  1500. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1501. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1502. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1503. __func__);
  1504. vmcs_write32(GUEST_TR_AR_BYTES,
  1505. (guest_tr_ar & ~AR_TYPE_MASK)
  1506. | AR_TYPE_BUSY_64_TSS);
  1507. }
  1508. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  1509. }
  1510. static void exit_lmode(struct kvm_vcpu *vcpu)
  1511. {
  1512. vmcs_write32(VM_ENTRY_CONTROLS,
  1513. vmcs_read32(VM_ENTRY_CONTROLS)
  1514. & ~VM_ENTRY_IA32E_MODE);
  1515. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  1516. }
  1517. #endif
  1518. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1519. {
  1520. vpid_sync_context(to_vmx(vcpu));
  1521. if (enable_ept) {
  1522. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1523. return;
  1524. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1525. }
  1526. }
  1527. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  1528. {
  1529. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  1530. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  1531. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  1532. }
  1533. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1534. {
  1535. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  1536. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  1537. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  1538. }
  1539. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1540. {
  1541. if (!test_bit(VCPU_EXREG_PDPTR,
  1542. (unsigned long *)&vcpu->arch.regs_dirty))
  1543. return;
  1544. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1545. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  1546. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  1547. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  1548. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  1549. }
  1550. }
  1551. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  1552. {
  1553. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1554. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  1555. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  1556. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  1557. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  1558. }
  1559. __set_bit(VCPU_EXREG_PDPTR,
  1560. (unsigned long *)&vcpu->arch.regs_avail);
  1561. __set_bit(VCPU_EXREG_PDPTR,
  1562. (unsigned long *)&vcpu->arch.regs_dirty);
  1563. }
  1564. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1565. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1566. unsigned long cr0,
  1567. struct kvm_vcpu *vcpu)
  1568. {
  1569. if (!(cr0 & X86_CR0_PG)) {
  1570. /* From paging/starting to nonpaging */
  1571. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1572. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1573. (CPU_BASED_CR3_LOAD_EXITING |
  1574. CPU_BASED_CR3_STORE_EXITING));
  1575. vcpu->arch.cr0 = cr0;
  1576. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  1577. } else if (!is_paging(vcpu)) {
  1578. /* From nonpaging to paging */
  1579. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1580. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1581. ~(CPU_BASED_CR3_LOAD_EXITING |
  1582. CPU_BASED_CR3_STORE_EXITING));
  1583. vcpu->arch.cr0 = cr0;
  1584. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  1585. }
  1586. if (!(cr0 & X86_CR0_WP))
  1587. *hw_cr0 &= ~X86_CR0_WP;
  1588. }
  1589. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1590. {
  1591. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1592. unsigned long hw_cr0;
  1593. if (enable_unrestricted_guest)
  1594. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  1595. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  1596. else
  1597. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  1598. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  1599. enter_pmode(vcpu);
  1600. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  1601. enter_rmode(vcpu);
  1602. #ifdef CONFIG_X86_64
  1603. if (vcpu->arch.efer & EFER_LME) {
  1604. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1605. enter_lmode(vcpu);
  1606. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1607. exit_lmode(vcpu);
  1608. }
  1609. #endif
  1610. if (enable_ept)
  1611. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1612. if (!vcpu->fpu_active)
  1613. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  1614. vmcs_writel(CR0_READ_SHADOW, cr0);
  1615. vmcs_writel(GUEST_CR0, hw_cr0);
  1616. vcpu->arch.cr0 = cr0;
  1617. }
  1618. static u64 construct_eptp(unsigned long root_hpa)
  1619. {
  1620. u64 eptp;
  1621. /* TODO write the value reading from MSR */
  1622. eptp = VMX_EPT_DEFAULT_MT |
  1623. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1624. eptp |= (root_hpa & PAGE_MASK);
  1625. return eptp;
  1626. }
  1627. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1628. {
  1629. unsigned long guest_cr3;
  1630. u64 eptp;
  1631. guest_cr3 = cr3;
  1632. if (enable_ept) {
  1633. eptp = construct_eptp(cr3);
  1634. vmcs_write64(EPT_POINTER, eptp);
  1635. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1636. vcpu->kvm->arch.ept_identity_map_addr;
  1637. ept_load_pdptrs(vcpu);
  1638. }
  1639. vmx_flush_tlb(vcpu);
  1640. vmcs_writel(GUEST_CR3, guest_cr3);
  1641. }
  1642. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1643. {
  1644. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  1645. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1646. vcpu->arch.cr4 = cr4;
  1647. if (enable_ept) {
  1648. if (!is_paging(vcpu)) {
  1649. hw_cr4 &= ~X86_CR4_PAE;
  1650. hw_cr4 |= X86_CR4_PSE;
  1651. } else if (!(cr4 & X86_CR4_PAE)) {
  1652. hw_cr4 &= ~X86_CR4_PAE;
  1653. }
  1654. }
  1655. vmcs_writel(CR4_READ_SHADOW, cr4);
  1656. vmcs_writel(GUEST_CR4, hw_cr4);
  1657. }
  1658. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1659. {
  1660. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1661. return vmcs_readl(sf->base);
  1662. }
  1663. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1664. struct kvm_segment *var, int seg)
  1665. {
  1666. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1667. u32 ar;
  1668. var->base = vmcs_readl(sf->base);
  1669. var->limit = vmcs_read32(sf->limit);
  1670. var->selector = vmcs_read16(sf->selector);
  1671. ar = vmcs_read32(sf->ar_bytes);
  1672. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  1673. ar = 0;
  1674. var->type = ar & 15;
  1675. var->s = (ar >> 4) & 1;
  1676. var->dpl = (ar >> 5) & 3;
  1677. var->present = (ar >> 7) & 1;
  1678. var->avl = (ar >> 12) & 1;
  1679. var->l = (ar >> 13) & 1;
  1680. var->db = (ar >> 14) & 1;
  1681. var->g = (ar >> 15) & 1;
  1682. var->unusable = (ar >> 16) & 1;
  1683. }
  1684. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1685. {
  1686. if (!is_protmode(vcpu))
  1687. return 0;
  1688. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1689. return 3;
  1690. return vmcs_read16(GUEST_CS_SELECTOR) & 3;
  1691. }
  1692. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1693. {
  1694. u32 ar;
  1695. if (var->unusable)
  1696. ar = 1 << 16;
  1697. else {
  1698. ar = var->type & 15;
  1699. ar |= (var->s & 1) << 4;
  1700. ar |= (var->dpl & 3) << 5;
  1701. ar |= (var->present & 1) << 7;
  1702. ar |= (var->avl & 1) << 12;
  1703. ar |= (var->l & 1) << 13;
  1704. ar |= (var->db & 1) << 14;
  1705. ar |= (var->g & 1) << 15;
  1706. }
  1707. if (ar == 0) /* a 0 value means unusable */
  1708. ar = AR_UNUSABLE_MASK;
  1709. return ar;
  1710. }
  1711. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1712. struct kvm_segment *var, int seg)
  1713. {
  1714. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1715. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1716. u32 ar;
  1717. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  1718. vmx->rmode.tr.selector = var->selector;
  1719. vmx->rmode.tr.base = var->base;
  1720. vmx->rmode.tr.limit = var->limit;
  1721. vmx->rmode.tr.ar = vmx_segment_access_rights(var);
  1722. return;
  1723. }
  1724. vmcs_writel(sf->base, var->base);
  1725. vmcs_write32(sf->limit, var->limit);
  1726. vmcs_write16(sf->selector, var->selector);
  1727. if (vmx->rmode.vm86_active && var->s) {
  1728. /*
  1729. * Hack real-mode segments into vm86 compatibility.
  1730. */
  1731. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1732. vmcs_writel(sf->base, 0xf0000);
  1733. ar = 0xf3;
  1734. } else
  1735. ar = vmx_segment_access_rights(var);
  1736. /*
  1737. * Fix the "Accessed" bit in AR field of segment registers for older
  1738. * qemu binaries.
  1739. * IA32 arch specifies that at the time of processor reset the
  1740. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  1741. * is setting it to 0 in the usedland code. This causes invalid guest
  1742. * state vmexit when "unrestricted guest" mode is turned on.
  1743. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  1744. * tree. Newer qemu binaries with that qemu fix would not need this
  1745. * kvm hack.
  1746. */
  1747. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  1748. ar |= 0x1; /* Accessed */
  1749. vmcs_write32(sf->ar_bytes, ar);
  1750. }
  1751. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1752. {
  1753. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1754. *db = (ar >> 14) & 1;
  1755. *l = (ar >> 13) & 1;
  1756. }
  1757. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1758. {
  1759. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  1760. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  1761. }
  1762. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1763. {
  1764. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  1765. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  1766. }
  1767. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1768. {
  1769. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  1770. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  1771. }
  1772. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  1773. {
  1774. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  1775. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  1776. }
  1777. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1778. {
  1779. struct kvm_segment var;
  1780. u32 ar;
  1781. vmx_get_segment(vcpu, &var, seg);
  1782. ar = vmx_segment_access_rights(&var);
  1783. if (var.base != (var.selector << 4))
  1784. return false;
  1785. if (var.limit != 0xffff)
  1786. return false;
  1787. if (ar != 0xf3)
  1788. return false;
  1789. return true;
  1790. }
  1791. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  1792. {
  1793. struct kvm_segment cs;
  1794. unsigned int cs_rpl;
  1795. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1796. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  1797. if (cs.unusable)
  1798. return false;
  1799. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  1800. return false;
  1801. if (!cs.s)
  1802. return false;
  1803. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  1804. if (cs.dpl > cs_rpl)
  1805. return false;
  1806. } else {
  1807. if (cs.dpl != cs_rpl)
  1808. return false;
  1809. }
  1810. if (!cs.present)
  1811. return false;
  1812. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  1813. return true;
  1814. }
  1815. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  1816. {
  1817. struct kvm_segment ss;
  1818. unsigned int ss_rpl;
  1819. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1820. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  1821. if (ss.unusable)
  1822. return true;
  1823. if (ss.type != 3 && ss.type != 7)
  1824. return false;
  1825. if (!ss.s)
  1826. return false;
  1827. if (ss.dpl != ss_rpl) /* DPL != RPL */
  1828. return false;
  1829. if (!ss.present)
  1830. return false;
  1831. return true;
  1832. }
  1833. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1834. {
  1835. struct kvm_segment var;
  1836. unsigned int rpl;
  1837. vmx_get_segment(vcpu, &var, seg);
  1838. rpl = var.selector & SELECTOR_RPL_MASK;
  1839. if (var.unusable)
  1840. return true;
  1841. if (!var.s)
  1842. return false;
  1843. if (!var.present)
  1844. return false;
  1845. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  1846. if (var.dpl < rpl) /* DPL < RPL */
  1847. return false;
  1848. }
  1849. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  1850. * rights flags
  1851. */
  1852. return true;
  1853. }
  1854. static bool tr_valid(struct kvm_vcpu *vcpu)
  1855. {
  1856. struct kvm_segment tr;
  1857. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  1858. if (tr.unusable)
  1859. return false;
  1860. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1861. return false;
  1862. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  1863. return false;
  1864. if (!tr.present)
  1865. return false;
  1866. return true;
  1867. }
  1868. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  1869. {
  1870. struct kvm_segment ldtr;
  1871. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  1872. if (ldtr.unusable)
  1873. return true;
  1874. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1875. return false;
  1876. if (ldtr.type != 2)
  1877. return false;
  1878. if (!ldtr.present)
  1879. return false;
  1880. return true;
  1881. }
  1882. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  1883. {
  1884. struct kvm_segment cs, ss;
  1885. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1886. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1887. return ((cs.selector & SELECTOR_RPL_MASK) ==
  1888. (ss.selector & SELECTOR_RPL_MASK));
  1889. }
  1890. /*
  1891. * Check if guest state is valid. Returns true if valid, false if
  1892. * not.
  1893. * We assume that registers are always usable
  1894. */
  1895. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  1896. {
  1897. /* real mode guest state checks */
  1898. if (!is_protmode(vcpu)) {
  1899. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  1900. return false;
  1901. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  1902. return false;
  1903. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  1904. return false;
  1905. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  1906. return false;
  1907. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  1908. return false;
  1909. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  1910. return false;
  1911. } else {
  1912. /* protected mode guest state checks */
  1913. if (!cs_ss_rpl_check(vcpu))
  1914. return false;
  1915. if (!code_segment_valid(vcpu))
  1916. return false;
  1917. if (!stack_segment_valid(vcpu))
  1918. return false;
  1919. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  1920. return false;
  1921. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  1922. return false;
  1923. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  1924. return false;
  1925. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  1926. return false;
  1927. if (!tr_valid(vcpu))
  1928. return false;
  1929. if (!ldtr_valid(vcpu))
  1930. return false;
  1931. }
  1932. /* TODO:
  1933. * - Add checks on RIP
  1934. * - Add checks on RFLAGS
  1935. */
  1936. return true;
  1937. }
  1938. static int init_rmode_tss(struct kvm *kvm)
  1939. {
  1940. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1941. u16 data = 0;
  1942. int ret = 0;
  1943. int r;
  1944. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1945. if (r < 0)
  1946. goto out;
  1947. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1948. r = kvm_write_guest_page(kvm, fn++, &data,
  1949. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1950. if (r < 0)
  1951. goto out;
  1952. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1953. if (r < 0)
  1954. goto out;
  1955. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1956. if (r < 0)
  1957. goto out;
  1958. data = ~0;
  1959. r = kvm_write_guest_page(kvm, fn, &data,
  1960. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1961. sizeof(u8));
  1962. if (r < 0)
  1963. goto out;
  1964. ret = 1;
  1965. out:
  1966. return ret;
  1967. }
  1968. static int init_rmode_identity_map(struct kvm *kvm)
  1969. {
  1970. int i, r, ret;
  1971. pfn_t identity_map_pfn;
  1972. u32 tmp;
  1973. if (!enable_ept)
  1974. return 1;
  1975. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1976. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1977. "haven't been allocated!\n");
  1978. return 0;
  1979. }
  1980. if (likely(kvm->arch.ept_identity_pagetable_done))
  1981. return 1;
  1982. ret = 0;
  1983. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  1984. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1985. if (r < 0)
  1986. goto out;
  1987. /* Set up identity-mapping pagetable for EPT in real mode */
  1988. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1989. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1990. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1991. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1992. &tmp, i * sizeof(tmp), sizeof(tmp));
  1993. if (r < 0)
  1994. goto out;
  1995. }
  1996. kvm->arch.ept_identity_pagetable_done = true;
  1997. ret = 1;
  1998. out:
  1999. return ret;
  2000. }
  2001. static void seg_setup(int seg)
  2002. {
  2003. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2004. unsigned int ar;
  2005. vmcs_write16(sf->selector, 0);
  2006. vmcs_writel(sf->base, 0);
  2007. vmcs_write32(sf->limit, 0xffff);
  2008. if (enable_unrestricted_guest) {
  2009. ar = 0x93;
  2010. if (seg == VCPU_SREG_CS)
  2011. ar |= 0x08; /* code segment */
  2012. } else
  2013. ar = 0xf3;
  2014. vmcs_write32(sf->ar_bytes, ar);
  2015. }
  2016. static int alloc_apic_access_page(struct kvm *kvm)
  2017. {
  2018. struct kvm_userspace_memory_region kvm_userspace_mem;
  2019. int r = 0;
  2020. mutex_lock(&kvm->slots_lock);
  2021. if (kvm->arch.apic_access_page)
  2022. goto out;
  2023. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  2024. kvm_userspace_mem.flags = 0;
  2025. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  2026. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2027. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2028. if (r)
  2029. goto out;
  2030. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  2031. out:
  2032. mutex_unlock(&kvm->slots_lock);
  2033. return r;
  2034. }
  2035. static int alloc_identity_pagetable(struct kvm *kvm)
  2036. {
  2037. struct kvm_userspace_memory_region kvm_userspace_mem;
  2038. int r = 0;
  2039. mutex_lock(&kvm->slots_lock);
  2040. if (kvm->arch.ept_identity_pagetable)
  2041. goto out;
  2042. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  2043. kvm_userspace_mem.flags = 0;
  2044. kvm_userspace_mem.guest_phys_addr =
  2045. kvm->arch.ept_identity_map_addr;
  2046. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2047. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2048. if (r)
  2049. goto out;
  2050. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  2051. kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  2052. out:
  2053. mutex_unlock(&kvm->slots_lock);
  2054. return r;
  2055. }
  2056. static void allocate_vpid(struct vcpu_vmx *vmx)
  2057. {
  2058. int vpid;
  2059. vmx->vpid = 0;
  2060. if (!enable_vpid)
  2061. return;
  2062. spin_lock(&vmx_vpid_lock);
  2063. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  2064. if (vpid < VMX_NR_VPIDS) {
  2065. vmx->vpid = vpid;
  2066. __set_bit(vpid, vmx_vpid_bitmap);
  2067. }
  2068. spin_unlock(&vmx_vpid_lock);
  2069. }
  2070. static void free_vpid(struct vcpu_vmx *vmx)
  2071. {
  2072. if (!enable_vpid)
  2073. return;
  2074. spin_lock(&vmx_vpid_lock);
  2075. if (vmx->vpid != 0)
  2076. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  2077. spin_unlock(&vmx_vpid_lock);
  2078. }
  2079. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  2080. {
  2081. int f = sizeof(unsigned long);
  2082. if (!cpu_has_vmx_msr_bitmap())
  2083. return;
  2084. /*
  2085. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  2086. * have the write-low and read-high bitmap offsets the wrong way round.
  2087. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  2088. */
  2089. if (msr <= 0x1fff) {
  2090. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  2091. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  2092. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  2093. msr &= 0x1fff;
  2094. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  2095. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  2096. }
  2097. }
  2098. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  2099. {
  2100. if (!longmode_only)
  2101. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  2102. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  2103. }
  2104. /*
  2105. * Sets up the vmcs for emulated real mode.
  2106. */
  2107. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  2108. {
  2109. u32 host_sysenter_cs, msr_low, msr_high;
  2110. u32 junk;
  2111. u64 host_pat;
  2112. unsigned long a;
  2113. struct desc_ptr dt;
  2114. int i;
  2115. unsigned long kvm_vmx_return;
  2116. u32 exec_control;
  2117. /* I/O */
  2118. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  2119. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  2120. if (cpu_has_vmx_msr_bitmap())
  2121. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  2122. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  2123. /* Control */
  2124. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  2125. vmcs_config.pin_based_exec_ctrl);
  2126. exec_control = vmcs_config.cpu_based_exec_ctrl;
  2127. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  2128. exec_control &= ~CPU_BASED_TPR_SHADOW;
  2129. #ifdef CONFIG_X86_64
  2130. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  2131. CPU_BASED_CR8_LOAD_EXITING;
  2132. #endif
  2133. }
  2134. if (!enable_ept)
  2135. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  2136. CPU_BASED_CR3_LOAD_EXITING |
  2137. CPU_BASED_INVLPG_EXITING;
  2138. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  2139. if (cpu_has_secondary_exec_ctrls()) {
  2140. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  2141. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2142. exec_control &=
  2143. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  2144. if (vmx->vpid == 0)
  2145. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  2146. if (!enable_ept) {
  2147. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  2148. enable_unrestricted_guest = 0;
  2149. }
  2150. if (!enable_unrestricted_guest)
  2151. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  2152. if (!ple_gap)
  2153. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  2154. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  2155. }
  2156. if (ple_gap) {
  2157. vmcs_write32(PLE_GAP, ple_gap);
  2158. vmcs_write32(PLE_WINDOW, ple_window);
  2159. }
  2160. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  2161. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  2162. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  2163. vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
  2164. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  2165. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  2166. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  2167. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2168. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2169. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  2170. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  2171. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  2172. #ifdef CONFIG_X86_64
  2173. rdmsrl(MSR_FS_BASE, a);
  2174. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  2175. rdmsrl(MSR_GS_BASE, a);
  2176. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  2177. #else
  2178. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  2179. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  2180. #endif
  2181. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  2182. native_store_idt(&dt);
  2183. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  2184. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  2185. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  2186. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  2187. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  2188. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  2189. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  2190. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  2191. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  2192. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  2193. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  2194. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  2195. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  2196. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  2197. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  2198. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2199. host_pat = msr_low | ((u64) msr_high << 32);
  2200. vmcs_write64(HOST_IA32_PAT, host_pat);
  2201. }
  2202. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2203. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2204. host_pat = msr_low | ((u64) msr_high << 32);
  2205. /* Write the default value follow host pat */
  2206. vmcs_write64(GUEST_IA32_PAT, host_pat);
  2207. /* Keep arch.pat sync with GUEST_IA32_PAT */
  2208. vmx->vcpu.arch.pat = host_pat;
  2209. }
  2210. for (i = 0; i < NR_VMX_MSR; ++i) {
  2211. u32 index = vmx_msr_index[i];
  2212. u32 data_low, data_high;
  2213. int j = vmx->nmsrs;
  2214. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  2215. continue;
  2216. if (wrmsr_safe(index, data_low, data_high) < 0)
  2217. continue;
  2218. vmx->guest_msrs[j].index = i;
  2219. vmx->guest_msrs[j].data = 0;
  2220. vmx->guest_msrs[j].mask = -1ull;
  2221. ++vmx->nmsrs;
  2222. }
  2223. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  2224. /* 22.2.1, 20.8.1 */
  2225. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  2226. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  2227. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  2228. if (enable_ept)
  2229. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  2230. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  2231. kvm_write_tsc(&vmx->vcpu, 0);
  2232. return 0;
  2233. }
  2234. static int init_rmode(struct kvm *kvm)
  2235. {
  2236. int idx, ret = 0;
  2237. idx = srcu_read_lock(&kvm->srcu);
  2238. if (!init_rmode_tss(kvm))
  2239. goto exit;
  2240. if (!init_rmode_identity_map(kvm))
  2241. goto exit;
  2242. ret = 1;
  2243. exit:
  2244. srcu_read_unlock(&kvm->srcu, idx);
  2245. return ret;
  2246. }
  2247. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  2248. {
  2249. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2250. u64 msr;
  2251. int ret;
  2252. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  2253. if (!init_rmode(vmx->vcpu.kvm)) {
  2254. ret = -ENOMEM;
  2255. goto out;
  2256. }
  2257. vmx->rmode.vm86_active = 0;
  2258. vmx->soft_vnmi_blocked = 0;
  2259. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  2260. kvm_set_cr8(&vmx->vcpu, 0);
  2261. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  2262. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2263. msr |= MSR_IA32_APICBASE_BSP;
  2264. kvm_set_apic_base(&vmx->vcpu, msr);
  2265. ret = fx_init(&vmx->vcpu);
  2266. if (ret != 0)
  2267. goto out;
  2268. seg_setup(VCPU_SREG_CS);
  2269. /*
  2270. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  2271. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  2272. */
  2273. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  2274. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  2275. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  2276. } else {
  2277. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  2278. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  2279. }
  2280. seg_setup(VCPU_SREG_DS);
  2281. seg_setup(VCPU_SREG_ES);
  2282. seg_setup(VCPU_SREG_FS);
  2283. seg_setup(VCPU_SREG_GS);
  2284. seg_setup(VCPU_SREG_SS);
  2285. vmcs_write16(GUEST_TR_SELECTOR, 0);
  2286. vmcs_writel(GUEST_TR_BASE, 0);
  2287. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  2288. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2289. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  2290. vmcs_writel(GUEST_LDTR_BASE, 0);
  2291. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  2292. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  2293. vmcs_write32(GUEST_SYSENTER_CS, 0);
  2294. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  2295. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  2296. vmcs_writel(GUEST_RFLAGS, 0x02);
  2297. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2298. kvm_rip_write(vcpu, 0xfff0);
  2299. else
  2300. kvm_rip_write(vcpu, 0);
  2301. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  2302. vmcs_writel(GUEST_DR7, 0x400);
  2303. vmcs_writel(GUEST_GDTR_BASE, 0);
  2304. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  2305. vmcs_writel(GUEST_IDTR_BASE, 0);
  2306. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  2307. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  2308. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  2309. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  2310. /* Special registers */
  2311. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  2312. setup_msrs(vmx);
  2313. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  2314. if (cpu_has_vmx_tpr_shadow()) {
  2315. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  2316. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  2317. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  2318. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  2319. vmcs_write32(TPR_THRESHOLD, 0);
  2320. }
  2321. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2322. vmcs_write64(APIC_ACCESS_ADDR,
  2323. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  2324. if (vmx->vpid != 0)
  2325. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  2326. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  2327. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  2328. vmx_set_cr4(&vmx->vcpu, 0);
  2329. vmx_set_efer(&vmx->vcpu, 0);
  2330. vmx_fpu_activate(&vmx->vcpu);
  2331. update_exception_bitmap(&vmx->vcpu);
  2332. vpid_sync_context(vmx);
  2333. ret = 0;
  2334. /* HACK: Don't enable emulation on guest boot/reset */
  2335. vmx->emulation_required = 0;
  2336. out:
  2337. return ret;
  2338. }
  2339. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2340. {
  2341. u32 cpu_based_vm_exec_control;
  2342. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2343. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2344. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2345. }
  2346. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2347. {
  2348. u32 cpu_based_vm_exec_control;
  2349. if (!cpu_has_virtual_nmis()) {
  2350. enable_irq_window(vcpu);
  2351. return;
  2352. }
  2353. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2354. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2355. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2356. }
  2357. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  2358. {
  2359. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2360. uint32_t intr;
  2361. int irq = vcpu->arch.interrupt.nr;
  2362. trace_kvm_inj_virq(irq);
  2363. ++vcpu->stat.irq_injections;
  2364. if (vmx->rmode.vm86_active) {
  2365. if (kvm_inject_realmode_interrupt(vcpu, irq) != EMULATE_DONE)
  2366. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2367. return;
  2368. }
  2369. intr = irq | INTR_INFO_VALID_MASK;
  2370. if (vcpu->arch.interrupt.soft) {
  2371. intr |= INTR_TYPE_SOFT_INTR;
  2372. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2373. vmx->vcpu.arch.event_exit_inst_len);
  2374. } else
  2375. intr |= INTR_TYPE_EXT_INTR;
  2376. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  2377. }
  2378. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  2379. {
  2380. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2381. if (!cpu_has_virtual_nmis()) {
  2382. /*
  2383. * Tracking the NMI-blocked state in software is built upon
  2384. * finding the next open IRQ window. This, in turn, depends on
  2385. * well-behaving guests: They have to keep IRQs disabled at
  2386. * least as long as the NMI handler runs. Otherwise we may
  2387. * cause NMI nesting, maybe breaking the guest. But as this is
  2388. * highly unlikely, we can live with the residual risk.
  2389. */
  2390. vmx->soft_vnmi_blocked = 1;
  2391. vmx->vnmi_blocked_time = 0;
  2392. }
  2393. ++vcpu->stat.nmi_injections;
  2394. if (vmx->rmode.vm86_active) {
  2395. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR) != EMULATE_DONE)
  2396. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2397. return;
  2398. }
  2399. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2400. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  2401. }
  2402. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  2403. {
  2404. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  2405. return 0;
  2406. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2407. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_NMI));
  2408. }
  2409. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  2410. {
  2411. if (!cpu_has_virtual_nmis())
  2412. return to_vmx(vcpu)->soft_vnmi_blocked;
  2413. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  2414. }
  2415. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2416. {
  2417. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2418. if (!cpu_has_virtual_nmis()) {
  2419. if (vmx->soft_vnmi_blocked != masked) {
  2420. vmx->soft_vnmi_blocked = masked;
  2421. vmx->vnmi_blocked_time = 0;
  2422. }
  2423. } else {
  2424. if (masked)
  2425. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2426. GUEST_INTR_STATE_NMI);
  2427. else
  2428. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  2429. GUEST_INTR_STATE_NMI);
  2430. }
  2431. }
  2432. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  2433. {
  2434. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2435. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2436. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  2437. }
  2438. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2439. {
  2440. int ret;
  2441. struct kvm_userspace_memory_region tss_mem = {
  2442. .slot = TSS_PRIVATE_MEMSLOT,
  2443. .guest_phys_addr = addr,
  2444. .memory_size = PAGE_SIZE * 3,
  2445. .flags = 0,
  2446. };
  2447. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  2448. if (ret)
  2449. return ret;
  2450. kvm->arch.tss_addr = addr;
  2451. return 0;
  2452. }
  2453. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  2454. int vec, u32 err_code)
  2455. {
  2456. /*
  2457. * Instruction with address size override prefix opcode 0x67
  2458. * Cause the #SS fault with 0 error code in VM86 mode.
  2459. */
  2460. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  2461. if (emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE)
  2462. return 1;
  2463. /*
  2464. * Forward all other exceptions that are valid in real mode.
  2465. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  2466. * the required debugging infrastructure rework.
  2467. */
  2468. switch (vec) {
  2469. case DB_VECTOR:
  2470. if (vcpu->guest_debug &
  2471. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  2472. return 0;
  2473. kvm_queue_exception(vcpu, vec);
  2474. return 1;
  2475. case BP_VECTOR:
  2476. /*
  2477. * Update instruction length as we may reinject the exception
  2478. * from user space while in guest debugging mode.
  2479. */
  2480. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  2481. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  2482. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  2483. return 0;
  2484. /* fall through */
  2485. case DE_VECTOR:
  2486. case OF_VECTOR:
  2487. case BR_VECTOR:
  2488. case UD_VECTOR:
  2489. case DF_VECTOR:
  2490. case SS_VECTOR:
  2491. case GP_VECTOR:
  2492. case MF_VECTOR:
  2493. kvm_queue_exception(vcpu, vec);
  2494. return 1;
  2495. }
  2496. return 0;
  2497. }
  2498. /*
  2499. * Trigger machine check on the host. We assume all the MSRs are already set up
  2500. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  2501. * We pass a fake environment to the machine check handler because we want
  2502. * the guest to be always treated like user space, no matter what context
  2503. * it used internally.
  2504. */
  2505. static void kvm_machine_check(void)
  2506. {
  2507. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  2508. struct pt_regs regs = {
  2509. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  2510. .flags = X86_EFLAGS_IF,
  2511. };
  2512. do_machine_check(&regs, 0);
  2513. #endif
  2514. }
  2515. static int handle_machine_check(struct kvm_vcpu *vcpu)
  2516. {
  2517. /* already handled by vcpu_run */
  2518. return 1;
  2519. }
  2520. static int handle_exception(struct kvm_vcpu *vcpu)
  2521. {
  2522. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2523. struct kvm_run *kvm_run = vcpu->run;
  2524. u32 intr_info, ex_no, error_code;
  2525. unsigned long cr2, rip, dr6;
  2526. u32 vect_info;
  2527. enum emulation_result er;
  2528. vect_info = vmx->idt_vectoring_info;
  2529. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2530. if (is_machine_check(intr_info))
  2531. return handle_machine_check(vcpu);
  2532. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  2533. !is_page_fault(intr_info)) {
  2534. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2535. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  2536. vcpu->run->internal.ndata = 2;
  2537. vcpu->run->internal.data[0] = vect_info;
  2538. vcpu->run->internal.data[1] = intr_info;
  2539. return 0;
  2540. }
  2541. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  2542. return 1; /* already handled by vmx_vcpu_run() */
  2543. if (is_no_device(intr_info)) {
  2544. vmx_fpu_activate(vcpu);
  2545. return 1;
  2546. }
  2547. if (is_invalid_opcode(intr_info)) {
  2548. er = emulate_instruction(vcpu, 0, 0, EMULTYPE_TRAP_UD);
  2549. if (er != EMULATE_DONE)
  2550. kvm_queue_exception(vcpu, UD_VECTOR);
  2551. return 1;
  2552. }
  2553. error_code = 0;
  2554. rip = kvm_rip_read(vcpu);
  2555. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  2556. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  2557. if (is_page_fault(intr_info)) {
  2558. /* EPT won't cause page fault directly */
  2559. if (enable_ept)
  2560. BUG();
  2561. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  2562. trace_kvm_page_fault(cr2, error_code);
  2563. if (kvm_event_needs_reinjection(vcpu))
  2564. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  2565. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  2566. }
  2567. if (vmx->rmode.vm86_active &&
  2568. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  2569. error_code)) {
  2570. if (vcpu->arch.halt_request) {
  2571. vcpu->arch.halt_request = 0;
  2572. return kvm_emulate_halt(vcpu);
  2573. }
  2574. return 1;
  2575. }
  2576. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  2577. switch (ex_no) {
  2578. case DB_VECTOR:
  2579. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  2580. if (!(vcpu->guest_debug &
  2581. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  2582. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  2583. kvm_queue_exception(vcpu, DB_VECTOR);
  2584. return 1;
  2585. }
  2586. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  2587. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  2588. /* fall through */
  2589. case BP_VECTOR:
  2590. /*
  2591. * Update instruction length as we may reinject #BP from
  2592. * user space while in guest debugging mode. Reading it for
  2593. * #DB as well causes no harm, it is not used in that case.
  2594. */
  2595. vmx->vcpu.arch.event_exit_inst_len =
  2596. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  2597. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2598. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  2599. kvm_run->debug.arch.exception = ex_no;
  2600. break;
  2601. default:
  2602. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  2603. kvm_run->ex.exception = ex_no;
  2604. kvm_run->ex.error_code = error_code;
  2605. break;
  2606. }
  2607. return 0;
  2608. }
  2609. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  2610. {
  2611. ++vcpu->stat.irq_exits;
  2612. return 1;
  2613. }
  2614. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  2615. {
  2616. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  2617. return 0;
  2618. }
  2619. static int handle_io(struct kvm_vcpu *vcpu)
  2620. {
  2621. unsigned long exit_qualification;
  2622. int size, in, string;
  2623. unsigned port;
  2624. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2625. string = (exit_qualification & 16) != 0;
  2626. in = (exit_qualification & 8) != 0;
  2627. ++vcpu->stat.io_exits;
  2628. if (string || in)
  2629. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  2630. port = exit_qualification >> 16;
  2631. size = (exit_qualification & 7) + 1;
  2632. skip_emulated_instruction(vcpu);
  2633. return kvm_fast_pio_out(vcpu, size, port);
  2634. }
  2635. static void
  2636. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2637. {
  2638. /*
  2639. * Patch in the VMCALL instruction:
  2640. */
  2641. hypercall[0] = 0x0f;
  2642. hypercall[1] = 0x01;
  2643. hypercall[2] = 0xc1;
  2644. }
  2645. static void complete_insn_gp(struct kvm_vcpu *vcpu, int err)
  2646. {
  2647. if (err)
  2648. kvm_inject_gp(vcpu, 0);
  2649. else
  2650. skip_emulated_instruction(vcpu);
  2651. }
  2652. static int handle_cr(struct kvm_vcpu *vcpu)
  2653. {
  2654. unsigned long exit_qualification, val;
  2655. int cr;
  2656. int reg;
  2657. int err;
  2658. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2659. cr = exit_qualification & 15;
  2660. reg = (exit_qualification >> 8) & 15;
  2661. switch ((exit_qualification >> 4) & 3) {
  2662. case 0: /* mov to cr */
  2663. val = kvm_register_read(vcpu, reg);
  2664. trace_kvm_cr_write(cr, val);
  2665. switch (cr) {
  2666. case 0:
  2667. err = kvm_set_cr0(vcpu, val);
  2668. complete_insn_gp(vcpu, err);
  2669. return 1;
  2670. case 3:
  2671. err = kvm_set_cr3(vcpu, val);
  2672. complete_insn_gp(vcpu, err);
  2673. return 1;
  2674. case 4:
  2675. err = kvm_set_cr4(vcpu, val);
  2676. complete_insn_gp(vcpu, err);
  2677. return 1;
  2678. case 8: {
  2679. u8 cr8_prev = kvm_get_cr8(vcpu);
  2680. u8 cr8 = kvm_register_read(vcpu, reg);
  2681. kvm_set_cr8(vcpu, cr8);
  2682. skip_emulated_instruction(vcpu);
  2683. if (irqchip_in_kernel(vcpu->kvm))
  2684. return 1;
  2685. if (cr8_prev <= cr8)
  2686. return 1;
  2687. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  2688. return 0;
  2689. }
  2690. };
  2691. break;
  2692. case 2: /* clts */
  2693. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  2694. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  2695. skip_emulated_instruction(vcpu);
  2696. vmx_fpu_activate(vcpu);
  2697. return 1;
  2698. case 1: /*mov from cr*/
  2699. switch (cr) {
  2700. case 3:
  2701. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2702. trace_kvm_cr_read(cr, vcpu->arch.cr3);
  2703. skip_emulated_instruction(vcpu);
  2704. return 1;
  2705. case 8:
  2706. val = kvm_get_cr8(vcpu);
  2707. kvm_register_write(vcpu, reg, val);
  2708. trace_kvm_cr_read(cr, val);
  2709. skip_emulated_instruction(vcpu);
  2710. return 1;
  2711. }
  2712. break;
  2713. case 3: /* lmsw */
  2714. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  2715. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  2716. kvm_lmsw(vcpu, val);
  2717. skip_emulated_instruction(vcpu);
  2718. return 1;
  2719. default:
  2720. break;
  2721. }
  2722. vcpu->run->exit_reason = 0;
  2723. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2724. (int)(exit_qualification >> 4) & 3, cr);
  2725. return 0;
  2726. }
  2727. static int handle_dr(struct kvm_vcpu *vcpu)
  2728. {
  2729. unsigned long exit_qualification;
  2730. int dr, reg;
  2731. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  2732. if (!kvm_require_cpl(vcpu, 0))
  2733. return 1;
  2734. dr = vmcs_readl(GUEST_DR7);
  2735. if (dr & DR7_GD) {
  2736. /*
  2737. * As the vm-exit takes precedence over the debug trap, we
  2738. * need to emulate the latter, either for the host or the
  2739. * guest debugging itself.
  2740. */
  2741. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  2742. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  2743. vcpu->run->debug.arch.dr7 = dr;
  2744. vcpu->run->debug.arch.pc =
  2745. vmcs_readl(GUEST_CS_BASE) +
  2746. vmcs_readl(GUEST_RIP);
  2747. vcpu->run->debug.arch.exception = DB_VECTOR;
  2748. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  2749. return 0;
  2750. } else {
  2751. vcpu->arch.dr7 &= ~DR7_GD;
  2752. vcpu->arch.dr6 |= DR6_BD;
  2753. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2754. kvm_queue_exception(vcpu, DB_VECTOR);
  2755. return 1;
  2756. }
  2757. }
  2758. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2759. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  2760. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  2761. if (exit_qualification & TYPE_MOV_FROM_DR) {
  2762. unsigned long val;
  2763. if (!kvm_get_dr(vcpu, dr, &val))
  2764. kvm_register_write(vcpu, reg, val);
  2765. } else
  2766. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  2767. skip_emulated_instruction(vcpu);
  2768. return 1;
  2769. }
  2770. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  2771. {
  2772. vmcs_writel(GUEST_DR7, val);
  2773. }
  2774. static int handle_cpuid(struct kvm_vcpu *vcpu)
  2775. {
  2776. kvm_emulate_cpuid(vcpu);
  2777. return 1;
  2778. }
  2779. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  2780. {
  2781. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2782. u64 data;
  2783. if (vmx_get_msr(vcpu, ecx, &data)) {
  2784. trace_kvm_msr_read_ex(ecx);
  2785. kvm_inject_gp(vcpu, 0);
  2786. return 1;
  2787. }
  2788. trace_kvm_msr_read(ecx, data);
  2789. /* FIXME: handling of bits 32:63 of rax, rdx */
  2790. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2791. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2792. skip_emulated_instruction(vcpu);
  2793. return 1;
  2794. }
  2795. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  2796. {
  2797. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2798. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2799. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2800. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2801. trace_kvm_msr_write_ex(ecx, data);
  2802. kvm_inject_gp(vcpu, 0);
  2803. return 1;
  2804. }
  2805. trace_kvm_msr_write(ecx, data);
  2806. skip_emulated_instruction(vcpu);
  2807. return 1;
  2808. }
  2809. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  2810. {
  2811. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2812. return 1;
  2813. }
  2814. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  2815. {
  2816. u32 cpu_based_vm_exec_control;
  2817. /* clear pending irq */
  2818. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2819. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2820. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2821. kvm_make_request(KVM_REQ_EVENT, vcpu);
  2822. ++vcpu->stat.irq_window_exits;
  2823. /*
  2824. * If the user space waits to inject interrupts, exit as soon as
  2825. * possible
  2826. */
  2827. if (!irqchip_in_kernel(vcpu->kvm) &&
  2828. vcpu->run->request_interrupt_window &&
  2829. !kvm_cpu_has_interrupt(vcpu)) {
  2830. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2831. return 0;
  2832. }
  2833. return 1;
  2834. }
  2835. static int handle_halt(struct kvm_vcpu *vcpu)
  2836. {
  2837. skip_emulated_instruction(vcpu);
  2838. return kvm_emulate_halt(vcpu);
  2839. }
  2840. static int handle_vmcall(struct kvm_vcpu *vcpu)
  2841. {
  2842. skip_emulated_instruction(vcpu);
  2843. kvm_emulate_hypercall(vcpu);
  2844. return 1;
  2845. }
  2846. static int handle_vmx_insn(struct kvm_vcpu *vcpu)
  2847. {
  2848. kvm_queue_exception(vcpu, UD_VECTOR);
  2849. return 1;
  2850. }
  2851. static int handle_invlpg(struct kvm_vcpu *vcpu)
  2852. {
  2853. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2854. kvm_mmu_invlpg(vcpu, exit_qualification);
  2855. skip_emulated_instruction(vcpu);
  2856. return 1;
  2857. }
  2858. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  2859. {
  2860. skip_emulated_instruction(vcpu);
  2861. kvm_emulate_wbinvd(vcpu);
  2862. return 1;
  2863. }
  2864. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  2865. {
  2866. u64 new_bv = kvm_read_edx_eax(vcpu);
  2867. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2868. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  2869. skip_emulated_instruction(vcpu);
  2870. return 1;
  2871. }
  2872. static int handle_apic_access(struct kvm_vcpu *vcpu)
  2873. {
  2874. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  2875. }
  2876. static int handle_task_switch(struct kvm_vcpu *vcpu)
  2877. {
  2878. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2879. unsigned long exit_qualification;
  2880. bool has_error_code = false;
  2881. u32 error_code = 0;
  2882. u16 tss_selector;
  2883. int reason, type, idt_v;
  2884. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  2885. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  2886. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2887. reason = (u32)exit_qualification >> 30;
  2888. if (reason == TASK_SWITCH_GATE && idt_v) {
  2889. switch (type) {
  2890. case INTR_TYPE_NMI_INTR:
  2891. vcpu->arch.nmi_injected = false;
  2892. if (cpu_has_virtual_nmis())
  2893. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2894. GUEST_INTR_STATE_NMI);
  2895. break;
  2896. case INTR_TYPE_EXT_INTR:
  2897. case INTR_TYPE_SOFT_INTR:
  2898. kvm_clear_interrupt_queue(vcpu);
  2899. break;
  2900. case INTR_TYPE_HARD_EXCEPTION:
  2901. if (vmx->idt_vectoring_info &
  2902. VECTORING_INFO_DELIVER_CODE_MASK) {
  2903. has_error_code = true;
  2904. error_code =
  2905. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  2906. }
  2907. /* fall through */
  2908. case INTR_TYPE_SOFT_EXCEPTION:
  2909. kvm_clear_exception_queue(vcpu);
  2910. break;
  2911. default:
  2912. break;
  2913. }
  2914. }
  2915. tss_selector = exit_qualification;
  2916. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  2917. type != INTR_TYPE_EXT_INTR &&
  2918. type != INTR_TYPE_NMI_INTR))
  2919. skip_emulated_instruction(vcpu);
  2920. if (kvm_task_switch(vcpu, tss_selector, reason,
  2921. has_error_code, error_code) == EMULATE_FAIL) {
  2922. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2923. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2924. vcpu->run->internal.ndata = 0;
  2925. return 0;
  2926. }
  2927. /* clear all local breakpoint enable flags */
  2928. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  2929. /*
  2930. * TODO: What about debug traps on tss switch?
  2931. * Are we supposed to inject them and update dr6?
  2932. */
  2933. return 1;
  2934. }
  2935. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  2936. {
  2937. unsigned long exit_qualification;
  2938. gpa_t gpa;
  2939. int gla_validity;
  2940. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2941. if (exit_qualification & (1 << 6)) {
  2942. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2943. return -EINVAL;
  2944. }
  2945. gla_validity = (exit_qualification >> 7) & 0x3;
  2946. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2947. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2948. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2949. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2950. vmcs_readl(GUEST_LINEAR_ADDRESS));
  2951. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2952. (long unsigned int)exit_qualification);
  2953. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  2954. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  2955. return 0;
  2956. }
  2957. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2958. trace_kvm_page_fault(gpa, exit_qualification);
  2959. return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2960. }
  2961. static u64 ept_rsvd_mask(u64 spte, int level)
  2962. {
  2963. int i;
  2964. u64 mask = 0;
  2965. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  2966. mask |= (1ULL << i);
  2967. if (level > 2)
  2968. /* bits 7:3 reserved */
  2969. mask |= 0xf8;
  2970. else if (level == 2) {
  2971. if (spte & (1ULL << 7))
  2972. /* 2MB ref, bits 20:12 reserved */
  2973. mask |= 0x1ff000;
  2974. else
  2975. /* bits 6:3 reserved */
  2976. mask |= 0x78;
  2977. }
  2978. return mask;
  2979. }
  2980. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  2981. int level)
  2982. {
  2983. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  2984. /* 010b (write-only) */
  2985. WARN_ON((spte & 0x7) == 0x2);
  2986. /* 110b (write/execute) */
  2987. WARN_ON((spte & 0x7) == 0x6);
  2988. /* 100b (execute-only) and value not supported by logical processor */
  2989. if (!cpu_has_vmx_ept_execute_only())
  2990. WARN_ON((spte & 0x7) == 0x4);
  2991. /* not 000b */
  2992. if ((spte & 0x7)) {
  2993. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  2994. if (rsvd_bits != 0) {
  2995. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  2996. __func__, rsvd_bits);
  2997. WARN_ON(1);
  2998. }
  2999. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  3000. u64 ept_mem_type = (spte & 0x38) >> 3;
  3001. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  3002. ept_mem_type == 7) {
  3003. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  3004. __func__, ept_mem_type);
  3005. WARN_ON(1);
  3006. }
  3007. }
  3008. }
  3009. }
  3010. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  3011. {
  3012. u64 sptes[4];
  3013. int nr_sptes, i;
  3014. gpa_t gpa;
  3015. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  3016. printk(KERN_ERR "EPT: Misconfiguration.\n");
  3017. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  3018. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  3019. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  3020. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  3021. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3022. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  3023. return 0;
  3024. }
  3025. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  3026. {
  3027. u32 cpu_based_vm_exec_control;
  3028. /* clear pending NMI */
  3029. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3030. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  3031. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3032. ++vcpu->stat.nmi_window_exits;
  3033. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3034. return 1;
  3035. }
  3036. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  3037. {
  3038. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3039. enum emulation_result err = EMULATE_DONE;
  3040. int ret = 1;
  3041. u32 cpu_exec_ctrl;
  3042. bool intr_window_requested;
  3043. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3044. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  3045. while (!guest_state_valid(vcpu)) {
  3046. if (intr_window_requested
  3047. && (kvm_get_rflags(&vmx->vcpu) & X86_EFLAGS_IF))
  3048. return handle_interrupt_window(&vmx->vcpu);
  3049. err = emulate_instruction(vcpu, 0, 0, 0);
  3050. if (err == EMULATE_DO_MMIO) {
  3051. ret = 0;
  3052. goto out;
  3053. }
  3054. if (err != EMULATE_DONE)
  3055. return 0;
  3056. if (signal_pending(current))
  3057. goto out;
  3058. if (need_resched())
  3059. schedule();
  3060. }
  3061. vmx->emulation_required = 0;
  3062. out:
  3063. return ret;
  3064. }
  3065. /*
  3066. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  3067. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  3068. */
  3069. static int handle_pause(struct kvm_vcpu *vcpu)
  3070. {
  3071. skip_emulated_instruction(vcpu);
  3072. kvm_vcpu_on_spin(vcpu);
  3073. return 1;
  3074. }
  3075. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  3076. {
  3077. kvm_queue_exception(vcpu, UD_VECTOR);
  3078. return 1;
  3079. }
  3080. /*
  3081. * The exit handlers return 1 if the exit was handled fully and guest execution
  3082. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  3083. * to be done to userspace and return 0.
  3084. */
  3085. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  3086. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  3087. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  3088. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  3089. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  3090. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  3091. [EXIT_REASON_CR_ACCESS] = handle_cr,
  3092. [EXIT_REASON_DR_ACCESS] = handle_dr,
  3093. [EXIT_REASON_CPUID] = handle_cpuid,
  3094. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  3095. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  3096. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  3097. [EXIT_REASON_HLT] = handle_halt,
  3098. [EXIT_REASON_INVLPG] = handle_invlpg,
  3099. [EXIT_REASON_VMCALL] = handle_vmcall,
  3100. [EXIT_REASON_VMCLEAR] = handle_vmx_insn,
  3101. [EXIT_REASON_VMLAUNCH] = handle_vmx_insn,
  3102. [EXIT_REASON_VMPTRLD] = handle_vmx_insn,
  3103. [EXIT_REASON_VMPTRST] = handle_vmx_insn,
  3104. [EXIT_REASON_VMREAD] = handle_vmx_insn,
  3105. [EXIT_REASON_VMRESUME] = handle_vmx_insn,
  3106. [EXIT_REASON_VMWRITE] = handle_vmx_insn,
  3107. [EXIT_REASON_VMOFF] = handle_vmx_insn,
  3108. [EXIT_REASON_VMON] = handle_vmx_insn,
  3109. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  3110. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  3111. [EXIT_REASON_WBINVD] = handle_wbinvd,
  3112. [EXIT_REASON_XSETBV] = handle_xsetbv,
  3113. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  3114. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  3115. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  3116. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  3117. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  3118. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  3119. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  3120. };
  3121. static const int kvm_vmx_max_exit_handlers =
  3122. ARRAY_SIZE(kvm_vmx_exit_handlers);
  3123. /*
  3124. * The guest has exited. See if we can fix it or if we need userspace
  3125. * assistance.
  3126. */
  3127. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  3128. {
  3129. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3130. u32 exit_reason = vmx->exit_reason;
  3131. u32 vectoring_info = vmx->idt_vectoring_info;
  3132. trace_kvm_exit(exit_reason, vcpu);
  3133. /* If guest state is invalid, start emulating */
  3134. if (vmx->emulation_required && emulate_invalid_guest_state)
  3135. return handle_invalid_guest_state(vcpu);
  3136. /* Access CR3 don't cause VMExit in paging mode, so we need
  3137. * to sync with guest real CR3. */
  3138. if (enable_ept && is_paging(vcpu))
  3139. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  3140. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  3141. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  3142. vcpu->run->fail_entry.hardware_entry_failure_reason
  3143. = exit_reason;
  3144. return 0;
  3145. }
  3146. if (unlikely(vmx->fail)) {
  3147. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  3148. vcpu->run->fail_entry.hardware_entry_failure_reason
  3149. = vmcs_read32(VM_INSTRUCTION_ERROR);
  3150. return 0;
  3151. }
  3152. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  3153. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  3154. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  3155. exit_reason != EXIT_REASON_TASK_SWITCH))
  3156. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  3157. "(0x%x) and exit reason is 0x%x\n",
  3158. __func__, vectoring_info, exit_reason);
  3159. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
  3160. if (vmx_interrupt_allowed(vcpu)) {
  3161. vmx->soft_vnmi_blocked = 0;
  3162. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  3163. vcpu->arch.nmi_pending) {
  3164. /*
  3165. * This CPU don't support us in finding the end of an
  3166. * NMI-blocked window if the guest runs with IRQs
  3167. * disabled. So we pull the trigger after 1 s of
  3168. * futile waiting, but inform the user about this.
  3169. */
  3170. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  3171. "state on VCPU %d after 1 s timeout\n",
  3172. __func__, vcpu->vcpu_id);
  3173. vmx->soft_vnmi_blocked = 0;
  3174. }
  3175. }
  3176. if (exit_reason < kvm_vmx_max_exit_handlers
  3177. && kvm_vmx_exit_handlers[exit_reason])
  3178. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  3179. else {
  3180. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3181. vcpu->run->hw.hardware_exit_reason = exit_reason;
  3182. }
  3183. return 0;
  3184. }
  3185. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  3186. {
  3187. if (irr == -1 || tpr < irr) {
  3188. vmcs_write32(TPR_THRESHOLD, 0);
  3189. return;
  3190. }
  3191. vmcs_write32(TPR_THRESHOLD, irr);
  3192. }
  3193. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  3194. {
  3195. u32 exit_intr_info = vmx->exit_intr_info;
  3196. /* Handle machine checks before interrupts are enabled */
  3197. if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
  3198. || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI
  3199. && is_machine_check(exit_intr_info)))
  3200. kvm_machine_check();
  3201. /* We need to handle NMIs before interrupts are enabled */
  3202. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  3203. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  3204. kvm_before_handle_nmi(&vmx->vcpu);
  3205. asm("int $2");
  3206. kvm_after_handle_nmi(&vmx->vcpu);
  3207. }
  3208. }
  3209. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  3210. {
  3211. u32 exit_intr_info = vmx->exit_intr_info;
  3212. bool unblock_nmi;
  3213. u8 vector;
  3214. bool idtv_info_valid;
  3215. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  3216. if (cpu_has_virtual_nmis()) {
  3217. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  3218. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  3219. /*
  3220. * SDM 3: 27.7.1.2 (September 2008)
  3221. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  3222. * a guest IRET fault.
  3223. * SDM 3: 23.2.2 (September 2008)
  3224. * Bit 12 is undefined in any of the following cases:
  3225. * If the VM exit sets the valid bit in the IDT-vectoring
  3226. * information field.
  3227. * If the VM exit is due to a double fault.
  3228. */
  3229. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  3230. vector != DF_VECTOR && !idtv_info_valid)
  3231. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3232. GUEST_INTR_STATE_NMI);
  3233. } else if (unlikely(vmx->soft_vnmi_blocked))
  3234. vmx->vnmi_blocked_time +=
  3235. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  3236. }
  3237. static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
  3238. u32 idt_vectoring_info,
  3239. int instr_len_field,
  3240. int error_code_field)
  3241. {
  3242. u8 vector;
  3243. int type;
  3244. bool idtv_info_valid;
  3245. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  3246. vmx->vcpu.arch.nmi_injected = false;
  3247. kvm_clear_exception_queue(&vmx->vcpu);
  3248. kvm_clear_interrupt_queue(&vmx->vcpu);
  3249. if (!idtv_info_valid)
  3250. return;
  3251. kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
  3252. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  3253. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  3254. switch (type) {
  3255. case INTR_TYPE_NMI_INTR:
  3256. vmx->vcpu.arch.nmi_injected = true;
  3257. /*
  3258. * SDM 3: 27.7.1.2 (September 2008)
  3259. * Clear bit "block by NMI" before VM entry if a NMI
  3260. * delivery faulted.
  3261. */
  3262. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3263. GUEST_INTR_STATE_NMI);
  3264. break;
  3265. case INTR_TYPE_SOFT_EXCEPTION:
  3266. vmx->vcpu.arch.event_exit_inst_len =
  3267. vmcs_read32(instr_len_field);
  3268. /* fall through */
  3269. case INTR_TYPE_HARD_EXCEPTION:
  3270. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  3271. u32 err = vmcs_read32(error_code_field);
  3272. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  3273. } else
  3274. kvm_queue_exception(&vmx->vcpu, vector);
  3275. break;
  3276. case INTR_TYPE_SOFT_INTR:
  3277. vmx->vcpu.arch.event_exit_inst_len =
  3278. vmcs_read32(instr_len_field);
  3279. /* fall through */
  3280. case INTR_TYPE_EXT_INTR:
  3281. kvm_queue_interrupt(&vmx->vcpu, vector,
  3282. type == INTR_TYPE_SOFT_INTR);
  3283. break;
  3284. default:
  3285. break;
  3286. }
  3287. }
  3288. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  3289. {
  3290. __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
  3291. VM_EXIT_INSTRUCTION_LEN,
  3292. IDT_VECTORING_ERROR_CODE);
  3293. }
  3294. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  3295. {
  3296. __vmx_complete_interrupts(to_vmx(vcpu),
  3297. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  3298. VM_ENTRY_INSTRUCTION_LEN,
  3299. VM_ENTRY_EXCEPTION_ERROR_CODE);
  3300. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  3301. }
  3302. #ifdef CONFIG_X86_64
  3303. #define R "r"
  3304. #define Q "q"
  3305. #else
  3306. #define R "e"
  3307. #define Q "l"
  3308. #endif
  3309. static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
  3310. {
  3311. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3312. /* Record the guest's net vcpu time for enforced NMI injections. */
  3313. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  3314. vmx->entry_time = ktime_get();
  3315. /* Don't enter VMX if guest state is invalid, let the exit handler
  3316. start emulation until we arrive back to a valid state */
  3317. if (vmx->emulation_required && emulate_invalid_guest_state)
  3318. return;
  3319. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  3320. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  3321. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  3322. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  3323. /* When single-stepping over STI and MOV SS, we must clear the
  3324. * corresponding interruptibility bits in the guest state. Otherwise
  3325. * vmentry fails as it then expects bit 14 (BS) in pending debug
  3326. * exceptions being set, but that's not correct for the guest debugging
  3327. * case. */
  3328. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3329. vmx_set_interrupt_shadow(vcpu, 0);
  3330. asm(
  3331. /* Store host registers */
  3332. "push %%"R"dx; push %%"R"bp;"
  3333. "push %%"R"cx \n\t"
  3334. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  3335. "je 1f \n\t"
  3336. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  3337. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  3338. "1: \n\t"
  3339. /* Reload cr2 if changed */
  3340. "mov %c[cr2](%0), %%"R"ax \n\t"
  3341. "mov %%cr2, %%"R"dx \n\t"
  3342. "cmp %%"R"ax, %%"R"dx \n\t"
  3343. "je 2f \n\t"
  3344. "mov %%"R"ax, %%cr2 \n\t"
  3345. "2: \n\t"
  3346. /* Check if vmlaunch of vmresume is needed */
  3347. "cmpl $0, %c[launched](%0) \n\t"
  3348. /* Load guest registers. Don't clobber flags. */
  3349. "mov %c[rax](%0), %%"R"ax \n\t"
  3350. "mov %c[rbx](%0), %%"R"bx \n\t"
  3351. "mov %c[rdx](%0), %%"R"dx \n\t"
  3352. "mov %c[rsi](%0), %%"R"si \n\t"
  3353. "mov %c[rdi](%0), %%"R"di \n\t"
  3354. "mov %c[rbp](%0), %%"R"bp \n\t"
  3355. #ifdef CONFIG_X86_64
  3356. "mov %c[r8](%0), %%r8 \n\t"
  3357. "mov %c[r9](%0), %%r9 \n\t"
  3358. "mov %c[r10](%0), %%r10 \n\t"
  3359. "mov %c[r11](%0), %%r11 \n\t"
  3360. "mov %c[r12](%0), %%r12 \n\t"
  3361. "mov %c[r13](%0), %%r13 \n\t"
  3362. "mov %c[r14](%0), %%r14 \n\t"
  3363. "mov %c[r15](%0), %%r15 \n\t"
  3364. #endif
  3365. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  3366. /* Enter guest mode */
  3367. "jne .Llaunched \n\t"
  3368. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  3369. "jmp .Lkvm_vmx_return \n\t"
  3370. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  3371. ".Lkvm_vmx_return: "
  3372. /* Save guest registers, load host registers, keep flags */
  3373. "xchg %0, (%%"R"sp) \n\t"
  3374. "mov %%"R"ax, %c[rax](%0) \n\t"
  3375. "mov %%"R"bx, %c[rbx](%0) \n\t"
  3376. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  3377. "mov %%"R"dx, %c[rdx](%0) \n\t"
  3378. "mov %%"R"si, %c[rsi](%0) \n\t"
  3379. "mov %%"R"di, %c[rdi](%0) \n\t"
  3380. "mov %%"R"bp, %c[rbp](%0) \n\t"
  3381. #ifdef CONFIG_X86_64
  3382. "mov %%r8, %c[r8](%0) \n\t"
  3383. "mov %%r9, %c[r9](%0) \n\t"
  3384. "mov %%r10, %c[r10](%0) \n\t"
  3385. "mov %%r11, %c[r11](%0) \n\t"
  3386. "mov %%r12, %c[r12](%0) \n\t"
  3387. "mov %%r13, %c[r13](%0) \n\t"
  3388. "mov %%r14, %c[r14](%0) \n\t"
  3389. "mov %%r15, %c[r15](%0) \n\t"
  3390. #endif
  3391. "mov %%cr2, %%"R"ax \n\t"
  3392. "mov %%"R"ax, %c[cr2](%0) \n\t"
  3393. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  3394. "setbe %c[fail](%0) \n\t"
  3395. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  3396. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  3397. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  3398. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  3399. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  3400. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  3401. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  3402. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  3403. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  3404. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  3405. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  3406. #ifdef CONFIG_X86_64
  3407. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  3408. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  3409. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  3410. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  3411. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  3412. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  3413. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  3414. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  3415. #endif
  3416. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  3417. : "cc", "memory"
  3418. , R"ax", R"bx", R"di", R"si"
  3419. #ifdef CONFIG_X86_64
  3420. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  3421. #endif
  3422. );
  3423. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  3424. | (1 << VCPU_EXREG_PDPTR));
  3425. vcpu->arch.regs_dirty = 0;
  3426. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  3427. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  3428. vmx->launched = 1;
  3429. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  3430. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  3431. vmx_complete_atomic_exit(vmx);
  3432. vmx_recover_nmi_blocking(vmx);
  3433. vmx_complete_interrupts(vmx);
  3434. }
  3435. #undef R
  3436. #undef Q
  3437. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  3438. {
  3439. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3440. if (vmx->vmcs) {
  3441. vcpu_clear(vmx);
  3442. free_vmcs(vmx->vmcs);
  3443. vmx->vmcs = NULL;
  3444. }
  3445. }
  3446. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  3447. {
  3448. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3449. free_vpid(vmx);
  3450. vmx_free_vmcs(vcpu);
  3451. kfree(vmx->guest_msrs);
  3452. kvm_vcpu_uninit(vcpu);
  3453. kmem_cache_free(kvm_vcpu_cache, vmx);
  3454. }
  3455. static inline void vmcs_init(struct vmcs *vmcs)
  3456. {
  3457. u64 phys_addr = __pa(per_cpu(vmxarea, raw_smp_processor_id()));
  3458. if (!vmm_exclusive)
  3459. kvm_cpu_vmxon(phys_addr);
  3460. vmcs_clear(vmcs);
  3461. if (!vmm_exclusive)
  3462. kvm_cpu_vmxoff();
  3463. }
  3464. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  3465. {
  3466. int err;
  3467. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  3468. int cpu;
  3469. if (!vmx)
  3470. return ERR_PTR(-ENOMEM);
  3471. allocate_vpid(vmx);
  3472. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  3473. if (err)
  3474. goto free_vcpu;
  3475. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3476. if (!vmx->guest_msrs) {
  3477. err = -ENOMEM;
  3478. goto uninit_vcpu;
  3479. }
  3480. vmx->vmcs = alloc_vmcs();
  3481. if (!vmx->vmcs)
  3482. goto free_msrs;
  3483. vmcs_init(vmx->vmcs);
  3484. cpu = get_cpu();
  3485. vmx_vcpu_load(&vmx->vcpu, cpu);
  3486. vmx->vcpu.cpu = cpu;
  3487. err = vmx_vcpu_setup(vmx);
  3488. vmx_vcpu_put(&vmx->vcpu);
  3489. put_cpu();
  3490. if (err)
  3491. goto free_vmcs;
  3492. if (vm_need_virtualize_apic_accesses(kvm))
  3493. if (alloc_apic_access_page(kvm) != 0)
  3494. goto free_vmcs;
  3495. if (enable_ept) {
  3496. if (!kvm->arch.ept_identity_map_addr)
  3497. kvm->arch.ept_identity_map_addr =
  3498. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  3499. if (alloc_identity_pagetable(kvm) != 0)
  3500. goto free_vmcs;
  3501. }
  3502. return &vmx->vcpu;
  3503. free_vmcs:
  3504. free_vmcs(vmx->vmcs);
  3505. free_msrs:
  3506. kfree(vmx->guest_msrs);
  3507. uninit_vcpu:
  3508. kvm_vcpu_uninit(&vmx->vcpu);
  3509. free_vcpu:
  3510. free_vpid(vmx);
  3511. kmem_cache_free(kvm_vcpu_cache, vmx);
  3512. return ERR_PTR(err);
  3513. }
  3514. static void __init vmx_check_processor_compat(void *rtn)
  3515. {
  3516. struct vmcs_config vmcs_conf;
  3517. *(int *)rtn = 0;
  3518. if (setup_vmcs_config(&vmcs_conf) < 0)
  3519. *(int *)rtn = -EIO;
  3520. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  3521. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  3522. smp_processor_id());
  3523. *(int *)rtn = -EIO;
  3524. }
  3525. }
  3526. static int get_ept_level(void)
  3527. {
  3528. return VMX_EPT_DEFAULT_GAW + 1;
  3529. }
  3530. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  3531. {
  3532. u64 ret;
  3533. /* For VT-d and EPT combination
  3534. * 1. MMIO: always map as UC
  3535. * 2. EPT with VT-d:
  3536. * a. VT-d without snooping control feature: can't guarantee the
  3537. * result, try to trust guest.
  3538. * b. VT-d with snooping control feature: snooping control feature of
  3539. * VT-d engine can guarantee the cache correctness. Just set it
  3540. * to WB to keep consistent with host. So the same as item 3.
  3541. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  3542. * consistent with host MTRR
  3543. */
  3544. if (is_mmio)
  3545. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  3546. else if (vcpu->kvm->arch.iommu_domain &&
  3547. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  3548. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  3549. VMX_EPT_MT_EPTE_SHIFT;
  3550. else
  3551. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  3552. | VMX_EPT_IPAT_BIT;
  3553. return ret;
  3554. }
  3555. #define _ER(x) { EXIT_REASON_##x, #x }
  3556. static const struct trace_print_flags vmx_exit_reasons_str[] = {
  3557. _ER(EXCEPTION_NMI),
  3558. _ER(EXTERNAL_INTERRUPT),
  3559. _ER(TRIPLE_FAULT),
  3560. _ER(PENDING_INTERRUPT),
  3561. _ER(NMI_WINDOW),
  3562. _ER(TASK_SWITCH),
  3563. _ER(CPUID),
  3564. _ER(HLT),
  3565. _ER(INVLPG),
  3566. _ER(RDPMC),
  3567. _ER(RDTSC),
  3568. _ER(VMCALL),
  3569. _ER(VMCLEAR),
  3570. _ER(VMLAUNCH),
  3571. _ER(VMPTRLD),
  3572. _ER(VMPTRST),
  3573. _ER(VMREAD),
  3574. _ER(VMRESUME),
  3575. _ER(VMWRITE),
  3576. _ER(VMOFF),
  3577. _ER(VMON),
  3578. _ER(CR_ACCESS),
  3579. _ER(DR_ACCESS),
  3580. _ER(IO_INSTRUCTION),
  3581. _ER(MSR_READ),
  3582. _ER(MSR_WRITE),
  3583. _ER(MWAIT_INSTRUCTION),
  3584. _ER(MONITOR_INSTRUCTION),
  3585. _ER(PAUSE_INSTRUCTION),
  3586. _ER(MCE_DURING_VMENTRY),
  3587. _ER(TPR_BELOW_THRESHOLD),
  3588. _ER(APIC_ACCESS),
  3589. _ER(EPT_VIOLATION),
  3590. _ER(EPT_MISCONFIG),
  3591. _ER(WBINVD),
  3592. { -1, NULL }
  3593. };
  3594. #undef _ER
  3595. static int vmx_get_lpage_level(void)
  3596. {
  3597. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  3598. return PT_DIRECTORY_LEVEL;
  3599. else
  3600. /* For shadow and EPT supported 1GB page */
  3601. return PT_PDPE_LEVEL;
  3602. }
  3603. static inline u32 bit(int bitno)
  3604. {
  3605. return 1 << (bitno & 31);
  3606. }
  3607. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  3608. {
  3609. struct kvm_cpuid_entry2 *best;
  3610. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3611. u32 exec_control;
  3612. vmx->rdtscp_enabled = false;
  3613. if (vmx_rdtscp_supported()) {
  3614. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  3615. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  3616. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  3617. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  3618. vmx->rdtscp_enabled = true;
  3619. else {
  3620. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  3621. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3622. exec_control);
  3623. }
  3624. }
  3625. }
  3626. }
  3627. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  3628. {
  3629. }
  3630. static struct kvm_x86_ops vmx_x86_ops = {
  3631. .cpu_has_kvm_support = cpu_has_kvm_support,
  3632. .disabled_by_bios = vmx_disabled_by_bios,
  3633. .hardware_setup = hardware_setup,
  3634. .hardware_unsetup = hardware_unsetup,
  3635. .check_processor_compatibility = vmx_check_processor_compat,
  3636. .hardware_enable = hardware_enable,
  3637. .hardware_disable = hardware_disable,
  3638. .cpu_has_accelerated_tpr = report_flexpriority,
  3639. .vcpu_create = vmx_create_vcpu,
  3640. .vcpu_free = vmx_free_vcpu,
  3641. .vcpu_reset = vmx_vcpu_reset,
  3642. .prepare_guest_switch = vmx_save_host_state,
  3643. .vcpu_load = vmx_vcpu_load,
  3644. .vcpu_put = vmx_vcpu_put,
  3645. .set_guest_debug = set_guest_debug,
  3646. .get_msr = vmx_get_msr,
  3647. .set_msr = vmx_set_msr,
  3648. .get_segment_base = vmx_get_segment_base,
  3649. .get_segment = vmx_get_segment,
  3650. .set_segment = vmx_set_segment,
  3651. .get_cpl = vmx_get_cpl,
  3652. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  3653. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  3654. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  3655. .set_cr0 = vmx_set_cr0,
  3656. .set_cr3 = vmx_set_cr3,
  3657. .set_cr4 = vmx_set_cr4,
  3658. .set_efer = vmx_set_efer,
  3659. .get_idt = vmx_get_idt,
  3660. .set_idt = vmx_set_idt,
  3661. .get_gdt = vmx_get_gdt,
  3662. .set_gdt = vmx_set_gdt,
  3663. .set_dr7 = vmx_set_dr7,
  3664. .cache_reg = vmx_cache_reg,
  3665. .get_rflags = vmx_get_rflags,
  3666. .set_rflags = vmx_set_rflags,
  3667. .fpu_activate = vmx_fpu_activate,
  3668. .fpu_deactivate = vmx_fpu_deactivate,
  3669. .tlb_flush = vmx_flush_tlb,
  3670. .run = vmx_vcpu_run,
  3671. .handle_exit = vmx_handle_exit,
  3672. .skip_emulated_instruction = skip_emulated_instruction,
  3673. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  3674. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  3675. .patch_hypercall = vmx_patch_hypercall,
  3676. .set_irq = vmx_inject_irq,
  3677. .set_nmi = vmx_inject_nmi,
  3678. .queue_exception = vmx_queue_exception,
  3679. .cancel_injection = vmx_cancel_injection,
  3680. .interrupt_allowed = vmx_interrupt_allowed,
  3681. .nmi_allowed = vmx_nmi_allowed,
  3682. .get_nmi_mask = vmx_get_nmi_mask,
  3683. .set_nmi_mask = vmx_set_nmi_mask,
  3684. .enable_nmi_window = enable_nmi_window,
  3685. .enable_irq_window = enable_irq_window,
  3686. .update_cr8_intercept = update_cr8_intercept,
  3687. .set_tss_addr = vmx_set_tss_addr,
  3688. .get_tdp_level = get_ept_level,
  3689. .get_mt_mask = vmx_get_mt_mask,
  3690. .exit_reasons_str = vmx_exit_reasons_str,
  3691. .get_lpage_level = vmx_get_lpage_level,
  3692. .cpuid_update = vmx_cpuid_update,
  3693. .rdtscp_supported = vmx_rdtscp_supported,
  3694. .set_supported_cpuid = vmx_set_supported_cpuid,
  3695. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  3696. .write_tsc_offset = vmx_write_tsc_offset,
  3697. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  3698. .set_tdp_cr3 = vmx_set_cr3,
  3699. };
  3700. static int __init vmx_init(void)
  3701. {
  3702. int r, i;
  3703. rdmsrl_safe(MSR_EFER, &host_efer);
  3704. for (i = 0; i < NR_VMX_MSR; ++i)
  3705. kvm_define_shared_msr(i, vmx_msr_index[i]);
  3706. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  3707. if (!vmx_io_bitmap_a)
  3708. return -ENOMEM;
  3709. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  3710. if (!vmx_io_bitmap_b) {
  3711. r = -ENOMEM;
  3712. goto out;
  3713. }
  3714. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  3715. if (!vmx_msr_bitmap_legacy) {
  3716. r = -ENOMEM;
  3717. goto out1;
  3718. }
  3719. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  3720. if (!vmx_msr_bitmap_longmode) {
  3721. r = -ENOMEM;
  3722. goto out2;
  3723. }
  3724. /*
  3725. * Allow direct access to the PC debug port (it is often used for I/O
  3726. * delays, but the vmexits simply slow things down).
  3727. */
  3728. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  3729. clear_bit(0x80, vmx_io_bitmap_a);
  3730. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  3731. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  3732. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  3733. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  3734. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  3735. __alignof__(struct vcpu_vmx), THIS_MODULE);
  3736. if (r)
  3737. goto out3;
  3738. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  3739. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  3740. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  3741. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  3742. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  3743. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  3744. if (enable_ept) {
  3745. bypass_guest_pf = 0;
  3746. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  3747. VMX_EPT_WRITABLE_MASK);
  3748. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  3749. VMX_EPT_EXECUTABLE_MASK);
  3750. kvm_enable_tdp();
  3751. } else
  3752. kvm_disable_tdp();
  3753. if (bypass_guest_pf)
  3754. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  3755. return 0;
  3756. out3:
  3757. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3758. out2:
  3759. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3760. out1:
  3761. free_page((unsigned long)vmx_io_bitmap_b);
  3762. out:
  3763. free_page((unsigned long)vmx_io_bitmap_a);
  3764. return r;
  3765. }
  3766. static void __exit vmx_exit(void)
  3767. {
  3768. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3769. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3770. free_page((unsigned long)vmx_io_bitmap_b);
  3771. free_page((unsigned long)vmx_io_bitmap_a);
  3772. kvm_exit();
  3773. }
  3774. module_init(vmx_init)
  3775. module_exit(vmx_exit)