lapic.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <asm/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #ifndef CONFIG_X86_64
  40. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  41. #else
  42. #define mod_64(x, y) ((x) % (y))
  43. #endif
  44. #define PRId64 "d"
  45. #define PRIx64 "llx"
  46. #define PRIu64 "u"
  47. #define PRIo64 "o"
  48. #define APIC_BUS_CYCLE_NS 1
  49. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  50. #define apic_debug(fmt, arg...)
  51. #define APIC_LVT_NUM 6
  52. /* 14 is the version for Xeon and Pentium 8.4.8*/
  53. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  54. #define LAPIC_MMIO_LENGTH (1 << 12)
  55. /* followed define is not in apicdef.h */
  56. #define APIC_SHORT_MASK 0xc0000
  57. #define APIC_DEST_NOSHORT 0x0
  58. #define APIC_DEST_MASK 0x800
  59. #define MAX_APIC_VECTOR 256
  60. #define VEC_POS(v) ((v) & (32 - 1))
  61. #define REG_POS(v) (((v) >> 5) << 4)
  62. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  63. {
  64. return *((u32 *) (apic->regs + reg_off));
  65. }
  66. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  67. {
  68. *((u32 *) (apic->regs + reg_off)) = val;
  69. }
  70. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  71. {
  72. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  73. }
  74. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  75. {
  76. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  77. }
  78. static inline void apic_set_vector(int vec, void *bitmap)
  79. {
  80. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  81. }
  82. static inline void apic_clear_vector(int vec, void *bitmap)
  83. {
  84. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  85. }
  86. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  87. {
  88. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  89. }
  90. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  91. {
  92. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  93. }
  94. static inline int apic_enabled(struct kvm_lapic *apic)
  95. {
  96. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  97. }
  98. #define LVT_MASK \
  99. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  100. #define LINT_MASK \
  101. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  102. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  103. static inline int kvm_apic_id(struct kvm_lapic *apic)
  104. {
  105. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  106. }
  107. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  108. {
  109. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  110. }
  111. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  112. {
  113. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  114. }
  115. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  116. {
  117. return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
  118. }
  119. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  120. {
  121. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  122. }
  123. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  124. {
  125. struct kvm_lapic *apic = vcpu->arch.apic;
  126. struct kvm_cpuid_entry2 *feat;
  127. u32 v = APIC_VERSION;
  128. if (!irqchip_in_kernel(vcpu->kvm))
  129. return;
  130. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  131. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  132. v |= APIC_LVR_DIRECTED_EOI;
  133. apic_set_reg(apic, APIC_LVR, v);
  134. }
  135. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  136. {
  137. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  138. }
  139. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  140. LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
  141. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  142. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  143. LINT_MASK, LINT_MASK, /* LVT0-1 */
  144. LVT_MASK /* LVTERR */
  145. };
  146. static int find_highest_vector(void *bitmap)
  147. {
  148. u32 *word = bitmap;
  149. int word_offset = MAX_APIC_VECTOR >> 5;
  150. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  151. continue;
  152. if (likely(!word_offset && !word[0]))
  153. return -1;
  154. else
  155. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  156. }
  157. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  158. {
  159. apic->irr_pending = true;
  160. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  161. }
  162. static inline int apic_search_irr(struct kvm_lapic *apic)
  163. {
  164. return find_highest_vector(apic->regs + APIC_IRR);
  165. }
  166. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  167. {
  168. int result;
  169. if (!apic->irr_pending)
  170. return -1;
  171. result = apic_search_irr(apic);
  172. ASSERT(result == -1 || result >= 16);
  173. return result;
  174. }
  175. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  176. {
  177. apic->irr_pending = false;
  178. apic_clear_vector(vec, apic->regs + APIC_IRR);
  179. if (apic_search_irr(apic) != -1)
  180. apic->irr_pending = true;
  181. }
  182. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  183. {
  184. struct kvm_lapic *apic = vcpu->arch.apic;
  185. int highest_irr;
  186. /* This may race with setting of irr in __apic_accept_irq() and
  187. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  188. * will cause vmexit immediately and the value will be recalculated
  189. * on the next vmentry.
  190. */
  191. if (!apic)
  192. return 0;
  193. highest_irr = apic_find_highest_irr(apic);
  194. return highest_irr;
  195. }
  196. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  197. int vector, int level, int trig_mode);
  198. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  199. {
  200. struct kvm_lapic *apic = vcpu->arch.apic;
  201. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  202. irq->level, irq->trig_mode);
  203. }
  204. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  205. {
  206. int result;
  207. result = find_highest_vector(apic->regs + APIC_ISR);
  208. ASSERT(result == -1 || result >= 16);
  209. return result;
  210. }
  211. static void apic_update_ppr(struct kvm_lapic *apic)
  212. {
  213. u32 tpr, isrv, ppr, old_ppr;
  214. int isr;
  215. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  216. tpr = apic_get_reg(apic, APIC_TASKPRI);
  217. isr = apic_find_highest_isr(apic);
  218. isrv = (isr != -1) ? isr : 0;
  219. if ((tpr & 0xf0) >= (isrv & 0xf0))
  220. ppr = tpr & 0xff;
  221. else
  222. ppr = isrv & 0xf0;
  223. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  224. apic, ppr, isr, isrv);
  225. if (old_ppr != ppr) {
  226. apic_set_reg(apic, APIC_PROCPRI, ppr);
  227. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  228. }
  229. }
  230. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  231. {
  232. apic_set_reg(apic, APIC_TASKPRI, tpr);
  233. apic_update_ppr(apic);
  234. }
  235. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  236. {
  237. return dest == 0xff || kvm_apic_id(apic) == dest;
  238. }
  239. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  240. {
  241. int result = 0;
  242. u32 logical_id;
  243. if (apic_x2apic_mode(apic)) {
  244. logical_id = apic_get_reg(apic, APIC_LDR);
  245. return logical_id & mda;
  246. }
  247. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  248. switch (apic_get_reg(apic, APIC_DFR)) {
  249. case APIC_DFR_FLAT:
  250. if (logical_id & mda)
  251. result = 1;
  252. break;
  253. case APIC_DFR_CLUSTER:
  254. if (((logical_id >> 4) == (mda >> 0x4))
  255. && (logical_id & mda & 0xf))
  256. result = 1;
  257. break;
  258. default:
  259. printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
  260. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  261. break;
  262. }
  263. return result;
  264. }
  265. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  266. int short_hand, int dest, int dest_mode)
  267. {
  268. int result = 0;
  269. struct kvm_lapic *target = vcpu->arch.apic;
  270. apic_debug("target %p, source %p, dest 0x%x, "
  271. "dest_mode 0x%x, short_hand 0x%x\n",
  272. target, source, dest, dest_mode, short_hand);
  273. ASSERT(target);
  274. switch (short_hand) {
  275. case APIC_DEST_NOSHORT:
  276. if (dest_mode == 0)
  277. /* Physical mode. */
  278. result = kvm_apic_match_physical_addr(target, dest);
  279. else
  280. /* Logical mode. */
  281. result = kvm_apic_match_logical_addr(target, dest);
  282. break;
  283. case APIC_DEST_SELF:
  284. result = (target == source);
  285. break;
  286. case APIC_DEST_ALLINC:
  287. result = 1;
  288. break;
  289. case APIC_DEST_ALLBUT:
  290. result = (target != source);
  291. break;
  292. default:
  293. printk(KERN_WARNING "Bad dest shorthand value %x\n",
  294. short_hand);
  295. break;
  296. }
  297. return result;
  298. }
  299. /*
  300. * Add a pending IRQ into lapic.
  301. * Return 1 if successfully added and 0 if discarded.
  302. */
  303. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  304. int vector, int level, int trig_mode)
  305. {
  306. int result = 0;
  307. struct kvm_vcpu *vcpu = apic->vcpu;
  308. switch (delivery_mode) {
  309. case APIC_DM_LOWEST:
  310. vcpu->arch.apic_arb_prio++;
  311. case APIC_DM_FIXED:
  312. /* FIXME add logic for vcpu on reset */
  313. if (unlikely(!apic_enabled(apic)))
  314. break;
  315. if (trig_mode) {
  316. apic_debug("level trig mode for vector %d", vector);
  317. apic_set_vector(vector, apic->regs + APIC_TMR);
  318. } else
  319. apic_clear_vector(vector, apic->regs + APIC_TMR);
  320. result = !apic_test_and_set_irr(vector, apic);
  321. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  322. trig_mode, vector, !result);
  323. if (!result) {
  324. if (trig_mode)
  325. apic_debug("level trig mode repeatedly for "
  326. "vector %d", vector);
  327. break;
  328. }
  329. kvm_make_request(KVM_REQ_EVENT, vcpu);
  330. kvm_vcpu_kick(vcpu);
  331. break;
  332. case APIC_DM_REMRD:
  333. printk(KERN_DEBUG "Ignoring delivery mode 3\n");
  334. break;
  335. case APIC_DM_SMI:
  336. printk(KERN_DEBUG "Ignoring guest SMI\n");
  337. break;
  338. case APIC_DM_NMI:
  339. result = 1;
  340. kvm_inject_nmi(vcpu);
  341. kvm_vcpu_kick(vcpu);
  342. break;
  343. case APIC_DM_INIT:
  344. if (level) {
  345. result = 1;
  346. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  347. printk(KERN_DEBUG
  348. "INIT on a runnable vcpu %d\n",
  349. vcpu->vcpu_id);
  350. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  351. kvm_make_request(KVM_REQ_EVENT, vcpu);
  352. kvm_vcpu_kick(vcpu);
  353. } else {
  354. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  355. vcpu->vcpu_id);
  356. }
  357. break;
  358. case APIC_DM_STARTUP:
  359. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  360. vcpu->vcpu_id, vector);
  361. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  362. result = 1;
  363. vcpu->arch.sipi_vector = vector;
  364. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  365. kvm_make_request(KVM_REQ_EVENT, vcpu);
  366. kvm_vcpu_kick(vcpu);
  367. }
  368. break;
  369. case APIC_DM_EXTINT:
  370. /*
  371. * Should only be called by kvm_apic_local_deliver() with LVT0,
  372. * before NMI watchdog was enabled. Already handled by
  373. * kvm_apic_accept_pic_intr().
  374. */
  375. break;
  376. default:
  377. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  378. delivery_mode);
  379. break;
  380. }
  381. return result;
  382. }
  383. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  384. {
  385. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  386. }
  387. static void apic_set_eoi(struct kvm_lapic *apic)
  388. {
  389. int vector = apic_find_highest_isr(apic);
  390. int trigger_mode;
  391. /*
  392. * Not every write EOI will has corresponding ISR,
  393. * one example is when Kernel check timer on setup_IO_APIC
  394. */
  395. if (vector == -1)
  396. return;
  397. apic_clear_vector(vector, apic->regs + APIC_ISR);
  398. apic_update_ppr(apic);
  399. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  400. trigger_mode = IOAPIC_LEVEL_TRIG;
  401. else
  402. trigger_mode = IOAPIC_EDGE_TRIG;
  403. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  404. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  405. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  406. }
  407. static void apic_send_ipi(struct kvm_lapic *apic)
  408. {
  409. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  410. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  411. struct kvm_lapic_irq irq;
  412. irq.vector = icr_low & APIC_VECTOR_MASK;
  413. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  414. irq.dest_mode = icr_low & APIC_DEST_MASK;
  415. irq.level = icr_low & APIC_INT_ASSERT;
  416. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  417. irq.shorthand = icr_low & APIC_SHORT_MASK;
  418. if (apic_x2apic_mode(apic))
  419. irq.dest_id = icr_high;
  420. else
  421. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  422. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  423. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  424. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  425. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  426. icr_high, icr_low, irq.shorthand, irq.dest_id,
  427. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  428. irq.vector);
  429. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  430. }
  431. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  432. {
  433. ktime_t remaining;
  434. s64 ns;
  435. u32 tmcct;
  436. ASSERT(apic != NULL);
  437. /* if initial count is 0, current count should also be 0 */
  438. if (apic_get_reg(apic, APIC_TMICT) == 0)
  439. return 0;
  440. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  441. if (ktime_to_ns(remaining) < 0)
  442. remaining = ktime_set(0, 0);
  443. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  444. tmcct = div64_u64(ns,
  445. (APIC_BUS_CYCLE_NS * apic->divide_count));
  446. return tmcct;
  447. }
  448. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  449. {
  450. struct kvm_vcpu *vcpu = apic->vcpu;
  451. struct kvm_run *run = vcpu->run;
  452. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  453. run->tpr_access.rip = kvm_rip_read(vcpu);
  454. run->tpr_access.is_write = write;
  455. }
  456. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  457. {
  458. if (apic->vcpu->arch.tpr_access_reporting)
  459. __report_tpr_access(apic, write);
  460. }
  461. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  462. {
  463. u32 val = 0;
  464. if (offset >= LAPIC_MMIO_LENGTH)
  465. return 0;
  466. switch (offset) {
  467. case APIC_ID:
  468. if (apic_x2apic_mode(apic))
  469. val = kvm_apic_id(apic);
  470. else
  471. val = kvm_apic_id(apic) << 24;
  472. break;
  473. case APIC_ARBPRI:
  474. printk(KERN_WARNING "Access APIC ARBPRI register "
  475. "which is for P6\n");
  476. break;
  477. case APIC_TMCCT: /* Timer CCR */
  478. val = apic_get_tmcct(apic);
  479. break;
  480. case APIC_TASKPRI:
  481. report_tpr_access(apic, false);
  482. /* fall thru */
  483. default:
  484. apic_update_ppr(apic);
  485. val = apic_get_reg(apic, offset);
  486. break;
  487. }
  488. return val;
  489. }
  490. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  491. {
  492. return container_of(dev, struct kvm_lapic, dev);
  493. }
  494. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  495. void *data)
  496. {
  497. unsigned char alignment = offset & 0xf;
  498. u32 result;
  499. /* this bitmask has a bit cleared for each reserver register */
  500. static const u64 rmask = 0x43ff01ffffffe70cULL;
  501. if ((alignment + len) > 4) {
  502. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  503. offset, len);
  504. return 1;
  505. }
  506. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  507. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  508. offset);
  509. return 1;
  510. }
  511. result = __apic_read(apic, offset & ~0xf);
  512. trace_kvm_apic_read(offset, result);
  513. switch (len) {
  514. case 1:
  515. case 2:
  516. case 4:
  517. memcpy(data, (char *)&result + alignment, len);
  518. break;
  519. default:
  520. printk(KERN_ERR "Local APIC read with len = %x, "
  521. "should be 1,2, or 4 instead\n", len);
  522. break;
  523. }
  524. return 0;
  525. }
  526. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  527. {
  528. return apic_hw_enabled(apic) &&
  529. addr >= apic->base_address &&
  530. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  531. }
  532. static int apic_mmio_read(struct kvm_io_device *this,
  533. gpa_t address, int len, void *data)
  534. {
  535. struct kvm_lapic *apic = to_lapic(this);
  536. u32 offset = address - apic->base_address;
  537. if (!apic_mmio_in_range(apic, address))
  538. return -EOPNOTSUPP;
  539. apic_reg_read(apic, offset, len, data);
  540. return 0;
  541. }
  542. static void update_divide_count(struct kvm_lapic *apic)
  543. {
  544. u32 tmp1, tmp2, tdcr;
  545. tdcr = apic_get_reg(apic, APIC_TDCR);
  546. tmp1 = tdcr & 0xf;
  547. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  548. apic->divide_count = 0x1 << (tmp2 & 0x7);
  549. apic_debug("timer divide count is 0x%x\n",
  550. apic->divide_count);
  551. }
  552. static void start_apic_timer(struct kvm_lapic *apic)
  553. {
  554. ktime_t now = apic->lapic_timer.timer.base->get_time();
  555. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
  556. APIC_BUS_CYCLE_NS * apic->divide_count;
  557. atomic_set(&apic->lapic_timer.pending, 0);
  558. if (!apic->lapic_timer.period)
  559. return;
  560. /*
  561. * Do not allow the guest to program periodic timers with small
  562. * interval, since the hrtimers are not throttled by the host
  563. * scheduler.
  564. */
  565. if (apic_lvtt_period(apic)) {
  566. if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
  567. apic->lapic_timer.period = NSEC_PER_MSEC/2;
  568. }
  569. hrtimer_start(&apic->lapic_timer.timer,
  570. ktime_add_ns(now, apic->lapic_timer.period),
  571. HRTIMER_MODE_ABS);
  572. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  573. PRIx64 ", "
  574. "timer initial count 0x%x, period %lldns, "
  575. "expire @ 0x%016" PRIx64 ".\n", __func__,
  576. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  577. apic_get_reg(apic, APIC_TMICT),
  578. apic->lapic_timer.period,
  579. ktime_to_ns(ktime_add_ns(now,
  580. apic->lapic_timer.period)));
  581. }
  582. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  583. {
  584. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  585. if (apic_lvt_nmi_mode(lvt0_val)) {
  586. if (!nmi_wd_enabled) {
  587. apic_debug("Receive NMI setting on APIC_LVT0 "
  588. "for cpu %d\n", apic->vcpu->vcpu_id);
  589. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  590. }
  591. } else if (nmi_wd_enabled)
  592. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  593. }
  594. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  595. {
  596. int ret = 0;
  597. trace_kvm_apic_write(reg, val);
  598. switch (reg) {
  599. case APIC_ID: /* Local APIC ID */
  600. if (!apic_x2apic_mode(apic))
  601. apic_set_reg(apic, APIC_ID, val);
  602. else
  603. ret = 1;
  604. break;
  605. case APIC_TASKPRI:
  606. report_tpr_access(apic, true);
  607. apic_set_tpr(apic, val & 0xff);
  608. break;
  609. case APIC_EOI:
  610. apic_set_eoi(apic);
  611. break;
  612. case APIC_LDR:
  613. if (!apic_x2apic_mode(apic))
  614. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  615. else
  616. ret = 1;
  617. break;
  618. case APIC_DFR:
  619. if (!apic_x2apic_mode(apic))
  620. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  621. else
  622. ret = 1;
  623. break;
  624. case APIC_SPIV: {
  625. u32 mask = 0x3ff;
  626. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  627. mask |= APIC_SPIV_DIRECTED_EOI;
  628. apic_set_reg(apic, APIC_SPIV, val & mask);
  629. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  630. int i;
  631. u32 lvt_val;
  632. for (i = 0; i < APIC_LVT_NUM; i++) {
  633. lvt_val = apic_get_reg(apic,
  634. APIC_LVTT + 0x10 * i);
  635. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  636. lvt_val | APIC_LVT_MASKED);
  637. }
  638. atomic_set(&apic->lapic_timer.pending, 0);
  639. }
  640. break;
  641. }
  642. case APIC_ICR:
  643. /* No delay here, so we always clear the pending bit */
  644. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  645. apic_send_ipi(apic);
  646. break;
  647. case APIC_ICR2:
  648. if (!apic_x2apic_mode(apic))
  649. val &= 0xff000000;
  650. apic_set_reg(apic, APIC_ICR2, val);
  651. break;
  652. case APIC_LVT0:
  653. apic_manage_nmi_watchdog(apic, val);
  654. case APIC_LVTT:
  655. case APIC_LVTTHMR:
  656. case APIC_LVTPC:
  657. case APIC_LVT1:
  658. case APIC_LVTERR:
  659. /* TODO: Check vector */
  660. if (!apic_sw_enabled(apic))
  661. val |= APIC_LVT_MASKED;
  662. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  663. apic_set_reg(apic, reg, val);
  664. break;
  665. case APIC_TMICT:
  666. hrtimer_cancel(&apic->lapic_timer.timer);
  667. apic_set_reg(apic, APIC_TMICT, val);
  668. start_apic_timer(apic);
  669. break;
  670. case APIC_TDCR:
  671. if (val & 4)
  672. printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
  673. apic_set_reg(apic, APIC_TDCR, val);
  674. update_divide_count(apic);
  675. break;
  676. case APIC_ESR:
  677. if (apic_x2apic_mode(apic) && val != 0) {
  678. printk(KERN_ERR "KVM_WRITE:ESR not zero %x\n", val);
  679. ret = 1;
  680. }
  681. break;
  682. case APIC_SELF_IPI:
  683. if (apic_x2apic_mode(apic)) {
  684. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  685. } else
  686. ret = 1;
  687. break;
  688. default:
  689. ret = 1;
  690. break;
  691. }
  692. if (ret)
  693. apic_debug("Local APIC Write to read-only register %x\n", reg);
  694. return ret;
  695. }
  696. static int apic_mmio_write(struct kvm_io_device *this,
  697. gpa_t address, int len, const void *data)
  698. {
  699. struct kvm_lapic *apic = to_lapic(this);
  700. unsigned int offset = address - apic->base_address;
  701. u32 val;
  702. if (!apic_mmio_in_range(apic, address))
  703. return -EOPNOTSUPP;
  704. /*
  705. * APIC register must be aligned on 128-bits boundary.
  706. * 32/64/128 bits registers must be accessed thru 32 bits.
  707. * Refer SDM 8.4.1
  708. */
  709. if (len != 4 || (offset & 0xf)) {
  710. /* Don't shout loud, $infamous_os would cause only noise. */
  711. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  712. return 0;
  713. }
  714. val = *(u32*)data;
  715. /* too common printing */
  716. if (offset != APIC_EOI)
  717. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  718. "0x%x\n", __func__, offset, len, val);
  719. apic_reg_write(apic, offset & 0xff0, val);
  720. return 0;
  721. }
  722. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  723. {
  724. if (!vcpu->arch.apic)
  725. return;
  726. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  727. if (vcpu->arch.apic->regs_page)
  728. __free_page(vcpu->arch.apic->regs_page);
  729. kfree(vcpu->arch.apic);
  730. }
  731. /*
  732. *----------------------------------------------------------------------
  733. * LAPIC interface
  734. *----------------------------------------------------------------------
  735. */
  736. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  737. {
  738. struct kvm_lapic *apic = vcpu->arch.apic;
  739. if (!apic)
  740. return;
  741. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  742. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  743. }
  744. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  745. {
  746. struct kvm_lapic *apic = vcpu->arch.apic;
  747. u64 tpr;
  748. if (!apic)
  749. return 0;
  750. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  751. return (tpr & 0xf0) >> 4;
  752. }
  753. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  754. {
  755. struct kvm_lapic *apic = vcpu->arch.apic;
  756. if (!apic) {
  757. value |= MSR_IA32_APICBASE_BSP;
  758. vcpu->arch.apic_base = value;
  759. return;
  760. }
  761. if (!kvm_vcpu_is_bsp(apic->vcpu))
  762. value &= ~MSR_IA32_APICBASE_BSP;
  763. vcpu->arch.apic_base = value;
  764. if (apic_x2apic_mode(apic)) {
  765. u32 id = kvm_apic_id(apic);
  766. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  767. apic_set_reg(apic, APIC_LDR, ldr);
  768. }
  769. apic->base_address = apic->vcpu->arch.apic_base &
  770. MSR_IA32_APICBASE_BASE;
  771. /* with FSB delivery interrupt, we can restart APIC functionality */
  772. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  773. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  774. }
  775. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  776. {
  777. struct kvm_lapic *apic;
  778. int i;
  779. apic_debug("%s\n", __func__);
  780. ASSERT(vcpu);
  781. apic = vcpu->arch.apic;
  782. ASSERT(apic != NULL);
  783. /* Stop the timer in case it's a reset to an active apic */
  784. hrtimer_cancel(&apic->lapic_timer.timer);
  785. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  786. kvm_apic_set_version(apic->vcpu);
  787. for (i = 0; i < APIC_LVT_NUM; i++)
  788. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  789. apic_set_reg(apic, APIC_LVT0,
  790. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  791. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  792. apic_set_reg(apic, APIC_SPIV, 0xff);
  793. apic_set_reg(apic, APIC_TASKPRI, 0);
  794. apic_set_reg(apic, APIC_LDR, 0);
  795. apic_set_reg(apic, APIC_ESR, 0);
  796. apic_set_reg(apic, APIC_ICR, 0);
  797. apic_set_reg(apic, APIC_ICR2, 0);
  798. apic_set_reg(apic, APIC_TDCR, 0);
  799. apic_set_reg(apic, APIC_TMICT, 0);
  800. for (i = 0; i < 8; i++) {
  801. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  802. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  803. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  804. }
  805. apic->irr_pending = false;
  806. update_divide_count(apic);
  807. atomic_set(&apic->lapic_timer.pending, 0);
  808. if (kvm_vcpu_is_bsp(vcpu))
  809. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  810. apic_update_ppr(apic);
  811. vcpu->arch.apic_arb_prio = 0;
  812. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  813. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  814. vcpu, kvm_apic_id(apic),
  815. vcpu->arch.apic_base, apic->base_address);
  816. }
  817. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  818. {
  819. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  820. }
  821. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  822. {
  823. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  824. }
  825. /*
  826. *----------------------------------------------------------------------
  827. * timer interface
  828. *----------------------------------------------------------------------
  829. */
  830. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  831. {
  832. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  833. lapic_timer);
  834. return apic_lvtt_period(apic);
  835. }
  836. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  837. {
  838. struct kvm_lapic *lapic = vcpu->arch.apic;
  839. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  840. return atomic_read(&lapic->lapic_timer.pending);
  841. return 0;
  842. }
  843. static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  844. {
  845. u32 reg = apic_get_reg(apic, lvt_type);
  846. int vector, mode, trig_mode;
  847. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  848. vector = reg & APIC_VECTOR_MASK;
  849. mode = reg & APIC_MODE_MASK;
  850. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  851. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  852. }
  853. return 0;
  854. }
  855. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  856. {
  857. struct kvm_lapic *apic = vcpu->arch.apic;
  858. if (apic)
  859. kvm_apic_local_deliver(apic, APIC_LVT0);
  860. }
  861. static struct kvm_timer_ops lapic_timer_ops = {
  862. .is_periodic = lapic_is_periodic,
  863. };
  864. static const struct kvm_io_device_ops apic_mmio_ops = {
  865. .read = apic_mmio_read,
  866. .write = apic_mmio_write,
  867. };
  868. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  869. {
  870. struct kvm_lapic *apic;
  871. ASSERT(vcpu != NULL);
  872. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  873. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  874. if (!apic)
  875. goto nomem;
  876. vcpu->arch.apic = apic;
  877. apic->regs_page = alloc_page(GFP_KERNEL|__GFP_ZERO);
  878. if (apic->regs_page == NULL) {
  879. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  880. vcpu->vcpu_id);
  881. goto nomem_free_apic;
  882. }
  883. apic->regs = page_address(apic->regs_page);
  884. apic->vcpu = vcpu;
  885. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  886. HRTIMER_MODE_ABS);
  887. apic->lapic_timer.timer.function = kvm_timer_fn;
  888. apic->lapic_timer.t_ops = &lapic_timer_ops;
  889. apic->lapic_timer.kvm = vcpu->kvm;
  890. apic->lapic_timer.vcpu = vcpu;
  891. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  892. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  893. kvm_lapic_reset(vcpu);
  894. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  895. return 0;
  896. nomem_free_apic:
  897. kfree(apic);
  898. nomem:
  899. return -ENOMEM;
  900. }
  901. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  902. {
  903. struct kvm_lapic *apic = vcpu->arch.apic;
  904. int highest_irr;
  905. if (!apic || !apic_enabled(apic))
  906. return -1;
  907. apic_update_ppr(apic);
  908. highest_irr = apic_find_highest_irr(apic);
  909. if ((highest_irr == -1) ||
  910. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  911. return -1;
  912. return highest_irr;
  913. }
  914. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  915. {
  916. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  917. int r = 0;
  918. if (!apic_hw_enabled(vcpu->arch.apic))
  919. r = 1;
  920. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  921. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  922. r = 1;
  923. return r;
  924. }
  925. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  926. {
  927. struct kvm_lapic *apic = vcpu->arch.apic;
  928. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  929. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  930. atomic_dec(&apic->lapic_timer.pending);
  931. }
  932. }
  933. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  934. {
  935. int vector = kvm_apic_has_interrupt(vcpu);
  936. struct kvm_lapic *apic = vcpu->arch.apic;
  937. if (vector == -1)
  938. return -1;
  939. apic_set_vector(vector, apic->regs + APIC_ISR);
  940. apic_update_ppr(apic);
  941. apic_clear_irr(vector, apic);
  942. return vector;
  943. }
  944. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  945. {
  946. struct kvm_lapic *apic = vcpu->arch.apic;
  947. apic->base_address = vcpu->arch.apic_base &
  948. MSR_IA32_APICBASE_BASE;
  949. kvm_apic_set_version(vcpu);
  950. apic_update_ppr(apic);
  951. hrtimer_cancel(&apic->lapic_timer.timer);
  952. update_divide_count(apic);
  953. start_apic_timer(apic);
  954. apic->irr_pending = true;
  955. kvm_make_request(KVM_REQ_EVENT, vcpu);
  956. }
  957. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  958. {
  959. struct kvm_lapic *apic = vcpu->arch.apic;
  960. struct hrtimer *timer;
  961. if (!apic)
  962. return;
  963. timer = &apic->lapic_timer.timer;
  964. if (hrtimer_cancel(timer))
  965. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  966. }
  967. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  968. {
  969. u32 data;
  970. void *vapic;
  971. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  972. return;
  973. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  974. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  975. kunmap_atomic(vapic, KM_USER0);
  976. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  977. }
  978. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  979. {
  980. u32 data, tpr;
  981. int max_irr, max_isr;
  982. struct kvm_lapic *apic;
  983. void *vapic;
  984. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  985. return;
  986. apic = vcpu->arch.apic;
  987. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  988. max_irr = apic_find_highest_irr(apic);
  989. if (max_irr < 0)
  990. max_irr = 0;
  991. max_isr = apic_find_highest_isr(apic);
  992. if (max_isr < 0)
  993. max_isr = 0;
  994. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  995. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  996. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  997. kunmap_atomic(vapic, KM_USER0);
  998. }
  999. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1000. {
  1001. if (!irqchip_in_kernel(vcpu->kvm))
  1002. return;
  1003. vcpu->arch.apic->vapic_addr = vapic_addr;
  1004. }
  1005. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1006. {
  1007. struct kvm_lapic *apic = vcpu->arch.apic;
  1008. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1009. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1010. return 1;
  1011. /* if this is ICR write vector before command */
  1012. if (msr == 0x830)
  1013. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1014. return apic_reg_write(apic, reg, (u32)data);
  1015. }
  1016. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1017. {
  1018. struct kvm_lapic *apic = vcpu->arch.apic;
  1019. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1020. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1021. return 1;
  1022. if (apic_reg_read(apic, reg, 4, &low))
  1023. return 1;
  1024. if (msr == 0x830)
  1025. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1026. *data = (((u64)high) << 32) | low;
  1027. return 0;
  1028. }
  1029. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1030. {
  1031. struct kvm_lapic *apic = vcpu->arch.apic;
  1032. if (!irqchip_in_kernel(vcpu->kvm))
  1033. return 1;
  1034. /* if this is ICR write vector before command */
  1035. if (reg == APIC_ICR)
  1036. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1037. return apic_reg_write(apic, reg, (u32)data);
  1038. }
  1039. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1040. {
  1041. struct kvm_lapic *apic = vcpu->arch.apic;
  1042. u32 low, high = 0;
  1043. if (!irqchip_in_kernel(vcpu->kvm))
  1044. return 1;
  1045. if (apic_reg_read(apic, reg, 4, &low))
  1046. return 1;
  1047. if (reg == APIC_ICR)
  1048. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1049. *data = (((u64)high) << 32) | low;
  1050. return 0;
  1051. }