i8259.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. * Authors:
  26. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  27. * Port from Qemu.
  28. */
  29. #include <linux/mm.h>
  30. #include <linux/slab.h>
  31. #include <linux/bitops.h>
  32. #include "irq.h"
  33. #include <linux/kvm_host.h>
  34. #include "trace.h"
  35. static void pic_irq_request(struct kvm *kvm, int level);
  36. static void pic_lock(struct kvm_pic *s)
  37. __acquires(&s->lock)
  38. {
  39. spin_lock(&s->lock);
  40. }
  41. static void pic_unlock(struct kvm_pic *s)
  42. __releases(&s->lock)
  43. {
  44. bool wakeup = s->wakeup_needed;
  45. struct kvm_vcpu *vcpu, *found = NULL;
  46. int i;
  47. s->wakeup_needed = false;
  48. spin_unlock(&s->lock);
  49. if (wakeup) {
  50. kvm_for_each_vcpu(i, vcpu, s->kvm) {
  51. if (kvm_apic_accept_pic_intr(vcpu)) {
  52. found = vcpu;
  53. break;
  54. }
  55. }
  56. if (!found)
  57. found = s->kvm->bsp_vcpu;
  58. if (!found)
  59. return;
  60. kvm_make_request(KVM_REQ_EVENT, found);
  61. kvm_vcpu_kick(found);
  62. }
  63. }
  64. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  65. {
  66. s->isr &= ~(1 << irq);
  67. s->isr_ack |= (1 << irq);
  68. if (s != &s->pics_state->pics[0])
  69. irq += 8;
  70. /*
  71. * We are dropping lock while calling ack notifiers since ack
  72. * notifier callbacks for assigned devices call into PIC recursively.
  73. * Other interrupt may be delivered to PIC while lock is dropped but
  74. * it should be safe since PIC state is already updated at this stage.
  75. */
  76. pic_unlock(s->pics_state);
  77. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  78. pic_lock(s->pics_state);
  79. }
  80. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  81. {
  82. struct kvm_pic *s = pic_irqchip(kvm);
  83. pic_lock(s);
  84. s->pics[0].isr_ack = 0xff;
  85. s->pics[1].isr_ack = 0xff;
  86. pic_unlock(s);
  87. }
  88. /*
  89. * set irq level. If an edge is detected, then the IRR is set to 1
  90. */
  91. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  92. {
  93. int mask, ret = 1;
  94. mask = 1 << irq;
  95. if (s->elcr & mask) /* level triggered */
  96. if (level) {
  97. ret = !(s->irr & mask);
  98. s->irr |= mask;
  99. s->last_irr |= mask;
  100. } else {
  101. s->irr &= ~mask;
  102. s->last_irr &= ~mask;
  103. }
  104. else /* edge triggered */
  105. if (level) {
  106. if ((s->last_irr & mask) == 0) {
  107. ret = !(s->irr & mask);
  108. s->irr |= mask;
  109. }
  110. s->last_irr |= mask;
  111. } else
  112. s->last_irr &= ~mask;
  113. return (s->imr & mask) ? -1 : ret;
  114. }
  115. /*
  116. * return the highest priority found in mask (highest = smallest
  117. * number). Return 8 if no irq
  118. */
  119. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  120. {
  121. int priority;
  122. if (mask == 0)
  123. return 8;
  124. priority = 0;
  125. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  126. priority++;
  127. return priority;
  128. }
  129. /*
  130. * return the pic wanted interrupt. return -1 if none
  131. */
  132. static int pic_get_irq(struct kvm_kpic_state *s)
  133. {
  134. int mask, cur_priority, priority;
  135. mask = s->irr & ~s->imr;
  136. priority = get_priority(s, mask);
  137. if (priority == 8)
  138. return -1;
  139. /*
  140. * compute current priority. If special fully nested mode on the
  141. * master, the IRQ coming from the slave is not taken into account
  142. * for the priority computation.
  143. */
  144. mask = s->isr;
  145. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  146. mask &= ~(1 << 2);
  147. cur_priority = get_priority(s, mask);
  148. if (priority < cur_priority)
  149. /*
  150. * higher priority found: an irq should be generated
  151. */
  152. return (priority + s->priority_add) & 7;
  153. else
  154. return -1;
  155. }
  156. /*
  157. * raise irq to CPU if necessary. must be called every time the active
  158. * irq may change
  159. */
  160. static void pic_update_irq(struct kvm_pic *s)
  161. {
  162. int irq2, irq;
  163. irq2 = pic_get_irq(&s->pics[1]);
  164. if (irq2 >= 0) {
  165. /*
  166. * if irq request by slave pic, signal master PIC
  167. */
  168. pic_set_irq1(&s->pics[0], 2, 1);
  169. pic_set_irq1(&s->pics[0], 2, 0);
  170. }
  171. irq = pic_get_irq(&s->pics[0]);
  172. pic_irq_request(s->kvm, irq >= 0);
  173. }
  174. void kvm_pic_update_irq(struct kvm_pic *s)
  175. {
  176. pic_lock(s);
  177. pic_update_irq(s);
  178. pic_unlock(s);
  179. }
  180. int kvm_pic_set_irq(void *opaque, int irq, int level)
  181. {
  182. struct kvm_pic *s = opaque;
  183. int ret = -1;
  184. pic_lock(s);
  185. if (irq >= 0 && irq < PIC_NUM_PINS) {
  186. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  187. pic_update_irq(s);
  188. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  189. s->pics[irq >> 3].imr, ret == 0);
  190. }
  191. pic_unlock(s);
  192. return ret;
  193. }
  194. /*
  195. * acknowledge interrupt 'irq'
  196. */
  197. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  198. {
  199. s->isr |= 1 << irq;
  200. /*
  201. * We don't clear a level sensitive interrupt here
  202. */
  203. if (!(s->elcr & (1 << irq)))
  204. s->irr &= ~(1 << irq);
  205. if (s->auto_eoi) {
  206. if (s->rotate_on_auto_eoi)
  207. s->priority_add = (irq + 1) & 7;
  208. pic_clear_isr(s, irq);
  209. }
  210. }
  211. int kvm_pic_read_irq(struct kvm *kvm)
  212. {
  213. int irq, irq2, intno;
  214. struct kvm_pic *s = pic_irqchip(kvm);
  215. pic_lock(s);
  216. irq = pic_get_irq(&s->pics[0]);
  217. if (irq >= 0) {
  218. pic_intack(&s->pics[0], irq);
  219. if (irq == 2) {
  220. irq2 = pic_get_irq(&s->pics[1]);
  221. if (irq2 >= 0)
  222. pic_intack(&s->pics[1], irq2);
  223. else
  224. /*
  225. * spurious IRQ on slave controller
  226. */
  227. irq2 = 7;
  228. intno = s->pics[1].irq_base + irq2;
  229. irq = irq2 + 8;
  230. } else
  231. intno = s->pics[0].irq_base + irq;
  232. } else {
  233. /*
  234. * spurious IRQ on host controller
  235. */
  236. irq = 7;
  237. intno = s->pics[0].irq_base + irq;
  238. }
  239. pic_update_irq(s);
  240. pic_unlock(s);
  241. return intno;
  242. }
  243. void kvm_pic_reset(struct kvm_kpic_state *s)
  244. {
  245. int irq;
  246. struct kvm_vcpu *vcpu0 = s->pics_state->kvm->bsp_vcpu;
  247. u8 irr = s->irr, isr = s->imr;
  248. s->last_irr = 0;
  249. s->irr = 0;
  250. s->imr = 0;
  251. s->isr = 0;
  252. s->isr_ack = 0xff;
  253. s->priority_add = 0;
  254. s->irq_base = 0;
  255. s->read_reg_select = 0;
  256. s->poll = 0;
  257. s->special_mask = 0;
  258. s->init_state = 0;
  259. s->auto_eoi = 0;
  260. s->rotate_on_auto_eoi = 0;
  261. s->special_fully_nested_mode = 0;
  262. s->init4 = 0;
  263. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  264. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  265. if (irr & (1 << irq) || isr & (1 << irq)) {
  266. pic_clear_isr(s, irq);
  267. }
  268. }
  269. }
  270. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  271. {
  272. struct kvm_kpic_state *s = opaque;
  273. int priority, cmd, irq;
  274. addr &= 1;
  275. if (addr == 0) {
  276. if (val & 0x10) {
  277. s->init4 = val & 1;
  278. s->last_irr = 0;
  279. s->imr = 0;
  280. s->priority_add = 0;
  281. s->special_mask = 0;
  282. s->read_reg_select = 0;
  283. if (!s->init4) {
  284. s->special_fully_nested_mode = 0;
  285. s->auto_eoi = 0;
  286. }
  287. s->init_state = 1;
  288. if (val & 0x02)
  289. printk(KERN_ERR "single mode not supported");
  290. if (val & 0x08)
  291. printk(KERN_ERR
  292. "level sensitive irq not supported");
  293. } else if (val & 0x08) {
  294. if (val & 0x04)
  295. s->poll = 1;
  296. if (val & 0x02)
  297. s->read_reg_select = val & 1;
  298. if (val & 0x40)
  299. s->special_mask = (val >> 5) & 1;
  300. } else {
  301. cmd = val >> 5;
  302. switch (cmd) {
  303. case 0:
  304. case 4:
  305. s->rotate_on_auto_eoi = cmd >> 2;
  306. break;
  307. case 1: /* end of interrupt */
  308. case 5:
  309. priority = get_priority(s, s->isr);
  310. if (priority != 8) {
  311. irq = (priority + s->priority_add) & 7;
  312. if (cmd == 5)
  313. s->priority_add = (irq + 1) & 7;
  314. pic_clear_isr(s, irq);
  315. pic_update_irq(s->pics_state);
  316. }
  317. break;
  318. case 3:
  319. irq = val & 7;
  320. pic_clear_isr(s, irq);
  321. pic_update_irq(s->pics_state);
  322. break;
  323. case 6:
  324. s->priority_add = (val + 1) & 7;
  325. pic_update_irq(s->pics_state);
  326. break;
  327. case 7:
  328. irq = val & 7;
  329. s->priority_add = (irq + 1) & 7;
  330. pic_clear_isr(s, irq);
  331. pic_update_irq(s->pics_state);
  332. break;
  333. default:
  334. break; /* no operation */
  335. }
  336. }
  337. } else
  338. switch (s->init_state) {
  339. case 0: { /* normal mode */
  340. u8 imr_diff = s->imr ^ val,
  341. off = (s == &s->pics_state->pics[0]) ? 0 : 8;
  342. s->imr = val;
  343. for (irq = 0; irq < PIC_NUM_PINS/2; irq++)
  344. if (imr_diff & (1 << irq))
  345. kvm_fire_mask_notifiers(
  346. s->pics_state->kvm,
  347. SELECT_PIC(irq + off),
  348. irq + off,
  349. !!(s->imr & (1 << irq)));
  350. pic_update_irq(s->pics_state);
  351. break;
  352. }
  353. case 1:
  354. s->irq_base = val & 0xf8;
  355. s->init_state = 2;
  356. break;
  357. case 2:
  358. if (s->init4)
  359. s->init_state = 3;
  360. else
  361. s->init_state = 0;
  362. break;
  363. case 3:
  364. s->special_fully_nested_mode = (val >> 4) & 1;
  365. s->auto_eoi = (val >> 1) & 1;
  366. s->init_state = 0;
  367. break;
  368. }
  369. }
  370. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  371. {
  372. int ret;
  373. ret = pic_get_irq(s);
  374. if (ret >= 0) {
  375. if (addr1 >> 7) {
  376. s->pics_state->pics[0].isr &= ~(1 << 2);
  377. s->pics_state->pics[0].irr &= ~(1 << 2);
  378. }
  379. s->irr &= ~(1 << ret);
  380. pic_clear_isr(s, ret);
  381. if (addr1 >> 7 || ret != 2)
  382. pic_update_irq(s->pics_state);
  383. } else {
  384. ret = 0x07;
  385. pic_update_irq(s->pics_state);
  386. }
  387. return ret;
  388. }
  389. static u32 pic_ioport_read(void *opaque, u32 addr1)
  390. {
  391. struct kvm_kpic_state *s = opaque;
  392. unsigned int addr;
  393. int ret;
  394. addr = addr1;
  395. addr &= 1;
  396. if (s->poll) {
  397. ret = pic_poll_read(s, addr1);
  398. s->poll = 0;
  399. } else
  400. if (addr == 0)
  401. if (s->read_reg_select)
  402. ret = s->isr;
  403. else
  404. ret = s->irr;
  405. else
  406. ret = s->imr;
  407. return ret;
  408. }
  409. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  410. {
  411. struct kvm_kpic_state *s = opaque;
  412. s->elcr = val & s->elcr_mask;
  413. }
  414. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  415. {
  416. struct kvm_kpic_state *s = opaque;
  417. return s->elcr;
  418. }
  419. static int picdev_in_range(gpa_t addr)
  420. {
  421. switch (addr) {
  422. case 0x20:
  423. case 0x21:
  424. case 0xa0:
  425. case 0xa1:
  426. case 0x4d0:
  427. case 0x4d1:
  428. return 1;
  429. default:
  430. return 0;
  431. }
  432. }
  433. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  434. {
  435. return container_of(dev, struct kvm_pic, dev);
  436. }
  437. static int picdev_write(struct kvm_io_device *this,
  438. gpa_t addr, int len, const void *val)
  439. {
  440. struct kvm_pic *s = to_pic(this);
  441. unsigned char data = *(unsigned char *)val;
  442. if (!picdev_in_range(addr))
  443. return -EOPNOTSUPP;
  444. if (len != 1) {
  445. if (printk_ratelimit())
  446. printk(KERN_ERR "PIC: non byte write\n");
  447. return 0;
  448. }
  449. pic_lock(s);
  450. switch (addr) {
  451. case 0x20:
  452. case 0x21:
  453. case 0xa0:
  454. case 0xa1:
  455. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  456. break;
  457. case 0x4d0:
  458. case 0x4d1:
  459. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  460. break;
  461. }
  462. pic_unlock(s);
  463. return 0;
  464. }
  465. static int picdev_read(struct kvm_io_device *this,
  466. gpa_t addr, int len, void *val)
  467. {
  468. struct kvm_pic *s = to_pic(this);
  469. unsigned char data = 0;
  470. if (!picdev_in_range(addr))
  471. return -EOPNOTSUPP;
  472. if (len != 1) {
  473. if (printk_ratelimit())
  474. printk(KERN_ERR "PIC: non byte read\n");
  475. return 0;
  476. }
  477. pic_lock(s);
  478. switch (addr) {
  479. case 0x20:
  480. case 0x21:
  481. case 0xa0:
  482. case 0xa1:
  483. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  484. break;
  485. case 0x4d0:
  486. case 0x4d1:
  487. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  488. break;
  489. }
  490. *(unsigned char *)val = data;
  491. pic_unlock(s);
  492. return 0;
  493. }
  494. /*
  495. * callback when PIC0 irq status changed
  496. */
  497. static void pic_irq_request(struct kvm *kvm, int level)
  498. {
  499. struct kvm_vcpu *vcpu = kvm->bsp_vcpu;
  500. struct kvm_pic *s = pic_irqchip(kvm);
  501. int irq = pic_get_irq(&s->pics[0]);
  502. s->output = level;
  503. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  504. s->pics[0].isr_ack &= ~(1 << irq);
  505. s->wakeup_needed = true;
  506. }
  507. }
  508. static const struct kvm_io_device_ops picdev_ops = {
  509. .read = picdev_read,
  510. .write = picdev_write,
  511. };
  512. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  513. {
  514. struct kvm_pic *s;
  515. int ret;
  516. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  517. if (!s)
  518. return NULL;
  519. spin_lock_init(&s->lock);
  520. s->kvm = kvm;
  521. s->pics[0].elcr_mask = 0xf8;
  522. s->pics[1].elcr_mask = 0xde;
  523. s->pics[0].pics_state = s;
  524. s->pics[1].pics_state = s;
  525. /*
  526. * Initialize PIO device
  527. */
  528. kvm_iodevice_init(&s->dev, &picdev_ops);
  529. mutex_lock(&kvm->slots_lock);
  530. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, &s->dev);
  531. mutex_unlock(&kvm->slots_lock);
  532. if (ret < 0) {
  533. kfree(s);
  534. return NULL;
  535. }
  536. return s;
  537. }
  538. void kvm_destroy_pic(struct kvm *kvm)
  539. {
  540. struct kvm_pic *vpic = kvm->arch.vpic;
  541. if (vpic) {
  542. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev);
  543. kvm->arch.vpic = NULL;
  544. kfree(vpic);
  545. }
  546. }