perf_event_p4.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * Netburst Perfomance Events (P4, old Xeon)
  3. *
  4. * Copyright (C) 2010 Parallels, Inc., Cyrill Gorcunov <gorcunov@openvz.org>
  5. * Copyright (C) 2010 Intel Corporation, Lin Ming <ming.m.lin@intel.com>
  6. *
  7. * For licencing details see kernel-base/COPYING
  8. */
  9. #ifdef CONFIG_CPU_SUP_INTEL
  10. #include <asm/perf_event_p4.h>
  11. #define P4_CNTR_LIMIT 3
  12. /*
  13. * array indices: 0,1 - HT threads, used with HT enabled cpu
  14. */
  15. struct p4_event_bind {
  16. unsigned int opcode; /* Event code and ESCR selector */
  17. unsigned int escr_msr[2]; /* ESCR MSR for this event */
  18. unsigned int escr_emask; /* valid ESCR EventMask bits */
  19. unsigned int shared; /* event is shared across threads */
  20. char cntr[2][P4_CNTR_LIMIT]; /* counter index (offset), -1 on abscence */
  21. };
  22. struct p4_pebs_bind {
  23. unsigned int metric_pebs;
  24. unsigned int metric_vert;
  25. };
  26. /* it sets P4_PEBS_ENABLE_UOP_TAG as well */
  27. #define P4_GEN_PEBS_BIND(name, pebs, vert) \
  28. [P4_PEBS_METRIC__##name] = { \
  29. .metric_pebs = pebs | P4_PEBS_ENABLE_UOP_TAG, \
  30. .metric_vert = vert, \
  31. }
  32. /*
  33. * note we have P4_PEBS_ENABLE_UOP_TAG always set here
  34. *
  35. * it's needed for mapping P4_PEBS_CONFIG_METRIC_MASK bits of
  36. * event configuration to find out which values are to be
  37. * written into MSR_IA32_PEBS_ENABLE and MSR_P4_PEBS_MATRIX_VERT
  38. * resgisters
  39. */
  40. static struct p4_pebs_bind p4_pebs_bind_map[] = {
  41. P4_GEN_PEBS_BIND(1stl_cache_load_miss_retired, 0x0000001, 0x0000001),
  42. P4_GEN_PEBS_BIND(2ndl_cache_load_miss_retired, 0x0000002, 0x0000001),
  43. P4_GEN_PEBS_BIND(dtlb_load_miss_retired, 0x0000004, 0x0000001),
  44. P4_GEN_PEBS_BIND(dtlb_store_miss_retired, 0x0000004, 0x0000002),
  45. P4_GEN_PEBS_BIND(dtlb_all_miss_retired, 0x0000004, 0x0000003),
  46. P4_GEN_PEBS_BIND(tagged_mispred_branch, 0x0018000, 0x0000010),
  47. P4_GEN_PEBS_BIND(mob_load_replay_retired, 0x0000200, 0x0000001),
  48. P4_GEN_PEBS_BIND(split_load_retired, 0x0000400, 0x0000001),
  49. P4_GEN_PEBS_BIND(split_store_retired, 0x0000400, 0x0000002),
  50. };
  51. /*
  52. * Note that we don't use CCCR1 here, there is an
  53. * exception for P4_BSQ_ALLOCATION but we just have
  54. * no workaround
  55. *
  56. * consider this binding as resources which particular
  57. * event may borrow, it doesn't contain EventMask,
  58. * Tags and friends -- they are left to a caller
  59. */
  60. static struct p4_event_bind p4_event_bind_map[] = {
  61. [P4_EVENT_TC_DELIVER_MODE] = {
  62. .opcode = P4_OPCODE(P4_EVENT_TC_DELIVER_MODE),
  63. .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 },
  64. .escr_emask =
  65. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DD) |
  66. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DB) |
  67. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DI) |
  68. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BD) |
  69. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BB) |
  70. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BI) |
  71. P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, ID),
  72. .shared = 1,
  73. .cntr = { {4, 5, -1}, {6, 7, -1} },
  74. },
  75. [P4_EVENT_BPU_FETCH_REQUEST] = {
  76. .opcode = P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST),
  77. .escr_msr = { MSR_P4_BPU_ESCR0, MSR_P4_BPU_ESCR1 },
  78. .escr_emask =
  79. P4_ESCR_EMASK_BIT(P4_EVENT_BPU_FETCH_REQUEST, TCMISS),
  80. .cntr = { {0, -1, -1}, {2, -1, -1} },
  81. },
  82. [P4_EVENT_ITLB_REFERENCE] = {
  83. .opcode = P4_OPCODE(P4_EVENT_ITLB_REFERENCE),
  84. .escr_msr = { MSR_P4_ITLB_ESCR0, MSR_P4_ITLB_ESCR1 },
  85. .escr_emask =
  86. P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT) |
  87. P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, MISS) |
  88. P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT_UK),
  89. .cntr = { {0, -1, -1}, {2, -1, -1} },
  90. },
  91. [P4_EVENT_MEMORY_CANCEL] = {
  92. .opcode = P4_OPCODE(P4_EVENT_MEMORY_CANCEL),
  93. .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 },
  94. .escr_emask =
  95. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL) |
  96. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, 64K_CONF),
  97. .cntr = { {8, 9, -1}, {10, 11, -1} },
  98. },
  99. [P4_EVENT_MEMORY_COMPLETE] = {
  100. .opcode = P4_OPCODE(P4_EVENT_MEMORY_COMPLETE),
  101. .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 },
  102. .escr_emask =
  103. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, LSC) |
  104. P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, SSC),
  105. .cntr = { {8, 9, -1}, {10, 11, -1} },
  106. },
  107. [P4_EVENT_LOAD_PORT_REPLAY] = {
  108. .opcode = P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY),
  109. .escr_msr = { MSR_P4_SAAT_ESCR0, MSR_P4_SAAT_ESCR1 },
  110. .escr_emask =
  111. P4_ESCR_EMASK_BIT(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD),
  112. .cntr = { {8, 9, -1}, {10, 11, -1} },
  113. },
  114. [P4_EVENT_STORE_PORT_REPLAY] = {
  115. .opcode = P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY),
  116. .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 },
  117. .escr_emask =
  118. P4_ESCR_EMASK_BIT(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST),
  119. .cntr = { {8, 9, -1}, {10, 11, -1} },
  120. },
  121. [P4_EVENT_MOB_LOAD_REPLAY] = {
  122. .opcode = P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY),
  123. .escr_msr = { MSR_P4_MOB_ESCR0, MSR_P4_MOB_ESCR1 },
  124. .escr_emask =
  125. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STA) |
  126. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STD) |
  127. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA) |
  128. P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR),
  129. .cntr = { {0, -1, -1}, {2, -1, -1} },
  130. },
  131. [P4_EVENT_PAGE_WALK_TYPE] = {
  132. .opcode = P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE),
  133. .escr_msr = { MSR_P4_PMH_ESCR0, MSR_P4_PMH_ESCR1 },
  134. .escr_emask =
  135. P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, DTMISS) |
  136. P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, ITMISS),
  137. .shared = 1,
  138. .cntr = { {0, -1, -1}, {2, -1, -1} },
  139. },
  140. [P4_EVENT_BSQ_CACHE_REFERENCE] = {
  141. .opcode = P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE),
  142. .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR1 },
  143. .escr_emask =
  144. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) |
  145. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) |
  146. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) |
  147. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) |
  148. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) |
  149. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM) |
  150. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) |
  151. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) |
  152. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS),
  153. .cntr = { {0, -1, -1}, {2, -1, -1} },
  154. },
  155. [P4_EVENT_IOQ_ALLOCATION] = {
  156. .opcode = P4_OPCODE(P4_EVENT_IOQ_ALLOCATION),
  157. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  158. .escr_emask =
  159. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, DEFAULT) |
  160. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_READ) |
  161. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE) |
  162. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_UC) |
  163. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WC) |
  164. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WT) |
  165. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WP) |
  166. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WB) |
  167. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OWN) |
  168. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OTHER) |
  169. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, PREFETCH),
  170. .cntr = { {0, -1, -1}, {2, -1, -1} },
  171. },
  172. [P4_EVENT_IOQ_ACTIVE_ENTRIES] = { /* shared ESCR */
  173. .opcode = P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES),
  174. .escr_msr = { MSR_P4_FSB_ESCR1, MSR_P4_FSB_ESCR1 },
  175. .escr_emask =
  176. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT) |
  177. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ) |
  178. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE) |
  179. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC) |
  180. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC) |
  181. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT) |
  182. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP) |
  183. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB) |
  184. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN) |
  185. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER) |
  186. P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH),
  187. .cntr = { {2, -1, -1}, {3, -1, -1} },
  188. },
  189. [P4_EVENT_FSB_DATA_ACTIVITY] = {
  190. .opcode = P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY),
  191. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  192. .escr_emask =
  193. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) |
  194. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN) |
  195. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER) |
  196. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV) |
  197. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN) |
  198. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER),
  199. .shared = 1,
  200. .cntr = { {0, -1, -1}, {2, -1, -1} },
  201. },
  202. [P4_EVENT_BSQ_ALLOCATION] = { /* shared ESCR, broken CCCR1 */
  203. .opcode = P4_OPCODE(P4_EVENT_BSQ_ALLOCATION),
  204. .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR0 },
  205. .escr_emask =
  206. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0) |
  207. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1) |
  208. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0) |
  209. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1) |
  210. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE) |
  211. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE) |
  212. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE) |
  213. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE) |
  214. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE) |
  215. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE) |
  216. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0) |
  217. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1) |
  218. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2),
  219. .cntr = { {0, -1, -1}, {1, -1, -1} },
  220. },
  221. [P4_EVENT_BSQ_ACTIVE_ENTRIES] = { /* shared ESCR */
  222. .opcode = P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES),
  223. .escr_msr = { MSR_P4_BSU_ESCR1 , MSR_P4_BSU_ESCR1 },
  224. .escr_emask =
  225. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0) |
  226. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1) |
  227. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0) |
  228. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1) |
  229. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE) |
  230. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE) |
  231. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE) |
  232. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE) |
  233. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE) |
  234. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE) |
  235. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0) |
  236. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1) |
  237. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2),
  238. .cntr = { {2, -1, -1}, {3, -1, -1} },
  239. },
  240. [P4_EVENT_SSE_INPUT_ASSIST] = {
  241. .opcode = P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST),
  242. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  243. .escr_emask =
  244. P4_ESCR_EMASK_BIT(P4_EVENT_SSE_INPUT_ASSIST, ALL),
  245. .shared = 1,
  246. .cntr = { {8, 9, -1}, {10, 11, -1} },
  247. },
  248. [P4_EVENT_PACKED_SP_UOP] = {
  249. .opcode = P4_OPCODE(P4_EVENT_PACKED_SP_UOP),
  250. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  251. .escr_emask =
  252. P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_SP_UOP, ALL),
  253. .shared = 1,
  254. .cntr = { {8, 9, -1}, {10, 11, -1} },
  255. },
  256. [P4_EVENT_PACKED_DP_UOP] = {
  257. .opcode = P4_OPCODE(P4_EVENT_PACKED_DP_UOP),
  258. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  259. .escr_emask =
  260. P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_DP_UOP, ALL),
  261. .shared = 1,
  262. .cntr = { {8, 9, -1}, {10, 11, -1} },
  263. },
  264. [P4_EVENT_SCALAR_SP_UOP] = {
  265. .opcode = P4_OPCODE(P4_EVENT_SCALAR_SP_UOP),
  266. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  267. .escr_emask =
  268. P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_SP_UOP, ALL),
  269. .shared = 1,
  270. .cntr = { {8, 9, -1}, {10, 11, -1} },
  271. },
  272. [P4_EVENT_SCALAR_DP_UOP] = {
  273. .opcode = P4_OPCODE(P4_EVENT_SCALAR_DP_UOP),
  274. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  275. .escr_emask =
  276. P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_DP_UOP, ALL),
  277. .shared = 1,
  278. .cntr = { {8, 9, -1}, {10, 11, -1} },
  279. },
  280. [P4_EVENT_64BIT_MMX_UOP] = {
  281. .opcode = P4_OPCODE(P4_EVENT_64BIT_MMX_UOP),
  282. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  283. .escr_emask =
  284. P4_ESCR_EMASK_BIT(P4_EVENT_64BIT_MMX_UOP, ALL),
  285. .shared = 1,
  286. .cntr = { {8, 9, -1}, {10, 11, -1} },
  287. },
  288. [P4_EVENT_128BIT_MMX_UOP] = {
  289. .opcode = P4_OPCODE(P4_EVENT_128BIT_MMX_UOP),
  290. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  291. .escr_emask =
  292. P4_ESCR_EMASK_BIT(P4_EVENT_128BIT_MMX_UOP, ALL),
  293. .shared = 1,
  294. .cntr = { {8, 9, -1}, {10, 11, -1} },
  295. },
  296. [P4_EVENT_X87_FP_UOP] = {
  297. .opcode = P4_OPCODE(P4_EVENT_X87_FP_UOP),
  298. .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
  299. .escr_emask =
  300. P4_ESCR_EMASK_BIT(P4_EVENT_X87_FP_UOP, ALL),
  301. .shared = 1,
  302. .cntr = { {8, 9, -1}, {10, 11, -1} },
  303. },
  304. [P4_EVENT_TC_MISC] = {
  305. .opcode = P4_OPCODE(P4_EVENT_TC_MISC),
  306. .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 },
  307. .escr_emask =
  308. P4_ESCR_EMASK_BIT(P4_EVENT_TC_MISC, FLUSH),
  309. .cntr = { {4, 5, -1}, {6, 7, -1} },
  310. },
  311. [P4_EVENT_GLOBAL_POWER_EVENTS] = {
  312. .opcode = P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS),
  313. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  314. .escr_emask =
  315. P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING),
  316. .cntr = { {0, -1, -1}, {2, -1, -1} },
  317. },
  318. [P4_EVENT_TC_MS_XFER] = {
  319. .opcode = P4_OPCODE(P4_EVENT_TC_MS_XFER),
  320. .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 },
  321. .escr_emask =
  322. P4_ESCR_EMASK_BIT(P4_EVENT_TC_MS_XFER, CISC),
  323. .cntr = { {4, 5, -1}, {6, 7, -1} },
  324. },
  325. [P4_EVENT_UOP_QUEUE_WRITES] = {
  326. .opcode = P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES),
  327. .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 },
  328. .escr_emask =
  329. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD) |
  330. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER) |
  331. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM),
  332. .cntr = { {4, 5, -1}, {6, 7, -1} },
  333. },
  334. [P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE] = {
  335. .opcode = P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE),
  336. .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR0 },
  337. .escr_emask =
  338. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL) |
  339. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL) |
  340. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN) |
  341. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT),
  342. .cntr = { {4, 5, -1}, {6, 7, -1} },
  343. },
  344. [P4_EVENT_RETIRED_BRANCH_TYPE] = {
  345. .opcode = P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE),
  346. .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR1 },
  347. .escr_emask =
  348. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) |
  349. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) |
  350. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) |
  351. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT),
  352. .cntr = { {4, 5, -1}, {6, 7, -1} },
  353. },
  354. [P4_EVENT_RESOURCE_STALL] = {
  355. .opcode = P4_OPCODE(P4_EVENT_RESOURCE_STALL),
  356. .escr_msr = { MSR_P4_ALF_ESCR0, MSR_P4_ALF_ESCR1 },
  357. .escr_emask =
  358. P4_ESCR_EMASK_BIT(P4_EVENT_RESOURCE_STALL, SBFULL),
  359. .cntr = { {12, 13, 16}, {14, 15, 17} },
  360. },
  361. [P4_EVENT_WC_BUFFER] = {
  362. .opcode = P4_OPCODE(P4_EVENT_WC_BUFFER),
  363. .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 },
  364. .escr_emask =
  365. P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_EVICTS) |
  366. P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS),
  367. .shared = 1,
  368. .cntr = { {8, 9, -1}, {10, 11, -1} },
  369. },
  370. [P4_EVENT_B2B_CYCLES] = {
  371. .opcode = P4_OPCODE(P4_EVENT_B2B_CYCLES),
  372. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  373. .escr_emask = 0,
  374. .cntr = { {0, -1, -1}, {2, -1, -1} },
  375. },
  376. [P4_EVENT_BNR] = {
  377. .opcode = P4_OPCODE(P4_EVENT_BNR),
  378. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  379. .escr_emask = 0,
  380. .cntr = { {0, -1, -1}, {2, -1, -1} },
  381. },
  382. [P4_EVENT_SNOOP] = {
  383. .opcode = P4_OPCODE(P4_EVENT_SNOOP),
  384. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  385. .escr_emask = 0,
  386. .cntr = { {0, -1, -1}, {2, -1, -1} },
  387. },
  388. [P4_EVENT_RESPONSE] = {
  389. .opcode = P4_OPCODE(P4_EVENT_RESPONSE),
  390. .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
  391. .escr_emask = 0,
  392. .cntr = { {0, -1, -1}, {2, -1, -1} },
  393. },
  394. [P4_EVENT_FRONT_END_EVENT] = {
  395. .opcode = P4_OPCODE(P4_EVENT_FRONT_END_EVENT),
  396. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  397. .escr_emask =
  398. P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, NBOGUS) |
  399. P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, BOGUS),
  400. .cntr = { {12, 13, 16}, {14, 15, 17} },
  401. },
  402. [P4_EVENT_EXECUTION_EVENT] = {
  403. .opcode = P4_OPCODE(P4_EVENT_EXECUTION_EVENT),
  404. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  405. .escr_emask =
  406. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS0) |
  407. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS1) |
  408. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS2) |
  409. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS3) |
  410. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS0) |
  411. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS1) |
  412. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS2) |
  413. P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS3),
  414. .cntr = { {12, 13, 16}, {14, 15, 17} },
  415. },
  416. [P4_EVENT_REPLAY_EVENT] = {
  417. .opcode = P4_OPCODE(P4_EVENT_REPLAY_EVENT),
  418. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  419. .escr_emask =
  420. P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, NBOGUS) |
  421. P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, BOGUS),
  422. .cntr = { {12, 13, 16}, {14, 15, 17} },
  423. },
  424. [P4_EVENT_INSTR_RETIRED] = {
  425. .opcode = P4_OPCODE(P4_EVENT_INSTR_RETIRED),
  426. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  427. .escr_emask =
  428. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) |
  429. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSTAG) |
  430. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG) |
  431. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSTAG),
  432. .cntr = { {12, 13, 16}, {14, 15, 17} },
  433. },
  434. [P4_EVENT_UOPS_RETIRED] = {
  435. .opcode = P4_OPCODE(P4_EVENT_UOPS_RETIRED),
  436. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  437. .escr_emask =
  438. P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, NBOGUS) |
  439. P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, BOGUS),
  440. .cntr = { {12, 13, 16}, {14, 15, 17} },
  441. },
  442. [P4_EVENT_UOP_TYPE] = {
  443. .opcode = P4_OPCODE(P4_EVENT_UOP_TYPE),
  444. .escr_msr = { MSR_P4_RAT_ESCR0, MSR_P4_RAT_ESCR1 },
  445. .escr_emask =
  446. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGLOADS) |
  447. P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGSTORES),
  448. .cntr = { {12, 13, 16}, {14, 15, 17} },
  449. },
  450. [P4_EVENT_BRANCH_RETIRED] = {
  451. .opcode = P4_OPCODE(P4_EVENT_BRANCH_RETIRED),
  452. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  453. .escr_emask =
  454. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNP) |
  455. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNM) |
  456. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTP) |
  457. P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTM),
  458. .cntr = { {12, 13, 16}, {14, 15, 17} },
  459. },
  460. [P4_EVENT_MISPRED_BRANCH_RETIRED] = {
  461. .opcode = P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED),
  462. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  463. .escr_emask =
  464. P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS),
  465. .cntr = { {12, 13, 16}, {14, 15, 17} },
  466. },
  467. [P4_EVENT_X87_ASSIST] = {
  468. .opcode = P4_OPCODE(P4_EVENT_X87_ASSIST),
  469. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  470. .escr_emask =
  471. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSU) |
  472. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSO) |
  473. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAO) |
  474. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAU) |
  475. P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, PREA),
  476. .cntr = { {12, 13, 16}, {14, 15, 17} },
  477. },
  478. [P4_EVENT_MACHINE_CLEAR] = {
  479. .opcode = P4_OPCODE(P4_EVENT_MACHINE_CLEAR),
  480. .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
  481. .escr_emask =
  482. P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, CLEAR) |
  483. P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, MOCLEAR) |
  484. P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, SMCLEAR),
  485. .cntr = { {12, 13, 16}, {14, 15, 17} },
  486. },
  487. [P4_EVENT_INSTR_COMPLETED] = {
  488. .opcode = P4_OPCODE(P4_EVENT_INSTR_COMPLETED),
  489. .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
  490. .escr_emask =
  491. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, NBOGUS) |
  492. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, BOGUS),
  493. .cntr = { {12, 13, 16}, {14, 15, 17} },
  494. },
  495. };
  496. #define P4_GEN_CACHE_EVENT(event, bit, metric) \
  497. p4_config_pack_escr(P4_ESCR_EVENT(event) | \
  498. P4_ESCR_EMASK_BIT(event, bit)) | \
  499. p4_config_pack_cccr(metric | \
  500. P4_CCCR_ESEL(P4_OPCODE_ESEL(P4_OPCODE(event))))
  501. static __initconst const u64 p4_hw_cache_event_ids
  502. [PERF_COUNT_HW_CACHE_MAX]
  503. [PERF_COUNT_HW_CACHE_OP_MAX]
  504. [PERF_COUNT_HW_CACHE_RESULT_MAX] =
  505. {
  506. [ C(L1D ) ] = {
  507. [ C(OP_READ) ] = {
  508. [ C(RESULT_ACCESS) ] = 0x0,
  509. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  510. P4_PEBS_METRIC__1stl_cache_load_miss_retired),
  511. },
  512. },
  513. [ C(LL ) ] = {
  514. [ C(OP_READ) ] = {
  515. [ C(RESULT_ACCESS) ] = 0x0,
  516. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  517. P4_PEBS_METRIC__2ndl_cache_load_miss_retired),
  518. },
  519. },
  520. [ C(DTLB) ] = {
  521. [ C(OP_READ) ] = {
  522. [ C(RESULT_ACCESS) ] = 0x0,
  523. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  524. P4_PEBS_METRIC__dtlb_load_miss_retired),
  525. },
  526. [ C(OP_WRITE) ] = {
  527. [ C(RESULT_ACCESS) ] = 0x0,
  528. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
  529. P4_PEBS_METRIC__dtlb_store_miss_retired),
  530. },
  531. },
  532. [ C(ITLB) ] = {
  533. [ C(OP_READ) ] = {
  534. [ C(RESULT_ACCESS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, HIT,
  535. P4_PEBS_METRIC__none),
  536. [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, MISS,
  537. P4_PEBS_METRIC__none),
  538. },
  539. [ C(OP_WRITE) ] = {
  540. [ C(RESULT_ACCESS) ] = -1,
  541. [ C(RESULT_MISS) ] = -1,
  542. },
  543. [ C(OP_PREFETCH) ] = {
  544. [ C(RESULT_ACCESS) ] = -1,
  545. [ C(RESULT_MISS) ] = -1,
  546. },
  547. },
  548. };
  549. static u64 p4_general_events[PERF_COUNT_HW_MAX] = {
  550. /* non-halted CPU clocks */
  551. [PERF_COUNT_HW_CPU_CYCLES] =
  552. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_GLOBAL_POWER_EVENTS) |
  553. P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING)),
  554. /*
  555. * retired instructions
  556. * in a sake of simplicity we don't use the FSB tagging
  557. */
  558. [PERF_COUNT_HW_INSTRUCTIONS] =
  559. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_INSTR_RETIRED) |
  560. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) |
  561. P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG)),
  562. /* cache hits */
  563. [PERF_COUNT_HW_CACHE_REFERENCES] =
  564. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) |
  565. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) |
  566. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) |
  567. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) |
  568. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) |
  569. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) |
  570. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM)),
  571. /* cache misses */
  572. [PERF_COUNT_HW_CACHE_MISSES] =
  573. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) |
  574. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) |
  575. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) |
  576. P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS)),
  577. /* branch instructions retired */
  578. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =
  579. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_RETIRED_BRANCH_TYPE) |
  580. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) |
  581. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) |
  582. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) |
  583. P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT)),
  584. /* mispredicted branches retired */
  585. [PERF_COUNT_HW_BRANCH_MISSES] =
  586. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_MISPRED_BRANCH_RETIRED) |
  587. P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS)),
  588. /* bus ready clocks (cpu is driving #DRDY_DRV\#DRDY_OWN): */
  589. [PERF_COUNT_HW_BUS_CYCLES] =
  590. p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_FSB_DATA_ACTIVITY) |
  591. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) |
  592. P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN)) |
  593. p4_config_pack_cccr(P4_CCCR_EDGE | P4_CCCR_COMPARE),
  594. };
  595. static struct p4_event_bind *p4_config_get_bind(u64 config)
  596. {
  597. unsigned int evnt = p4_config_unpack_event(config);
  598. struct p4_event_bind *bind = NULL;
  599. if (evnt < ARRAY_SIZE(p4_event_bind_map))
  600. bind = &p4_event_bind_map[evnt];
  601. return bind;
  602. }
  603. static u64 p4_pmu_event_map(int hw_event)
  604. {
  605. struct p4_event_bind *bind;
  606. unsigned int esel;
  607. u64 config;
  608. config = p4_general_events[hw_event];
  609. bind = p4_config_get_bind(config);
  610. esel = P4_OPCODE_ESEL(bind->opcode);
  611. config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel));
  612. return config;
  613. }
  614. /* check cpu model specifics */
  615. static bool p4_event_match_cpu_model(unsigned int event_idx)
  616. {
  617. /* INSTR_COMPLETED event only exist for model 3, 4, 6 (Prescott) */
  618. if (event_idx == P4_EVENT_INSTR_COMPLETED) {
  619. if (boot_cpu_data.x86_model != 3 &&
  620. boot_cpu_data.x86_model != 4 &&
  621. boot_cpu_data.x86_model != 6)
  622. return false;
  623. }
  624. /*
  625. * For info
  626. * - IQ_ESCR0, IQ_ESCR1 only for models 1 and 2
  627. */
  628. return true;
  629. }
  630. static int p4_validate_raw_event(struct perf_event *event)
  631. {
  632. unsigned int v, emask;
  633. /* User data may have out-of-bound event index */
  634. v = p4_config_unpack_event(event->attr.config);
  635. if (v >= ARRAY_SIZE(p4_event_bind_map))
  636. return -EINVAL;
  637. /* It may be unsupported: */
  638. if (!p4_event_match_cpu_model(v))
  639. return -EINVAL;
  640. /*
  641. * NOTE: P4_CCCR_THREAD_ANY has not the same meaning as
  642. * in Architectural Performance Monitoring, it means not
  643. * on _which_ logical cpu to count but rather _when_, ie it
  644. * depends on logical cpu state -- count event if one cpu active,
  645. * none, both or any, so we just allow user to pass any value
  646. * desired.
  647. *
  648. * In turn we always set Tx_OS/Tx_USR bits bound to logical
  649. * cpu without their propagation to another cpu
  650. */
  651. /*
  652. * if an event is shared accross the logical threads
  653. * the user needs special permissions to be able to use it
  654. */
  655. if (p4_event_bind_map[v].shared) {
  656. if (perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
  657. return -EACCES;
  658. }
  659. /* ESCR EventMask bits may be invalid */
  660. emask = p4_config_unpack_escr(event->attr.config) & P4_ESCR_EVENTMASK_MASK;
  661. if (emask & ~p4_event_bind_map[v].escr_emask)
  662. return -EINVAL;
  663. /*
  664. * it may have some invalid PEBS bits
  665. */
  666. if (p4_config_pebs_has(event->attr.config, P4_PEBS_CONFIG_ENABLE))
  667. return -EINVAL;
  668. v = p4_config_unpack_metric(event->attr.config);
  669. if (v >= ARRAY_SIZE(p4_pebs_bind_map))
  670. return -EINVAL;
  671. return 0;
  672. }
  673. static int p4_hw_config(struct perf_event *event)
  674. {
  675. int cpu = get_cpu();
  676. int rc = 0;
  677. u32 escr, cccr;
  678. /*
  679. * the reason we use cpu that early is that: if we get scheduled
  680. * first time on the same cpu -- we will not need swap thread
  681. * specific flags in config (and will save some cpu cycles)
  682. */
  683. cccr = p4_default_cccr_conf(cpu);
  684. escr = p4_default_escr_conf(cpu, event->attr.exclude_kernel,
  685. event->attr.exclude_user);
  686. event->hw.config = p4_config_pack_escr(escr) |
  687. p4_config_pack_cccr(cccr);
  688. if (p4_ht_active() && p4_ht_thread(cpu))
  689. event->hw.config = p4_set_ht_bit(event->hw.config);
  690. if (event->attr.type == PERF_TYPE_RAW) {
  691. /*
  692. * Clear bits we reserve to be managed by kernel itself
  693. * and never allowed from a user space
  694. */
  695. event->attr.config &= P4_CONFIG_MASK;
  696. rc = p4_validate_raw_event(event);
  697. if (rc)
  698. goto out;
  699. /*
  700. * Note that for RAW events we allow user to use P4_CCCR_RESERVED
  701. * bits since we keep additional info here (for cache events and etc)
  702. */
  703. event->hw.config |= event->attr.config;
  704. }
  705. rc = x86_setup_perfctr(event);
  706. out:
  707. put_cpu();
  708. return rc;
  709. }
  710. static inline int p4_pmu_clear_cccr_ovf(struct hw_perf_event *hwc)
  711. {
  712. int overflow = 0;
  713. u32 low, high;
  714. rdmsr(hwc->config_base + hwc->idx, low, high);
  715. /* we need to check high bit for unflagged overflows */
  716. if ((low & P4_CCCR_OVF) || !(high & (1 << 31))) {
  717. overflow = 1;
  718. (void)checking_wrmsrl(hwc->config_base + hwc->idx,
  719. ((u64)low) & ~P4_CCCR_OVF);
  720. }
  721. return overflow;
  722. }
  723. static void p4_pmu_disable_pebs(void)
  724. {
  725. /*
  726. * FIXME
  727. *
  728. * It's still allowed that two threads setup same cache
  729. * events so we can't simply clear metrics until we knew
  730. * noone is depending on us, so we need kind of counter
  731. * for "ReplayEvent" users.
  732. *
  733. * What is more complex -- RAW events, if user (for some
  734. * reason) will pass some cache event metric with improper
  735. * event opcode -- it's fine from hardware point of view
  736. * but completely nonsence from "meaning" of such action.
  737. *
  738. * So at moment let leave metrics turned on forever -- it's
  739. * ok for now but need to be revisited!
  740. *
  741. * (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)0);
  742. * (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)0);
  743. */
  744. }
  745. static inline void p4_pmu_disable_event(struct perf_event *event)
  746. {
  747. struct hw_perf_event *hwc = &event->hw;
  748. /*
  749. * If event gets disabled while counter is in overflowed
  750. * state we need to clear P4_CCCR_OVF, otherwise interrupt get
  751. * asserted again and again
  752. */
  753. (void)checking_wrmsrl(hwc->config_base + hwc->idx,
  754. (u64)(p4_config_unpack_cccr(hwc->config)) &
  755. ~P4_CCCR_ENABLE & ~P4_CCCR_OVF & ~P4_CCCR_RESERVED);
  756. }
  757. static void p4_pmu_disable_all(void)
  758. {
  759. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  760. int idx;
  761. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  762. struct perf_event *event = cpuc->events[idx];
  763. if (!test_bit(idx, cpuc->active_mask))
  764. continue;
  765. p4_pmu_disable_event(event);
  766. }
  767. p4_pmu_disable_pebs();
  768. }
  769. /* configuration must be valid */
  770. static void p4_pmu_enable_pebs(u64 config)
  771. {
  772. struct p4_pebs_bind *bind;
  773. unsigned int idx;
  774. BUILD_BUG_ON(P4_PEBS_METRIC__max > P4_PEBS_CONFIG_METRIC_MASK);
  775. idx = p4_config_unpack_metric(config);
  776. if (idx == P4_PEBS_METRIC__none)
  777. return;
  778. bind = &p4_pebs_bind_map[idx];
  779. (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)bind->metric_pebs);
  780. (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)bind->metric_vert);
  781. }
  782. static void p4_pmu_enable_event(struct perf_event *event)
  783. {
  784. struct hw_perf_event *hwc = &event->hw;
  785. int thread = p4_ht_config_thread(hwc->config);
  786. u64 escr_conf = p4_config_unpack_escr(p4_clear_ht_bit(hwc->config));
  787. unsigned int idx = p4_config_unpack_event(hwc->config);
  788. struct p4_event_bind *bind;
  789. u64 escr_addr, cccr;
  790. bind = &p4_event_bind_map[idx];
  791. escr_addr = (u64)bind->escr_msr[thread];
  792. /*
  793. * - we dont support cascaded counters yet
  794. * - and counter 1 is broken (erratum)
  795. */
  796. WARN_ON_ONCE(p4_is_event_cascaded(hwc->config));
  797. WARN_ON_ONCE(hwc->idx == 1);
  798. /* we need a real Event value */
  799. escr_conf &= ~P4_ESCR_EVENT_MASK;
  800. escr_conf |= P4_ESCR_EVENT(P4_OPCODE_EVNT(bind->opcode));
  801. cccr = p4_config_unpack_cccr(hwc->config);
  802. /*
  803. * it could be Cache event so we need to write metrics
  804. * into additional MSRs
  805. */
  806. p4_pmu_enable_pebs(hwc->config);
  807. (void)checking_wrmsrl(escr_addr, escr_conf);
  808. (void)checking_wrmsrl(hwc->config_base + hwc->idx,
  809. (cccr & ~P4_CCCR_RESERVED) | P4_CCCR_ENABLE);
  810. }
  811. static void p4_pmu_enable_all(int added)
  812. {
  813. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  814. int idx;
  815. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  816. struct perf_event *event = cpuc->events[idx];
  817. if (!test_bit(idx, cpuc->active_mask))
  818. continue;
  819. p4_pmu_enable_event(event);
  820. }
  821. }
  822. static int p4_pmu_handle_irq(struct pt_regs *regs)
  823. {
  824. struct perf_sample_data data;
  825. struct cpu_hw_events *cpuc;
  826. struct perf_event *event;
  827. struct hw_perf_event *hwc;
  828. int idx, handled = 0;
  829. u64 val;
  830. data.addr = 0;
  831. data.raw = NULL;
  832. cpuc = &__get_cpu_var(cpu_hw_events);
  833. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  834. int overflow;
  835. if (!test_bit(idx, cpuc->active_mask)) {
  836. /* catch in-flight IRQs */
  837. if (__test_and_clear_bit(idx, cpuc->running))
  838. handled++;
  839. continue;
  840. }
  841. event = cpuc->events[idx];
  842. hwc = &event->hw;
  843. WARN_ON_ONCE(hwc->idx != idx);
  844. /* it might be unflagged overflow */
  845. overflow = p4_pmu_clear_cccr_ovf(hwc);
  846. val = x86_perf_event_update(event);
  847. if (!overflow && (val & (1ULL << (x86_pmu.cntval_bits - 1))))
  848. continue;
  849. handled += overflow;
  850. /* event overflow for sure */
  851. data.period = event->hw.last_period;
  852. if (!x86_perf_event_set_period(event))
  853. continue;
  854. if (perf_event_overflow(event, 1, &data, regs))
  855. p4_pmu_disable_event(event);
  856. }
  857. if (handled) {
  858. /* p4 quirk: unmask it again */
  859. apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);
  860. inc_irq_stat(apic_perf_irqs);
  861. }
  862. return handled;
  863. }
  864. /*
  865. * swap thread specific fields according to a thread
  866. * we are going to run on
  867. */
  868. static void p4_pmu_swap_config_ts(struct hw_perf_event *hwc, int cpu)
  869. {
  870. u32 escr, cccr;
  871. /*
  872. * we either lucky and continue on same cpu or no HT support
  873. */
  874. if (!p4_should_swap_ts(hwc->config, cpu))
  875. return;
  876. /*
  877. * the event is migrated from an another logical
  878. * cpu, so we need to swap thread specific flags
  879. */
  880. escr = p4_config_unpack_escr(hwc->config);
  881. cccr = p4_config_unpack_cccr(hwc->config);
  882. if (p4_ht_thread(cpu)) {
  883. cccr &= ~P4_CCCR_OVF_PMI_T0;
  884. cccr |= P4_CCCR_OVF_PMI_T1;
  885. if (escr & P4_ESCR_T0_OS) {
  886. escr &= ~P4_ESCR_T0_OS;
  887. escr |= P4_ESCR_T1_OS;
  888. }
  889. if (escr & P4_ESCR_T0_USR) {
  890. escr &= ~P4_ESCR_T0_USR;
  891. escr |= P4_ESCR_T1_USR;
  892. }
  893. hwc->config = p4_config_pack_escr(escr);
  894. hwc->config |= p4_config_pack_cccr(cccr);
  895. hwc->config |= P4_CONFIG_HT;
  896. } else {
  897. cccr &= ~P4_CCCR_OVF_PMI_T1;
  898. cccr |= P4_CCCR_OVF_PMI_T0;
  899. if (escr & P4_ESCR_T1_OS) {
  900. escr &= ~P4_ESCR_T1_OS;
  901. escr |= P4_ESCR_T0_OS;
  902. }
  903. if (escr & P4_ESCR_T1_USR) {
  904. escr &= ~P4_ESCR_T1_USR;
  905. escr |= P4_ESCR_T0_USR;
  906. }
  907. hwc->config = p4_config_pack_escr(escr);
  908. hwc->config |= p4_config_pack_cccr(cccr);
  909. hwc->config &= ~P4_CONFIG_HT;
  910. }
  911. }
  912. /*
  913. * ESCR address hashing is tricky, ESCRs are not sequential
  914. * in memory but all starts from MSR_P4_BSU_ESCR0 (0x03a0) and
  915. * the metric between any ESCRs is laid in range [0xa0,0xe1]
  916. *
  917. * so we make ~70% filled hashtable
  918. */
  919. #define P4_ESCR_MSR_BASE 0x000003a0
  920. #define P4_ESCR_MSR_MAX 0x000003e1
  921. #define P4_ESCR_MSR_TABLE_SIZE (P4_ESCR_MSR_MAX - P4_ESCR_MSR_BASE + 1)
  922. #define P4_ESCR_MSR_IDX(msr) (msr - P4_ESCR_MSR_BASE)
  923. #define P4_ESCR_MSR_TABLE_ENTRY(msr) [P4_ESCR_MSR_IDX(msr)] = msr
  924. static const unsigned int p4_escr_table[P4_ESCR_MSR_TABLE_SIZE] = {
  925. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR0),
  926. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR1),
  927. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR0),
  928. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR1),
  929. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR0),
  930. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR1),
  931. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR0),
  932. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR1),
  933. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR2),
  934. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR3),
  935. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR4),
  936. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR5),
  937. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR0),
  938. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR1),
  939. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR0),
  940. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR1),
  941. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR0),
  942. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR1),
  943. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR0),
  944. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR1),
  945. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR0),
  946. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR1),
  947. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR0),
  948. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR1),
  949. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR0),
  950. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR1),
  951. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR0),
  952. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR1),
  953. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR0),
  954. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR1),
  955. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR0),
  956. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR1),
  957. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR0),
  958. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR1),
  959. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR0),
  960. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR1),
  961. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR0),
  962. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR1),
  963. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR0),
  964. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR1),
  965. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR0),
  966. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR1),
  967. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR0),
  968. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR1),
  969. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR0),
  970. P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR1),
  971. };
  972. static int p4_get_escr_idx(unsigned int addr)
  973. {
  974. unsigned int idx = P4_ESCR_MSR_IDX(addr);
  975. if (unlikely(idx >= P4_ESCR_MSR_TABLE_SIZE ||
  976. !p4_escr_table[idx] ||
  977. p4_escr_table[idx] != addr)) {
  978. WARN_ONCE(1, "P4 PMU: Wrong address passed: %x\n", addr);
  979. return -1;
  980. }
  981. return idx;
  982. }
  983. static int p4_next_cntr(int thread, unsigned long *used_mask,
  984. struct p4_event_bind *bind)
  985. {
  986. int i, j;
  987. for (i = 0; i < P4_CNTR_LIMIT; i++) {
  988. j = bind->cntr[thread][i];
  989. if (j != -1 && !test_bit(j, used_mask))
  990. return j;
  991. }
  992. return -1;
  993. }
  994. static int p4_pmu_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
  995. {
  996. unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  997. unsigned long escr_mask[BITS_TO_LONGS(P4_ESCR_MSR_TABLE_SIZE)];
  998. int cpu = smp_processor_id();
  999. struct hw_perf_event *hwc;
  1000. struct p4_event_bind *bind;
  1001. unsigned int i, thread, num;
  1002. int cntr_idx, escr_idx;
  1003. bitmap_zero(used_mask, X86_PMC_IDX_MAX);
  1004. bitmap_zero(escr_mask, P4_ESCR_MSR_TABLE_SIZE);
  1005. for (i = 0, num = n; i < n; i++, num--) {
  1006. hwc = &cpuc->event_list[i]->hw;
  1007. thread = p4_ht_thread(cpu);
  1008. bind = p4_config_get_bind(hwc->config);
  1009. escr_idx = p4_get_escr_idx(bind->escr_msr[thread]);
  1010. if (unlikely(escr_idx == -1))
  1011. goto done;
  1012. if (hwc->idx != -1 && !p4_should_swap_ts(hwc->config, cpu)) {
  1013. cntr_idx = hwc->idx;
  1014. if (assign)
  1015. assign[i] = hwc->idx;
  1016. goto reserve;
  1017. }
  1018. cntr_idx = p4_next_cntr(thread, used_mask, bind);
  1019. if (cntr_idx == -1 || test_bit(escr_idx, escr_mask))
  1020. goto done;
  1021. p4_pmu_swap_config_ts(hwc, cpu);
  1022. if (assign)
  1023. assign[i] = cntr_idx;
  1024. reserve:
  1025. set_bit(cntr_idx, used_mask);
  1026. set_bit(escr_idx, escr_mask);
  1027. }
  1028. done:
  1029. return num ? -ENOSPC : 0;
  1030. }
  1031. static __initconst const struct x86_pmu p4_pmu = {
  1032. .name = "Netburst P4/Xeon",
  1033. .handle_irq = p4_pmu_handle_irq,
  1034. .disable_all = p4_pmu_disable_all,
  1035. .enable_all = p4_pmu_enable_all,
  1036. .enable = p4_pmu_enable_event,
  1037. .disable = p4_pmu_disable_event,
  1038. .eventsel = MSR_P4_BPU_CCCR0,
  1039. .perfctr = MSR_P4_BPU_PERFCTR0,
  1040. .event_map = p4_pmu_event_map,
  1041. .max_events = ARRAY_SIZE(p4_general_events),
  1042. .get_event_constraints = x86_get_event_constraints,
  1043. /*
  1044. * IF HT disabled we may need to use all
  1045. * ARCH_P4_MAX_CCCR counters simulaneously
  1046. * though leave it restricted at moment assuming
  1047. * HT is on
  1048. */
  1049. .num_counters = ARCH_P4_MAX_CCCR,
  1050. .apic = 1,
  1051. .cntval_bits = 40,
  1052. .cntval_mask = (1ULL << 40) - 1,
  1053. .max_period = (1ULL << 39) - 1,
  1054. .hw_config = p4_hw_config,
  1055. .schedule_events = p4_pmu_schedule_events,
  1056. /*
  1057. * This handles erratum N15 in intel doc 249199-029,
  1058. * the counter may not be updated correctly on write
  1059. * so we need a second write operation to do the trick
  1060. * (the official workaround didn't work)
  1061. *
  1062. * the former idea is taken from OProfile code
  1063. */
  1064. .perfctr_second_write = 1,
  1065. };
  1066. static __init int p4_pmu_init(void)
  1067. {
  1068. unsigned int low, high;
  1069. /* If we get stripped -- indexig fails */
  1070. BUILD_BUG_ON(ARCH_P4_MAX_CCCR > X86_PMC_MAX_GENERIC);
  1071. rdmsr(MSR_IA32_MISC_ENABLE, low, high);
  1072. if (!(low & (1 << 7))) {
  1073. pr_cont("unsupported Netburst CPU model %d ",
  1074. boot_cpu_data.x86_model);
  1075. return -ENODEV;
  1076. }
  1077. memcpy(hw_cache_event_ids, p4_hw_cache_event_ids,
  1078. sizeof(hw_cache_event_ids));
  1079. pr_cont("Netburst events, ");
  1080. x86_pmu = p4_pmu;
  1081. return 0;
  1082. }
  1083. #endif /* CONFIG_CPU_SUP_INTEL */