uv_mmrs.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV MMR definitions
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_MMRS_H
  11. #define _ASM_X86_UV_UV_MMRS_H
  12. #define UV_MMR_ENABLE (1UL << 63)
  13. /* ========================================================================= */
  14. /* UVH_BAU_DATA_BROADCAST */
  15. /* ========================================================================= */
  16. #define UVH_BAU_DATA_BROADCAST 0x61688UL
  17. #define UVH_BAU_DATA_BROADCAST_32 0x0440
  18. #define UVH_BAU_DATA_BROADCAST_ENABLE_SHFT 0
  19. #define UVH_BAU_DATA_BROADCAST_ENABLE_MASK 0x0000000000000001UL
  20. union uvh_bau_data_broadcast_u {
  21. unsigned long v;
  22. struct uvh_bau_data_broadcast_s {
  23. unsigned long enable : 1; /* RW */
  24. unsigned long rsvd_1_63: 63; /* */
  25. } s;
  26. };
  27. /* ========================================================================= */
  28. /* UVH_BAU_DATA_CONFIG */
  29. /* ========================================================================= */
  30. #define UVH_BAU_DATA_CONFIG 0x61680UL
  31. #define UVH_BAU_DATA_CONFIG_32 0x0438
  32. #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
  33. #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  34. #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
  35. #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
  36. #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
  37. #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  38. #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
  39. #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
  40. #define UVH_BAU_DATA_CONFIG_P_SHFT 13
  41. #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
  42. #define UVH_BAU_DATA_CONFIG_T_SHFT 15
  43. #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
  44. #define UVH_BAU_DATA_CONFIG_M_SHFT 16
  45. #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
  46. #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
  47. #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  48. union uvh_bau_data_config_u {
  49. unsigned long v;
  50. struct uvh_bau_data_config_s {
  51. unsigned long vector_ : 8; /* RW */
  52. unsigned long dm : 3; /* RW */
  53. unsigned long destmode : 1; /* RW */
  54. unsigned long status : 1; /* RO */
  55. unsigned long p : 1; /* RO */
  56. unsigned long rsvd_14 : 1; /* */
  57. unsigned long t : 1; /* RO */
  58. unsigned long m : 1; /* RW */
  59. unsigned long rsvd_17_31: 15; /* */
  60. unsigned long apic_id : 32; /* RW */
  61. } s;
  62. };
  63. /* ========================================================================= */
  64. /* UVH_EVENT_OCCURRED0 */
  65. /* ========================================================================= */
  66. #define UVH_EVENT_OCCURRED0 0x70000UL
  67. #define UVH_EVENT_OCCURRED0_32 0x005e8
  68. #define UVH_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  69. #define UVH_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  70. #define UVH_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
  71. #define UVH_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
  72. #define UVH_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
  73. #define UVH_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
  74. #define UVH_EVENT_OCCURRED0_LH_HCERR_SHFT 3
  75. #define UVH_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
  76. #define UVH_EVENT_OCCURRED0_RH_HCERR_SHFT 4
  77. #define UVH_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
  78. #define UVH_EVENT_OCCURRED0_XN_HCERR_SHFT 5
  79. #define UVH_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
  80. #define UVH_EVENT_OCCURRED0_SI_HCERR_SHFT 6
  81. #define UVH_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
  82. #define UVH_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
  83. #define UVH_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
  84. #define UVH_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
  85. #define UVH_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
  86. #define UVH_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
  87. #define UVH_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
  88. #define UVH_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
  89. #define UVH_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
  90. #define UVH_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  91. #define UVH_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  92. #define UVH_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
  93. #define UVH_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
  94. #define UVH_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
  95. #define UVH_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
  96. #define UVH_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
  97. #define UVH_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
  98. #define UVH_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
  99. #define UVH_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
  100. #define UVH_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
  101. #define UVH_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
  102. #define UVH_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
  103. #define UVH_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
  104. #define UVH_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
  105. #define UVH_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
  106. #define UVH_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
  107. #define UVH_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
  108. #define UVH_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
  109. #define UVH_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
  110. #define UVH_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
  111. #define UVH_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
  112. #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
  113. #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  114. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
  115. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  116. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
  117. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  118. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
  119. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  120. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
  121. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  122. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
  123. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  124. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
  125. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  126. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
  127. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  128. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
  129. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  130. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
  131. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  132. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
  133. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  134. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
  135. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  136. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
  137. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  138. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
  139. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  140. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
  141. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  142. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
  143. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  144. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
  145. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  146. #define UVH_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
  147. #define UVH_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
  148. #define UVH_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
  149. #define UVH_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
  150. #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
  151. #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
  152. #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
  153. #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
  154. #define UVH_EVENT_OCCURRED0_LTC_INT_SHFT 43
  155. #define UVH_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
  156. #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
  157. #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  158. #define UVH_EVENT_OCCURRED0_IPI_INT_SHFT 45
  159. #define UVH_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
  160. #define UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
  161. #define UVH_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
  162. #define UVH_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
  163. #define UVH_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
  164. #define UVH_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
  165. #define UVH_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
  166. #define UVH_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
  167. #define UVH_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
  168. #define UVH_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
  169. #define UVH_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
  170. #define UVH_EVENT_OCCURRED0_RTC0_SHFT 51
  171. #define UVH_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
  172. #define UVH_EVENT_OCCURRED0_RTC1_SHFT 52
  173. #define UVH_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
  174. #define UVH_EVENT_OCCURRED0_RTC2_SHFT 53
  175. #define UVH_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
  176. #define UVH_EVENT_OCCURRED0_RTC3_SHFT 54
  177. #define UVH_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
  178. #define UVH_EVENT_OCCURRED0_BAU_DATA_SHFT 55
  179. #define UVH_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
  180. #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
  181. #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
  182. union uvh_event_occurred0_u {
  183. unsigned long v;
  184. struct uvh_event_occurred0_s {
  185. unsigned long lb_hcerr : 1; /* RW, W1C */
  186. unsigned long gr0_hcerr : 1; /* RW, W1C */
  187. unsigned long gr1_hcerr : 1; /* RW, W1C */
  188. unsigned long lh_hcerr : 1; /* RW, W1C */
  189. unsigned long rh_hcerr : 1; /* RW, W1C */
  190. unsigned long xn_hcerr : 1; /* RW, W1C */
  191. unsigned long si_hcerr : 1; /* RW, W1C */
  192. unsigned long lb_aoerr0 : 1; /* RW, W1C */
  193. unsigned long gr0_aoerr0 : 1; /* RW, W1C */
  194. unsigned long gr1_aoerr0 : 1; /* RW, W1C */
  195. unsigned long lh_aoerr0 : 1; /* RW, W1C */
  196. unsigned long rh_aoerr0 : 1; /* RW, W1C */
  197. unsigned long xn_aoerr0 : 1; /* RW, W1C */
  198. unsigned long si_aoerr0 : 1; /* RW, W1C */
  199. unsigned long lb_aoerr1 : 1; /* RW, W1C */
  200. unsigned long gr0_aoerr1 : 1; /* RW, W1C */
  201. unsigned long gr1_aoerr1 : 1; /* RW, W1C */
  202. unsigned long lh_aoerr1 : 1; /* RW, W1C */
  203. unsigned long rh_aoerr1 : 1; /* RW, W1C */
  204. unsigned long xn_aoerr1 : 1; /* RW, W1C */
  205. unsigned long si_aoerr1 : 1; /* RW, W1C */
  206. unsigned long rh_vpi_int : 1; /* RW, W1C */
  207. unsigned long system_shutdown_int : 1; /* RW, W1C */
  208. unsigned long lb_irq_int_0 : 1; /* RW, W1C */
  209. unsigned long lb_irq_int_1 : 1; /* RW, W1C */
  210. unsigned long lb_irq_int_2 : 1; /* RW, W1C */
  211. unsigned long lb_irq_int_3 : 1; /* RW, W1C */
  212. unsigned long lb_irq_int_4 : 1; /* RW, W1C */
  213. unsigned long lb_irq_int_5 : 1; /* RW, W1C */
  214. unsigned long lb_irq_int_6 : 1; /* RW, W1C */
  215. unsigned long lb_irq_int_7 : 1; /* RW, W1C */
  216. unsigned long lb_irq_int_8 : 1; /* RW, W1C */
  217. unsigned long lb_irq_int_9 : 1; /* RW, W1C */
  218. unsigned long lb_irq_int_10 : 1; /* RW, W1C */
  219. unsigned long lb_irq_int_11 : 1; /* RW, W1C */
  220. unsigned long lb_irq_int_12 : 1; /* RW, W1C */
  221. unsigned long lb_irq_int_13 : 1; /* RW, W1C */
  222. unsigned long lb_irq_int_14 : 1; /* RW, W1C */
  223. unsigned long lb_irq_int_15 : 1; /* RW, W1C */
  224. unsigned long l1_nmi_int : 1; /* RW, W1C */
  225. unsigned long stop_clock : 1; /* RW, W1C */
  226. unsigned long asic_to_l1 : 1; /* RW, W1C */
  227. unsigned long l1_to_asic : 1; /* RW, W1C */
  228. unsigned long ltc_int : 1; /* RW, W1C */
  229. unsigned long la_seq_trigger : 1; /* RW, W1C */
  230. unsigned long ipi_int : 1; /* RW, W1C */
  231. unsigned long extio_int0 : 1; /* RW, W1C */
  232. unsigned long extio_int1 : 1; /* RW, W1C */
  233. unsigned long extio_int2 : 1; /* RW, W1C */
  234. unsigned long extio_int3 : 1; /* RW, W1C */
  235. unsigned long profile_int : 1; /* RW, W1C */
  236. unsigned long rtc0 : 1; /* RW, W1C */
  237. unsigned long rtc1 : 1; /* RW, W1C */
  238. unsigned long rtc2 : 1; /* RW, W1C */
  239. unsigned long rtc3 : 1; /* RW, W1C */
  240. unsigned long bau_data : 1; /* RW, W1C */
  241. unsigned long power_management_req : 1; /* RW, W1C */
  242. unsigned long rsvd_57_63 : 7; /* */
  243. } s;
  244. };
  245. /* ========================================================================= */
  246. /* UVH_EVENT_OCCURRED0_ALIAS */
  247. /* ========================================================================= */
  248. #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL
  249. #define UVH_EVENT_OCCURRED0_ALIAS_32 0x005f0
  250. /* ========================================================================= */
  251. /* UVH_GR0_TLB_INT0_CONFIG */
  252. /* ========================================================================= */
  253. #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
  254. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
  255. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  256. #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
  257. #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  258. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  259. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  260. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
  261. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  262. #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
  263. #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  264. #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
  265. #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  266. #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
  267. #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  268. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  269. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  270. union uvh_gr0_tlb_int0_config_u {
  271. unsigned long v;
  272. struct uvh_gr0_tlb_int0_config_s {
  273. unsigned long vector_ : 8; /* RW */
  274. unsigned long dm : 3; /* RW */
  275. unsigned long destmode : 1; /* RW */
  276. unsigned long status : 1; /* RO */
  277. unsigned long p : 1; /* RO */
  278. unsigned long rsvd_14 : 1; /* */
  279. unsigned long t : 1; /* RO */
  280. unsigned long m : 1; /* RW */
  281. unsigned long rsvd_17_31: 15; /* */
  282. unsigned long apic_id : 32; /* RW */
  283. } s;
  284. };
  285. /* ========================================================================= */
  286. /* UVH_GR0_TLB_INT1_CONFIG */
  287. /* ========================================================================= */
  288. #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
  289. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
  290. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  291. #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
  292. #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  293. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  294. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  295. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
  296. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  297. #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
  298. #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  299. #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
  300. #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  301. #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
  302. #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  303. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  304. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  305. union uvh_gr0_tlb_int1_config_u {
  306. unsigned long v;
  307. struct uvh_gr0_tlb_int1_config_s {
  308. unsigned long vector_ : 8; /* RW */
  309. unsigned long dm : 3; /* RW */
  310. unsigned long destmode : 1; /* RW */
  311. unsigned long status : 1; /* RO */
  312. unsigned long p : 1; /* RO */
  313. unsigned long rsvd_14 : 1; /* */
  314. unsigned long t : 1; /* RO */
  315. unsigned long m : 1; /* RW */
  316. unsigned long rsvd_17_31: 15; /* */
  317. unsigned long apic_id : 32; /* RW */
  318. } s;
  319. };
  320. /* ========================================================================= */
  321. /* UVH_GR1_TLB_INT0_CONFIG */
  322. /* ========================================================================= */
  323. #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
  324. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
  325. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  326. #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
  327. #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  328. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  329. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  330. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
  331. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  332. #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
  333. #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  334. #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
  335. #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  336. #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
  337. #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  338. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  339. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  340. union uvh_gr1_tlb_int0_config_u {
  341. unsigned long v;
  342. struct uvh_gr1_tlb_int0_config_s {
  343. unsigned long vector_ : 8; /* RW */
  344. unsigned long dm : 3; /* RW */
  345. unsigned long destmode : 1; /* RW */
  346. unsigned long status : 1; /* RO */
  347. unsigned long p : 1; /* RO */
  348. unsigned long rsvd_14 : 1; /* */
  349. unsigned long t : 1; /* RO */
  350. unsigned long m : 1; /* RW */
  351. unsigned long rsvd_17_31: 15; /* */
  352. unsigned long apic_id : 32; /* RW */
  353. } s;
  354. };
  355. /* ========================================================================= */
  356. /* UVH_GR1_TLB_INT1_CONFIG */
  357. /* ========================================================================= */
  358. #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
  359. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
  360. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  361. #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
  362. #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  363. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  364. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  365. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
  366. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  367. #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
  368. #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  369. #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
  370. #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  371. #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
  372. #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  373. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  374. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  375. union uvh_gr1_tlb_int1_config_u {
  376. unsigned long v;
  377. struct uvh_gr1_tlb_int1_config_s {
  378. unsigned long vector_ : 8; /* RW */
  379. unsigned long dm : 3; /* RW */
  380. unsigned long destmode : 1; /* RW */
  381. unsigned long status : 1; /* RO */
  382. unsigned long p : 1; /* RO */
  383. unsigned long rsvd_14 : 1; /* */
  384. unsigned long t : 1; /* RO */
  385. unsigned long m : 1; /* RW */
  386. unsigned long rsvd_17_31: 15; /* */
  387. unsigned long apic_id : 32; /* RW */
  388. } s;
  389. };
  390. /* ========================================================================= */
  391. /* UVH_INT_CMPB */
  392. /* ========================================================================= */
  393. #define UVH_INT_CMPB 0x22080UL
  394. #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
  395. #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
  396. union uvh_int_cmpb_u {
  397. unsigned long v;
  398. struct uvh_int_cmpb_s {
  399. unsigned long real_time_cmpb : 56; /* RW */
  400. unsigned long rsvd_56_63 : 8; /* */
  401. } s;
  402. };
  403. /* ========================================================================= */
  404. /* UVH_INT_CMPC */
  405. /* ========================================================================= */
  406. #define UVH_INT_CMPC 0x22100UL
  407. #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0
  408. #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0x00ffffffffffffffUL
  409. union uvh_int_cmpc_u {
  410. unsigned long v;
  411. struct uvh_int_cmpc_s {
  412. unsigned long real_time_cmpc : 56; /* RW */
  413. unsigned long rsvd_56_63 : 8; /* */
  414. } s;
  415. };
  416. /* ========================================================================= */
  417. /* UVH_INT_CMPD */
  418. /* ========================================================================= */
  419. #define UVH_INT_CMPD 0x22180UL
  420. #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0
  421. #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0x00ffffffffffffffUL
  422. union uvh_int_cmpd_u {
  423. unsigned long v;
  424. struct uvh_int_cmpd_s {
  425. unsigned long real_time_cmpd : 56; /* RW */
  426. unsigned long rsvd_56_63 : 8; /* */
  427. } s;
  428. };
  429. /* ========================================================================= */
  430. /* UVH_IPI_INT */
  431. /* ========================================================================= */
  432. #define UVH_IPI_INT 0x60500UL
  433. #define UVH_IPI_INT_32 0x0348
  434. #define UVH_IPI_INT_VECTOR_SHFT 0
  435. #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
  436. #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
  437. #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
  438. #define UVH_IPI_INT_DESTMODE_SHFT 11
  439. #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
  440. #define UVH_IPI_INT_APIC_ID_SHFT 16
  441. #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
  442. #define UVH_IPI_INT_SEND_SHFT 63
  443. #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
  444. union uvh_ipi_int_u {
  445. unsigned long v;
  446. struct uvh_ipi_int_s {
  447. unsigned long vector_ : 8; /* RW */
  448. unsigned long delivery_mode : 3; /* RW */
  449. unsigned long destmode : 1; /* RW */
  450. unsigned long rsvd_12_15 : 4; /* */
  451. unsigned long apic_id : 32; /* RW */
  452. unsigned long rsvd_48_62 : 15; /* */
  453. unsigned long send : 1; /* WP */
  454. } s;
  455. };
  456. /* ========================================================================= */
  457. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
  458. /* ========================================================================= */
  459. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
  460. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x009c0
  461. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
  462. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
  463. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
  464. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
  465. union uvh_lb_bau_intd_payload_queue_first_u {
  466. unsigned long v;
  467. struct uvh_lb_bau_intd_payload_queue_first_s {
  468. unsigned long rsvd_0_3: 4; /* */
  469. unsigned long address : 39; /* RW */
  470. unsigned long rsvd_43_48: 6; /* */
  471. unsigned long node_id : 14; /* RW */
  472. unsigned long rsvd_63 : 1; /* */
  473. } s;
  474. };
  475. /* ========================================================================= */
  476. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
  477. /* ========================================================================= */
  478. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
  479. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x009c8
  480. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
  481. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
  482. union uvh_lb_bau_intd_payload_queue_last_u {
  483. unsigned long v;
  484. struct uvh_lb_bau_intd_payload_queue_last_s {
  485. unsigned long rsvd_0_3: 4; /* */
  486. unsigned long address : 39; /* RW */
  487. unsigned long rsvd_43_63: 21; /* */
  488. } s;
  489. };
  490. /* ========================================================================= */
  491. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
  492. /* ========================================================================= */
  493. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
  494. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x009d0
  495. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
  496. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
  497. union uvh_lb_bau_intd_payload_queue_tail_u {
  498. unsigned long v;
  499. struct uvh_lb_bau_intd_payload_queue_tail_s {
  500. unsigned long rsvd_0_3: 4; /* */
  501. unsigned long address : 39; /* RW */
  502. unsigned long rsvd_43_63: 21; /* */
  503. } s;
  504. };
  505. /* ========================================================================= */
  506. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
  507. /* ========================================================================= */
  508. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
  509. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0x0a68
  510. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
  511. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
  512. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
  513. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
  514. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
  515. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
  516. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
  517. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
  518. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
  519. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
  520. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
  521. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
  522. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
  523. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
  524. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
  525. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
  526. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
  527. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
  528. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
  529. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
  530. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
  531. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
  532. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
  533. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
  534. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
  535. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
  536. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
  537. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
  538. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
  539. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
  540. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
  541. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
  542. union uvh_lb_bau_intd_software_acknowledge_u {
  543. unsigned long v;
  544. struct uvh_lb_bau_intd_software_acknowledge_s {
  545. unsigned long pending_0 : 1; /* RW, W1C */
  546. unsigned long pending_1 : 1; /* RW, W1C */
  547. unsigned long pending_2 : 1; /* RW, W1C */
  548. unsigned long pending_3 : 1; /* RW, W1C */
  549. unsigned long pending_4 : 1; /* RW, W1C */
  550. unsigned long pending_5 : 1; /* RW, W1C */
  551. unsigned long pending_6 : 1; /* RW, W1C */
  552. unsigned long pending_7 : 1; /* RW, W1C */
  553. unsigned long timeout_0 : 1; /* RW, W1C */
  554. unsigned long timeout_1 : 1; /* RW, W1C */
  555. unsigned long timeout_2 : 1; /* RW, W1C */
  556. unsigned long timeout_3 : 1; /* RW, W1C */
  557. unsigned long timeout_4 : 1; /* RW, W1C */
  558. unsigned long timeout_5 : 1; /* RW, W1C */
  559. unsigned long timeout_6 : 1; /* RW, W1C */
  560. unsigned long timeout_7 : 1; /* RW, W1C */
  561. unsigned long rsvd_16_63: 48; /* */
  562. } s;
  563. };
  564. /* ========================================================================= */
  565. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
  566. /* ========================================================================= */
  567. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL
  568. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0x0a70
  569. /* ========================================================================= */
  570. /* UVH_LB_BAU_MISC_CONTROL */
  571. /* ========================================================================= */
  572. #define UVH_LB_BAU_MISC_CONTROL 0x320170UL
  573. #define UVH_LB_BAU_MISC_CONTROL_32 0x00a10
  574. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  575. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  576. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  577. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  578. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  579. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  580. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  581. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  582. #define UVH_LB_BAU_MISC_CONTROL_CSI_AGENT_PRESENCE_VECTOR_SHFT 11
  583. #define UVH_LB_BAU_MISC_CONTROL_CSI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  584. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  585. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  586. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  587. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  588. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  589. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  590. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  591. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  592. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  593. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  594. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  595. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  596. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  597. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  598. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  599. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  600. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  601. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  602. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  603. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  604. #define UVH_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  605. #define UVH_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  606. union uvh_lb_bau_misc_control_u {
  607. unsigned long v;
  608. struct uvh_lb_bau_misc_control_s {
  609. unsigned long rejection_delay : 8; /* RW */
  610. unsigned long apic_mode : 1; /* RW */
  611. unsigned long force_broadcast : 1; /* RW */
  612. unsigned long force_lock_nop : 1; /* RW */
  613. unsigned long csi_agent_presence_vector : 3; /* RW */
  614. unsigned long descriptor_fetch_mode : 1; /* RW */
  615. unsigned long enable_intd_soft_ack_mode : 1; /* RW */
  616. unsigned long intd_soft_ack_timeout_period : 4; /* RW */
  617. unsigned long enable_dual_mapping_mode : 1; /* RW */
  618. unsigned long vga_io_port_decode_enable : 1; /* RW */
  619. unsigned long vga_io_port_16_bit_decode : 1; /* RW */
  620. unsigned long suppress_dest_registration : 1; /* RW */
  621. unsigned long programmed_initial_priority : 3; /* RW */
  622. unsigned long use_incoming_priority : 1; /* RW */
  623. unsigned long enable_programmed_initial_priority : 1; /* RW */
  624. unsigned long rsvd_29_47 : 19; /* */
  625. unsigned long fun : 16; /* RW */
  626. } s;
  627. };
  628. /* ========================================================================= */
  629. /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
  630. /* ========================================================================= */
  631. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
  632. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x009a8
  633. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
  634. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
  635. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
  636. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
  637. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
  638. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
  639. union uvh_lb_bau_sb_activation_control_u {
  640. unsigned long v;
  641. struct uvh_lb_bau_sb_activation_control_s {
  642. unsigned long index : 6; /* RW */
  643. unsigned long rsvd_6_61: 56; /* */
  644. unsigned long push : 1; /* WP */
  645. unsigned long init : 1; /* WP */
  646. } s;
  647. };
  648. /* ========================================================================= */
  649. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
  650. /* ========================================================================= */
  651. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
  652. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x009b0
  653. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
  654. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
  655. union uvh_lb_bau_sb_activation_status_0_u {
  656. unsigned long v;
  657. struct uvh_lb_bau_sb_activation_status_0_s {
  658. unsigned long status : 64; /* RW */
  659. } s;
  660. };
  661. /* ========================================================================= */
  662. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
  663. /* ========================================================================= */
  664. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
  665. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x009b8
  666. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
  667. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
  668. union uvh_lb_bau_sb_activation_status_1_u {
  669. unsigned long v;
  670. struct uvh_lb_bau_sb_activation_status_1_s {
  671. unsigned long status : 64; /* RW */
  672. } s;
  673. };
  674. /* ========================================================================= */
  675. /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
  676. /* ========================================================================= */
  677. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
  678. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x009a0
  679. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
  680. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
  681. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
  682. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
  683. union uvh_lb_bau_sb_descriptor_base_u {
  684. unsigned long v;
  685. struct uvh_lb_bau_sb_descriptor_base_s {
  686. unsigned long rsvd_0_11 : 12; /* */
  687. unsigned long page_address : 31; /* RW */
  688. unsigned long rsvd_43_48 : 6; /* */
  689. unsigned long node_id : 14; /* RW */
  690. unsigned long rsvd_63 : 1; /* */
  691. } s;
  692. };
  693. /* ========================================================================= */
  694. /* UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK */
  695. /* ========================================================================= */
  696. #define UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK 0x320130UL
  697. #define UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK_32 0x009f0
  698. #define UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_SHFT 0
  699. #define UVH_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_MASK 0x00000000ffffffffUL
  700. union uvh_lb_target_physical_apic_id_mask_u {
  701. unsigned long v;
  702. struct uvh_lb_target_physical_apic_id_mask_s {
  703. unsigned long bit_enables : 32; /* RW */
  704. unsigned long rsvd_32_63 : 32; /* */
  705. } s;
  706. };
  707. /* ========================================================================= */
  708. /* UVH_NODE_ID */
  709. /* ========================================================================= */
  710. #define UVH_NODE_ID 0x0UL
  711. #define UVH_NODE_ID_FORCE1_SHFT 0
  712. #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  713. #define UVH_NODE_ID_MANUFACTURER_SHFT 1
  714. #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  715. #define UVH_NODE_ID_PART_NUMBER_SHFT 12
  716. #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  717. #define UVH_NODE_ID_REVISION_SHFT 28
  718. #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  719. #define UVH_NODE_ID_NODE_ID_SHFT 32
  720. #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  721. #define UVH_NODE_ID_NODES_PER_BIT_SHFT 48
  722. #define UVH_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
  723. #define UVH_NODE_ID_NI_PORT_SHFT 56
  724. #define UVH_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
  725. union uvh_node_id_u {
  726. unsigned long v;
  727. struct uvh_node_id_s {
  728. unsigned long force1 : 1; /* RO */
  729. unsigned long manufacturer : 11; /* RO */
  730. unsigned long part_number : 16; /* RO */
  731. unsigned long revision : 4; /* RO */
  732. unsigned long node_id : 15; /* RW */
  733. unsigned long rsvd_47 : 1; /* */
  734. unsigned long nodes_per_bit : 7; /* RW */
  735. unsigned long rsvd_55 : 1; /* */
  736. unsigned long ni_port : 4; /* RO */
  737. unsigned long rsvd_60_63 : 4; /* */
  738. } s;
  739. };
  740. /* ========================================================================= */
  741. /* UVH_NODE_PRESENT_TABLE */
  742. /* ========================================================================= */
  743. #define UVH_NODE_PRESENT_TABLE 0x1400UL
  744. #define UVH_NODE_PRESENT_TABLE_DEPTH 16
  745. #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
  746. #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
  747. union uvh_node_present_table_u {
  748. unsigned long v;
  749. struct uvh_node_present_table_s {
  750. unsigned long nodes : 64; /* RW */
  751. } s;
  752. };
  753. /* ========================================================================= */
  754. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR */
  755. /* ========================================================================= */
  756. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR 0x16000c8UL
  757. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_SHFT 24
  758. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_MASK 0x00000000ff000000UL
  759. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_SHFT 48
  760. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_MASK 0x001f000000000000UL
  761. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_SHFT 63
  762. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_MASK 0x8000000000000000UL
  763. union uvh_rh_gam_alias210_overlay_config_0_mmr_u {
  764. unsigned long v;
  765. struct uvh_rh_gam_alias210_overlay_config_0_mmr_s {
  766. unsigned long rsvd_0_23: 24; /* */
  767. unsigned long base : 8; /* RW */
  768. unsigned long rsvd_32_47: 16; /* */
  769. unsigned long m_alias : 5; /* RW */
  770. unsigned long rsvd_53_62: 10; /* */
  771. unsigned long enable : 1; /* RW */
  772. } s;
  773. };
  774. /* ========================================================================= */
  775. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR */
  776. /* ========================================================================= */
  777. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR 0x16000d8UL
  778. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_SHFT 24
  779. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_MASK 0x00000000ff000000UL
  780. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_SHFT 48
  781. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_MASK 0x001f000000000000UL
  782. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_SHFT 63
  783. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_MASK 0x8000000000000000UL
  784. union uvh_rh_gam_alias210_overlay_config_1_mmr_u {
  785. unsigned long v;
  786. struct uvh_rh_gam_alias210_overlay_config_1_mmr_s {
  787. unsigned long rsvd_0_23: 24; /* */
  788. unsigned long base : 8; /* RW */
  789. unsigned long rsvd_32_47: 16; /* */
  790. unsigned long m_alias : 5; /* RW */
  791. unsigned long rsvd_53_62: 10; /* */
  792. unsigned long enable : 1; /* RW */
  793. } s;
  794. };
  795. /* ========================================================================= */
  796. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR */
  797. /* ========================================================================= */
  798. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR 0x16000e8UL
  799. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_SHFT 24
  800. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_MASK 0x00000000ff000000UL
  801. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_SHFT 48
  802. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_MASK 0x001f000000000000UL
  803. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_SHFT 63
  804. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_MASK 0x8000000000000000UL
  805. union uvh_rh_gam_alias210_overlay_config_2_mmr_u {
  806. unsigned long v;
  807. struct uvh_rh_gam_alias210_overlay_config_2_mmr_s {
  808. unsigned long rsvd_0_23: 24; /* */
  809. unsigned long base : 8; /* RW */
  810. unsigned long rsvd_32_47: 16; /* */
  811. unsigned long m_alias : 5; /* RW */
  812. unsigned long rsvd_53_62: 10; /* */
  813. unsigned long enable : 1; /* RW */
  814. } s;
  815. };
  816. /* ========================================================================= */
  817. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
  818. /* ========================================================================= */
  819. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
  820. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
  821. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  822. union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
  823. unsigned long v;
  824. struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
  825. unsigned long rsvd_0_23 : 24; /* */
  826. unsigned long dest_base : 22; /* RW */
  827. unsigned long rsvd_46_63: 18; /* */
  828. } s;
  829. };
  830. /* ========================================================================= */
  831. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
  832. /* ========================================================================= */
  833. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
  834. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
  835. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  836. union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
  837. unsigned long v;
  838. struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
  839. unsigned long rsvd_0_23 : 24; /* */
  840. unsigned long dest_base : 22; /* RW */
  841. unsigned long rsvd_46_63: 18; /* */
  842. } s;
  843. };
  844. /* ========================================================================= */
  845. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
  846. /* ========================================================================= */
  847. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
  848. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
  849. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  850. union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
  851. unsigned long v;
  852. struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
  853. unsigned long rsvd_0_23 : 24; /* */
  854. unsigned long dest_base : 22; /* RW */
  855. unsigned long rsvd_46_63: 18; /* */
  856. } s;
  857. };
  858. /* ========================================================================= */
  859. /* UVH_RH_GAM_CONFIG_MMR */
  860. /* ========================================================================= */
  861. #define UVH_RH_GAM_CONFIG_MMR 0x1600000UL
  862. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  863. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  864. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  865. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  866. #define UVH_RH_GAM_CONFIG_MMR_MMIOL_CFG_SHFT 12
  867. #define UVH_RH_GAM_CONFIG_MMR_MMIOL_CFG_MASK 0x0000000000001000UL
  868. union uvh_rh_gam_config_mmr_u {
  869. unsigned long v;
  870. struct uvh_rh_gam_config_mmr_s {
  871. unsigned long m_skt : 6; /* RW */
  872. unsigned long n_skt : 4; /* RW */
  873. unsigned long rsvd_10_11: 2; /* */
  874. unsigned long mmiol_cfg : 1; /* RW */
  875. unsigned long rsvd_13_63: 51; /* */
  876. } s;
  877. };
  878. /* ========================================================================= */
  879. /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
  880. /* ========================================================================= */
  881. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  882. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  883. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  884. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
  885. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
  886. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  887. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  888. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  889. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  890. union uvh_rh_gam_gru_overlay_config_mmr_u {
  891. unsigned long v;
  892. struct uvh_rh_gam_gru_overlay_config_mmr_s {
  893. unsigned long rsvd_0_27: 28; /* */
  894. unsigned long base : 18; /* RW */
  895. unsigned long rsvd_46_47: 2; /* */
  896. unsigned long gr4 : 1; /* RW */
  897. unsigned long rsvd_49_51: 3; /* */
  898. unsigned long n_gru : 4; /* RW */
  899. unsigned long rsvd_56_62: 7; /* */
  900. unsigned long enable : 1; /* RW */
  901. } s;
  902. };
  903. /* ========================================================================= */
  904. /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
  905. /* ========================================================================= */
  906. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  907. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
  908. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
  909. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  910. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  911. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  912. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  913. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  914. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  915. union uvh_rh_gam_mmioh_overlay_config_mmr_u {
  916. unsigned long v;
  917. struct uvh_rh_gam_mmioh_overlay_config_mmr_s {
  918. unsigned long rsvd_0_29: 30; /* */
  919. unsigned long base : 16; /* RW */
  920. unsigned long m_io : 6; /* RW */
  921. unsigned long n_io : 4; /* RW */
  922. unsigned long rsvd_56_62: 7; /* */
  923. unsigned long enable : 1; /* RW */
  924. } s;
  925. };
  926. /* ========================================================================= */
  927. /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
  928. /* ========================================================================= */
  929. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  930. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  931. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  932. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
  933. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
  934. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  935. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  936. union uvh_rh_gam_mmr_overlay_config_mmr_u {
  937. unsigned long v;
  938. struct uvh_rh_gam_mmr_overlay_config_mmr_s {
  939. unsigned long rsvd_0_25: 26; /* */
  940. unsigned long base : 20; /* RW */
  941. unsigned long dual_hub : 1; /* RW */
  942. unsigned long rsvd_47_62: 16; /* */
  943. unsigned long enable : 1; /* RW */
  944. } s;
  945. };
  946. /* ========================================================================= */
  947. /* UVH_RTC */
  948. /* ========================================================================= */
  949. #define UVH_RTC 0x340000UL
  950. #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
  951. #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
  952. union uvh_rtc_u {
  953. unsigned long v;
  954. struct uvh_rtc_s {
  955. unsigned long real_time_clock : 56; /* RW */
  956. unsigned long rsvd_56_63 : 8; /* */
  957. } s;
  958. };
  959. /* ========================================================================= */
  960. /* UVH_RTC1_INT_CONFIG */
  961. /* ========================================================================= */
  962. #define UVH_RTC1_INT_CONFIG 0x615c0UL
  963. #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
  964. #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  965. #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
  966. #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
  967. #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
  968. #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  969. #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
  970. #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  971. #define UVH_RTC1_INT_CONFIG_P_SHFT 13
  972. #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
  973. #define UVH_RTC1_INT_CONFIG_T_SHFT 15
  974. #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
  975. #define UVH_RTC1_INT_CONFIG_M_SHFT 16
  976. #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
  977. #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
  978. #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  979. union uvh_rtc1_int_config_u {
  980. unsigned long v;
  981. struct uvh_rtc1_int_config_s {
  982. unsigned long vector_ : 8; /* RW */
  983. unsigned long dm : 3; /* RW */
  984. unsigned long destmode : 1; /* RW */
  985. unsigned long status : 1; /* RO */
  986. unsigned long p : 1; /* RO */
  987. unsigned long rsvd_14 : 1; /* */
  988. unsigned long t : 1; /* RO */
  989. unsigned long m : 1; /* RW */
  990. unsigned long rsvd_17_31: 15; /* */
  991. unsigned long apic_id : 32; /* RW */
  992. } s;
  993. };
  994. #endif /* __ASM_UV_MMRS_X86_H__ */