paravirt.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/types.h>
  11. #include <linux/cpumask.h>
  12. static inline int paravirt_enabled(void)
  13. {
  14. return pv_info.paravirt_enabled;
  15. }
  16. static inline void load_sp0(struct tss_struct *tss,
  17. struct thread_struct *thread)
  18. {
  19. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  20. }
  21. /* The paravirtualized CPUID instruction. */
  22. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  23. unsigned int *ecx, unsigned int *edx)
  24. {
  25. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  26. }
  27. /*
  28. * These special macros can be used to get or set a debugging register
  29. */
  30. static inline unsigned long paravirt_get_debugreg(int reg)
  31. {
  32. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  33. }
  34. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  35. static inline void set_debugreg(unsigned long val, int reg)
  36. {
  37. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  38. }
  39. static inline void clts(void)
  40. {
  41. PVOP_VCALL0(pv_cpu_ops.clts);
  42. }
  43. static inline unsigned long read_cr0(void)
  44. {
  45. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  46. }
  47. static inline void write_cr0(unsigned long x)
  48. {
  49. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  50. }
  51. static inline unsigned long read_cr2(void)
  52. {
  53. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  54. }
  55. static inline void write_cr2(unsigned long x)
  56. {
  57. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  58. }
  59. static inline unsigned long read_cr3(void)
  60. {
  61. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  62. }
  63. static inline void write_cr3(unsigned long x)
  64. {
  65. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  66. }
  67. static inline unsigned long read_cr4(void)
  68. {
  69. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  70. }
  71. static inline unsigned long read_cr4_safe(void)
  72. {
  73. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  74. }
  75. static inline void write_cr4(unsigned long x)
  76. {
  77. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  78. }
  79. #ifdef CONFIG_X86_64
  80. static inline unsigned long read_cr8(void)
  81. {
  82. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  83. }
  84. static inline void write_cr8(unsigned long x)
  85. {
  86. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  87. }
  88. #endif
  89. static inline void arch_safe_halt(void)
  90. {
  91. PVOP_VCALL0(pv_irq_ops.safe_halt);
  92. }
  93. static inline void halt(void)
  94. {
  95. PVOP_VCALL0(pv_irq_ops.safe_halt);
  96. }
  97. static inline void wbinvd(void)
  98. {
  99. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  100. }
  101. #define get_kernel_rpl() (pv_info.kernel_rpl)
  102. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  103. {
  104. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  105. }
  106. static inline int paravirt_rdmsr_regs(u32 *regs)
  107. {
  108. return PVOP_CALL1(int, pv_cpu_ops.rdmsr_regs, regs);
  109. }
  110. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  111. {
  112. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  113. }
  114. static inline int paravirt_wrmsr_regs(u32 *regs)
  115. {
  116. return PVOP_CALL1(int, pv_cpu_ops.wrmsr_regs, regs);
  117. }
  118. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  119. #define rdmsr(msr, val1, val2) \
  120. do { \
  121. int _err; \
  122. u64 _l = paravirt_read_msr(msr, &_err); \
  123. val1 = (u32)_l; \
  124. val2 = _l >> 32; \
  125. } while (0)
  126. #define wrmsr(msr, val1, val2) \
  127. do { \
  128. paravirt_write_msr(msr, val1, val2); \
  129. } while (0)
  130. #define rdmsrl(msr, val) \
  131. do { \
  132. int _err; \
  133. val = paravirt_read_msr(msr, &_err); \
  134. } while (0)
  135. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  136. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  137. /* rdmsr with exception handling */
  138. #define rdmsr_safe(msr, a, b) \
  139. ({ \
  140. int _err; \
  141. u64 _l = paravirt_read_msr(msr, &_err); \
  142. (*a) = (u32)_l; \
  143. (*b) = _l >> 32; \
  144. _err; \
  145. })
  146. #define rdmsr_safe_regs(regs) paravirt_rdmsr_regs(regs)
  147. #define wrmsr_safe_regs(regs) paravirt_wrmsr_regs(regs)
  148. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  149. {
  150. int err;
  151. *p = paravirt_read_msr(msr, &err);
  152. return err;
  153. }
  154. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  155. {
  156. u32 gprs[8] = { 0 };
  157. int err;
  158. gprs[1] = msr;
  159. gprs[7] = 0x9c5a203a;
  160. err = paravirt_rdmsr_regs(gprs);
  161. *p = gprs[0] | ((u64)gprs[2] << 32);
  162. return err;
  163. }
  164. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  165. {
  166. u32 gprs[8] = { 0 };
  167. gprs[0] = (u32)val;
  168. gprs[1] = msr;
  169. gprs[2] = val >> 32;
  170. gprs[7] = 0x9c5a203a;
  171. return paravirt_wrmsr_regs(gprs);
  172. }
  173. static inline u64 paravirt_read_tsc(void)
  174. {
  175. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  176. }
  177. #define rdtscl(low) \
  178. do { \
  179. u64 _l = paravirt_read_tsc(); \
  180. low = (int)_l; \
  181. } while (0)
  182. #define rdtscll(val) (val = paravirt_read_tsc())
  183. static inline unsigned long long paravirt_sched_clock(void)
  184. {
  185. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  186. }
  187. static inline unsigned long long paravirt_read_pmc(int counter)
  188. {
  189. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  190. }
  191. #define rdpmc(counter, low, high) \
  192. do { \
  193. u64 _l = paravirt_read_pmc(counter); \
  194. low = (u32)_l; \
  195. high = _l >> 32; \
  196. } while (0)
  197. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  198. {
  199. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  200. }
  201. #define rdtscp(low, high, aux) \
  202. do { \
  203. int __aux; \
  204. unsigned long __val = paravirt_rdtscp(&__aux); \
  205. (low) = (u32)__val; \
  206. (high) = (u32)(__val >> 32); \
  207. (aux) = __aux; \
  208. } while (0)
  209. #define rdtscpll(val, aux) \
  210. do { \
  211. unsigned long __aux; \
  212. val = paravirt_rdtscp(&__aux); \
  213. (aux) = __aux; \
  214. } while (0)
  215. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  216. {
  217. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  218. }
  219. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  220. {
  221. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  222. }
  223. static inline void load_TR_desc(void)
  224. {
  225. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  226. }
  227. static inline void load_gdt(const struct desc_ptr *dtr)
  228. {
  229. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  230. }
  231. static inline void load_idt(const struct desc_ptr *dtr)
  232. {
  233. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  234. }
  235. static inline void set_ldt(const void *addr, unsigned entries)
  236. {
  237. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  238. }
  239. static inline void store_gdt(struct desc_ptr *dtr)
  240. {
  241. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  242. }
  243. static inline void store_idt(struct desc_ptr *dtr)
  244. {
  245. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  246. }
  247. static inline unsigned long paravirt_store_tr(void)
  248. {
  249. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  250. }
  251. #define store_tr(tr) ((tr) = paravirt_store_tr())
  252. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  253. {
  254. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  255. }
  256. #ifdef CONFIG_X86_64
  257. static inline void load_gs_index(unsigned int gs)
  258. {
  259. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  260. }
  261. #endif
  262. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  263. const void *desc)
  264. {
  265. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  266. }
  267. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  268. void *desc, int type)
  269. {
  270. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  271. }
  272. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  273. {
  274. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  275. }
  276. static inline void set_iopl_mask(unsigned mask)
  277. {
  278. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  279. }
  280. /* The paravirtualized I/O functions */
  281. static inline void slow_down_io(void)
  282. {
  283. pv_cpu_ops.io_delay();
  284. #ifdef REALLY_SLOW_IO
  285. pv_cpu_ops.io_delay();
  286. pv_cpu_ops.io_delay();
  287. pv_cpu_ops.io_delay();
  288. #endif
  289. }
  290. #ifdef CONFIG_SMP
  291. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  292. unsigned long start_esp)
  293. {
  294. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  295. phys_apicid, start_eip, start_esp);
  296. }
  297. #endif
  298. static inline void paravirt_activate_mm(struct mm_struct *prev,
  299. struct mm_struct *next)
  300. {
  301. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  302. }
  303. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  304. struct mm_struct *mm)
  305. {
  306. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  307. }
  308. static inline void arch_exit_mmap(struct mm_struct *mm)
  309. {
  310. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  311. }
  312. static inline void __flush_tlb(void)
  313. {
  314. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  315. }
  316. static inline void __flush_tlb_global(void)
  317. {
  318. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  319. }
  320. static inline void __flush_tlb_single(unsigned long addr)
  321. {
  322. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  323. }
  324. static inline void flush_tlb_others(const struct cpumask *cpumask,
  325. struct mm_struct *mm,
  326. unsigned long va)
  327. {
  328. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  329. }
  330. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  331. {
  332. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  333. }
  334. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  335. {
  336. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  337. }
  338. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  339. {
  340. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  341. }
  342. static inline void paravirt_release_pte(unsigned long pfn)
  343. {
  344. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  345. }
  346. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  347. {
  348. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  349. }
  350. static inline void paravirt_release_pmd(unsigned long pfn)
  351. {
  352. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  353. }
  354. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  355. {
  356. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  357. }
  358. static inline void paravirt_release_pud(unsigned long pfn)
  359. {
  360. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  361. }
  362. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  363. pte_t *ptep)
  364. {
  365. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  366. }
  367. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  368. pte_t *ptep)
  369. {
  370. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  371. }
  372. static inline pte_t __pte(pteval_t val)
  373. {
  374. pteval_t ret;
  375. if (sizeof(pteval_t) > sizeof(long))
  376. ret = PVOP_CALLEE2(pteval_t,
  377. pv_mmu_ops.make_pte,
  378. val, (u64)val >> 32);
  379. else
  380. ret = PVOP_CALLEE1(pteval_t,
  381. pv_mmu_ops.make_pte,
  382. val);
  383. return (pte_t) { .pte = ret };
  384. }
  385. static inline pteval_t pte_val(pte_t pte)
  386. {
  387. pteval_t ret;
  388. if (sizeof(pteval_t) > sizeof(long))
  389. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  390. pte.pte, (u64)pte.pte >> 32);
  391. else
  392. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  393. pte.pte);
  394. return ret;
  395. }
  396. static inline pgd_t __pgd(pgdval_t val)
  397. {
  398. pgdval_t ret;
  399. if (sizeof(pgdval_t) > sizeof(long))
  400. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  401. val, (u64)val >> 32);
  402. else
  403. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  404. val);
  405. return (pgd_t) { ret };
  406. }
  407. static inline pgdval_t pgd_val(pgd_t pgd)
  408. {
  409. pgdval_t ret;
  410. if (sizeof(pgdval_t) > sizeof(long))
  411. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  412. pgd.pgd, (u64)pgd.pgd >> 32);
  413. else
  414. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  415. pgd.pgd);
  416. return ret;
  417. }
  418. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  419. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  420. pte_t *ptep)
  421. {
  422. pteval_t ret;
  423. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  424. mm, addr, ptep);
  425. return (pte_t) { .pte = ret };
  426. }
  427. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  428. pte_t *ptep, pte_t pte)
  429. {
  430. if (sizeof(pteval_t) > sizeof(long))
  431. /* 5 arg words */
  432. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  433. else
  434. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  435. mm, addr, ptep, pte.pte);
  436. }
  437. static inline void set_pte(pte_t *ptep, pte_t pte)
  438. {
  439. if (sizeof(pteval_t) > sizeof(long))
  440. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  441. pte.pte, (u64)pte.pte >> 32);
  442. else
  443. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  444. pte.pte);
  445. }
  446. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  447. pte_t *ptep, pte_t pte)
  448. {
  449. if (sizeof(pteval_t) > sizeof(long))
  450. /* 5 arg words */
  451. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  452. else
  453. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  454. }
  455. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  456. {
  457. pmdval_t val = native_pmd_val(pmd);
  458. if (sizeof(pmdval_t) > sizeof(long))
  459. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  460. else
  461. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  462. }
  463. #if PAGETABLE_LEVELS >= 3
  464. static inline pmd_t __pmd(pmdval_t val)
  465. {
  466. pmdval_t ret;
  467. if (sizeof(pmdval_t) > sizeof(long))
  468. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  469. val, (u64)val >> 32);
  470. else
  471. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  472. val);
  473. return (pmd_t) { ret };
  474. }
  475. static inline pmdval_t pmd_val(pmd_t pmd)
  476. {
  477. pmdval_t ret;
  478. if (sizeof(pmdval_t) > sizeof(long))
  479. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  480. pmd.pmd, (u64)pmd.pmd >> 32);
  481. else
  482. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  483. pmd.pmd);
  484. return ret;
  485. }
  486. static inline void set_pud(pud_t *pudp, pud_t pud)
  487. {
  488. pudval_t val = native_pud_val(pud);
  489. if (sizeof(pudval_t) > sizeof(long))
  490. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  491. val, (u64)val >> 32);
  492. else
  493. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  494. val);
  495. }
  496. #if PAGETABLE_LEVELS == 4
  497. static inline pud_t __pud(pudval_t val)
  498. {
  499. pudval_t ret;
  500. if (sizeof(pudval_t) > sizeof(long))
  501. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  502. val, (u64)val >> 32);
  503. else
  504. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  505. val);
  506. return (pud_t) { ret };
  507. }
  508. static inline pudval_t pud_val(pud_t pud)
  509. {
  510. pudval_t ret;
  511. if (sizeof(pudval_t) > sizeof(long))
  512. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  513. pud.pud, (u64)pud.pud >> 32);
  514. else
  515. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  516. pud.pud);
  517. return ret;
  518. }
  519. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  520. {
  521. pgdval_t val = native_pgd_val(pgd);
  522. if (sizeof(pgdval_t) > sizeof(long))
  523. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  524. val, (u64)val >> 32);
  525. else
  526. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  527. val);
  528. }
  529. static inline void pgd_clear(pgd_t *pgdp)
  530. {
  531. set_pgd(pgdp, __pgd(0));
  532. }
  533. static inline void pud_clear(pud_t *pudp)
  534. {
  535. set_pud(pudp, __pud(0));
  536. }
  537. #endif /* PAGETABLE_LEVELS == 4 */
  538. #endif /* PAGETABLE_LEVELS >= 3 */
  539. #ifdef CONFIG_X86_PAE
  540. /* Special-case pte-setting operations for PAE, which can't update a
  541. 64-bit pte atomically */
  542. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  543. {
  544. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  545. pte.pte, pte.pte >> 32);
  546. }
  547. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  548. pte_t *ptep)
  549. {
  550. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  551. }
  552. static inline void pmd_clear(pmd_t *pmdp)
  553. {
  554. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  555. }
  556. #else /* !CONFIG_X86_PAE */
  557. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  558. {
  559. set_pte(ptep, pte);
  560. }
  561. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  562. pte_t *ptep)
  563. {
  564. set_pte_at(mm, addr, ptep, __pte(0));
  565. }
  566. static inline void pmd_clear(pmd_t *pmdp)
  567. {
  568. set_pmd(pmdp, __pmd(0));
  569. }
  570. #endif /* CONFIG_X86_PAE */
  571. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  572. static inline void arch_start_context_switch(struct task_struct *prev)
  573. {
  574. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  575. }
  576. static inline void arch_end_context_switch(struct task_struct *next)
  577. {
  578. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  579. }
  580. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  581. static inline void arch_enter_lazy_mmu_mode(void)
  582. {
  583. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  584. }
  585. static inline void arch_leave_lazy_mmu_mode(void)
  586. {
  587. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  588. }
  589. void arch_flush_lazy_mmu_mode(void);
  590. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  591. phys_addr_t phys, pgprot_t flags)
  592. {
  593. pv_mmu_ops.set_fixmap(idx, phys, flags);
  594. }
  595. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  596. static inline int arch_spin_is_locked(struct arch_spinlock *lock)
  597. {
  598. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  599. }
  600. static inline int arch_spin_is_contended(struct arch_spinlock *lock)
  601. {
  602. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  603. }
  604. #define arch_spin_is_contended arch_spin_is_contended
  605. static __always_inline void arch_spin_lock(struct arch_spinlock *lock)
  606. {
  607. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  608. }
  609. static __always_inline void arch_spin_lock_flags(struct arch_spinlock *lock,
  610. unsigned long flags)
  611. {
  612. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  613. }
  614. static __always_inline int arch_spin_trylock(struct arch_spinlock *lock)
  615. {
  616. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  617. }
  618. static __always_inline void arch_spin_unlock(struct arch_spinlock *lock)
  619. {
  620. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  621. }
  622. #endif
  623. #ifdef CONFIG_X86_32
  624. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  625. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  626. /* save and restore all caller-save registers, except return value */
  627. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  628. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  629. #define PV_FLAGS_ARG "0"
  630. #define PV_EXTRA_CLOBBERS
  631. #define PV_VEXTRA_CLOBBERS
  632. #else
  633. /* save and restore all caller-save registers, except return value */
  634. #define PV_SAVE_ALL_CALLER_REGS \
  635. "push %rcx;" \
  636. "push %rdx;" \
  637. "push %rsi;" \
  638. "push %rdi;" \
  639. "push %r8;" \
  640. "push %r9;" \
  641. "push %r10;" \
  642. "push %r11;"
  643. #define PV_RESTORE_ALL_CALLER_REGS \
  644. "pop %r11;" \
  645. "pop %r10;" \
  646. "pop %r9;" \
  647. "pop %r8;" \
  648. "pop %rdi;" \
  649. "pop %rsi;" \
  650. "pop %rdx;" \
  651. "pop %rcx;"
  652. /* We save some registers, but all of them, that's too much. We clobber all
  653. * caller saved registers but the argument parameter */
  654. #define PV_SAVE_REGS "pushq %%rdi;"
  655. #define PV_RESTORE_REGS "popq %%rdi;"
  656. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  657. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  658. #define PV_FLAGS_ARG "D"
  659. #endif
  660. /*
  661. * Generate a thunk around a function which saves all caller-save
  662. * registers except for the return value. This allows C functions to
  663. * be called from assembler code where fewer than normal registers are
  664. * available. It may also help code generation around calls from C
  665. * code if the common case doesn't use many registers.
  666. *
  667. * When a callee is wrapped in a thunk, the caller can assume that all
  668. * arg regs and all scratch registers are preserved across the
  669. * call. The return value in rax/eax will not be saved, even for void
  670. * functions.
  671. */
  672. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  673. extern typeof(func) __raw_callee_save_##func; \
  674. static void *__##func##__ __used = func; \
  675. \
  676. asm(".pushsection .text;" \
  677. "__raw_callee_save_" #func ": " \
  678. PV_SAVE_ALL_CALLER_REGS \
  679. "call " #func ";" \
  680. PV_RESTORE_ALL_CALLER_REGS \
  681. "ret;" \
  682. ".popsection")
  683. /* Get a reference to a callee-save function */
  684. #define PV_CALLEE_SAVE(func) \
  685. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  686. /* Promise that "func" already uses the right calling convention */
  687. #define __PV_IS_CALLEE_SAVE(func) \
  688. ((struct paravirt_callee_save) { func })
  689. static inline notrace unsigned long arch_local_save_flags(void)
  690. {
  691. return PVOP_CALLEE0(unsigned long, pv_irq_ops.save_fl);
  692. }
  693. static inline notrace void arch_local_irq_restore(unsigned long f)
  694. {
  695. PVOP_VCALLEE1(pv_irq_ops.restore_fl, f);
  696. }
  697. static inline notrace void arch_local_irq_disable(void)
  698. {
  699. PVOP_VCALLEE0(pv_irq_ops.irq_disable);
  700. }
  701. static inline notrace void arch_local_irq_enable(void)
  702. {
  703. PVOP_VCALLEE0(pv_irq_ops.irq_enable);
  704. }
  705. static inline notrace unsigned long arch_local_irq_save(void)
  706. {
  707. unsigned long f;
  708. f = arch_local_save_flags();
  709. arch_local_irq_disable();
  710. return f;
  711. }
  712. /* Make sure as little as possible of this mess escapes. */
  713. #undef PARAVIRT_CALL
  714. #undef __PVOP_CALL
  715. #undef __PVOP_VCALL
  716. #undef PVOP_VCALL0
  717. #undef PVOP_CALL0
  718. #undef PVOP_VCALL1
  719. #undef PVOP_CALL1
  720. #undef PVOP_VCALL2
  721. #undef PVOP_CALL2
  722. #undef PVOP_VCALL3
  723. #undef PVOP_CALL3
  724. #undef PVOP_VCALL4
  725. #undef PVOP_CALL4
  726. extern void default_banner(void);
  727. #else /* __ASSEMBLY__ */
  728. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  729. 771:; \
  730. ops; \
  731. 772:; \
  732. .pushsection .parainstructions,"a"; \
  733. .align algn; \
  734. word 771b; \
  735. .byte ptype; \
  736. .byte 772b-771b; \
  737. .short clobbers; \
  738. .popsection
  739. #define COND_PUSH(set, mask, reg) \
  740. .if ((~(set)) & mask); push %reg; .endif
  741. #define COND_POP(set, mask, reg) \
  742. .if ((~(set)) & mask); pop %reg; .endif
  743. #ifdef CONFIG_X86_64
  744. #define PV_SAVE_REGS(set) \
  745. COND_PUSH(set, CLBR_RAX, rax); \
  746. COND_PUSH(set, CLBR_RCX, rcx); \
  747. COND_PUSH(set, CLBR_RDX, rdx); \
  748. COND_PUSH(set, CLBR_RSI, rsi); \
  749. COND_PUSH(set, CLBR_RDI, rdi); \
  750. COND_PUSH(set, CLBR_R8, r8); \
  751. COND_PUSH(set, CLBR_R9, r9); \
  752. COND_PUSH(set, CLBR_R10, r10); \
  753. COND_PUSH(set, CLBR_R11, r11)
  754. #define PV_RESTORE_REGS(set) \
  755. COND_POP(set, CLBR_R11, r11); \
  756. COND_POP(set, CLBR_R10, r10); \
  757. COND_POP(set, CLBR_R9, r9); \
  758. COND_POP(set, CLBR_R8, r8); \
  759. COND_POP(set, CLBR_RDI, rdi); \
  760. COND_POP(set, CLBR_RSI, rsi); \
  761. COND_POP(set, CLBR_RDX, rdx); \
  762. COND_POP(set, CLBR_RCX, rcx); \
  763. COND_POP(set, CLBR_RAX, rax)
  764. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  765. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  766. #define PARA_INDIRECT(addr) *addr(%rip)
  767. #else
  768. #define PV_SAVE_REGS(set) \
  769. COND_PUSH(set, CLBR_EAX, eax); \
  770. COND_PUSH(set, CLBR_EDI, edi); \
  771. COND_PUSH(set, CLBR_ECX, ecx); \
  772. COND_PUSH(set, CLBR_EDX, edx)
  773. #define PV_RESTORE_REGS(set) \
  774. COND_POP(set, CLBR_EDX, edx); \
  775. COND_POP(set, CLBR_ECX, ecx); \
  776. COND_POP(set, CLBR_EDI, edi); \
  777. COND_POP(set, CLBR_EAX, eax)
  778. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  779. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  780. #define PARA_INDIRECT(addr) *%cs:addr
  781. #endif
  782. #define INTERRUPT_RETURN \
  783. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  784. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  785. #define DISABLE_INTERRUPTS(clobbers) \
  786. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  787. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  788. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  789. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  790. #define ENABLE_INTERRUPTS(clobbers) \
  791. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  792. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  793. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  794. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  795. #define USERGS_SYSRET32 \
  796. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  797. CLBR_NONE, \
  798. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  799. #ifdef CONFIG_X86_32
  800. #define GET_CR0_INTO_EAX \
  801. push %ecx; push %edx; \
  802. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  803. pop %edx; pop %ecx
  804. #define ENABLE_INTERRUPTS_SYSEXIT \
  805. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  806. CLBR_NONE, \
  807. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  808. #else /* !CONFIG_X86_32 */
  809. /*
  810. * If swapgs is used while the userspace stack is still current,
  811. * there's no way to call a pvop. The PV replacement *must* be
  812. * inlined, or the swapgs instruction must be trapped and emulated.
  813. */
  814. #define SWAPGS_UNSAFE_STACK \
  815. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  816. swapgs)
  817. /*
  818. * Note: swapgs is very special, and in practise is either going to be
  819. * implemented with a single "swapgs" instruction or something very
  820. * special. Either way, we don't need to save any registers for
  821. * it.
  822. */
  823. #define SWAPGS \
  824. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  825. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  826. )
  827. #define GET_CR2_INTO_RCX \
  828. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  829. movq %rax, %rcx; \
  830. xorq %rax, %rax;
  831. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  832. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  833. CLBR_NONE, \
  834. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  835. #define USERGS_SYSRET64 \
  836. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  837. CLBR_NONE, \
  838. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  839. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  840. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  841. CLBR_NONE, \
  842. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  843. #endif /* CONFIG_X86_32 */
  844. #endif /* __ASSEMBLY__ */
  845. #else /* CONFIG_PARAVIRT */
  846. # define default_banner x86_init_noop
  847. #endif /* !CONFIG_PARAVIRT */
  848. #endif /* _ASM_X86_PARAVIRT_H */