setup-sh7757.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/sh_timer.h>
  19. static struct plat_sci_port scif2_platform_data = {
  20. .mapbase = 0xfe4b0000, /* SCIF2 */
  21. .flags = UPF_BOOT_AUTOCONF,
  22. .type = PORT_SCIF,
  23. .irqs = { 40, 40, 40, 40 },
  24. };
  25. static struct platform_device scif2_device = {
  26. .name = "sh-sci",
  27. .id = 0,
  28. .dev = {
  29. .platform_data = &scif2_platform_data,
  30. },
  31. };
  32. static struct plat_sci_port scif3_platform_data = {
  33. .mapbase = 0xfe4c0000, /* SCIF3 */
  34. .flags = UPF_BOOT_AUTOCONF,
  35. .type = PORT_SCIF,
  36. .irqs = { 76, 76, 76, 76 },
  37. };
  38. static struct platform_device scif3_device = {
  39. .name = "sh-sci",
  40. .id = 1,
  41. .dev = {
  42. .platform_data = &scif3_platform_data,
  43. },
  44. };
  45. static struct plat_sci_port scif4_platform_data = {
  46. .mapbase = 0xfe4d0000, /* SCIF4 */
  47. .flags = UPF_BOOT_AUTOCONF,
  48. .type = PORT_SCIF,
  49. .irqs = { 104, 104, 104, 104 },
  50. };
  51. static struct platform_device scif4_device = {
  52. .name = "sh-sci",
  53. .id = 2,
  54. .dev = {
  55. .platform_data = &scif4_platform_data,
  56. },
  57. };
  58. static struct sh_timer_config tmu0_platform_data = {
  59. .channel_offset = 0x04,
  60. .timer_bit = 0,
  61. .clockevent_rating = 200,
  62. };
  63. static struct resource tmu0_resources[] = {
  64. [0] = {
  65. .start = 0xfe430008,
  66. .end = 0xfe430013,
  67. .flags = IORESOURCE_MEM,
  68. },
  69. [1] = {
  70. .start = 28,
  71. .flags = IORESOURCE_IRQ,
  72. },
  73. };
  74. static struct platform_device tmu0_device = {
  75. .name = "sh_tmu",
  76. .id = 0,
  77. .dev = {
  78. .platform_data = &tmu0_platform_data,
  79. },
  80. .resource = tmu0_resources,
  81. .num_resources = ARRAY_SIZE(tmu0_resources),
  82. };
  83. static struct sh_timer_config tmu1_platform_data = {
  84. .channel_offset = 0x10,
  85. .timer_bit = 1,
  86. .clocksource_rating = 200,
  87. };
  88. static struct resource tmu1_resources[] = {
  89. [0] = {
  90. .start = 0xfe430014,
  91. .end = 0xfe43001f,
  92. .flags = IORESOURCE_MEM,
  93. },
  94. [1] = {
  95. .start = 29,
  96. .flags = IORESOURCE_IRQ,
  97. },
  98. };
  99. static struct platform_device tmu1_device = {
  100. .name = "sh_tmu",
  101. .id = 1,
  102. .dev = {
  103. .platform_data = &tmu1_platform_data,
  104. },
  105. .resource = tmu1_resources,
  106. .num_resources = ARRAY_SIZE(tmu1_resources),
  107. };
  108. static struct platform_device *sh7757_devices[] __initdata = {
  109. &scif2_device,
  110. &scif3_device,
  111. &scif4_device,
  112. &tmu0_device,
  113. &tmu1_device,
  114. };
  115. static int __init sh7757_devices_setup(void)
  116. {
  117. return platform_add_devices(sh7757_devices,
  118. ARRAY_SIZE(sh7757_devices));
  119. }
  120. arch_initcall(sh7757_devices_setup);
  121. static struct platform_device *sh7757_early_devices[] __initdata = {
  122. &scif2_device,
  123. &scif3_device,
  124. &scif4_device,
  125. &tmu0_device,
  126. &tmu1_device,
  127. };
  128. void __init plat_early_device_setup(void)
  129. {
  130. early_platform_add_devices(sh7757_early_devices,
  131. ARRAY_SIZE(sh7757_early_devices));
  132. }
  133. enum {
  134. UNUSED = 0,
  135. /* interrupt sources */
  136. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  137. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  138. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  139. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  140. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  141. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  142. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  143. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  144. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  145. SDHI, DVC,
  146. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  147. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  148. HUDI,
  149. ARC4,
  150. DMAC0_5, DMAC6_7, DMAC8_11,
  151. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  152. USB0, USB1,
  153. JMC,
  154. SPI0, SPI1,
  155. TMR01, TMR23, TMR45,
  156. FRT,
  157. LPC, LPC5, LPC6, LPC7, LPC8,
  158. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  159. ETHERC,
  160. ADC0, ADC1,
  161. SIM,
  162. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  163. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  164. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  165. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  166. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  167. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  168. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  169. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  170. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  171. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  172. ONFICTL,
  173. MMC1, MMC2,
  174. ECCU,
  175. PCIC,
  176. G200,
  177. RSPI,
  178. SGPIO,
  179. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  180. DMINT20, DMINT21, DMINT22, DMINT23,
  181. DDRECC,
  182. TSIP,
  183. PCIE_BRIDGE,
  184. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  185. GETHER0, GETHER1, GETHER2,
  186. PBIA, PBIB, PBIC,
  187. DMAE2, DMAE3,
  188. SERMUX2, SERMUX3,
  189. /* interrupt groups */
  190. TMU012, TMU345,
  191. };
  192. static struct intc_vect vectors[] __initdata = {
  193. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  194. INTC_VECT(SDHI, 0x4c0),
  195. INTC_VECT(DVC, 0x4e0),
  196. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  197. INTC_VECT(IRQ10, 0x540),
  198. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  199. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  200. INTC_VECT(HUDI, 0x600),
  201. INTC_VECT(ARC4, 0x620),
  202. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  203. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  204. INTC_VECT(DMAC0_5, 0x6c0),
  205. INTC_VECT(IRQ11, 0x6e0),
  206. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  207. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  208. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  209. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  210. INTC_VECT(USB0, 0x840),
  211. INTC_VECT(IRQ12, 0x880),
  212. INTC_VECT(JMC, 0x8a0),
  213. INTC_VECT(SPI1, 0x8c0),
  214. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  215. INTC_VECT(USB1, 0x920),
  216. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  217. INTC_VECT(TMR45, 0xa40),
  218. INTC_VECT(FRT, 0xa80),
  219. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  220. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  221. INTC_VECT(LPC, 0xb20),
  222. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  223. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  224. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  225. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  226. INTC_VECT(PECI2, 0xc40),
  227. INTC_VECT(IRQ15, 0xc60),
  228. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  229. INTC_VECT(SPI0, 0xcc0),
  230. INTC_VECT(ADC1, 0xce0),
  231. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  232. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  233. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  234. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  235. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  236. INTC_VECT(TMU5, 0xe40),
  237. INTC_VECT(ADC0, 0xe60),
  238. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  239. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  240. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  241. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  242. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  243. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  244. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  245. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  246. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  247. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  248. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  249. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  250. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  251. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  252. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  253. INTC_VECT(IIC6_2, 0x1920),
  254. INTC_VECT(ONFICTL, 0x1960),
  255. INTC_VECT(IIC6_3, 0x1980),
  256. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  257. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  258. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  259. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  260. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  261. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  262. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  263. INTC_VECT(ECCU, 0x1cc0),
  264. INTC_VECT(PCIC, 0x1ce0),
  265. INTC_VECT(G200, 0x1d00),
  266. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  267. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  268. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  269. INTC_VECT(PECI5, 0x1f00),
  270. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  271. INTC_VECT(SGPIO, 0x1fc0),
  272. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  273. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  274. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  275. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  276. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  277. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  278. INTC_VECT(DDRECC, 0x2620),
  279. INTC_VECT(TSIP, 0x2640),
  280. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  281. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  282. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  283. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  284. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  285. INTC_VECT(WDT8B, 0x2900),
  286. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  287. INTC_VECT(GETHER2, 0x29a0),
  288. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  289. INTC_VECT(PBIC, 0x2a40),
  290. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  291. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  292. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  293. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  294. };
  295. static struct intc_group groups[] __initdata = {
  296. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  297. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  298. };
  299. static struct intc_mask_reg mask_registers[] __initdata = {
  300. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  301. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  302. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  303. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  304. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  305. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  306. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  307. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  308. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  309. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  310. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  311. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  312. { 0, 0, 0, 0, 0, 0, 0, 0,
  313. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  314. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  315. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  316. } },
  317. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  318. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  319. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  320. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  321. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  322. } },
  323. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  324. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  325. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  326. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  327. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  328. } },
  329. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  330. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  331. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  332. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  333. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  334. } },
  335. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  336. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  337. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  338. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  339. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  340. } },
  341. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  342. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  343. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  344. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  345. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  346. } },
  347. };
  348. #define INTPRI 0xffd00010
  349. #define INT2PRI0 0xffd40000
  350. #define INT2PRI1 0xffd40004
  351. #define INT2PRI2 0xffd40008
  352. #define INT2PRI3 0xffd4000c
  353. #define INT2PRI4 0xffd40010
  354. #define INT2PRI5 0xffd40014
  355. #define INT2PRI6 0xffd40018
  356. #define INT2PRI7 0xffd4001c
  357. #define INT2PRI8 0xffd400a0
  358. #define INT2PRI9 0xffd400a4
  359. #define INT2PRI10 0xffd400a8
  360. #define INT2PRI11 0xffd400ac
  361. #define INT2PRI12 0xffd400b0
  362. #define INT2PRI13 0xffd400b4
  363. #define INT2PRI14 0xffd400b8
  364. #define INT2PRI15 0xffd400bc
  365. #define INT2PRI16 0xffd10000
  366. #define INT2PRI17 0xffd10004
  367. #define INT2PRI18 0xffd10008
  368. #define INT2PRI19 0xffd1000c
  369. #define INT2PRI20 0xffd10010
  370. #define INT2PRI21 0xffd10014
  371. #define INT2PRI22 0xffd10018
  372. #define INT2PRI23 0xffd1001c
  373. #define INT2PRI24 0xffd100a0
  374. #define INT2PRI25 0xffd100a4
  375. #define INT2PRI26 0xffd100a8
  376. #define INT2PRI27 0xffd100ac
  377. #define INT2PRI28 0xffd100b0
  378. #define INT2PRI29 0xffd100b4
  379. #define INT2PRI30 0xffd100b8
  380. #define INT2PRI31 0xffd100bc
  381. #define INT2PRI32 0xffd20000
  382. #define INT2PRI33 0xffd20004
  383. #define INT2PRI34 0xffd20008
  384. #define INT2PRI35 0xffd2000c
  385. #define INT2PRI36 0xffd20010
  386. #define INT2PRI37 0xffd20014
  387. #define INT2PRI38 0xffd20018
  388. #define INT2PRI39 0xffd2001c
  389. #define INT2PRI40 0xffd200a0
  390. #define INT2PRI41 0xffd200a4
  391. #define INT2PRI42 0xffd200a8
  392. #define INT2PRI43 0xffd200ac
  393. #define INT2PRI44 0xffd200b0
  394. #define INT2PRI45 0xffd200b4
  395. #define INT2PRI46 0xffd200b8
  396. #define INT2PRI47 0xffd200bc
  397. static struct intc_prio_reg prio_registers[] __initdata = {
  398. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  399. IRQ4, IRQ5, IRQ6, IRQ7 } },
  400. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  401. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  402. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  403. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  404. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  405. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  406. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  407. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  408. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  409. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  410. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  411. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  412. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  413. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  414. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  415. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  416. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  417. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  418. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  419. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  420. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  421. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  422. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  423. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  424. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  425. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  426. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  427. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  428. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  429. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  430. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  431. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  432. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  433. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  434. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  435. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  436. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  437. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  438. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  439. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  440. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  441. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  442. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  443. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  444. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  445. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  446. };
  447. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  448. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  449. IRQ11, IRQ10, IRQ9, IRQ8 } },
  450. };
  451. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  452. mask_registers, prio_registers,
  453. sense_registers_irq8to15);
  454. /* Support for external interrupt pins in IRQ mode */
  455. static struct intc_vect vectors_irq0123[] __initdata = {
  456. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  457. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  458. };
  459. static struct intc_vect vectors_irq4567[] __initdata = {
  460. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  461. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  462. };
  463. static struct intc_sense_reg sense_registers[] __initdata = {
  464. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  465. IRQ4, IRQ5, IRQ6, IRQ7 } },
  466. };
  467. static struct intc_mask_reg ack_registers[] __initdata = {
  468. { 0xffd00024, 0, 32, /* INTREQ */
  469. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  470. };
  471. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  472. vectors_irq0123, NULL, mask_registers,
  473. prio_registers, sense_registers, ack_registers);
  474. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  475. vectors_irq4567, NULL, mask_registers,
  476. prio_registers, sense_registers, ack_registers);
  477. /* External interrupt pins in IRL mode */
  478. static struct intc_vect vectors_irl0123[] __initdata = {
  479. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  480. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  481. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  482. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  483. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  484. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  485. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  486. INTC_VECT(IRL0_HHHL, 0x3c0),
  487. };
  488. static struct intc_vect vectors_irl4567[] __initdata = {
  489. INTC_VECT(IRL4_LLLL, 0xb00), INTC_VECT(IRL4_LLLH, 0xb20),
  490. INTC_VECT(IRL4_LLHL, 0xb40), INTC_VECT(IRL4_LLHH, 0xb60),
  491. INTC_VECT(IRL4_LHLL, 0xb80), INTC_VECT(IRL4_LHLH, 0xba0),
  492. INTC_VECT(IRL4_LHHL, 0xbc0), INTC_VECT(IRL4_LHHH, 0xbe0),
  493. INTC_VECT(IRL4_HLLL, 0xc00), INTC_VECT(IRL4_HLLH, 0xc20),
  494. INTC_VECT(IRL4_HLHL, 0xc40), INTC_VECT(IRL4_HLHH, 0xc60),
  495. INTC_VECT(IRL4_HHLL, 0xc80), INTC_VECT(IRL4_HHLH, 0xca0),
  496. INTC_VECT(IRL4_HHHL, 0xcc0),
  497. };
  498. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  499. NULL, mask_registers, NULL, NULL);
  500. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  501. NULL, mask_registers, NULL, NULL);
  502. #define INTC_ICR0 0xffd00000
  503. #define INTC_INTMSK0 0xffd00044
  504. #define INTC_INTMSK1 0xffd00048
  505. #define INTC_INTMSK2 0xffd40080
  506. #define INTC_INTMSKCLR1 0xffd00068
  507. #define INTC_INTMSKCLR2 0xffd40084
  508. void __init plat_irq_setup(void)
  509. {
  510. /* disable IRQ3-0 + IRQ7-4 */
  511. __raw_writel(0xff000000, INTC_INTMSK0);
  512. /* disable IRL3-0 + IRL7-4 */
  513. __raw_writel(0xc0000000, INTC_INTMSK1);
  514. __raw_writel(0xfffefffe, INTC_INTMSK2);
  515. /* select IRL mode for IRL3-0 + IRL7-4 */
  516. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  517. /* disable holding function, ie enable "SH-4 Mode" */
  518. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  519. register_intc_controller(&intc_desc);
  520. }
  521. void __init plat_irq_setup_pins(int mode)
  522. {
  523. switch (mode) {
  524. case IRQ_MODE_IRQ7654:
  525. /* select IRQ mode for IRL7-4 */
  526. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  527. register_intc_controller(&intc_desc_irq4567);
  528. break;
  529. case IRQ_MODE_IRQ3210:
  530. /* select IRQ mode for IRL3-0 */
  531. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  532. register_intc_controller(&intc_desc_irq0123);
  533. break;
  534. case IRQ_MODE_IRL7654:
  535. /* enable IRL7-4 but don't provide any masking */
  536. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  537. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  538. break;
  539. case IRQ_MODE_IRL3210:
  540. /* enable IRL0-3 but don't provide any masking */
  541. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  542. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  543. break;
  544. case IRQ_MODE_IRL7654_MASK:
  545. /* enable IRL7-4 and mask using cpu intc controller */
  546. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  547. register_intc_controller(&intc_desc_irl4567);
  548. break;
  549. case IRQ_MODE_IRL3210_MASK:
  550. /* enable IRL0-3 and mask using cpu intc controller */
  551. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  552. register_intc_controller(&intc_desc_irl0123);
  553. break;
  554. default:
  555. BUG();
  556. }
  557. }
  558. void __init plat_mem_setup(void)
  559. {
  560. }