entry.S 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  49. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  50. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING)
  52. _TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | \
  53. _TIF_SECCOMP>>8 | _TIF_SYSCALL_TRACEPOINT>>8)
  54. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  55. STACK_SIZE = 1 << STACK_SHIFT
  56. #define BASED(name) name-system_call(%r13)
  57. #ifdef CONFIG_TRACE_IRQFLAGS
  58. .macro TRACE_IRQS_ON
  59. basr %r2,%r0
  60. l %r1,BASED(.Ltrace_irq_on_caller)
  61. basr %r14,%r1
  62. .endm
  63. .macro TRACE_IRQS_OFF
  64. basr %r2,%r0
  65. l %r1,BASED(.Ltrace_irq_off_caller)
  66. basr %r14,%r1
  67. .endm
  68. #else
  69. #define TRACE_IRQS_ON
  70. #define TRACE_IRQS_OFF
  71. #endif
  72. #ifdef CONFIG_LOCKDEP
  73. .macro LOCKDEP_SYS_EXIT
  74. tm SP_PSW+1(%r15),0x01 # returning to user ?
  75. jz 0f
  76. l %r1,BASED(.Llockdep_sys_exit)
  77. basr %r14,%r1
  78. 0:
  79. .endm
  80. #else
  81. #define LOCKDEP_SYS_EXIT
  82. #endif
  83. /*
  84. * Register usage in interrupt handlers:
  85. * R9 - pointer to current task structure
  86. * R13 - pointer to literal pool
  87. * R14 - return register for function calls
  88. * R15 - kernel stack pointer
  89. */
  90. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  91. lm %r10,%r11,\lc_from
  92. sl %r10,\lc_to
  93. sl %r11,\lc_to+4
  94. bc 3,BASED(0f)
  95. sl %r10,BASED(.Lc_1)
  96. 0: al %r10,\lc_sum
  97. al %r11,\lc_sum+4
  98. bc 12,BASED(1f)
  99. al %r10,BASED(.Lc_1)
  100. 1: stm %r10,%r11,\lc_sum
  101. .endm
  102. .macro SAVE_ALL_BASE savearea
  103. stm %r12,%r15,\savearea
  104. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  105. .endm
  106. .macro SAVE_ALL_SVC psworg,savearea
  107. la %r12,\psworg
  108. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  109. .endm
  110. .macro SAVE_ALL_SYNC psworg,savearea
  111. la %r12,\psworg
  112. tm \psworg+1,0x01 # test problem state bit
  113. bz BASED(2f) # skip stack setup save
  114. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  115. #ifdef CONFIG_CHECK_STACK
  116. b BASED(3f)
  117. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  118. bz BASED(stack_overflow)
  119. 3:
  120. #endif
  121. 2:
  122. .endm
  123. .macro SAVE_ALL_ASYNC psworg,savearea
  124. la %r12,\psworg
  125. tm \psworg+1,0x01 # test problem state bit
  126. bnz BASED(1f) # from user -> load async stack
  127. clc \psworg+4(4),BASED(.Lcritical_end)
  128. bhe BASED(0f)
  129. clc \psworg+4(4),BASED(.Lcritical_start)
  130. bl BASED(0f)
  131. l %r14,BASED(.Lcleanup_critical)
  132. basr %r14,%r14
  133. tm 1(%r12),0x01 # retest problem state after cleanup
  134. bnz BASED(1f)
  135. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  136. slr %r14,%r15
  137. sra %r14,STACK_SHIFT
  138. be BASED(2f)
  139. 1: l %r15,__LC_ASYNC_STACK
  140. #ifdef CONFIG_CHECK_STACK
  141. b BASED(3f)
  142. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  143. bz BASED(stack_overflow)
  144. 3:
  145. #endif
  146. 2:
  147. .endm
  148. .macro CREATE_STACK_FRAME psworg,savearea
  149. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  150. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  151. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  152. icm %r12,12,__LC_SVC_ILC
  153. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  154. st %r12,SP_ILC(%r15)
  155. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  156. la %r12,0
  157. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  158. .endm
  159. .macro RESTORE_ALL psworg,sync
  160. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  161. .if !\sync
  162. ni \psworg+1,0xfd # clear wait state bit
  163. .endif
  164. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  165. stpt __LC_EXIT_TIMER
  166. lpsw \psworg # back to caller
  167. .endm
  168. .macro REENABLE_IRQS
  169. mvc __SF_EMPTY(1,%r15),SP_PSW(%r15)
  170. ni __SF_EMPTY(%r15),0xbf
  171. ssm __SF_EMPTY(%r15)
  172. .endm
  173. /*
  174. * Scheduler resume function, called by switch_to
  175. * gpr2 = (task_struct *) prev
  176. * gpr3 = (task_struct *) next
  177. * Returns:
  178. * gpr2 = prev
  179. */
  180. .globl __switch_to
  181. __switch_to:
  182. basr %r1,0
  183. __switch_to_base:
  184. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  185. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  186. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  187. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  188. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  189. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  190. __switch_to_noper:
  191. l %r4,__THREAD_info(%r2) # get thread_info of prev
  192. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  193. bz __switch_to_no_mcck-__switch_to_base(%r1)
  194. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  195. l %r4,__THREAD_info(%r3) # get thread_info of next
  196. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  197. __switch_to_no_mcck:
  198. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  199. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  200. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  201. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  202. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  203. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  204. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  205. st %r3,__LC_THREAD_INFO
  206. ahi %r3,STACK_SIZE
  207. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  208. br %r14
  209. __critical_start:
  210. /*
  211. * SVC interrupt handler routine. System calls are synchronous events and
  212. * are executed with interrupts enabled.
  213. */
  214. .globl system_call
  215. system_call:
  216. stpt __LC_SYNC_ENTER_TIMER
  217. sysc_saveall:
  218. SAVE_ALL_BASE __LC_SAVE_AREA
  219. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  220. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  221. lh %r7,0x8a # get svc number from lowcore
  222. sysc_vtime:
  223. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  224. sysc_stime:
  225. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  226. sysc_update:
  227. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  228. sysc_do_svc:
  229. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  230. ltr %r7,%r7 # test for svc 0
  231. bnz BASED(sysc_nr_ok) # svc number > 0
  232. # svc 0: system call number in %r1
  233. cl %r1,BASED(.Lnr_syscalls)
  234. bnl BASED(sysc_nr_ok)
  235. lr %r7,%r1 # copy svc number to %r7
  236. sysc_nr_ok:
  237. sth %r7,SP_SVCNR(%r15)
  238. sll %r7,2 # svc number *4
  239. l %r8,BASED(.Lsysc_table)
  240. tm __TI_flags+2(%r9),_TIF_SYSCALL
  241. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  242. l %r8,0(%r7,%r8) # get system call addr.
  243. bnz BASED(sysc_tracesys)
  244. basr %r14,%r8 # call sys_xxxx
  245. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  246. sysc_return:
  247. LOCKDEP_SYS_EXIT
  248. sysc_tif:
  249. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  250. bnz BASED(sysc_work) # there is work to do (signals etc.)
  251. sysc_restore:
  252. RESTORE_ALL __LC_RETURN_PSW,1
  253. sysc_done:
  254. #
  255. # There is work to do, but first we need to check if we return to userspace.
  256. #
  257. sysc_work:
  258. tm SP_PSW+1(%r15),0x01 # returning to user ?
  259. bno BASED(sysc_restore)
  260. #
  261. # One of the work bits is on. Find out which one.
  262. #
  263. sysc_work_tif:
  264. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  265. bo BASED(sysc_mcck_pending)
  266. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  267. bo BASED(sysc_reschedule)
  268. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  269. bo BASED(sysc_sigpending)
  270. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  271. bo BASED(sysc_notify_resume)
  272. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  273. bo BASED(sysc_restart)
  274. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  275. bo BASED(sysc_singlestep)
  276. b BASED(sysc_return) # beware of critical section cleanup
  277. #
  278. # _TIF_NEED_RESCHED is set, call schedule
  279. #
  280. sysc_reschedule:
  281. l %r1,BASED(.Lschedule)
  282. la %r14,BASED(sysc_return)
  283. br %r1 # call scheduler
  284. #
  285. # _TIF_MCCK_PENDING is set, call handler
  286. #
  287. sysc_mcck_pending:
  288. l %r1,BASED(.Ls390_handle_mcck)
  289. la %r14,BASED(sysc_return)
  290. br %r1 # TIF bit will be cleared by handler
  291. #
  292. # _TIF_SIGPENDING is set, call do_signal
  293. #
  294. sysc_sigpending:
  295. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  296. la %r2,SP_PTREGS(%r15) # load pt_regs
  297. l %r1,BASED(.Ldo_signal)
  298. basr %r14,%r1 # call do_signal
  299. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  300. bo BASED(sysc_restart)
  301. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  302. bo BASED(sysc_singlestep)
  303. b BASED(sysc_return)
  304. #
  305. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  306. #
  307. sysc_notify_resume:
  308. la %r2,SP_PTREGS(%r15) # load pt_regs
  309. l %r1,BASED(.Ldo_notify_resume)
  310. la %r14,BASED(sysc_return)
  311. br %r1 # call do_notify_resume
  312. #
  313. # _TIF_RESTART_SVC is set, set up registers and restart svc
  314. #
  315. sysc_restart:
  316. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  317. l %r7,SP_R2(%r15) # load new svc number
  318. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  319. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  320. b BASED(sysc_nr_ok) # restart svc
  321. #
  322. # _TIF_SINGLE_STEP is set, call do_single_step
  323. #
  324. sysc_singlestep:
  325. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  326. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  327. mvi SP_SVCNR+1(%r15),0xff
  328. la %r2,SP_PTREGS(%r15) # address of register-save area
  329. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  330. la %r14,BASED(sysc_return) # load adr. of system return
  331. br %r1 # branch to do_single_step
  332. #
  333. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  334. # and after the system call
  335. #
  336. sysc_tracesys:
  337. l %r1,BASED(.Ltrace_entry)
  338. la %r2,SP_PTREGS(%r15) # load pt_regs
  339. la %r3,0
  340. srl %r7,2
  341. st %r7,SP_R2(%r15)
  342. basr %r14,%r1
  343. cl %r2,BASED(.Lnr_syscalls)
  344. bnl BASED(sysc_tracenogo)
  345. l %r8,BASED(.Lsysc_table)
  346. lr %r7,%r2
  347. sll %r7,2 # svc number *4
  348. l %r8,0(%r7,%r8)
  349. sysc_tracego:
  350. lm %r3,%r6,SP_R3(%r15)
  351. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  352. l %r2,SP_ORIG_R2(%r15)
  353. basr %r14,%r8 # call sys_xxx
  354. st %r2,SP_R2(%r15) # store return value
  355. sysc_tracenogo:
  356. tm __TI_flags+2(%r9),_TIF_SYSCALL
  357. bz BASED(sysc_return)
  358. l %r1,BASED(.Ltrace_exit)
  359. la %r2,SP_PTREGS(%r15) # load pt_regs
  360. la %r14,BASED(sysc_return)
  361. br %r1
  362. #
  363. # a new process exits the kernel with ret_from_fork
  364. #
  365. .globl ret_from_fork
  366. ret_from_fork:
  367. l %r13,__LC_SVC_NEW_PSW+4
  368. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  369. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  370. bo BASED(0f)
  371. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  372. 0: l %r1,BASED(.Lschedtail)
  373. basr %r14,%r1
  374. TRACE_IRQS_ON
  375. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  376. b BASED(sysc_tracenogo)
  377. #
  378. # kernel_execve function needs to deal with pt_regs that is not
  379. # at the usual place
  380. #
  381. .globl kernel_execve
  382. kernel_execve:
  383. stm %r12,%r15,48(%r15)
  384. lr %r14,%r15
  385. l %r13,__LC_SVC_NEW_PSW+4
  386. s %r15,BASED(.Lc_spsize)
  387. st %r14,__SF_BACKCHAIN(%r15)
  388. la %r12,SP_PTREGS(%r15)
  389. xc 0(__PT_SIZE,%r12),0(%r12)
  390. l %r1,BASED(.Ldo_execve)
  391. lr %r5,%r12
  392. basr %r14,%r1
  393. ltr %r2,%r2
  394. be BASED(0f)
  395. a %r15,BASED(.Lc_spsize)
  396. lm %r12,%r15,48(%r15)
  397. br %r14
  398. # execve succeeded.
  399. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  400. l %r15,__LC_KERNEL_STACK # load ksp
  401. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  402. l %r9,__LC_THREAD_INFO
  403. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  404. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  405. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  406. l %r1,BASED(.Lexecve_tail)
  407. basr %r14,%r1
  408. b BASED(sysc_return)
  409. /*
  410. * Program check handler routine
  411. */
  412. .globl pgm_check_handler
  413. pgm_check_handler:
  414. /*
  415. * First we need to check for a special case:
  416. * Single stepping an instruction that disables the PER event mask will
  417. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  418. * For a single stepped SVC the program check handler gets control after
  419. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  420. * then handle the PER event. Therefore we update the SVC old PSW to point
  421. * to the pgm_check_handler and branch to the SVC handler after we checked
  422. * if we have to load the kernel stack register.
  423. * For every other possible cause for PER event without the PER mask set
  424. * we just ignore the PER event (FIXME: is there anything we have to do
  425. * for LPSW?).
  426. */
  427. stpt __LC_SYNC_ENTER_TIMER
  428. SAVE_ALL_BASE __LC_SAVE_AREA
  429. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  430. bnz BASED(pgm_per) # got per exception -> special case
  431. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  432. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  433. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  434. bz BASED(pgm_no_vtime)
  435. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  436. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  437. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  438. pgm_no_vtime:
  439. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  440. l %r3,__LC_PGM_ILC # load program interruption code
  441. l %r4,__LC_TRANS_EXC_CODE
  442. REENABLE_IRQS
  443. la %r8,0x7f
  444. nr %r8,%r3
  445. pgm_do_call:
  446. l %r7,BASED(.Ljump_table)
  447. sll %r8,2
  448. l %r7,0(%r8,%r7) # load address of handler routine
  449. la %r2,SP_PTREGS(%r15) # address of register-save area
  450. basr %r14,%r7 # branch to interrupt-handler
  451. pgm_exit:
  452. b BASED(sysc_return)
  453. #
  454. # handle per exception
  455. #
  456. pgm_per:
  457. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  458. bnz BASED(pgm_per_std) # ok, normal per event from user space
  459. # ok its one of the special cases, now we need to find out which one
  460. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  461. be BASED(pgm_svcper)
  462. # no interesting special case, ignore PER event
  463. lm %r12,%r15,__LC_SAVE_AREA
  464. lpsw 0x28
  465. #
  466. # Normal per exception
  467. #
  468. pgm_per_std:
  469. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  470. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  471. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  472. bz BASED(pgm_no_vtime2)
  473. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  474. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  475. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  476. pgm_no_vtime2:
  477. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  478. l %r1,__TI_task(%r9)
  479. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  480. bz BASED(kernel_per)
  481. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  482. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  483. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  484. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  485. l %r3,__LC_PGM_ILC # load program interruption code
  486. l %r4,__LC_TRANS_EXC_CODE
  487. REENABLE_IRQS
  488. la %r8,0x7f
  489. nr %r8,%r3 # clear per-event-bit and ilc
  490. be BASED(pgm_exit2) # only per or per+check ?
  491. l %r7,BASED(.Ljump_table)
  492. sll %r8,2
  493. l %r7,0(%r8,%r7) # load address of handler routine
  494. la %r2,SP_PTREGS(%r15) # address of register-save area
  495. basr %r14,%r7 # branch to interrupt-handler
  496. pgm_exit2:
  497. b BASED(sysc_return)
  498. #
  499. # it was a single stepped SVC that is causing all the trouble
  500. #
  501. pgm_svcper:
  502. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  503. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  504. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  505. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  506. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  507. lh %r7,0x8a # get svc number from lowcore
  508. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  509. l %r8,__TI_task(%r9)
  510. mvc __THREAD_per+__PER_atmid(2,%r8),__LC_PER_ATMID
  511. mvc __THREAD_per+__PER_address(4,%r8),__LC_PER_ADDRESS
  512. mvc __THREAD_per+__PER_access_id(1,%r8),__LC_PER_ACCESS_ID
  513. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  514. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  515. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  516. b BASED(sysc_do_svc)
  517. #
  518. # per was called from kernel, must be kprobes
  519. #
  520. kernel_per:
  521. REENABLE_IRQS
  522. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  523. mvi SP_SVCNR+1(%r15),0xff
  524. la %r2,SP_PTREGS(%r15) # address of register-save area
  525. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  526. basr %r14,%r1 # branch to do_single_step
  527. b BASED(pgm_exit)
  528. /*
  529. * IO interrupt handler routine
  530. */
  531. .globl io_int_handler
  532. io_int_handler:
  533. stck __LC_INT_CLOCK
  534. stpt __LC_ASYNC_ENTER_TIMER
  535. SAVE_ALL_BASE __LC_SAVE_AREA+16
  536. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  537. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  538. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  539. bz BASED(io_no_vtime)
  540. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  541. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  542. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  543. io_no_vtime:
  544. TRACE_IRQS_OFF
  545. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  546. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  547. la %r2,SP_PTREGS(%r15) # address of register-save area
  548. basr %r14,%r1 # branch to standard irq handler
  549. io_return:
  550. LOCKDEP_SYS_EXIT
  551. TRACE_IRQS_ON
  552. io_tif:
  553. tm __TI_flags+3(%r9),_TIF_WORK_INT
  554. bnz BASED(io_work) # there is work to do (signals etc.)
  555. io_restore:
  556. RESTORE_ALL __LC_RETURN_PSW,0
  557. io_done:
  558. #
  559. # There is work todo, find out in which context we have been interrupted:
  560. # 1) if we return to user space we can do all _TIF_WORK_INT work
  561. # 2) if we return to kernel code and preemptive scheduling is enabled check
  562. # the preemption counter and if it is zero call preempt_schedule_irq
  563. # Before any work can be done, a switch to the kernel stack is required.
  564. #
  565. io_work:
  566. tm SP_PSW+1(%r15),0x01 # returning to user ?
  567. bo BASED(io_work_user) # yes -> do resched & signal
  568. #ifdef CONFIG_PREEMPT
  569. # check for preemptive scheduling
  570. icm %r0,15,__TI_precount(%r9)
  571. bnz BASED(io_restore) # preemption disabled
  572. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  573. bno BASED(io_restore)
  574. # switch to kernel stack
  575. l %r1,SP_R15(%r15)
  576. s %r1,BASED(.Lc_spsize)
  577. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  578. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  579. lr %r15,%r1
  580. # TRACE_IRQS_ON already done at io_return, call
  581. # TRACE_IRQS_OFF to keep things symmetrical
  582. TRACE_IRQS_OFF
  583. l %r1,BASED(.Lpreempt_schedule_irq)
  584. basr %r14,%r1 # call preempt_schedule_irq
  585. b BASED(io_return)
  586. #else
  587. b BASED(io_restore)
  588. #endif
  589. #
  590. # Need to do work before returning to userspace, switch to kernel stack
  591. #
  592. io_work_user:
  593. l %r1,__LC_KERNEL_STACK
  594. s %r1,BASED(.Lc_spsize)
  595. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  596. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  597. lr %r15,%r1
  598. #
  599. # One of the work bits is on. Find out which one.
  600. # Checked are: _TIF_SIGPENDING, _TIF_NOTIFY_RESUME, _TIF_NEED_RESCHED
  601. # and _TIF_MCCK_PENDING
  602. #
  603. io_work_tif:
  604. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  605. bo BASED(io_mcck_pending)
  606. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  607. bo BASED(io_reschedule)
  608. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  609. bo BASED(io_sigpending)
  610. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  611. bo BASED(io_notify_resume)
  612. b BASED(io_return) # beware of critical section cleanup
  613. #
  614. # _TIF_MCCK_PENDING is set, call handler
  615. #
  616. io_mcck_pending:
  617. # TRACE_IRQS_ON already done at io_return
  618. l %r1,BASED(.Ls390_handle_mcck)
  619. basr %r14,%r1 # TIF bit will be cleared by handler
  620. TRACE_IRQS_OFF
  621. b BASED(io_return)
  622. #
  623. # _TIF_NEED_RESCHED is set, call schedule
  624. #
  625. io_reschedule:
  626. # TRACE_IRQS_ON already done at io_return
  627. l %r1,BASED(.Lschedule)
  628. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  629. basr %r14,%r1 # call scheduler
  630. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  631. TRACE_IRQS_OFF
  632. b BASED(io_return)
  633. #
  634. # _TIF_SIGPENDING is set, call do_signal
  635. #
  636. io_sigpending:
  637. # TRACE_IRQS_ON already done at io_return
  638. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  639. la %r2,SP_PTREGS(%r15) # load pt_regs
  640. l %r1,BASED(.Ldo_signal)
  641. basr %r14,%r1 # call do_signal
  642. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  643. TRACE_IRQS_OFF
  644. b BASED(io_return)
  645. #
  646. # _TIF_SIGPENDING is set, call do_signal
  647. #
  648. io_notify_resume:
  649. # TRACE_IRQS_ON already done at io_return
  650. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  651. la %r2,SP_PTREGS(%r15) # load pt_regs
  652. l %r1,BASED(.Ldo_notify_resume)
  653. basr %r14,%r1 # call do_signal
  654. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  655. TRACE_IRQS_OFF
  656. b BASED(io_return)
  657. /*
  658. * External interrupt handler routine
  659. */
  660. .globl ext_int_handler
  661. ext_int_handler:
  662. stck __LC_INT_CLOCK
  663. stpt __LC_ASYNC_ENTER_TIMER
  664. SAVE_ALL_BASE __LC_SAVE_AREA+16
  665. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  666. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  667. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  668. bz BASED(ext_no_vtime)
  669. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  670. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  671. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  672. ext_no_vtime:
  673. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  674. TRACE_IRQS_OFF
  675. la %r2,SP_PTREGS(%r15) # address of register-save area
  676. l %r3,__LC_CPU_ADDRESS # get cpu address + interruption code
  677. l %r4,__LC_EXT_PARAMS # get external parameters
  678. l %r1,BASED(.Ldo_extint)
  679. basr %r14,%r1
  680. b BASED(io_return)
  681. __critical_end:
  682. /*
  683. * Machine check handler routines
  684. */
  685. .globl mcck_int_handler
  686. mcck_int_handler:
  687. stck __LC_MCCK_CLOCK
  688. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  689. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  690. SAVE_ALL_BASE __LC_SAVE_AREA+32
  691. la %r12,__LC_MCK_OLD_PSW
  692. tm __LC_MCCK_CODE,0x80 # system damage?
  693. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  694. mvc __LC_MCCK_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  695. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  696. bo BASED(1f)
  697. la %r14,__LC_SYNC_ENTER_TIMER
  698. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  699. bl BASED(0f)
  700. la %r14,__LC_ASYNC_ENTER_TIMER
  701. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  702. bl BASED(0f)
  703. la %r14,__LC_EXIT_TIMER
  704. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  705. bl BASED(0f)
  706. la %r14,__LC_LAST_UPDATE_TIMER
  707. 0: spt 0(%r14)
  708. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  709. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  710. bno BASED(mcck_int_main) # no -> skip cleanup critical
  711. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  712. bnz BASED(mcck_int_main) # from user -> load async stack
  713. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  714. bhe BASED(mcck_int_main)
  715. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  716. bl BASED(mcck_int_main)
  717. l %r14,BASED(.Lcleanup_critical)
  718. basr %r14,%r14
  719. mcck_int_main:
  720. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  721. slr %r14,%r15
  722. sra %r14,PAGE_SHIFT
  723. be BASED(0f)
  724. l %r15,__LC_PANIC_STACK # load panic stack
  725. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  726. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  727. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  728. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  729. bz BASED(mcck_no_vtime)
  730. UPDATE_VTIME __LC_EXIT_TIMER,__LC_MCCK_ENTER_TIMER,__LC_USER_TIMER
  731. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  732. mvc __LC_LAST_UPDATE_TIMER(8),__LC_MCCK_ENTER_TIMER
  733. mcck_no_vtime:
  734. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  735. la %r2,SP_PTREGS(%r15) # load pt_regs
  736. l %r1,BASED(.Ls390_mcck)
  737. basr %r14,%r1 # call machine check handler
  738. tm SP_PSW+1(%r15),0x01 # returning to user ?
  739. bno BASED(mcck_return)
  740. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  741. s %r1,BASED(.Lc_spsize)
  742. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  743. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  744. lr %r15,%r1
  745. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  746. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  747. bno BASED(mcck_return)
  748. TRACE_IRQS_OFF
  749. l %r1,BASED(.Ls390_handle_mcck)
  750. basr %r14,%r1 # call machine check handler
  751. TRACE_IRQS_ON
  752. mcck_return:
  753. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  754. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  755. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  756. bno BASED(0f)
  757. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  758. stpt __LC_EXIT_TIMER
  759. lpsw __LC_RETURN_MCCK_PSW # back to caller
  760. 0: lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  761. lpsw __LC_RETURN_MCCK_PSW # back to caller
  762. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  763. /*
  764. * Restart interruption handler, kick starter for additional CPUs
  765. */
  766. #ifdef CONFIG_SMP
  767. __CPUINIT
  768. .globl restart_int_handler
  769. restart_int_handler:
  770. basr %r1,0
  771. restart_base:
  772. spt restart_vtime-restart_base(%r1)
  773. stck __LC_LAST_UPDATE_CLOCK
  774. mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
  775. mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
  776. l %r15,__LC_SAVE_AREA+60 # load ksp
  777. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  778. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  779. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  780. l %r1,__LC_THREAD_INFO
  781. mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
  782. mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
  783. xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
  784. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  785. basr %r14,0
  786. l %r14,restart_addr-.(%r14)
  787. br %r14 # branch to start_secondary
  788. restart_addr:
  789. .long start_secondary
  790. .align 8
  791. restart_vtime:
  792. .long 0x7fffffff,0xffffffff
  793. .previous
  794. #else
  795. /*
  796. * If we do not run with SMP enabled, let the new CPU crash ...
  797. */
  798. .globl restart_int_handler
  799. restart_int_handler:
  800. basr %r1,0
  801. restart_base:
  802. lpsw restart_crash-restart_base(%r1)
  803. .align 8
  804. restart_crash:
  805. .long 0x000a0000,0x00000000
  806. restart_go:
  807. #endif
  808. #ifdef CONFIG_CHECK_STACK
  809. /*
  810. * The synchronous or the asynchronous stack overflowed. We are dead.
  811. * No need to properly save the registers, we are going to panic anyway.
  812. * Setup a pt_regs so that show_trace can provide a good call trace.
  813. */
  814. stack_overflow:
  815. l %r15,__LC_PANIC_STACK # change to panic stack
  816. sl %r15,BASED(.Lc_spsize)
  817. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  818. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  819. la %r1,__LC_SAVE_AREA
  820. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  821. be BASED(0f)
  822. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  823. be BASED(0f)
  824. la %r1,__LC_SAVE_AREA+16
  825. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  826. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  827. l %r1,BASED(1f) # branch to kernel_stack_overflow
  828. la %r2,SP_PTREGS(%r15) # load pt_regs
  829. br %r1
  830. 1: .long kernel_stack_overflow
  831. #endif
  832. cleanup_table_system_call:
  833. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  834. cleanup_table_sysc_tif:
  835. .long sysc_tif + 0x80000000, sysc_restore + 0x80000000
  836. cleanup_table_sysc_restore:
  837. .long sysc_restore + 0x80000000, sysc_done + 0x80000000
  838. cleanup_table_io_tif:
  839. .long io_tif + 0x80000000, io_restore + 0x80000000
  840. cleanup_table_io_restore:
  841. .long io_restore + 0x80000000, io_done + 0x80000000
  842. cleanup_critical:
  843. clc 4(4,%r12),BASED(cleanup_table_system_call)
  844. bl BASED(0f)
  845. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  846. bl BASED(cleanup_system_call)
  847. 0:
  848. clc 4(4,%r12),BASED(cleanup_table_sysc_tif)
  849. bl BASED(0f)
  850. clc 4(4,%r12),BASED(cleanup_table_sysc_tif+4)
  851. bl BASED(cleanup_sysc_tif)
  852. 0:
  853. clc 4(4,%r12),BASED(cleanup_table_sysc_restore)
  854. bl BASED(0f)
  855. clc 4(4,%r12),BASED(cleanup_table_sysc_restore+4)
  856. bl BASED(cleanup_sysc_restore)
  857. 0:
  858. clc 4(4,%r12),BASED(cleanup_table_io_tif)
  859. bl BASED(0f)
  860. clc 4(4,%r12),BASED(cleanup_table_io_tif+4)
  861. bl BASED(cleanup_io_tif)
  862. 0:
  863. clc 4(4,%r12),BASED(cleanup_table_io_restore)
  864. bl BASED(0f)
  865. clc 4(4,%r12),BASED(cleanup_table_io_restore+4)
  866. bl BASED(cleanup_io_restore)
  867. 0:
  868. br %r14
  869. cleanup_system_call:
  870. mvc __LC_RETURN_PSW(8),0(%r12)
  871. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  872. bh BASED(0f)
  873. mvc __LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
  874. c %r12,BASED(.Lmck_old_psw)
  875. be BASED(0f)
  876. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  877. 0: c %r12,BASED(.Lmck_old_psw)
  878. la %r12,__LC_SAVE_AREA+32
  879. be BASED(0f)
  880. la %r12,__LC_SAVE_AREA+16
  881. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  882. bhe BASED(cleanup_vtime)
  883. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  884. bh BASED(0f)
  885. mvc __LC_SAVE_AREA(16),0(%r12)
  886. 0: st %r13,4(%r12)
  887. st %r12,__LC_SAVE_AREA+48 # argh
  888. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  889. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  890. l %r12,__LC_SAVE_AREA+48 # argh
  891. st %r15,12(%r12)
  892. lh %r7,0x8a
  893. cleanup_vtime:
  894. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  895. bhe BASED(cleanup_stime)
  896. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  897. cleanup_stime:
  898. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  899. bh BASED(cleanup_update)
  900. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  901. cleanup_update:
  902. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  903. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  904. la %r12,__LC_RETURN_PSW
  905. br %r14
  906. cleanup_system_call_insn:
  907. .long sysc_saveall + 0x80000000
  908. .long system_call + 0x80000000
  909. .long sysc_vtime + 0x80000000
  910. .long sysc_stime + 0x80000000
  911. .long sysc_update + 0x80000000
  912. cleanup_sysc_tif:
  913. mvc __LC_RETURN_PSW(4),0(%r12)
  914. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_tif)
  915. la %r12,__LC_RETURN_PSW
  916. br %r14
  917. cleanup_sysc_restore:
  918. clc 4(4,%r12),BASED(cleanup_sysc_restore_insn)
  919. be BASED(2f)
  920. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  921. c %r12,BASED(.Lmck_old_psw)
  922. be BASED(0f)
  923. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  924. 0: clc 4(4,%r12),BASED(cleanup_sysc_restore_insn+4)
  925. be BASED(2f)
  926. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  927. c %r12,BASED(.Lmck_old_psw)
  928. la %r12,__LC_SAVE_AREA+32
  929. be BASED(1f)
  930. la %r12,__LC_SAVE_AREA+16
  931. 1: mvc 0(16,%r12),SP_R12(%r15)
  932. lm %r0,%r11,SP_R0(%r15)
  933. l %r15,SP_R15(%r15)
  934. 2: la %r12,__LC_RETURN_PSW
  935. br %r14
  936. cleanup_sysc_restore_insn:
  937. .long sysc_done - 4 + 0x80000000
  938. .long sysc_done - 8 + 0x80000000
  939. cleanup_io_tif:
  940. mvc __LC_RETURN_PSW(4),0(%r12)
  941. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_tif)
  942. la %r12,__LC_RETURN_PSW
  943. br %r14
  944. cleanup_io_restore:
  945. clc 4(4,%r12),BASED(cleanup_io_restore_insn)
  946. be BASED(1f)
  947. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  948. clc 4(4,%r12),BASED(cleanup_io_restore_insn+4)
  949. be BASED(1f)
  950. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  951. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  952. lm %r0,%r11,SP_R0(%r15)
  953. l %r15,SP_R15(%r15)
  954. 1: la %r12,__LC_RETURN_PSW
  955. br %r14
  956. cleanup_io_restore_insn:
  957. .long io_done - 4 + 0x80000000
  958. .long io_done - 8 + 0x80000000
  959. /*
  960. * Integer constants
  961. */
  962. .align 4
  963. .Lc_spsize: .long SP_SIZE
  964. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  965. .Lnr_syscalls: .long NR_syscalls
  966. .L0x018: .short 0x018
  967. .L0x020: .short 0x020
  968. .L0x028: .short 0x028
  969. .L0x030: .short 0x030
  970. .L0x038: .short 0x038
  971. .Lc_1: .long 1
  972. /*
  973. * Symbol constants
  974. */
  975. .Ls390_mcck: .long s390_do_machine_check
  976. .Ls390_handle_mcck:
  977. .long s390_handle_mcck
  978. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  979. .Ldo_IRQ: .long do_IRQ
  980. .Ldo_extint: .long do_extint
  981. .Ldo_signal: .long do_signal
  982. .Ldo_notify_resume:
  983. .long do_notify_resume
  984. .Lhandle_per: .long do_single_step
  985. .Ldo_execve: .long do_execve
  986. .Lexecve_tail: .long execve_tail
  987. .Ljump_table: .long pgm_check_table
  988. .Lschedule: .long schedule
  989. #ifdef CONFIG_PREEMPT
  990. .Lpreempt_schedule_irq:
  991. .long preempt_schedule_irq
  992. #endif
  993. .Ltrace_entry: .long do_syscall_trace_enter
  994. .Ltrace_exit: .long do_syscall_trace_exit
  995. .Lschedtail: .long schedule_tail
  996. .Lsysc_table: .long sys_call_table
  997. #ifdef CONFIG_TRACE_IRQFLAGS
  998. .Ltrace_irq_on_caller:
  999. .long trace_hardirqs_on_caller
  1000. .Ltrace_irq_off_caller:
  1001. .long trace_hardirqs_off_caller
  1002. #endif
  1003. #ifdef CONFIG_LOCKDEP
  1004. .Llockdep_sys_exit:
  1005. .long lockdep_sys_exit
  1006. #endif
  1007. .Lcritical_start:
  1008. .long __critical_start + 0x80000000
  1009. .Lcritical_end:
  1010. .long __critical_end + 0x80000000
  1011. .Lcleanup_critical:
  1012. .long cleanup_critical
  1013. .section .rodata, "a"
  1014. #define SYSCALL(esa,esame,emu) .long esa
  1015. .globl sys_call_table
  1016. sys_call_table:
  1017. #include "syscalls.S"
  1018. #undef SYSCALL