omap_hwmod.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * Created in collaboration with (alphabetical order): Benoît Cousson,
  8. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  9. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * These headers and macros are used to define OMAP on-chip module
  16. * data and their integration with other OMAP modules and Linux.
  17. * Copious documentation and references can also be found in the
  18. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  19. * writing).
  20. *
  21. * To do:
  22. * - add interconnect error log structures
  23. * - add pinmuxing
  24. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  25. * - implement default hwmod SMS/SDRC flags?
  26. * - remove unused fields
  27. *
  28. */
  29. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  30. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/ioport.h>
  34. #include <linux/mutex.h>
  35. #include <plat/cpu.h>
  36. struct omap_device;
  37. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  39. /*
  40. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  41. * with the original PRCM protocol defined for OMAP2420
  42. */
  43. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  44. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
  45. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  46. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
  47. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  48. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
  49. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  50. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
  51. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  52. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
  53. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  54. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
  55. /*
  56. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  57. * with the new PRCM protocol defined for new OMAP4 IPs.
  58. */
  59. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  60. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  61. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  62. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  63. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  64. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  65. /* OCP SYSSTATUS bit shifts/masks */
  66. #define SYSS_RESETDONE_SHIFT 0
  67. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  68. /* Master standby/slave idle mode flags */
  69. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  70. #define HWMOD_IDLEMODE_NO (1 << 1)
  71. #define HWMOD_IDLEMODE_SMART (1 << 2)
  72. /**
  73. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  74. * @name: name of the IRQ channel (module local name)
  75. * @irq_ch: IRQ channel ID
  76. *
  77. * @name should be something short, e.g., "tx" or "rx". It is for use
  78. * by platform_get_resource_byname(). It is defined locally to the
  79. * hwmod.
  80. */
  81. struct omap_hwmod_irq_info {
  82. const char *name;
  83. u16 irq;
  84. };
  85. /**
  86. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  87. * @name: name of the DMA channel (module local name)
  88. * @dma_req: DMA request ID
  89. *
  90. * @name should be something short, e.g., "tx" or "rx". It is for use
  91. * by platform_get_resource_byname(). It is defined locally to the
  92. * hwmod.
  93. */
  94. struct omap_hwmod_dma_info {
  95. const char *name;
  96. u16 dma_req;
  97. };
  98. /**
  99. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  100. * @name: name of the reset line (module local name)
  101. * @rst_shift: Offset of the reset bit
  102. *
  103. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  104. * locally to the hwmod.
  105. */
  106. struct omap_hwmod_rst_info {
  107. const char *name;
  108. u8 rst_shift;
  109. };
  110. /**
  111. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  112. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  113. * @clk: opt clock: OMAP clock name
  114. * @_clk: pointer to the struct clk (filled in at runtime)
  115. *
  116. * The module's interface clock and main functional clock should not
  117. * be added as optional clocks.
  118. */
  119. struct omap_hwmod_opt_clk {
  120. const char *role;
  121. const char *clk;
  122. struct clk *_clk;
  123. };
  124. /* omap_hwmod_omap2_firewall.flags bits */
  125. #define OMAP_FIREWALL_L3 (1 << 0)
  126. #define OMAP_FIREWALL_L4 (1 << 1)
  127. /**
  128. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  129. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  130. * @l4_fw_region: L4 firewall region ID
  131. * @l4_prot_group: L4 protection group ID
  132. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  133. */
  134. struct omap_hwmod_omap2_firewall {
  135. u8 l3_perm_bit;
  136. u8 l4_fw_region;
  137. u8 l4_prot_group;
  138. u8 flags;
  139. };
  140. /*
  141. * omap_hwmod_addr_space.flags bits
  142. *
  143. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  144. * ADDR_TYPE_RT: Address space contains module register target data.
  145. */
  146. #define ADDR_MAP_ON_INIT (1 << 0)
  147. #define ADDR_TYPE_RT (1 << 1)
  148. /**
  149. * struct omap_hwmod_addr_space - MPU address space handled by the hwmod
  150. * @pa_start: starting physical address
  151. * @pa_end: ending physical address
  152. * @flags: (see omap_hwmod_addr_space.flags macros above)
  153. *
  154. * Address space doesn't necessarily follow physical interconnect
  155. * structure. GPMC is one example.
  156. */
  157. struct omap_hwmod_addr_space {
  158. u32 pa_start;
  159. u32 pa_end;
  160. u8 flags;
  161. };
  162. /*
  163. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  164. * interface to interact with the hwmod. Used to add sleep dependencies
  165. * when the module is enabled or disabled.
  166. */
  167. #define OCP_USER_MPU (1 << 0)
  168. #define OCP_USER_SDMA (1 << 1)
  169. /* omap_hwmod_ocp_if.flags bits */
  170. #define OCPIF_SWSUP_IDLE (1 << 0)
  171. #define OCPIF_CAN_BURST (1 << 1)
  172. /**
  173. * struct omap_hwmod_ocp_if - OCP interface data
  174. * @master: struct omap_hwmod that initiates OCP transactions on this link
  175. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  176. * @addr: address space associated with this link
  177. * @clk: interface clock: OMAP clock name
  178. * @_clk: pointer to the interface struct clk (filled in at runtime)
  179. * @fw: interface firewall data
  180. * @addr_cnt: ARRAY_SIZE(@addr)
  181. * @width: OCP data width
  182. * @thread_cnt: number of threads
  183. * @max_burst_len: maximum burst length in @width sized words (0 if unlimited)
  184. * @user: initiators using this interface (see OCP_USER_* macros above)
  185. * @flags: OCP interface flags (see OCPIF_* macros above)
  186. *
  187. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  188. *
  189. * Parameter names beginning with an underscore are managed internally by
  190. * the omap_hwmod code and should not be set during initialization.
  191. */
  192. struct omap_hwmod_ocp_if {
  193. struct omap_hwmod *master;
  194. struct omap_hwmod *slave;
  195. struct omap_hwmod_addr_space *addr;
  196. const char *clk;
  197. struct clk *_clk;
  198. union {
  199. struct omap_hwmod_omap2_firewall omap2;
  200. } fw;
  201. u8 addr_cnt;
  202. u8 width;
  203. u8 thread_cnt;
  204. u8 max_burst_len;
  205. u8 user;
  206. u8 flags;
  207. };
  208. /* Macros for use in struct omap_hwmod_sysconfig */
  209. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  210. #define MASTER_STANDBY_SHIFT 2
  211. #define SLAVE_IDLE_SHIFT 0
  212. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  213. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  214. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  215. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  216. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  217. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  218. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  219. #define SYSC_HAS_AUTOIDLE (1 << 0)
  220. #define SYSC_HAS_SOFTRESET (1 << 1)
  221. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  222. #define SYSC_HAS_EMUFREE (1 << 3)
  223. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  224. #define SYSC_HAS_SIDLEMODE (1 << 5)
  225. #define SYSC_HAS_MIDLEMODE (1 << 6)
  226. #define SYSS_HAS_RESET_STATUS (1 << 7)
  227. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  228. #define SYSC_HAS_RESET_STATUS (1 << 9)
  229. /* omap_hwmod_sysconfig.clockact flags */
  230. #define CLOCKACT_TEST_BOTH 0x0
  231. #define CLOCKACT_TEST_MAIN 0x1
  232. #define CLOCKACT_TEST_ICLK 0x2
  233. #define CLOCKACT_TEST_NONE 0x3
  234. /**
  235. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  236. * @midle_shift: Offset of the midle bit
  237. * @clkact_shift: Offset of the clockactivity bit
  238. * @sidle_shift: Offset of the sidle bit
  239. * @enwkup_shift: Offset of the enawakeup bit
  240. * @srst_shift: Offset of the softreset bit
  241. * @autoidle_shift: Offset of the autoidle bit
  242. */
  243. struct omap_hwmod_sysc_fields {
  244. u8 midle_shift;
  245. u8 clkact_shift;
  246. u8 sidle_shift;
  247. u8 enwkup_shift;
  248. u8 srst_shift;
  249. u8 autoidle_shift;
  250. };
  251. /**
  252. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  253. * @rev_offs: IP block revision register offset (from module base addr)
  254. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  255. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  256. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  257. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  258. * @clockact: the default value of the module CLOCKACTIVITY bits
  259. *
  260. * @clockact describes to the module which clocks are likely to be
  261. * disabled when the PRCM issues its idle request to the module. Some
  262. * modules have separate clockdomains for the interface clock and main
  263. * functional clock, and can check whether they should acknowledge the
  264. * idle request based on the internal module functionality that has
  265. * been associated with the clocks marked in @clockact. This field is
  266. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  267. *
  268. * @sysc_fields: structure containing the offset positions of various bits in
  269. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  270. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  271. * whether the device ip is compliant with the original PRCM protocol
  272. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  273. * If the device follows a different scheme for the sysconfig register ,
  274. * then this field has to be populated with the correct offset structure.
  275. */
  276. struct omap_hwmod_class_sysconfig {
  277. u16 rev_offs;
  278. u16 sysc_offs;
  279. u16 syss_offs;
  280. u16 sysc_flags;
  281. u8 idlemodes;
  282. u8 clockact;
  283. struct omap_hwmod_sysc_fields *sysc_fields;
  284. };
  285. /**
  286. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  287. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  288. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  289. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  290. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  291. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  292. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  293. *
  294. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  295. * WKEN, GRPSEL registers. In an ideal world, no extra information
  296. * would be needed for IDLEST information, but alas, there are some
  297. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  298. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  299. */
  300. struct omap_hwmod_omap2_prcm {
  301. s16 module_offs;
  302. u8 prcm_reg_id;
  303. u8 module_bit;
  304. u8 idlest_reg_id;
  305. u8 idlest_idle_bit;
  306. u8 idlest_stdby_bit;
  307. };
  308. /**
  309. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  310. * @clkctrl_reg: PRCM address of the clock control register
  311. * @rstctrl_reg: adress of the XXX_RSTCTRL register located in the PRM
  312. * @submodule_wkdep_bit: bit shift of the WKDEP range
  313. */
  314. struct omap_hwmod_omap4_prcm {
  315. void __iomem *clkctrl_reg;
  316. void __iomem *rstctrl_reg;
  317. u8 submodule_wkdep_bit;
  318. };
  319. /*
  320. * omap_hwmod.flags definitions
  321. *
  322. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  323. * of idle, rather than relying on module smart-idle
  324. * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
  325. * of standby, rather than relying on module smart-standby
  326. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  327. * SDRAM controller, etc.
  328. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  329. * controller, etc.
  330. * HWMOD_NO_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  331. * when module is enabled, rather than the default, which is to
  332. * enable autoidle
  333. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  334. * HWMOD_NO_IDLEST : this module does not have idle status - this is the case
  335. * only for few initiator modules on OMAP2 & 3.
  336. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  337. * This is needed for devices like DSS that require optional clocks enabled
  338. * in order to complete the reset. Optional clocks will be disabled
  339. * again after the reset.
  340. * HWMOD_16BIT_REG: Module has 16bit registers
  341. */
  342. #define HWMOD_SWSUP_SIDLE (1 << 0)
  343. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  344. #define HWMOD_INIT_NO_RESET (1 << 2)
  345. #define HWMOD_INIT_NO_IDLE (1 << 3)
  346. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  347. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  348. #define HWMOD_NO_IDLEST (1 << 6)
  349. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  350. #define HWMOD_16BIT_REG (1 << 8)
  351. /*
  352. * omap_hwmod._int_flags definitions
  353. * These are for internal use only and are managed by the omap_hwmod code.
  354. *
  355. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  356. * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
  357. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  358. */
  359. #define _HWMOD_NO_MPU_PORT (1 << 0)
  360. #define _HWMOD_WAKEUP_ENABLED (1 << 1)
  361. #define _HWMOD_SYSCONFIG_LOADED (1 << 2)
  362. /*
  363. * omap_hwmod._state definitions
  364. *
  365. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  366. * (optionally)
  367. *
  368. *
  369. */
  370. #define _HWMOD_STATE_UNKNOWN 0
  371. #define _HWMOD_STATE_REGISTERED 1
  372. #define _HWMOD_STATE_CLKS_INITED 2
  373. #define _HWMOD_STATE_INITIALIZED 3
  374. #define _HWMOD_STATE_ENABLED 4
  375. #define _HWMOD_STATE_IDLE 5
  376. #define _HWMOD_STATE_DISABLED 6
  377. /**
  378. * struct omap_hwmod_class - the type of an IP block
  379. * @name: name of the hwmod_class
  380. * @sysc: device SYSCONFIG/SYSSTATUS register data
  381. * @rev: revision of the IP class
  382. *
  383. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  384. * smartreflex, gpio, uart...)
  385. */
  386. struct omap_hwmod_class {
  387. const char *name;
  388. struct omap_hwmod_class_sysconfig *sysc;
  389. u32 rev;
  390. };
  391. /**
  392. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  393. * @name: name of the hwmod
  394. * @class: struct omap_hwmod_class * to the class of this hwmod
  395. * @od: struct omap_device currently associated with this hwmod (internal use)
  396. * @mpu_irqs: ptr to an array of MPU IRQs (see also mpu_irqs_cnt)
  397. * @sdma_reqs: ptr to an array of System DMA request IDs (see sdma_reqs_cnt)
  398. * @prcm: PRCM data pertaining to this hwmod
  399. * @main_clk: main clock: OMAP clock name
  400. * @_clk: pointer to the main struct clk (filled in at runtime)
  401. * @opt_clks: other device clocks that drivers can request (0..*)
  402. * @masters: ptr to array of OCP ifs that this hwmod can initiate on
  403. * @slaves: ptr to array of OCP ifs that this hwmod can respond on
  404. * @dev_attr: arbitrary device attributes that can be passed to the driver
  405. * @_sysc_cache: internal-use hwmod flags
  406. * @_mpu_rt_va: cached register target start address (internal use)
  407. * @_mpu_port_index: cached MPU register target slave ID (internal use)
  408. * @msuspendmux_reg_id: CONTROL_MSUSPENDMUX register ID (1-6)
  409. * @msuspendmux_shift: CONTROL_MSUSPENDMUX register bit shift
  410. * @mpu_irqs_cnt: number of @mpu_irqs
  411. * @sdma_reqs_cnt: number of @sdma_reqs
  412. * @opt_clks_cnt: number of @opt_clks
  413. * @master_cnt: number of @master entries
  414. * @slaves_cnt: number of @slave entries
  415. * @response_lat: device OCP response latency (in interface clock cycles)
  416. * @_int_flags: internal-use hwmod flags
  417. * @_state: internal-use hwmod state
  418. * @flags: hwmod flags (documented below)
  419. * @omap_chip: OMAP chips this hwmod is present on
  420. * @_mutex: mutex serializing operations on this hwmod
  421. * @node: list node for hwmod list (internal use)
  422. *
  423. * @main_clk refers to this module's "main clock," which for our
  424. * purposes is defined as "the functional clock needed for register
  425. * accesses to complete." Modules may not have a main clock if the
  426. * interface clock also serves as a main clock.
  427. *
  428. * Parameter names beginning with an underscore are managed internally by
  429. * the omap_hwmod code and should not be set during initialization.
  430. */
  431. struct omap_hwmod {
  432. const char *name;
  433. struct omap_hwmod_class *class;
  434. struct omap_device *od;
  435. struct omap_hwmod_irq_info *mpu_irqs;
  436. struct omap_hwmod_dma_info *sdma_reqs;
  437. struct omap_hwmod_rst_info *rst_lines;
  438. union {
  439. struct omap_hwmod_omap2_prcm omap2;
  440. struct omap_hwmod_omap4_prcm omap4;
  441. } prcm;
  442. const char *main_clk;
  443. struct clk *_clk;
  444. struct omap_hwmod_opt_clk *opt_clks;
  445. struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
  446. struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
  447. void *dev_attr;
  448. u32 _sysc_cache;
  449. void __iomem *_mpu_rt_va;
  450. struct mutex _mutex;
  451. struct list_head node;
  452. u16 flags;
  453. u8 _mpu_port_index;
  454. u8 msuspendmux_reg_id;
  455. u8 msuspendmux_shift;
  456. u8 response_lat;
  457. u8 mpu_irqs_cnt;
  458. u8 sdma_reqs_cnt;
  459. u8 rst_lines_cnt;
  460. u8 opt_clks_cnt;
  461. u8 masters_cnt;
  462. u8 slaves_cnt;
  463. u8 hwmods_cnt;
  464. u8 _int_flags;
  465. u8 _state;
  466. const struct omap_chip_id omap_chip;
  467. };
  468. int omap_hwmod_init(struct omap_hwmod **ohs);
  469. int omap_hwmod_register(struct omap_hwmod *oh);
  470. int omap_hwmod_unregister(struct omap_hwmod *oh);
  471. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  472. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  473. void *data);
  474. int omap_hwmod_late_init(u8 skip_setup_idle);
  475. int omap_hwmod_enable(struct omap_hwmod *oh);
  476. int _omap_hwmod_enable(struct omap_hwmod *oh);
  477. int omap_hwmod_idle(struct omap_hwmod *oh);
  478. int _omap_hwmod_idle(struct omap_hwmod *oh);
  479. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  480. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  481. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  482. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
  483. int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
  484. int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
  485. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
  486. int omap_hwmod_reset(struct omap_hwmod *oh);
  487. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
  488. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  489. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  490. int omap_hwmod_count_resources(struct omap_hwmod *oh);
  491. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  492. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  493. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  494. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  495. struct omap_hwmod *init_oh);
  496. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  497. struct omap_hwmod *init_oh);
  498. int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
  499. int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
  500. int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
  501. int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
  502. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  503. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  504. int omap_hwmod_for_each_by_class(const char *classname,
  505. int (*fn)(struct omap_hwmod *oh,
  506. void *user),
  507. void *user);
  508. /*
  509. * Chip variant-specific hwmod init routines - XXX should be converted
  510. * to use initcalls once the initial boot ordering is straightened out
  511. */
  512. extern int omap2420_hwmod_init(void);
  513. extern int omap2430_hwmod_init(void);
  514. extern int omap3xxx_hwmod_init(void);
  515. extern int omap44xx_hwmod_init(void);
  516. #endif