gpio.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. #include <plat/powerdomain.h>
  29. /*
  30. * OMAP1510 GPIO registers
  31. */
  32. #define OMAP1510_GPIO_BASE 0xfffce000
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO1_BASE 0xfffbe400
  45. #define OMAP1610_GPIO2_BASE 0xfffbec00
  46. #define OMAP1610_GPIO3_BASE 0xfffbb400
  47. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  48. #define OMAP1610_GPIO_REVISION 0x0000
  49. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  50. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  51. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  52. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  53. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  54. #define OMAP1610_GPIO_DATAIN 0x002c
  55. #define OMAP1610_GPIO_DATAOUT 0x0030
  56. #define OMAP1610_GPIO_DIRECTION 0x0034
  57. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  58. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  59. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  60. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  61. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  62. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  63. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  64. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  65. /*
  66. * OMAP7XX specific GPIO registers
  67. */
  68. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  69. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  70. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  71. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  72. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  73. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  74. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  75. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  76. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  77. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  78. #define OMAP7XX_GPIO_INT_MASK 0x10
  79. #define OMAP7XX_GPIO_INT_STATUS 0x14
  80. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  81. /*
  82. * omap24xx specific GPIO registers
  83. */
  84. #define OMAP242X_GPIO1_BASE 0x48018000
  85. #define OMAP242X_GPIO2_BASE 0x4801a000
  86. #define OMAP242X_GPIO3_BASE 0x4801c000
  87. #define OMAP242X_GPIO4_BASE 0x4801e000
  88. #define OMAP243X_GPIO1_BASE 0x4900C000
  89. #define OMAP243X_GPIO2_BASE 0x4900E000
  90. #define OMAP243X_GPIO3_BASE 0x49010000
  91. #define OMAP243X_GPIO4_BASE 0x49012000
  92. #define OMAP243X_GPIO5_BASE 0x480B6000
  93. #define OMAP24XX_GPIO_REVISION 0x0000
  94. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  95. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  96. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  97. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  98. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  99. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  100. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  101. #define OMAP24XX_GPIO_CTRL 0x0030
  102. #define OMAP24XX_GPIO_OE 0x0034
  103. #define OMAP24XX_GPIO_DATAIN 0x0038
  104. #define OMAP24XX_GPIO_DATAOUT 0x003c
  105. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  106. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  107. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  108. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  109. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  110. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  111. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  112. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  113. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  114. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  115. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  116. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  117. #define OMAP4_GPIO_REVISION 0x0000
  118. #define OMAP4_GPIO_SYSCONFIG 0x0010
  119. #define OMAP4_GPIO_EOI 0x0020
  120. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  121. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  122. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  123. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  124. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  125. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  126. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  127. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  128. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  129. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  130. #define OMAP4_GPIO_SYSSTATUS 0x0114
  131. #define OMAP4_GPIO_IRQENABLE1 0x011c
  132. #define OMAP4_GPIO_WAKE_EN 0x0120
  133. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  134. #define OMAP4_GPIO_IRQENABLE2 0x012c
  135. #define OMAP4_GPIO_CTRL 0x0130
  136. #define OMAP4_GPIO_OE 0x0134
  137. #define OMAP4_GPIO_DATAIN 0x0138
  138. #define OMAP4_GPIO_DATAOUT 0x013c
  139. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  140. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  141. #define OMAP4_GPIO_RISINGDETECT 0x0148
  142. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  143. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  144. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  145. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  146. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  147. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  148. #define OMAP4_GPIO_SETWKUENA 0x0184
  149. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  150. #define OMAP4_GPIO_SETDATAOUT 0x0194
  151. /*
  152. * omap34xx specific GPIO registers
  153. */
  154. #define OMAP34XX_GPIO1_BASE 0x48310000
  155. #define OMAP34XX_GPIO2_BASE 0x49050000
  156. #define OMAP34XX_GPIO3_BASE 0x49052000
  157. #define OMAP34XX_GPIO4_BASE 0x49054000
  158. #define OMAP34XX_GPIO5_BASE 0x49056000
  159. #define OMAP34XX_GPIO6_BASE 0x49058000
  160. /*
  161. * OMAP44XX specific GPIO registers
  162. */
  163. #define OMAP44XX_GPIO1_BASE 0x4a310000
  164. #define OMAP44XX_GPIO2_BASE 0x48055000
  165. #define OMAP44XX_GPIO3_BASE 0x48057000
  166. #define OMAP44XX_GPIO4_BASE 0x48059000
  167. #define OMAP44XX_GPIO5_BASE 0x4805B000
  168. #define OMAP44XX_GPIO6_BASE 0x4805D000
  169. struct gpio_bank {
  170. unsigned long pbase;
  171. void __iomem *base;
  172. u16 irq;
  173. u16 virtual_irq_start;
  174. int method;
  175. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  176. u32 suspend_wakeup;
  177. u32 saved_wakeup;
  178. #endif
  179. u32 non_wakeup_gpios;
  180. u32 enabled_non_wakeup_gpios;
  181. u32 saved_datain;
  182. u32 saved_fallingdetect;
  183. u32 saved_risingdetect;
  184. u32 level_mask;
  185. u32 toggle_mask;
  186. spinlock_t lock;
  187. struct gpio_chip chip;
  188. struct clk *dbck;
  189. u32 mod_usage;
  190. u32 dbck_enable_mask;
  191. };
  192. #ifdef CONFIG_ARCH_OMAP16XX
  193. static struct gpio_bank gpio_bank_1610[5] = {
  194. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  195. METHOD_MPUIO },
  196. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  197. METHOD_GPIO_1610 },
  198. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  199. METHOD_GPIO_1610 },
  200. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  201. METHOD_GPIO_1610 },
  202. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  203. METHOD_GPIO_1610 },
  204. };
  205. #endif
  206. #ifdef CONFIG_ARCH_OMAP15XX
  207. static struct gpio_bank gpio_bank_1510[2] = {
  208. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  209. METHOD_MPUIO },
  210. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  211. METHOD_GPIO_1510 }
  212. };
  213. #endif
  214. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  215. static struct gpio_bank gpio_bank_7xx[7] = {
  216. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  217. METHOD_MPUIO },
  218. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  219. METHOD_GPIO_7XX },
  220. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  221. METHOD_GPIO_7XX },
  222. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  223. METHOD_GPIO_7XX },
  224. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  225. METHOD_GPIO_7XX },
  226. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  227. METHOD_GPIO_7XX },
  228. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  229. METHOD_GPIO_7XX },
  230. };
  231. #endif
  232. #ifdef CONFIG_ARCH_OMAP2
  233. static struct gpio_bank gpio_bank_242x[4] = {
  234. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  235. METHOD_GPIO_24XX },
  236. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  237. METHOD_GPIO_24XX },
  238. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  239. METHOD_GPIO_24XX },
  240. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  241. METHOD_GPIO_24XX },
  242. };
  243. static struct gpio_bank gpio_bank_243x[5] = {
  244. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  245. METHOD_GPIO_24XX },
  246. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  247. METHOD_GPIO_24XX },
  248. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  249. METHOD_GPIO_24XX },
  250. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  251. METHOD_GPIO_24XX },
  252. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  253. METHOD_GPIO_24XX },
  254. };
  255. #endif
  256. #ifdef CONFIG_ARCH_OMAP3
  257. static struct gpio_bank gpio_bank_34xx[6] = {
  258. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  259. METHOD_GPIO_24XX },
  260. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  261. METHOD_GPIO_24XX },
  262. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  263. METHOD_GPIO_24XX },
  264. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  265. METHOD_GPIO_24XX },
  266. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  267. METHOD_GPIO_24XX },
  268. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  269. METHOD_GPIO_24XX },
  270. };
  271. struct omap3_gpio_regs {
  272. u32 sysconfig;
  273. u32 irqenable1;
  274. u32 irqenable2;
  275. u32 wake_en;
  276. u32 ctrl;
  277. u32 oe;
  278. u32 leveldetect0;
  279. u32 leveldetect1;
  280. u32 risingdetect;
  281. u32 fallingdetect;
  282. u32 dataout;
  283. };
  284. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  285. #endif
  286. #ifdef CONFIG_ARCH_OMAP4
  287. static struct gpio_bank gpio_bank_44xx[6] = {
  288. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  289. METHOD_GPIO_44XX },
  290. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  291. METHOD_GPIO_44XX },
  292. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  293. METHOD_GPIO_44XX },
  294. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  295. METHOD_GPIO_44XX },
  296. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  299. METHOD_GPIO_44XX },
  300. };
  301. #endif
  302. static struct gpio_bank *gpio_bank;
  303. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  304. int gpio_bank_count;
  305. static inline struct gpio_bank *get_gpio_bank(int gpio)
  306. {
  307. if (cpu_is_omap15xx()) {
  308. if (OMAP_GPIO_IS_MPUIO(gpio))
  309. return &gpio_bank[0];
  310. return &gpio_bank[1];
  311. }
  312. if (cpu_is_omap16xx()) {
  313. if (OMAP_GPIO_IS_MPUIO(gpio))
  314. return &gpio_bank[0];
  315. return &gpio_bank[1 + (gpio >> 4)];
  316. }
  317. if (cpu_is_omap7xx()) {
  318. if (OMAP_GPIO_IS_MPUIO(gpio))
  319. return &gpio_bank[0];
  320. return &gpio_bank[1 + (gpio >> 5)];
  321. }
  322. if (cpu_is_omap24xx())
  323. return &gpio_bank[gpio >> 5];
  324. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  325. return &gpio_bank[gpio >> 5];
  326. BUG();
  327. return NULL;
  328. }
  329. static inline int get_gpio_index(int gpio)
  330. {
  331. if (cpu_is_omap7xx())
  332. return gpio & 0x1f;
  333. if (cpu_is_omap24xx())
  334. return gpio & 0x1f;
  335. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  336. return gpio & 0x1f;
  337. return gpio & 0x0f;
  338. }
  339. static inline int gpio_valid(int gpio)
  340. {
  341. if (gpio < 0)
  342. return -1;
  343. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  344. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  345. return -1;
  346. return 0;
  347. }
  348. if (cpu_is_omap15xx() && gpio < 16)
  349. return 0;
  350. if ((cpu_is_omap16xx()) && gpio < 64)
  351. return 0;
  352. if (cpu_is_omap7xx() && gpio < 192)
  353. return 0;
  354. if (cpu_is_omap2420() && gpio < 128)
  355. return 0;
  356. if (cpu_is_omap2430() && gpio < 160)
  357. return 0;
  358. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  359. return 0;
  360. return -1;
  361. }
  362. static int check_gpio(int gpio)
  363. {
  364. if (unlikely(gpio_valid(gpio) < 0)) {
  365. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  366. dump_stack();
  367. return -1;
  368. }
  369. return 0;
  370. }
  371. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  372. {
  373. void __iomem *reg = bank->base;
  374. u32 l;
  375. switch (bank->method) {
  376. #ifdef CONFIG_ARCH_OMAP1
  377. case METHOD_MPUIO:
  378. reg += OMAP_MPUIO_IO_CNTL;
  379. break;
  380. #endif
  381. #ifdef CONFIG_ARCH_OMAP15XX
  382. case METHOD_GPIO_1510:
  383. reg += OMAP1510_GPIO_DIR_CONTROL;
  384. break;
  385. #endif
  386. #ifdef CONFIG_ARCH_OMAP16XX
  387. case METHOD_GPIO_1610:
  388. reg += OMAP1610_GPIO_DIRECTION;
  389. break;
  390. #endif
  391. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  392. case METHOD_GPIO_7XX:
  393. reg += OMAP7XX_GPIO_DIR_CONTROL;
  394. break;
  395. #endif
  396. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  397. case METHOD_GPIO_24XX:
  398. reg += OMAP24XX_GPIO_OE;
  399. break;
  400. #endif
  401. #if defined(CONFIG_ARCH_OMAP4)
  402. case METHOD_GPIO_44XX:
  403. reg += OMAP4_GPIO_OE;
  404. break;
  405. #endif
  406. default:
  407. WARN_ON(1);
  408. return;
  409. }
  410. l = __raw_readl(reg);
  411. if (is_input)
  412. l |= 1 << gpio;
  413. else
  414. l &= ~(1 << gpio);
  415. __raw_writel(l, reg);
  416. }
  417. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  418. {
  419. void __iomem *reg = bank->base;
  420. u32 l = 0;
  421. switch (bank->method) {
  422. #ifdef CONFIG_ARCH_OMAP1
  423. case METHOD_MPUIO:
  424. reg += OMAP_MPUIO_OUTPUT;
  425. l = __raw_readl(reg);
  426. if (enable)
  427. l |= 1 << gpio;
  428. else
  429. l &= ~(1 << gpio);
  430. break;
  431. #endif
  432. #ifdef CONFIG_ARCH_OMAP15XX
  433. case METHOD_GPIO_1510:
  434. reg += OMAP1510_GPIO_DATA_OUTPUT;
  435. l = __raw_readl(reg);
  436. if (enable)
  437. l |= 1 << gpio;
  438. else
  439. l &= ~(1 << gpio);
  440. break;
  441. #endif
  442. #ifdef CONFIG_ARCH_OMAP16XX
  443. case METHOD_GPIO_1610:
  444. if (enable)
  445. reg += OMAP1610_GPIO_SET_DATAOUT;
  446. else
  447. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  448. l = 1 << gpio;
  449. break;
  450. #endif
  451. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  452. case METHOD_GPIO_7XX:
  453. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  454. l = __raw_readl(reg);
  455. if (enable)
  456. l |= 1 << gpio;
  457. else
  458. l &= ~(1 << gpio);
  459. break;
  460. #endif
  461. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  462. case METHOD_GPIO_24XX:
  463. if (enable)
  464. reg += OMAP24XX_GPIO_SETDATAOUT;
  465. else
  466. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  467. l = 1 << gpio;
  468. break;
  469. #endif
  470. #ifdef CONFIG_ARCH_OMAP4
  471. case METHOD_GPIO_44XX:
  472. if (enable)
  473. reg += OMAP4_GPIO_SETDATAOUT;
  474. else
  475. reg += OMAP4_GPIO_CLEARDATAOUT;
  476. l = 1 << gpio;
  477. break;
  478. #endif
  479. default:
  480. WARN_ON(1);
  481. return;
  482. }
  483. __raw_writel(l, reg);
  484. }
  485. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  486. {
  487. void __iomem *reg;
  488. if (check_gpio(gpio) < 0)
  489. return -EINVAL;
  490. reg = bank->base;
  491. switch (bank->method) {
  492. #ifdef CONFIG_ARCH_OMAP1
  493. case METHOD_MPUIO:
  494. reg += OMAP_MPUIO_INPUT_LATCH;
  495. break;
  496. #endif
  497. #ifdef CONFIG_ARCH_OMAP15XX
  498. case METHOD_GPIO_1510:
  499. reg += OMAP1510_GPIO_DATA_INPUT;
  500. break;
  501. #endif
  502. #ifdef CONFIG_ARCH_OMAP16XX
  503. case METHOD_GPIO_1610:
  504. reg += OMAP1610_GPIO_DATAIN;
  505. break;
  506. #endif
  507. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  508. case METHOD_GPIO_7XX:
  509. reg += OMAP7XX_GPIO_DATA_INPUT;
  510. break;
  511. #endif
  512. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  513. case METHOD_GPIO_24XX:
  514. reg += OMAP24XX_GPIO_DATAIN;
  515. break;
  516. #endif
  517. #ifdef CONFIG_ARCH_OMAP4
  518. case METHOD_GPIO_44XX:
  519. reg += OMAP4_GPIO_DATAIN;
  520. break;
  521. #endif
  522. default:
  523. return -EINVAL;
  524. }
  525. return (__raw_readl(reg)
  526. & (1 << get_gpio_index(gpio))) != 0;
  527. }
  528. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  529. {
  530. void __iomem *reg;
  531. if (check_gpio(gpio) < 0)
  532. return -EINVAL;
  533. reg = bank->base;
  534. switch (bank->method) {
  535. #ifdef CONFIG_ARCH_OMAP1
  536. case METHOD_MPUIO:
  537. reg += OMAP_MPUIO_OUTPUT;
  538. break;
  539. #endif
  540. #ifdef CONFIG_ARCH_OMAP15XX
  541. case METHOD_GPIO_1510:
  542. reg += OMAP1510_GPIO_DATA_OUTPUT;
  543. break;
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP16XX
  546. case METHOD_GPIO_1610:
  547. reg += OMAP1610_GPIO_DATAOUT;
  548. break;
  549. #endif
  550. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  551. case METHOD_GPIO_7XX:
  552. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  553. break;
  554. #endif
  555. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  556. case METHOD_GPIO_24XX:
  557. reg += OMAP24XX_GPIO_DATAOUT;
  558. break;
  559. #endif
  560. #ifdef CONFIG_ARCH_OMAP4
  561. case METHOD_GPIO_44XX:
  562. reg += OMAP4_GPIO_DATAOUT;
  563. break;
  564. #endif
  565. default:
  566. return -EINVAL;
  567. }
  568. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  569. }
  570. #define MOD_REG_BIT(reg, bit_mask, set) \
  571. do { \
  572. int l = __raw_readl(base + reg); \
  573. if (set) l |= bit_mask; \
  574. else l &= ~bit_mask; \
  575. __raw_writel(l, base + reg); \
  576. } while(0)
  577. /**
  578. * _set_gpio_debounce - low level gpio debounce time
  579. * @bank: the gpio bank we're acting upon
  580. * @gpio: the gpio number on this @gpio
  581. * @debounce: debounce time to use
  582. *
  583. * OMAP's debounce time is in 31us steps so we need
  584. * to convert and round up to the closest unit.
  585. */
  586. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  587. unsigned debounce)
  588. {
  589. void __iomem *reg = bank->base;
  590. u32 val;
  591. u32 l;
  592. if (debounce < 32)
  593. debounce = 0x01;
  594. else if (debounce > 7936)
  595. debounce = 0xff;
  596. else
  597. debounce = (debounce / 0x1f) - 1;
  598. l = 1 << get_gpio_index(gpio);
  599. if (cpu_is_omap44xx())
  600. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  601. else
  602. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  603. __raw_writel(debounce, reg);
  604. reg = bank->base;
  605. if (cpu_is_omap44xx())
  606. reg += OMAP4_GPIO_DEBOUNCENABLE;
  607. else
  608. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  609. val = __raw_readl(reg);
  610. if (debounce) {
  611. val |= l;
  612. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  613. clk_enable(bank->dbck);
  614. } else {
  615. val &= ~l;
  616. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  617. clk_disable(bank->dbck);
  618. }
  619. bank->dbck_enable_mask = val;
  620. __raw_writel(val, reg);
  621. }
  622. #ifdef CONFIG_ARCH_OMAP2PLUS
  623. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  624. int trigger)
  625. {
  626. void __iomem *base = bank->base;
  627. u32 gpio_bit = 1 << gpio;
  628. u32 val;
  629. if (cpu_is_omap44xx()) {
  630. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  631. trigger & IRQ_TYPE_LEVEL_LOW);
  632. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  633. trigger & IRQ_TYPE_LEVEL_HIGH);
  634. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  635. trigger & IRQ_TYPE_EDGE_RISING);
  636. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  637. trigger & IRQ_TYPE_EDGE_FALLING);
  638. } else {
  639. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  640. trigger & IRQ_TYPE_LEVEL_LOW);
  641. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  642. trigger & IRQ_TYPE_LEVEL_HIGH);
  643. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  644. trigger & IRQ_TYPE_EDGE_RISING);
  645. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  646. trigger & IRQ_TYPE_EDGE_FALLING);
  647. }
  648. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  649. if (cpu_is_omap44xx()) {
  650. if (trigger != 0)
  651. __raw_writel(1 << gpio, bank->base+
  652. OMAP4_GPIO_IRQWAKEN0);
  653. else {
  654. val = __raw_readl(bank->base +
  655. OMAP4_GPIO_IRQWAKEN0);
  656. __raw_writel(val & (~(1 << gpio)), bank->base +
  657. OMAP4_GPIO_IRQWAKEN0);
  658. }
  659. } else {
  660. /*
  661. * GPIO wakeup request can only be generated on edge
  662. * transitions
  663. */
  664. if (trigger & IRQ_TYPE_EDGE_BOTH)
  665. __raw_writel(1 << gpio, bank->base
  666. + OMAP24XX_GPIO_SETWKUENA);
  667. else
  668. __raw_writel(1 << gpio, bank->base
  669. + OMAP24XX_GPIO_CLEARWKUENA);
  670. }
  671. }
  672. /* This part needs to be executed always for OMAP34xx */
  673. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  674. /*
  675. * Log the edge gpio and manually trigger the IRQ
  676. * after resume if the input level changes
  677. * to avoid irq lost during PER RET/OFF mode
  678. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  679. */
  680. if (trigger & IRQ_TYPE_EDGE_BOTH)
  681. bank->enabled_non_wakeup_gpios |= gpio_bit;
  682. else
  683. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  684. }
  685. if (cpu_is_omap44xx()) {
  686. bank->level_mask =
  687. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  688. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  689. } else {
  690. bank->level_mask =
  691. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  692. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  693. }
  694. }
  695. #endif
  696. #ifdef CONFIG_ARCH_OMAP1
  697. /*
  698. * This only applies to chips that can't do both rising and falling edge
  699. * detection at once. For all other chips, this function is a noop.
  700. */
  701. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  702. {
  703. void __iomem *reg = bank->base;
  704. u32 l = 0;
  705. switch (bank->method) {
  706. case METHOD_MPUIO:
  707. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  708. break;
  709. #ifdef CONFIG_ARCH_OMAP15XX
  710. case METHOD_GPIO_1510:
  711. reg += OMAP1510_GPIO_INT_CONTROL;
  712. break;
  713. #endif
  714. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  715. case METHOD_GPIO_7XX:
  716. reg += OMAP7XX_GPIO_INT_CONTROL;
  717. break;
  718. #endif
  719. default:
  720. return;
  721. }
  722. l = __raw_readl(reg);
  723. if ((l >> gpio) & 1)
  724. l &= ~(1 << gpio);
  725. else
  726. l |= 1 << gpio;
  727. __raw_writel(l, reg);
  728. }
  729. #endif
  730. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  731. {
  732. void __iomem *reg = bank->base;
  733. u32 l = 0;
  734. switch (bank->method) {
  735. #ifdef CONFIG_ARCH_OMAP1
  736. case METHOD_MPUIO:
  737. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  738. l = __raw_readl(reg);
  739. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  740. bank->toggle_mask |= 1 << gpio;
  741. if (trigger & IRQ_TYPE_EDGE_RISING)
  742. l |= 1 << gpio;
  743. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  744. l &= ~(1 << gpio);
  745. else
  746. goto bad;
  747. break;
  748. #endif
  749. #ifdef CONFIG_ARCH_OMAP15XX
  750. case METHOD_GPIO_1510:
  751. reg += OMAP1510_GPIO_INT_CONTROL;
  752. l = __raw_readl(reg);
  753. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  754. bank->toggle_mask |= 1 << gpio;
  755. if (trigger & IRQ_TYPE_EDGE_RISING)
  756. l |= 1 << gpio;
  757. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  758. l &= ~(1 << gpio);
  759. else
  760. goto bad;
  761. break;
  762. #endif
  763. #ifdef CONFIG_ARCH_OMAP16XX
  764. case METHOD_GPIO_1610:
  765. if (gpio & 0x08)
  766. reg += OMAP1610_GPIO_EDGE_CTRL2;
  767. else
  768. reg += OMAP1610_GPIO_EDGE_CTRL1;
  769. gpio &= 0x07;
  770. l = __raw_readl(reg);
  771. l &= ~(3 << (gpio << 1));
  772. if (trigger & IRQ_TYPE_EDGE_RISING)
  773. l |= 2 << (gpio << 1);
  774. if (trigger & IRQ_TYPE_EDGE_FALLING)
  775. l |= 1 << (gpio << 1);
  776. if (trigger)
  777. /* Enable wake-up during idle for dynamic tick */
  778. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  779. else
  780. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  781. break;
  782. #endif
  783. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  784. case METHOD_GPIO_7XX:
  785. reg += OMAP7XX_GPIO_INT_CONTROL;
  786. l = __raw_readl(reg);
  787. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  788. bank->toggle_mask |= 1 << gpio;
  789. if (trigger & IRQ_TYPE_EDGE_RISING)
  790. l |= 1 << gpio;
  791. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  792. l &= ~(1 << gpio);
  793. else
  794. goto bad;
  795. break;
  796. #endif
  797. #ifdef CONFIG_ARCH_OMAP2PLUS
  798. case METHOD_GPIO_24XX:
  799. case METHOD_GPIO_44XX:
  800. set_24xx_gpio_triggering(bank, gpio, trigger);
  801. break;
  802. #endif
  803. default:
  804. goto bad;
  805. }
  806. __raw_writel(l, reg);
  807. return 0;
  808. bad:
  809. return -EINVAL;
  810. }
  811. static int gpio_irq_type(unsigned irq, unsigned type)
  812. {
  813. struct gpio_bank *bank;
  814. unsigned gpio;
  815. int retval;
  816. unsigned long flags;
  817. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  818. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  819. else
  820. gpio = irq - IH_GPIO_BASE;
  821. if (check_gpio(gpio) < 0)
  822. return -EINVAL;
  823. if (type & ~IRQ_TYPE_SENSE_MASK)
  824. return -EINVAL;
  825. /* OMAP1 allows only only edge triggering */
  826. if (!cpu_class_is_omap2()
  827. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  828. return -EINVAL;
  829. bank = get_irq_chip_data(irq);
  830. spin_lock_irqsave(&bank->lock, flags);
  831. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  832. if (retval == 0) {
  833. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  834. irq_desc[irq].status |= type;
  835. }
  836. spin_unlock_irqrestore(&bank->lock, flags);
  837. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  838. __set_irq_handler_unlocked(irq, handle_level_irq);
  839. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  840. __set_irq_handler_unlocked(irq, handle_edge_irq);
  841. return retval;
  842. }
  843. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  844. {
  845. void __iomem *reg = bank->base;
  846. switch (bank->method) {
  847. #ifdef CONFIG_ARCH_OMAP1
  848. case METHOD_MPUIO:
  849. /* MPUIO irqstatus is reset by reading the status register,
  850. * so do nothing here */
  851. return;
  852. #endif
  853. #ifdef CONFIG_ARCH_OMAP15XX
  854. case METHOD_GPIO_1510:
  855. reg += OMAP1510_GPIO_INT_STATUS;
  856. break;
  857. #endif
  858. #ifdef CONFIG_ARCH_OMAP16XX
  859. case METHOD_GPIO_1610:
  860. reg += OMAP1610_GPIO_IRQSTATUS1;
  861. break;
  862. #endif
  863. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  864. case METHOD_GPIO_7XX:
  865. reg += OMAP7XX_GPIO_INT_STATUS;
  866. break;
  867. #endif
  868. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  869. case METHOD_GPIO_24XX:
  870. reg += OMAP24XX_GPIO_IRQSTATUS1;
  871. break;
  872. #endif
  873. #if defined(CONFIG_ARCH_OMAP4)
  874. case METHOD_GPIO_44XX:
  875. reg += OMAP4_GPIO_IRQSTATUS0;
  876. break;
  877. #endif
  878. default:
  879. WARN_ON(1);
  880. return;
  881. }
  882. __raw_writel(gpio_mask, reg);
  883. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  884. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  885. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  886. else if (cpu_is_omap44xx())
  887. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  888. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  889. __raw_writel(gpio_mask, reg);
  890. /* Flush posted write for the irq status to avoid spurious interrupts */
  891. __raw_readl(reg);
  892. }
  893. }
  894. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  895. {
  896. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  897. }
  898. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  899. {
  900. void __iomem *reg = bank->base;
  901. int inv = 0;
  902. u32 l;
  903. u32 mask;
  904. switch (bank->method) {
  905. #ifdef CONFIG_ARCH_OMAP1
  906. case METHOD_MPUIO:
  907. reg += OMAP_MPUIO_GPIO_MASKIT;
  908. mask = 0xffff;
  909. inv = 1;
  910. break;
  911. #endif
  912. #ifdef CONFIG_ARCH_OMAP15XX
  913. case METHOD_GPIO_1510:
  914. reg += OMAP1510_GPIO_INT_MASK;
  915. mask = 0xffff;
  916. inv = 1;
  917. break;
  918. #endif
  919. #ifdef CONFIG_ARCH_OMAP16XX
  920. case METHOD_GPIO_1610:
  921. reg += OMAP1610_GPIO_IRQENABLE1;
  922. mask = 0xffff;
  923. break;
  924. #endif
  925. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  926. case METHOD_GPIO_7XX:
  927. reg += OMAP7XX_GPIO_INT_MASK;
  928. mask = 0xffffffff;
  929. inv = 1;
  930. break;
  931. #endif
  932. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  933. case METHOD_GPIO_24XX:
  934. reg += OMAP24XX_GPIO_IRQENABLE1;
  935. mask = 0xffffffff;
  936. break;
  937. #endif
  938. #if defined(CONFIG_ARCH_OMAP4)
  939. case METHOD_GPIO_44XX:
  940. reg += OMAP4_GPIO_IRQSTATUSSET0;
  941. mask = 0xffffffff;
  942. break;
  943. #endif
  944. default:
  945. WARN_ON(1);
  946. return 0;
  947. }
  948. l = __raw_readl(reg);
  949. if (inv)
  950. l = ~l;
  951. l &= mask;
  952. return l;
  953. }
  954. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  955. {
  956. void __iomem *reg = bank->base;
  957. u32 l;
  958. switch (bank->method) {
  959. #ifdef CONFIG_ARCH_OMAP1
  960. case METHOD_MPUIO:
  961. reg += OMAP_MPUIO_GPIO_MASKIT;
  962. l = __raw_readl(reg);
  963. if (enable)
  964. l &= ~(gpio_mask);
  965. else
  966. l |= gpio_mask;
  967. break;
  968. #endif
  969. #ifdef CONFIG_ARCH_OMAP15XX
  970. case METHOD_GPIO_1510:
  971. reg += OMAP1510_GPIO_INT_MASK;
  972. l = __raw_readl(reg);
  973. if (enable)
  974. l &= ~(gpio_mask);
  975. else
  976. l |= gpio_mask;
  977. break;
  978. #endif
  979. #ifdef CONFIG_ARCH_OMAP16XX
  980. case METHOD_GPIO_1610:
  981. if (enable)
  982. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  983. else
  984. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  985. l = gpio_mask;
  986. break;
  987. #endif
  988. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  989. case METHOD_GPIO_7XX:
  990. reg += OMAP7XX_GPIO_INT_MASK;
  991. l = __raw_readl(reg);
  992. if (enable)
  993. l &= ~(gpio_mask);
  994. else
  995. l |= gpio_mask;
  996. break;
  997. #endif
  998. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  999. case METHOD_GPIO_24XX:
  1000. if (enable)
  1001. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1002. else
  1003. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1004. l = gpio_mask;
  1005. break;
  1006. #endif
  1007. #ifdef CONFIG_ARCH_OMAP4
  1008. case METHOD_GPIO_44XX:
  1009. if (enable)
  1010. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1011. else
  1012. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1013. l = gpio_mask;
  1014. break;
  1015. #endif
  1016. default:
  1017. WARN_ON(1);
  1018. return;
  1019. }
  1020. __raw_writel(l, reg);
  1021. }
  1022. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1023. {
  1024. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1025. }
  1026. /*
  1027. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1028. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1029. * to the target, system will wake up always on GPIO events. While
  1030. * system is running all registered GPIO interrupts need to have wake-up
  1031. * enabled. When system is suspended, only selected GPIO interrupts need
  1032. * to have wake-up enabled.
  1033. */
  1034. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1035. {
  1036. unsigned long uninitialized_var(flags);
  1037. switch (bank->method) {
  1038. #ifdef CONFIG_ARCH_OMAP16XX
  1039. case METHOD_MPUIO:
  1040. case METHOD_GPIO_1610:
  1041. spin_lock_irqsave(&bank->lock, flags);
  1042. if (enable)
  1043. bank->suspend_wakeup |= (1 << gpio);
  1044. else
  1045. bank->suspend_wakeup &= ~(1 << gpio);
  1046. spin_unlock_irqrestore(&bank->lock, flags);
  1047. return 0;
  1048. #endif
  1049. #ifdef CONFIG_ARCH_OMAP2PLUS
  1050. case METHOD_GPIO_24XX:
  1051. case METHOD_GPIO_44XX:
  1052. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1053. printk(KERN_ERR "Unable to modify wakeup on "
  1054. "non-wakeup GPIO%d\n",
  1055. (bank - gpio_bank) * 32 + gpio);
  1056. return -EINVAL;
  1057. }
  1058. spin_lock_irqsave(&bank->lock, flags);
  1059. if (enable)
  1060. bank->suspend_wakeup |= (1 << gpio);
  1061. else
  1062. bank->suspend_wakeup &= ~(1 << gpio);
  1063. spin_unlock_irqrestore(&bank->lock, flags);
  1064. return 0;
  1065. #endif
  1066. default:
  1067. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1068. bank->method);
  1069. return -EINVAL;
  1070. }
  1071. }
  1072. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1073. {
  1074. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1075. _set_gpio_irqenable(bank, gpio, 0);
  1076. _clear_gpio_irqstatus(bank, gpio);
  1077. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1078. }
  1079. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1080. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1081. {
  1082. unsigned int gpio = irq - IH_GPIO_BASE;
  1083. struct gpio_bank *bank;
  1084. int retval;
  1085. if (check_gpio(gpio) < 0)
  1086. return -ENODEV;
  1087. bank = get_irq_chip_data(irq);
  1088. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1089. return retval;
  1090. }
  1091. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1092. {
  1093. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1094. unsigned long flags;
  1095. spin_lock_irqsave(&bank->lock, flags);
  1096. /* Set trigger to none. You need to enable the desired trigger with
  1097. * request_irq() or set_irq_type().
  1098. */
  1099. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1100. #ifdef CONFIG_ARCH_OMAP15XX
  1101. if (bank->method == METHOD_GPIO_1510) {
  1102. void __iomem *reg;
  1103. /* Claim the pin for MPU */
  1104. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1105. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1106. }
  1107. #endif
  1108. if (!cpu_class_is_omap1()) {
  1109. if (!bank->mod_usage) {
  1110. void __iomem *reg = bank->base;
  1111. u32 ctrl;
  1112. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1113. reg += OMAP24XX_GPIO_CTRL;
  1114. else if (cpu_is_omap44xx())
  1115. reg += OMAP4_GPIO_CTRL;
  1116. ctrl = __raw_readl(reg);
  1117. /* Module is enabled, clocks are not gated */
  1118. ctrl &= 0xFFFFFFFE;
  1119. __raw_writel(ctrl, reg);
  1120. }
  1121. bank->mod_usage |= 1 << offset;
  1122. }
  1123. spin_unlock_irqrestore(&bank->lock, flags);
  1124. return 0;
  1125. }
  1126. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1127. {
  1128. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1129. unsigned long flags;
  1130. spin_lock_irqsave(&bank->lock, flags);
  1131. #ifdef CONFIG_ARCH_OMAP16XX
  1132. if (bank->method == METHOD_GPIO_1610) {
  1133. /* Disable wake-up during idle for dynamic tick */
  1134. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1135. __raw_writel(1 << offset, reg);
  1136. }
  1137. #endif
  1138. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1139. if (bank->method == METHOD_GPIO_24XX) {
  1140. /* Disable wake-up during idle for dynamic tick */
  1141. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1142. __raw_writel(1 << offset, reg);
  1143. }
  1144. #endif
  1145. #ifdef CONFIG_ARCH_OMAP4
  1146. if (bank->method == METHOD_GPIO_44XX) {
  1147. /* Disable wake-up during idle for dynamic tick */
  1148. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1149. __raw_writel(1 << offset, reg);
  1150. }
  1151. #endif
  1152. if (!cpu_class_is_omap1()) {
  1153. bank->mod_usage &= ~(1 << offset);
  1154. if (!bank->mod_usage) {
  1155. void __iomem *reg = bank->base;
  1156. u32 ctrl;
  1157. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1158. reg += OMAP24XX_GPIO_CTRL;
  1159. else if (cpu_is_omap44xx())
  1160. reg += OMAP4_GPIO_CTRL;
  1161. ctrl = __raw_readl(reg);
  1162. /* Module is disabled, clocks are gated */
  1163. ctrl |= 1;
  1164. __raw_writel(ctrl, reg);
  1165. }
  1166. }
  1167. _reset_gpio(bank, bank->chip.base + offset);
  1168. spin_unlock_irqrestore(&bank->lock, flags);
  1169. }
  1170. /*
  1171. * We need to unmask the GPIO bank interrupt as soon as possible to
  1172. * avoid missing GPIO interrupts for other lines in the bank.
  1173. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1174. * in the bank to avoid missing nested interrupts for a GPIO line.
  1175. * If we wait to unmask individual GPIO lines in the bank after the
  1176. * line's interrupt handler has been run, we may miss some nested
  1177. * interrupts.
  1178. */
  1179. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1180. {
  1181. void __iomem *isr_reg = NULL;
  1182. u32 isr;
  1183. unsigned int gpio_irq, gpio_index;
  1184. struct gpio_bank *bank;
  1185. u32 retrigger = 0;
  1186. int unmasked = 0;
  1187. desc->chip->ack(irq);
  1188. bank = get_irq_data(irq);
  1189. #ifdef CONFIG_ARCH_OMAP1
  1190. if (bank->method == METHOD_MPUIO)
  1191. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1192. #endif
  1193. #ifdef CONFIG_ARCH_OMAP15XX
  1194. if (bank->method == METHOD_GPIO_1510)
  1195. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1196. #endif
  1197. #if defined(CONFIG_ARCH_OMAP16XX)
  1198. if (bank->method == METHOD_GPIO_1610)
  1199. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1200. #endif
  1201. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1202. if (bank->method == METHOD_GPIO_7XX)
  1203. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1204. #endif
  1205. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1206. if (bank->method == METHOD_GPIO_24XX)
  1207. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1208. #endif
  1209. #if defined(CONFIG_ARCH_OMAP4)
  1210. if (bank->method == METHOD_GPIO_44XX)
  1211. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1212. #endif
  1213. if (WARN_ON(!isr_reg))
  1214. goto exit;
  1215. while(1) {
  1216. u32 isr_saved, level_mask = 0;
  1217. u32 enabled;
  1218. enabled = _get_gpio_irqbank_mask(bank);
  1219. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1220. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1221. isr &= 0x0000ffff;
  1222. if (cpu_class_is_omap2()) {
  1223. level_mask = bank->level_mask & enabled;
  1224. }
  1225. /* clear edge sensitive interrupts before handler(s) are
  1226. called so that we don't miss any interrupt occurred while
  1227. executing them */
  1228. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1229. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1230. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1231. /* if there is only edge sensitive GPIO pin interrupts
  1232. configured, we could unmask GPIO bank interrupt immediately */
  1233. if (!level_mask && !unmasked) {
  1234. unmasked = 1;
  1235. desc->chip->unmask(irq);
  1236. }
  1237. isr |= retrigger;
  1238. retrigger = 0;
  1239. if (!isr)
  1240. break;
  1241. gpio_irq = bank->virtual_irq_start;
  1242. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1243. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1244. if (!(isr & 1))
  1245. continue;
  1246. #ifdef CONFIG_ARCH_OMAP1
  1247. /*
  1248. * Some chips can't respond to both rising and falling
  1249. * at the same time. If this irq was requested with
  1250. * both flags, we need to flip the ICR data for the IRQ
  1251. * to respond to the IRQ for the opposite direction.
  1252. * This will be indicated in the bank toggle_mask.
  1253. */
  1254. if (bank->toggle_mask & (1 << gpio_index))
  1255. _toggle_gpio_edge_triggering(bank, gpio_index);
  1256. #endif
  1257. generic_handle_irq(gpio_irq);
  1258. }
  1259. }
  1260. /* if bank has any level sensitive GPIO pin interrupt
  1261. configured, we must unmask the bank interrupt only after
  1262. handler(s) are executed in order to avoid spurious bank
  1263. interrupt */
  1264. exit:
  1265. if (!unmasked)
  1266. desc->chip->unmask(irq);
  1267. }
  1268. static void gpio_irq_shutdown(unsigned int irq)
  1269. {
  1270. unsigned int gpio = irq - IH_GPIO_BASE;
  1271. struct gpio_bank *bank = get_irq_chip_data(irq);
  1272. _reset_gpio(bank, gpio);
  1273. }
  1274. static void gpio_ack_irq(unsigned int irq)
  1275. {
  1276. unsigned int gpio = irq - IH_GPIO_BASE;
  1277. struct gpio_bank *bank = get_irq_chip_data(irq);
  1278. _clear_gpio_irqstatus(bank, gpio);
  1279. }
  1280. static void gpio_mask_irq(unsigned int irq)
  1281. {
  1282. unsigned int gpio = irq - IH_GPIO_BASE;
  1283. struct gpio_bank *bank = get_irq_chip_data(irq);
  1284. _set_gpio_irqenable(bank, gpio, 0);
  1285. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1286. }
  1287. static void gpio_unmask_irq(unsigned int irq)
  1288. {
  1289. unsigned int gpio = irq - IH_GPIO_BASE;
  1290. struct gpio_bank *bank = get_irq_chip_data(irq);
  1291. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1292. struct irq_desc *desc = irq_to_desc(irq);
  1293. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1294. if (trigger)
  1295. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1296. /* For level-triggered GPIOs, the clearing must be done after
  1297. * the HW source is cleared, thus after the handler has run */
  1298. if (bank->level_mask & irq_mask) {
  1299. _set_gpio_irqenable(bank, gpio, 0);
  1300. _clear_gpio_irqstatus(bank, gpio);
  1301. }
  1302. _set_gpio_irqenable(bank, gpio, 1);
  1303. }
  1304. static struct irq_chip gpio_irq_chip = {
  1305. .name = "GPIO",
  1306. .shutdown = gpio_irq_shutdown,
  1307. .ack = gpio_ack_irq,
  1308. .mask = gpio_mask_irq,
  1309. .unmask = gpio_unmask_irq,
  1310. .set_type = gpio_irq_type,
  1311. .set_wake = gpio_wake_enable,
  1312. };
  1313. /*---------------------------------------------------------------------*/
  1314. #ifdef CONFIG_ARCH_OMAP1
  1315. /* MPUIO uses the always-on 32k clock */
  1316. static void mpuio_ack_irq(unsigned int irq)
  1317. {
  1318. /* The ISR is reset automatically, so do nothing here. */
  1319. }
  1320. static void mpuio_mask_irq(unsigned int irq)
  1321. {
  1322. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1323. struct gpio_bank *bank = get_irq_chip_data(irq);
  1324. _set_gpio_irqenable(bank, gpio, 0);
  1325. }
  1326. static void mpuio_unmask_irq(unsigned int irq)
  1327. {
  1328. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1329. struct gpio_bank *bank = get_irq_chip_data(irq);
  1330. _set_gpio_irqenable(bank, gpio, 1);
  1331. }
  1332. static struct irq_chip mpuio_irq_chip = {
  1333. .name = "MPUIO",
  1334. .ack = mpuio_ack_irq,
  1335. .mask = mpuio_mask_irq,
  1336. .unmask = mpuio_unmask_irq,
  1337. .set_type = gpio_irq_type,
  1338. #ifdef CONFIG_ARCH_OMAP16XX
  1339. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1340. .set_wake = gpio_wake_enable,
  1341. #endif
  1342. };
  1343. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1344. #ifdef CONFIG_ARCH_OMAP16XX
  1345. #include <linux/platform_device.h>
  1346. static int omap_mpuio_suspend_noirq(struct device *dev)
  1347. {
  1348. struct platform_device *pdev = to_platform_device(dev);
  1349. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1350. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1351. unsigned long flags;
  1352. spin_lock_irqsave(&bank->lock, flags);
  1353. bank->saved_wakeup = __raw_readl(mask_reg);
  1354. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1355. spin_unlock_irqrestore(&bank->lock, flags);
  1356. return 0;
  1357. }
  1358. static int omap_mpuio_resume_noirq(struct device *dev)
  1359. {
  1360. struct platform_device *pdev = to_platform_device(dev);
  1361. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1362. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1363. unsigned long flags;
  1364. spin_lock_irqsave(&bank->lock, flags);
  1365. __raw_writel(bank->saved_wakeup, mask_reg);
  1366. spin_unlock_irqrestore(&bank->lock, flags);
  1367. return 0;
  1368. }
  1369. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1370. .suspend_noirq = omap_mpuio_suspend_noirq,
  1371. .resume_noirq = omap_mpuio_resume_noirq,
  1372. };
  1373. /* use platform_driver for this, now that there's no longer any
  1374. * point to sys_device (other than not disturbing old code).
  1375. */
  1376. static struct platform_driver omap_mpuio_driver = {
  1377. .driver = {
  1378. .name = "mpuio",
  1379. .pm = &omap_mpuio_dev_pm_ops,
  1380. },
  1381. };
  1382. static struct platform_device omap_mpuio_device = {
  1383. .name = "mpuio",
  1384. .id = -1,
  1385. .dev = {
  1386. .driver = &omap_mpuio_driver.driver,
  1387. }
  1388. /* could list the /proc/iomem resources */
  1389. };
  1390. static inline void mpuio_init(void)
  1391. {
  1392. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1393. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1394. (void) platform_device_register(&omap_mpuio_device);
  1395. }
  1396. #else
  1397. static inline void mpuio_init(void) {}
  1398. #endif /* 16xx */
  1399. #else
  1400. extern struct irq_chip mpuio_irq_chip;
  1401. #define bank_is_mpuio(bank) 0
  1402. static inline void mpuio_init(void) {}
  1403. #endif
  1404. /*---------------------------------------------------------------------*/
  1405. /* REVISIT these are stupid implementations! replace by ones that
  1406. * don't switch on METHOD_* and which mostly avoid spinlocks
  1407. */
  1408. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1409. {
  1410. struct gpio_bank *bank;
  1411. unsigned long flags;
  1412. bank = container_of(chip, struct gpio_bank, chip);
  1413. spin_lock_irqsave(&bank->lock, flags);
  1414. _set_gpio_direction(bank, offset, 1);
  1415. spin_unlock_irqrestore(&bank->lock, flags);
  1416. return 0;
  1417. }
  1418. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1419. {
  1420. void __iomem *reg = bank->base;
  1421. switch (bank->method) {
  1422. case METHOD_MPUIO:
  1423. reg += OMAP_MPUIO_IO_CNTL;
  1424. break;
  1425. case METHOD_GPIO_1510:
  1426. reg += OMAP1510_GPIO_DIR_CONTROL;
  1427. break;
  1428. case METHOD_GPIO_1610:
  1429. reg += OMAP1610_GPIO_DIRECTION;
  1430. break;
  1431. case METHOD_GPIO_7XX:
  1432. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1433. break;
  1434. case METHOD_GPIO_24XX:
  1435. reg += OMAP24XX_GPIO_OE;
  1436. break;
  1437. case METHOD_GPIO_44XX:
  1438. reg += OMAP4_GPIO_OE;
  1439. break;
  1440. default:
  1441. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1442. return -EINVAL;
  1443. }
  1444. return __raw_readl(reg) & mask;
  1445. }
  1446. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1447. {
  1448. struct gpio_bank *bank;
  1449. void __iomem *reg;
  1450. int gpio;
  1451. u32 mask;
  1452. gpio = chip->base + offset;
  1453. bank = get_gpio_bank(gpio);
  1454. reg = bank->base;
  1455. mask = 1 << get_gpio_index(gpio);
  1456. if (gpio_is_input(bank, mask))
  1457. return _get_gpio_datain(bank, gpio);
  1458. else
  1459. return _get_gpio_dataout(bank, gpio);
  1460. }
  1461. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1462. {
  1463. struct gpio_bank *bank;
  1464. unsigned long flags;
  1465. bank = container_of(chip, struct gpio_bank, chip);
  1466. spin_lock_irqsave(&bank->lock, flags);
  1467. _set_gpio_dataout(bank, offset, value);
  1468. _set_gpio_direction(bank, offset, 0);
  1469. spin_unlock_irqrestore(&bank->lock, flags);
  1470. return 0;
  1471. }
  1472. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1473. unsigned debounce)
  1474. {
  1475. struct gpio_bank *bank;
  1476. unsigned long flags;
  1477. bank = container_of(chip, struct gpio_bank, chip);
  1478. spin_lock_irqsave(&bank->lock, flags);
  1479. _set_gpio_debounce(bank, offset, debounce);
  1480. spin_unlock_irqrestore(&bank->lock, flags);
  1481. return 0;
  1482. }
  1483. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1484. {
  1485. struct gpio_bank *bank;
  1486. unsigned long flags;
  1487. bank = container_of(chip, struct gpio_bank, chip);
  1488. spin_lock_irqsave(&bank->lock, flags);
  1489. _set_gpio_dataout(bank, offset, value);
  1490. spin_unlock_irqrestore(&bank->lock, flags);
  1491. }
  1492. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1493. {
  1494. struct gpio_bank *bank;
  1495. bank = container_of(chip, struct gpio_bank, chip);
  1496. return bank->virtual_irq_start + offset;
  1497. }
  1498. /*---------------------------------------------------------------------*/
  1499. static int initialized;
  1500. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1501. static struct clk * gpio_ick;
  1502. #endif
  1503. #if defined(CONFIG_ARCH_OMAP2)
  1504. static struct clk * gpio_fck;
  1505. #endif
  1506. #if defined(CONFIG_ARCH_OMAP2430)
  1507. static struct clk * gpio5_ick;
  1508. static struct clk * gpio5_fck;
  1509. #endif
  1510. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1511. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1512. #endif
  1513. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  1514. {
  1515. u32 rev;
  1516. if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
  1517. rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
  1518. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1519. rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
  1520. else if (cpu_is_omap44xx())
  1521. rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
  1522. else
  1523. return;
  1524. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1525. (rev >> 4) & 0x0f, rev & 0x0f);
  1526. }
  1527. /* This lock class tells lockdep that GPIO irqs are in a different
  1528. * category than their parents, so it won't report false recursion.
  1529. */
  1530. static struct lock_class_key gpio_lock_class;
  1531. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  1532. {
  1533. if (cpu_class_is_omap2()) {
  1534. if (cpu_is_omap44xx()) {
  1535. __raw_writel(0xffffffff, bank->base +
  1536. OMAP4_GPIO_IRQSTATUSCLR0);
  1537. __raw_writel(0x00000000, bank->base +
  1538. OMAP4_GPIO_DEBOUNCENABLE);
  1539. /* Initialize interface clk ungated, module enabled */
  1540. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1541. } else if (cpu_is_omap34xx()) {
  1542. __raw_writel(0x00000000, bank->base +
  1543. OMAP24XX_GPIO_IRQENABLE1);
  1544. __raw_writel(0xffffffff, bank->base +
  1545. OMAP24XX_GPIO_IRQSTATUS1);
  1546. __raw_writel(0x00000000, bank->base +
  1547. OMAP24XX_GPIO_DEBOUNCE_EN);
  1548. /* Initialize interface clk ungated, module enabled */
  1549. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1550. } else if (cpu_is_omap24xx()) {
  1551. static const u32 non_wakeup_gpios[] = {
  1552. 0xe203ffc0, 0x08700040
  1553. };
  1554. if (id < ARRAY_SIZE(non_wakeup_gpios))
  1555. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  1556. }
  1557. } else if (cpu_class_is_omap1()) {
  1558. if (bank_is_mpuio(bank))
  1559. __raw_writew(0xffff, bank->base
  1560. + OMAP_MPUIO_GPIO_MASKIT);
  1561. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1562. __raw_writew(0xffff, bank->base
  1563. + OMAP1510_GPIO_INT_MASK);
  1564. __raw_writew(0x0000, bank->base
  1565. + OMAP1510_GPIO_INT_STATUS);
  1566. }
  1567. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1568. __raw_writew(0x0000, bank->base
  1569. + OMAP1610_GPIO_IRQENABLE1);
  1570. __raw_writew(0xffff, bank->base
  1571. + OMAP1610_GPIO_IRQSTATUS1);
  1572. __raw_writew(0x0014, bank->base
  1573. + OMAP1610_GPIO_SYSCONFIG);
  1574. /*
  1575. * Enable system clock for GPIO module.
  1576. * The CAM_CLK_CTRL *is* really the right place.
  1577. */
  1578. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  1579. ULPD_CAM_CLK_CTRL);
  1580. }
  1581. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1582. __raw_writel(0xffffffff, bank->base
  1583. + OMAP7XX_GPIO_INT_MASK);
  1584. __raw_writel(0x00000000, bank->base
  1585. + OMAP7XX_GPIO_INT_STATUS);
  1586. }
  1587. }
  1588. }
  1589. static void __init omap_gpio_chip_init(struct gpio_bank *bank)
  1590. {
  1591. int j, bank_width = 16;
  1592. static int gpio;
  1593. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX)
  1594. bank_width = 32; /* 7xx has 32-bit GPIOs */
  1595. if ((bank->method == METHOD_GPIO_24XX) ||
  1596. (bank->method == METHOD_GPIO_44XX))
  1597. bank_width = 32;
  1598. bank->mod_usage = 0;
  1599. /*
  1600. * REVISIT eventually switch from OMAP-specific gpio structs
  1601. * over to the generic ones
  1602. */
  1603. bank->chip.request = omap_gpio_request;
  1604. bank->chip.free = omap_gpio_free;
  1605. bank->chip.direction_input = gpio_input;
  1606. bank->chip.get = gpio_get;
  1607. bank->chip.direction_output = gpio_output;
  1608. bank->chip.set_debounce = gpio_debounce;
  1609. bank->chip.set = gpio_set;
  1610. bank->chip.to_irq = gpio_2irq;
  1611. if (bank_is_mpuio(bank)) {
  1612. bank->chip.label = "mpuio";
  1613. #ifdef CONFIG_ARCH_OMAP16XX
  1614. bank->chip.dev = &omap_mpuio_device.dev;
  1615. #endif
  1616. bank->chip.base = OMAP_MPUIO(0);
  1617. } else {
  1618. bank->chip.label = "gpio";
  1619. bank->chip.base = gpio;
  1620. gpio += bank_width;
  1621. }
  1622. bank->chip.ngpio = bank_width;
  1623. gpiochip_add(&bank->chip);
  1624. for (j = bank->virtual_irq_start;
  1625. j < bank->virtual_irq_start + bank_width; j++) {
  1626. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1627. set_irq_chip_data(j, bank);
  1628. if (bank_is_mpuio(bank))
  1629. set_irq_chip(j, &mpuio_irq_chip);
  1630. else
  1631. set_irq_chip(j, &gpio_irq_chip);
  1632. set_irq_handler(j, handle_simple_irq);
  1633. set_irq_flags(j, IRQF_VALID);
  1634. }
  1635. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1636. set_irq_data(bank->irq, bank);
  1637. }
  1638. static int __init _omap_gpio_init(void)
  1639. {
  1640. int i;
  1641. struct gpio_bank *bank;
  1642. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1643. char clk_name[11];
  1644. initialized = 1;
  1645. #if defined(CONFIG_ARCH_OMAP1)
  1646. if (cpu_is_omap15xx()) {
  1647. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1648. if (IS_ERR(gpio_ick))
  1649. printk("Could not get arm_gpio_ck\n");
  1650. else
  1651. clk_enable(gpio_ick);
  1652. }
  1653. #endif
  1654. #if defined(CONFIG_ARCH_OMAP2)
  1655. if (cpu_class_is_omap2()) {
  1656. gpio_ick = clk_get(NULL, "gpios_ick");
  1657. if (IS_ERR(gpio_ick))
  1658. printk("Could not get gpios_ick\n");
  1659. else
  1660. clk_enable(gpio_ick);
  1661. gpio_fck = clk_get(NULL, "gpios_fck");
  1662. if (IS_ERR(gpio_fck))
  1663. printk("Could not get gpios_fck\n");
  1664. else
  1665. clk_enable(gpio_fck);
  1666. /*
  1667. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1668. */
  1669. #if defined(CONFIG_ARCH_OMAP2430)
  1670. if (cpu_is_omap2430()) {
  1671. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1672. if (IS_ERR(gpio5_ick))
  1673. printk("Could not get gpio5_ick\n");
  1674. else
  1675. clk_enable(gpio5_ick);
  1676. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1677. if (IS_ERR(gpio5_fck))
  1678. printk("Could not get gpio5_fck\n");
  1679. else
  1680. clk_enable(gpio5_fck);
  1681. }
  1682. #endif
  1683. }
  1684. #endif
  1685. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1686. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1687. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1688. sprintf(clk_name, "gpio%d_ick", i + 1);
  1689. gpio_iclks[i] = clk_get(NULL, clk_name);
  1690. if (IS_ERR(gpio_iclks[i]))
  1691. printk(KERN_ERR "Could not get %s\n", clk_name);
  1692. else
  1693. clk_enable(gpio_iclks[i]);
  1694. }
  1695. }
  1696. #endif
  1697. #ifdef CONFIG_ARCH_OMAP15XX
  1698. if (cpu_is_omap15xx()) {
  1699. gpio_bank_count = 2;
  1700. gpio_bank = gpio_bank_1510;
  1701. bank_size = SZ_2K;
  1702. }
  1703. #endif
  1704. #if defined(CONFIG_ARCH_OMAP16XX)
  1705. if (cpu_is_omap16xx()) {
  1706. gpio_bank_count = 5;
  1707. gpio_bank = gpio_bank_1610;
  1708. bank_size = SZ_2K;
  1709. }
  1710. #endif
  1711. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1712. if (cpu_is_omap7xx()) {
  1713. gpio_bank_count = 7;
  1714. gpio_bank = gpio_bank_7xx;
  1715. bank_size = SZ_2K;
  1716. }
  1717. #endif
  1718. #ifdef CONFIG_ARCH_OMAP2
  1719. if (cpu_is_omap242x()) {
  1720. gpio_bank_count = 4;
  1721. gpio_bank = gpio_bank_242x;
  1722. }
  1723. if (cpu_is_omap243x()) {
  1724. gpio_bank_count = 5;
  1725. gpio_bank = gpio_bank_243x;
  1726. }
  1727. #endif
  1728. #ifdef CONFIG_ARCH_OMAP3
  1729. if (cpu_is_omap34xx()) {
  1730. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1731. gpio_bank = gpio_bank_34xx;
  1732. }
  1733. #endif
  1734. #ifdef CONFIG_ARCH_OMAP4
  1735. if (cpu_is_omap44xx()) {
  1736. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1737. gpio_bank = gpio_bank_44xx;
  1738. }
  1739. #endif
  1740. for (i = 0; i < gpio_bank_count; i++) {
  1741. bank = &gpio_bank[i];
  1742. spin_lock_init(&bank->lock);
  1743. /* Static mapping, never released */
  1744. bank->base = ioremap(bank->pbase, bank_size);
  1745. if (!bank->base) {
  1746. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1747. continue;
  1748. }
  1749. omap_gpio_mod_init(bank, i);
  1750. omap_gpio_chip_init(bank);
  1751. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1752. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1753. bank->dbck = clk_get(NULL, clk_name);
  1754. if (IS_ERR(bank->dbck))
  1755. printk(KERN_ERR "Could not get %s\n", clk_name);
  1756. }
  1757. }
  1758. omap_gpio_show_rev(bank);
  1759. return 0;
  1760. }
  1761. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1762. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1763. {
  1764. int i;
  1765. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1766. return 0;
  1767. for (i = 0; i < gpio_bank_count; i++) {
  1768. struct gpio_bank *bank = &gpio_bank[i];
  1769. void __iomem *wake_status;
  1770. void __iomem *wake_clear;
  1771. void __iomem *wake_set;
  1772. unsigned long flags;
  1773. switch (bank->method) {
  1774. #ifdef CONFIG_ARCH_OMAP16XX
  1775. case METHOD_GPIO_1610:
  1776. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1777. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1778. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1779. break;
  1780. #endif
  1781. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1782. case METHOD_GPIO_24XX:
  1783. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1784. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1785. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1786. break;
  1787. #endif
  1788. #ifdef CONFIG_ARCH_OMAP4
  1789. case METHOD_GPIO_44XX:
  1790. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1791. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1792. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1793. break;
  1794. #endif
  1795. default:
  1796. continue;
  1797. }
  1798. spin_lock_irqsave(&bank->lock, flags);
  1799. bank->saved_wakeup = __raw_readl(wake_status);
  1800. __raw_writel(0xffffffff, wake_clear);
  1801. __raw_writel(bank->suspend_wakeup, wake_set);
  1802. spin_unlock_irqrestore(&bank->lock, flags);
  1803. }
  1804. return 0;
  1805. }
  1806. static int omap_gpio_resume(struct sys_device *dev)
  1807. {
  1808. int i;
  1809. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1810. return 0;
  1811. for (i = 0; i < gpio_bank_count; i++) {
  1812. struct gpio_bank *bank = &gpio_bank[i];
  1813. void __iomem *wake_clear;
  1814. void __iomem *wake_set;
  1815. unsigned long flags;
  1816. switch (bank->method) {
  1817. #ifdef CONFIG_ARCH_OMAP16XX
  1818. case METHOD_GPIO_1610:
  1819. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1820. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1821. break;
  1822. #endif
  1823. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1824. case METHOD_GPIO_24XX:
  1825. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1826. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1827. break;
  1828. #endif
  1829. #ifdef CONFIG_ARCH_OMAP4
  1830. case METHOD_GPIO_44XX:
  1831. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1832. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1833. break;
  1834. #endif
  1835. default:
  1836. continue;
  1837. }
  1838. spin_lock_irqsave(&bank->lock, flags);
  1839. __raw_writel(0xffffffff, wake_clear);
  1840. __raw_writel(bank->saved_wakeup, wake_set);
  1841. spin_unlock_irqrestore(&bank->lock, flags);
  1842. }
  1843. return 0;
  1844. }
  1845. static struct sysdev_class omap_gpio_sysclass = {
  1846. .name = "gpio",
  1847. .suspend = omap_gpio_suspend,
  1848. .resume = omap_gpio_resume,
  1849. };
  1850. static struct sys_device omap_gpio_device = {
  1851. .id = 0,
  1852. .cls = &omap_gpio_sysclass,
  1853. };
  1854. #endif
  1855. #ifdef CONFIG_ARCH_OMAP2PLUS
  1856. static int workaround_enabled;
  1857. void omap2_gpio_prepare_for_idle(int power_state)
  1858. {
  1859. int i, c = 0;
  1860. int min = 0;
  1861. if (cpu_is_omap34xx())
  1862. min = 1;
  1863. for (i = min; i < gpio_bank_count; i++) {
  1864. struct gpio_bank *bank = &gpio_bank[i];
  1865. u32 l1 = 0, l2 = 0;
  1866. int j;
  1867. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1868. clk_disable(bank->dbck);
  1869. if (power_state > PWRDM_POWER_OFF)
  1870. continue;
  1871. /* If going to OFF, remove triggering for all
  1872. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1873. * generated. See OMAP2420 Errata item 1.101. */
  1874. if (!(bank->enabled_non_wakeup_gpios))
  1875. continue;
  1876. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1877. bank->saved_datain = __raw_readl(bank->base +
  1878. OMAP24XX_GPIO_DATAIN);
  1879. l1 = __raw_readl(bank->base +
  1880. OMAP24XX_GPIO_FALLINGDETECT);
  1881. l2 = __raw_readl(bank->base +
  1882. OMAP24XX_GPIO_RISINGDETECT);
  1883. }
  1884. if (cpu_is_omap44xx()) {
  1885. bank->saved_datain = __raw_readl(bank->base +
  1886. OMAP4_GPIO_DATAIN);
  1887. l1 = __raw_readl(bank->base +
  1888. OMAP4_GPIO_FALLINGDETECT);
  1889. l2 = __raw_readl(bank->base +
  1890. OMAP4_GPIO_RISINGDETECT);
  1891. }
  1892. bank->saved_fallingdetect = l1;
  1893. bank->saved_risingdetect = l2;
  1894. l1 &= ~bank->enabled_non_wakeup_gpios;
  1895. l2 &= ~bank->enabled_non_wakeup_gpios;
  1896. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1897. __raw_writel(l1, bank->base +
  1898. OMAP24XX_GPIO_FALLINGDETECT);
  1899. __raw_writel(l2, bank->base +
  1900. OMAP24XX_GPIO_RISINGDETECT);
  1901. }
  1902. if (cpu_is_omap44xx()) {
  1903. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1904. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1905. }
  1906. c++;
  1907. }
  1908. if (!c) {
  1909. workaround_enabled = 0;
  1910. return;
  1911. }
  1912. workaround_enabled = 1;
  1913. }
  1914. void omap2_gpio_resume_after_idle(void)
  1915. {
  1916. int i;
  1917. int min = 0;
  1918. if (cpu_is_omap34xx())
  1919. min = 1;
  1920. for (i = min; i < gpio_bank_count; i++) {
  1921. struct gpio_bank *bank = &gpio_bank[i];
  1922. u32 l = 0, gen, gen0, gen1;
  1923. int j;
  1924. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1925. clk_enable(bank->dbck);
  1926. if (!workaround_enabled)
  1927. continue;
  1928. if (!(bank->enabled_non_wakeup_gpios))
  1929. continue;
  1930. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1931. __raw_writel(bank->saved_fallingdetect,
  1932. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1933. __raw_writel(bank->saved_risingdetect,
  1934. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1935. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1936. }
  1937. if (cpu_is_omap44xx()) {
  1938. __raw_writel(bank->saved_fallingdetect,
  1939. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1940. __raw_writel(bank->saved_risingdetect,
  1941. bank->base + OMAP4_GPIO_RISINGDETECT);
  1942. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1943. }
  1944. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1945. * state. If so, generate an IRQ by software. This is
  1946. * horribly racy, but it's the best we can do to work around
  1947. * this silicon bug. */
  1948. l ^= bank->saved_datain;
  1949. l &= bank->enabled_non_wakeup_gpios;
  1950. /*
  1951. * No need to generate IRQs for the rising edge for gpio IRQs
  1952. * configured with falling edge only; and vice versa.
  1953. */
  1954. gen0 = l & bank->saved_fallingdetect;
  1955. gen0 &= bank->saved_datain;
  1956. gen1 = l & bank->saved_risingdetect;
  1957. gen1 &= ~(bank->saved_datain);
  1958. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1959. gen = l & (~(bank->saved_fallingdetect) &
  1960. ~(bank->saved_risingdetect));
  1961. /* Consider all GPIO IRQs needed to be updated */
  1962. gen |= gen0 | gen1;
  1963. if (gen) {
  1964. u32 old0, old1;
  1965. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1966. old0 = __raw_readl(bank->base +
  1967. OMAP24XX_GPIO_LEVELDETECT0);
  1968. old1 = __raw_readl(bank->base +
  1969. OMAP24XX_GPIO_LEVELDETECT1);
  1970. __raw_writel(old0 | gen, bank->base +
  1971. OMAP24XX_GPIO_LEVELDETECT0);
  1972. __raw_writel(old1 | gen, bank->base +
  1973. OMAP24XX_GPIO_LEVELDETECT1);
  1974. __raw_writel(old0, bank->base +
  1975. OMAP24XX_GPIO_LEVELDETECT0);
  1976. __raw_writel(old1, bank->base +
  1977. OMAP24XX_GPIO_LEVELDETECT1);
  1978. }
  1979. if (cpu_is_omap44xx()) {
  1980. old0 = __raw_readl(bank->base +
  1981. OMAP4_GPIO_LEVELDETECT0);
  1982. old1 = __raw_readl(bank->base +
  1983. OMAP4_GPIO_LEVELDETECT1);
  1984. __raw_writel(old0 | l, bank->base +
  1985. OMAP4_GPIO_LEVELDETECT0);
  1986. __raw_writel(old1 | l, bank->base +
  1987. OMAP4_GPIO_LEVELDETECT1);
  1988. __raw_writel(old0, bank->base +
  1989. OMAP4_GPIO_LEVELDETECT0);
  1990. __raw_writel(old1, bank->base +
  1991. OMAP4_GPIO_LEVELDETECT1);
  1992. }
  1993. }
  1994. }
  1995. }
  1996. #endif
  1997. #ifdef CONFIG_ARCH_OMAP3
  1998. /* save the registers of bank 2-6 */
  1999. void omap_gpio_save_context(void)
  2000. {
  2001. int i;
  2002. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  2003. for (i = 1; i < gpio_bank_count; i++) {
  2004. struct gpio_bank *bank = &gpio_bank[i];
  2005. gpio_context[i].sysconfig =
  2006. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2007. gpio_context[i].irqenable1 =
  2008. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2009. gpio_context[i].irqenable2 =
  2010. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2011. gpio_context[i].wake_en =
  2012. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  2013. gpio_context[i].ctrl =
  2014. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  2015. gpio_context[i].oe =
  2016. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  2017. gpio_context[i].leveldetect0 =
  2018. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2019. gpio_context[i].leveldetect1 =
  2020. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2021. gpio_context[i].risingdetect =
  2022. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2023. gpio_context[i].fallingdetect =
  2024. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2025. gpio_context[i].dataout =
  2026. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  2027. }
  2028. }
  2029. /* restore the required registers of bank 2-6 */
  2030. void omap_gpio_restore_context(void)
  2031. {
  2032. int i;
  2033. for (i = 1; i < gpio_bank_count; i++) {
  2034. struct gpio_bank *bank = &gpio_bank[i];
  2035. __raw_writel(gpio_context[i].sysconfig,
  2036. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2037. __raw_writel(gpio_context[i].irqenable1,
  2038. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2039. __raw_writel(gpio_context[i].irqenable2,
  2040. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2041. __raw_writel(gpio_context[i].wake_en,
  2042. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2043. __raw_writel(gpio_context[i].ctrl,
  2044. bank->base + OMAP24XX_GPIO_CTRL);
  2045. __raw_writel(gpio_context[i].oe,
  2046. bank->base + OMAP24XX_GPIO_OE);
  2047. __raw_writel(gpio_context[i].leveldetect0,
  2048. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2049. __raw_writel(gpio_context[i].leveldetect1,
  2050. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2051. __raw_writel(gpio_context[i].risingdetect,
  2052. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2053. __raw_writel(gpio_context[i].fallingdetect,
  2054. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2055. __raw_writel(gpio_context[i].dataout,
  2056. bank->base + OMAP24XX_GPIO_DATAOUT);
  2057. }
  2058. }
  2059. #endif
  2060. /*
  2061. * This may get called early from board specific init
  2062. * for boards that have interrupts routed via FPGA.
  2063. */
  2064. int __init omap_gpio_init(void)
  2065. {
  2066. if (!initialized)
  2067. return _omap_gpio_init();
  2068. else
  2069. return 0;
  2070. }
  2071. static int __init omap_gpio_sysinit(void)
  2072. {
  2073. int ret = 0;
  2074. if (!initialized)
  2075. ret = _omap_gpio_init();
  2076. mpuio_init();
  2077. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2078. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2079. if (ret == 0) {
  2080. ret = sysdev_class_register(&omap_gpio_sysclass);
  2081. if (ret == 0)
  2082. ret = sysdev_register(&omap_gpio_device);
  2083. }
  2084. }
  2085. #endif
  2086. return ret;
  2087. }
  2088. arch_initcall(omap_gpio_sysinit);