time.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * TCC8000 system timer setup
  3. *
  4. * (C) 2009 Hans J. Koch <hjk@linutronix.de>
  5. *
  6. * Licensed under the terms of the GPL version 2.
  7. *
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/irq.h>
  15. #include <linux/kernel.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/mach/time.h>
  18. #include <mach/tcc8k-regs.h>
  19. #include <mach/irqs.h>
  20. #include "common.h"
  21. static void __iomem *timer_base;
  22. static cycle_t tcc_get_cycles(struct clocksource *cs)
  23. {
  24. return __raw_readl(timer_base + TC32MCNT_OFFS);
  25. }
  26. static struct clocksource clocksource_tcc = {
  27. .name = "tcc_tc32",
  28. .rating = 200,
  29. .read = tcc_get_cycles,
  30. .mask = CLOCKSOURCE_MASK(32),
  31. .shift = 28,
  32. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  33. };
  34. static int tcc_set_next_event(unsigned long evt,
  35. struct clock_event_device *unused)
  36. {
  37. unsigned long reg = __raw_readl(timer_base + TC32MCNT_OFFS);
  38. __raw_writel(reg + evt, timer_base + TC32CMP0_OFFS);
  39. return 0;
  40. }
  41. static void tcc_set_mode(enum clock_event_mode mode,
  42. struct clock_event_device *evt)
  43. {
  44. unsigned long tc32irq;
  45. switch (mode) {
  46. case CLOCK_EVT_MODE_ONESHOT:
  47. tc32irq = __raw_readl(timer_base + TC32IRQ_OFFS);
  48. tc32irq |= TC32IRQ_IRQEN0;
  49. __raw_writel(tc32irq, timer_base + TC32IRQ_OFFS);
  50. break;
  51. case CLOCK_EVT_MODE_SHUTDOWN:
  52. case CLOCK_EVT_MODE_UNUSED:
  53. tc32irq = __raw_readl(timer_base + TC32IRQ_OFFS);
  54. tc32irq &= ~TC32IRQ_IRQEN0;
  55. __raw_writel(tc32irq, timer_base + TC32IRQ_OFFS);
  56. break;
  57. case CLOCK_EVT_MODE_PERIODIC:
  58. case CLOCK_EVT_MODE_RESUME:
  59. break;
  60. }
  61. }
  62. static irqreturn_t tcc8k_timer_interrupt(int irq, void *dev_id)
  63. {
  64. struct clock_event_device *evt = dev_id;
  65. /* Acknowledge TC32 interrupt by reading TC32IRQ */
  66. __raw_readl(timer_base + TC32IRQ_OFFS);
  67. evt->event_handler(evt);
  68. return IRQ_HANDLED;
  69. }
  70. static struct clock_event_device clockevent_tcc = {
  71. .name = "tcc_timer1",
  72. .features = CLOCK_EVT_FEAT_ONESHOT,
  73. .shift = 32,
  74. .set_mode = tcc_set_mode,
  75. .set_next_event = tcc_set_next_event,
  76. .rating = 200,
  77. };
  78. static struct irqaction tcc8k_timer_irq = {
  79. .name = "TC32_timer",
  80. .flags = IRQF_DISABLED | IRQF_TIMER,
  81. .handler = tcc8k_timer_interrupt,
  82. .dev_id = &clockevent_tcc,
  83. };
  84. static int __init tcc_clockevent_init(struct clk *clock)
  85. {
  86. unsigned int c = clk_get_rate(clock);
  87. clocksource_tcc.mult = clocksource_hz2mult(c,
  88. clocksource_tcc.shift);
  89. clocksource_register(&clocksource_tcc);
  90. clockevent_tcc.mult = div_sc(c, NSEC_PER_SEC,
  91. clockevent_tcc.shift);
  92. clockevent_tcc.max_delta_ns =
  93. clockevent_delta2ns(0xfffffffe, &clockevent_tcc);
  94. clockevent_tcc.min_delta_ns =
  95. clockevent_delta2ns(0xff, &clockevent_tcc);
  96. clockevent_tcc.cpumask = cpumask_of(0);
  97. clockevents_register_device(&clockevent_tcc);
  98. return 0;
  99. }
  100. void __init tcc8k_timer_init(struct clk *clock, void __iomem *base, int irq)
  101. {
  102. u32 reg;
  103. timer_base = base;
  104. tcc8k_timer_irq.irq = irq;
  105. /* Enable clocks */
  106. clk_enable(clock);
  107. /* Initialize 32-bit timer */
  108. reg = __raw_readl(timer_base + TC32EN_OFFS);
  109. reg &= ~TC32EN_ENABLE; /* Disable timer */
  110. __raw_writel(reg, timer_base + TC32EN_OFFS);
  111. /* Free running timer, counting from 0 to 0xffffffff */
  112. __raw_writel(0, timer_base + TC32EN_OFFS);
  113. __raw_writel(0, timer_base + TC32LDV_OFFS);
  114. reg = __raw_readl(timer_base + TC32IRQ_OFFS);
  115. reg |= TC32IRQ_IRQEN0; /* irq at match with CMP0 */
  116. __raw_writel(reg, timer_base + TC32IRQ_OFFS);
  117. __raw_writel(TC32EN_ENABLE, timer_base + TC32EN_OFFS);
  118. tcc_clockevent_init(clock);
  119. setup_irq(irq, &tcc8k_timer_irq);
  120. }