prm-regbits-44xx.h 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321
  1. /*
  2. * OMAP44xx Power Management register bits
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  23. #include "prm.h"
  24. /*
  25. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  26. * PRM_LDO_SRAM_MPU_SETUP
  27. */
  28. #define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT 1
  29. #define OMAP4430_ABBOFF_ACT_EXPORT_MASK (1 << 1)
  30. /*
  31. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  32. * PRM_LDO_SRAM_MPU_SETUP
  33. */
  34. #define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT 2
  35. #define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK (1 << 2)
  36. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  37. #define OMAP4430_ABB_IVA_DONE_EN_SHIFT 31
  38. #define OMAP4430_ABB_IVA_DONE_EN_MASK (1 << 31)
  39. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  40. #define OMAP4430_ABB_IVA_DONE_ST_SHIFT 31
  41. #define OMAP4430_ABB_IVA_DONE_ST_MASK (1 << 31)
  42. /* Used by PRM_IRQENABLE_MPU_2 */
  43. #define OMAP4430_ABB_MPU_DONE_EN_SHIFT 7
  44. #define OMAP4430_ABB_MPU_DONE_EN_MASK (1 << 7)
  45. /* Used by PRM_IRQSTATUS_MPU_2 */
  46. #define OMAP4430_ABB_MPU_DONE_ST_SHIFT 7
  47. #define OMAP4430_ABB_MPU_DONE_ST_MASK (1 << 7)
  48. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  49. #define OMAP4430_ACTIVE_FBB_SEL_SHIFT 2
  50. #define OMAP4430_ACTIVE_FBB_SEL_MASK (1 << 2)
  51. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  52. #define OMAP4430_ACTIVE_RBB_SEL_SHIFT 1
  53. #define OMAP4430_ACTIVE_RBB_SEL_MASK (1 << 1)
  54. /* Used by PM_ABE_PWRSTCTRL */
  55. #define OMAP4430_AESSMEM_ONSTATE_SHIFT 16
  56. #define OMAP4430_AESSMEM_ONSTATE_MASK (0x3 << 16)
  57. /* Used by PM_ABE_PWRSTCTRL */
  58. #define OMAP4430_AESSMEM_RETSTATE_SHIFT 8
  59. #define OMAP4430_AESSMEM_RETSTATE_MASK (1 << 8)
  60. /* Used by PM_ABE_PWRSTST */
  61. #define OMAP4430_AESSMEM_STATEST_SHIFT 4
  62. #define OMAP4430_AESSMEM_STATEST_MASK (0x3 << 4)
  63. /*
  64. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  65. * PRM_LDO_SRAM_MPU_SETUP
  66. */
  67. #define OMAP4430_AIPOFF_SHIFT 8
  68. #define OMAP4430_AIPOFF_MASK (1 << 8)
  69. /* Used by PRM_VOLTCTRL */
  70. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT 0
  71. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK (0x3 << 0)
  72. /* Used by PRM_VOLTCTRL */
  73. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT 4
  74. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK (0x3 << 4)
  75. /* Used by PRM_VOLTCTRL */
  76. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT 2
  77. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK (0x3 << 2)
  78. /* Used by PRM_VC_ERRST */
  79. #define OMAP4430_BYPS_RA_ERR_SHIFT 25
  80. #define OMAP4430_BYPS_RA_ERR_MASK (1 << 25)
  81. /* Used by PRM_VC_ERRST */
  82. #define OMAP4430_BYPS_SA_ERR_SHIFT 24
  83. #define OMAP4430_BYPS_SA_ERR_MASK (1 << 24)
  84. /* Used by PRM_VC_ERRST */
  85. #define OMAP4430_BYPS_TIMEOUT_ERR_SHIFT 26
  86. #define OMAP4430_BYPS_TIMEOUT_ERR_MASK (1 << 26)
  87. /* Used by PRM_RSTST */
  88. #define OMAP4430_C2C_RST_SHIFT 10
  89. #define OMAP4430_C2C_RST_MASK (1 << 10)
  90. /* Used by PM_CAM_PWRSTCTRL */
  91. #define OMAP4430_CAM_MEM_ONSTATE_SHIFT 16
  92. #define OMAP4430_CAM_MEM_ONSTATE_MASK (0x3 << 16)
  93. /* Used by PM_CAM_PWRSTST */
  94. #define OMAP4430_CAM_MEM_STATEST_SHIFT 4
  95. #define OMAP4430_CAM_MEM_STATEST_MASK (0x3 << 4)
  96. /* Used by PRM_CLKREQCTRL */
  97. #define OMAP4430_CLKREQ_COND_SHIFT 0
  98. #define OMAP4430_CLKREQ_COND_MASK (0x7 << 0)
  99. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  100. #define OMAP4430_CMDRA_VDD_CORE_L_SHIFT 0
  101. #define OMAP4430_CMDRA_VDD_CORE_L_MASK (0xff << 0)
  102. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  103. #define OMAP4430_CMDRA_VDD_IVA_L_SHIFT 8
  104. #define OMAP4430_CMDRA_VDD_IVA_L_MASK (0xff << 8)
  105. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  106. #define OMAP4430_CMDRA_VDD_MPU_L_SHIFT 16
  107. #define OMAP4430_CMDRA_VDD_MPU_L_MASK (0xff << 16)
  108. /* Used by PRM_VC_CFG_CHANNEL */
  109. #define OMAP4430_CMD_VDD_CORE_L_SHIFT 4
  110. #define OMAP4430_CMD_VDD_CORE_L_MASK (1 << 4)
  111. /* Used by PRM_VC_CFG_CHANNEL */
  112. #define OMAP4430_CMD_VDD_IVA_L_SHIFT 12
  113. #define OMAP4430_CMD_VDD_IVA_L_MASK (1 << 12)
  114. /* Used by PRM_VC_CFG_CHANNEL */
  115. #define OMAP4430_CMD_VDD_MPU_L_SHIFT 17
  116. #define OMAP4430_CMD_VDD_MPU_L_MASK (1 << 17)
  117. /* Used by PM_CORE_PWRSTCTRL */
  118. #define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT 18
  119. #define OMAP4430_CORE_OCMRAM_ONSTATE_MASK (0x3 << 18)
  120. /* Used by PM_CORE_PWRSTCTRL */
  121. #define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT 9
  122. #define OMAP4430_CORE_OCMRAM_RETSTATE_MASK (1 << 9)
  123. /* Used by PM_CORE_PWRSTST */
  124. #define OMAP4430_CORE_OCMRAM_STATEST_SHIFT 6
  125. #define OMAP4430_CORE_OCMRAM_STATEST_MASK (0x3 << 6)
  126. /* Used by PM_CORE_PWRSTCTRL */
  127. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT 16
  128. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK (0x3 << 16)
  129. /* Used by PM_CORE_PWRSTCTRL */
  130. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT 8
  131. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK (1 << 8)
  132. /* Used by PM_CORE_PWRSTST */
  133. #define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT 4
  134. #define OMAP4430_CORE_OTHER_BANK_STATEST_MASK (0x3 << 4)
  135. /* Used by REVISION_PRM */
  136. #define OMAP4430_CUSTOM_SHIFT 6
  137. #define OMAP4430_CUSTOM_MASK (0x3 << 6)
  138. /* Used by PRM_VC_VAL_BYPASS */
  139. #define OMAP4430_DATA_SHIFT 16
  140. #define OMAP4430_DATA_MASK (0xff << 16)
  141. /* Used by PRM_DEVICE_OFF_CTRL */
  142. #define OMAP4430_DEVICE_OFF_ENABLE_SHIFT 0
  143. #define OMAP4430_DEVICE_OFF_ENABLE_MASK (1 << 0)
  144. /* Used by PRM_VC_CFG_I2C_MODE */
  145. #define OMAP4430_DFILTEREN_SHIFT 6
  146. #define OMAP4430_DFILTEREN_MASK (1 << 6)
  147. /*
  148. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  149. * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP
  150. */
  151. #define OMAP4430_DISABLE_RTA_EXPORT_SHIFT 0
  152. #define OMAP4430_DISABLE_RTA_EXPORT_MASK (1 << 0)
  153. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  154. #define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT 4
  155. #define OMAP4430_DPLL_ABE_RECAL_EN_MASK (1 << 4)
  156. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  157. #define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT 4
  158. #define OMAP4430_DPLL_ABE_RECAL_ST_MASK (1 << 4)
  159. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  160. #define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT 0
  161. #define OMAP4430_DPLL_CORE_RECAL_EN_MASK (1 << 0)
  162. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  163. #define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT 0
  164. #define OMAP4430_DPLL_CORE_RECAL_ST_MASK (1 << 0)
  165. /* Used by PRM_IRQENABLE_MPU */
  166. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT 6
  167. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK (1 << 6)
  168. /* Used by PRM_IRQSTATUS_MPU */
  169. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT 6
  170. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK (1 << 6)
  171. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  172. #define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT 2
  173. #define OMAP4430_DPLL_IVA_RECAL_EN_MASK (1 << 2)
  174. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  175. #define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT 2
  176. #define OMAP4430_DPLL_IVA_RECAL_ST_MASK (1 << 2)
  177. /* Used by PRM_IRQENABLE_MPU */
  178. #define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT 1
  179. #define OMAP4430_DPLL_MPU_RECAL_EN_MASK (1 << 1)
  180. /* Used by PRM_IRQSTATUS_MPU */
  181. #define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT 1
  182. #define OMAP4430_DPLL_MPU_RECAL_ST_MASK (1 << 1)
  183. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  184. #define OMAP4430_DPLL_PER_RECAL_EN_SHIFT 3
  185. #define OMAP4430_DPLL_PER_RECAL_EN_MASK (1 << 3)
  186. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  187. #define OMAP4430_DPLL_PER_RECAL_ST_SHIFT 3
  188. #define OMAP4430_DPLL_PER_RECAL_ST_MASK (1 << 3)
  189. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  190. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT 7
  191. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK (1 << 7)
  192. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  193. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT 7
  194. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK (1 << 7)
  195. /* Used by PM_DSS_PWRSTCTRL */
  196. #define OMAP4430_DSS_MEM_ONSTATE_SHIFT 16
  197. #define OMAP4430_DSS_MEM_ONSTATE_MASK (0x3 << 16)
  198. /* Used by PM_DSS_PWRSTCTRL */
  199. #define OMAP4430_DSS_MEM_RETSTATE_SHIFT 8
  200. #define OMAP4430_DSS_MEM_RETSTATE_MASK (1 << 8)
  201. /* Used by PM_DSS_PWRSTST */
  202. #define OMAP4430_DSS_MEM_STATEST_SHIFT 4
  203. #define OMAP4430_DSS_MEM_STATEST_MASK (0x3 << 4)
  204. /* Used by PM_CORE_PWRSTCTRL */
  205. #define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT 20
  206. #define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK (0x3 << 20)
  207. /* Used by PM_CORE_PWRSTCTRL */
  208. #define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT 10
  209. #define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK (1 << 10)
  210. /* Used by PM_CORE_PWRSTST */
  211. #define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT 8
  212. #define OMAP4430_DUCATI_L2RAM_STATEST_MASK (0x3 << 8)
  213. /* Used by PM_CORE_PWRSTCTRL */
  214. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT 22
  215. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK (0x3 << 22)
  216. /* Used by PM_CORE_PWRSTCTRL */
  217. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT 11
  218. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK (1 << 11)
  219. /* Used by PM_CORE_PWRSTST */
  220. #define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT 10
  221. #define OMAP4430_DUCATI_UNICACHE_STATEST_MASK (0x3 << 10)
  222. /* Used by RM_MPU_RSTST */
  223. #define OMAP4430_EMULATION_RST_SHIFT 0
  224. #define OMAP4430_EMULATION_RST_MASK (1 << 0)
  225. /* Used by RM_DUCATI_RSTST */
  226. #define OMAP4430_EMULATION_RST1ST_SHIFT 3
  227. #define OMAP4430_EMULATION_RST1ST_MASK (1 << 3)
  228. /* Used by RM_DUCATI_RSTST */
  229. #define OMAP4430_EMULATION_RST2ST_SHIFT 4
  230. #define OMAP4430_EMULATION_RST2ST_MASK (1 << 4)
  231. /* Used by RM_IVAHD_RSTST */
  232. #define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT 3
  233. #define OMAP4430_EMULATION_SEQ1_RST1ST_MASK (1 << 3)
  234. /* Used by RM_IVAHD_RSTST */
  235. #define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT 4
  236. #define OMAP4430_EMULATION_SEQ2_RST2ST_MASK (1 << 4)
  237. /* Used by PM_EMU_PWRSTCTRL */
  238. #define OMAP4430_EMU_BANK_ONSTATE_SHIFT 16
  239. #define OMAP4430_EMU_BANK_ONSTATE_MASK (0x3 << 16)
  240. /* Used by PM_EMU_PWRSTST */
  241. #define OMAP4430_EMU_BANK_STATEST_SHIFT 4
  242. #define OMAP4430_EMU_BANK_STATEST_MASK (0x3 << 4)
  243. /*
  244. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  245. * PRM_LDO_SRAM_MPU_SETUP
  246. */
  247. #define OMAP4430_ENFUNC1_EXPORT_SHIFT 3
  248. #define OMAP4430_ENFUNC1_EXPORT_MASK (1 << 3)
  249. /*
  250. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  251. * PRM_LDO_SRAM_MPU_SETUP
  252. */
  253. #define OMAP4430_ENFUNC3_EXPORT_SHIFT 5
  254. #define OMAP4430_ENFUNC3_EXPORT_MASK (1 << 5)
  255. /*
  256. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  257. * PRM_LDO_SRAM_MPU_SETUP
  258. */
  259. #define OMAP4430_ENFUNC4_SHIFT 6
  260. #define OMAP4430_ENFUNC4_MASK (1 << 6)
  261. /*
  262. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  263. * PRM_LDO_SRAM_MPU_SETUP
  264. */
  265. #define OMAP4430_ENFUNC5_SHIFT 7
  266. #define OMAP4430_ENFUNC5_MASK (1 << 7)
  267. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  268. #define OMAP4430_ERRORGAIN_SHIFT 16
  269. #define OMAP4430_ERRORGAIN_MASK (0xff << 16)
  270. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  271. #define OMAP4430_ERROROFFSET_SHIFT 24
  272. #define OMAP4430_ERROROFFSET_MASK (0xff << 24)
  273. /* Used by PRM_RSTST */
  274. #define OMAP4430_EXTERNAL_WARM_RST_SHIFT 5
  275. #define OMAP4430_EXTERNAL_WARM_RST_MASK (1 << 5)
  276. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  277. #define OMAP4430_FORCEUPDATE_SHIFT 1
  278. #define OMAP4430_FORCEUPDATE_MASK (1 << 1)
  279. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  280. #define OMAP4430_FORCEUPDATEWAIT_SHIFT 8
  281. #define OMAP4430_FORCEUPDATEWAIT_MASK (0xffffff << 8)
  282. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */
  283. #define OMAP4430_FORCEWKUP_EN_SHIFT 10
  284. #define OMAP4430_FORCEWKUP_EN_MASK (1 << 10)
  285. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */
  286. #define OMAP4430_FORCEWKUP_ST_SHIFT 10
  287. #define OMAP4430_FORCEWKUP_ST_MASK (1 << 10)
  288. /* Used by REVISION_PRM */
  289. #define OMAP4430_FUNC_SHIFT 16
  290. #define OMAP4430_FUNC_MASK (0xfff << 16)
  291. /* Used by PM_GFX_PWRSTCTRL */
  292. #define OMAP4430_GFX_MEM_ONSTATE_SHIFT 16
  293. #define OMAP4430_GFX_MEM_ONSTATE_MASK (0x3 << 16)
  294. /* Used by PM_GFX_PWRSTST */
  295. #define OMAP4430_GFX_MEM_STATEST_SHIFT 4
  296. #define OMAP4430_GFX_MEM_STATEST_MASK (0x3 << 4)
  297. /* Used by PRM_RSTST */
  298. #define OMAP4430_GLOBAL_COLD_RST_SHIFT 0
  299. #define OMAP4430_GLOBAL_COLD_RST_MASK (1 << 0)
  300. /* Used by PRM_RSTST */
  301. #define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT 1
  302. #define OMAP4430_GLOBAL_WARM_SW_RST_MASK (1 << 1)
  303. /* Used by PRM_IO_PMCTRL */
  304. #define OMAP4430_GLOBAL_WUEN_SHIFT 16
  305. #define OMAP4430_GLOBAL_WUEN_MASK (1 << 16)
  306. /* Used by PRM_VC_CFG_I2C_MODE */
  307. #define OMAP4430_HSMCODE_SHIFT 0
  308. #define OMAP4430_HSMCODE_MASK (0x7 << 0)
  309. /* Used by PRM_VC_CFG_I2C_MODE */
  310. #define OMAP4430_HSMODEEN_SHIFT 3
  311. #define OMAP4430_HSMODEEN_MASK (1 << 3)
  312. /* Used by PRM_VC_CFG_I2C_CLK */
  313. #define OMAP4430_HSSCLH_SHIFT 16
  314. #define OMAP4430_HSSCLH_MASK (0xff << 16)
  315. /* Used by PRM_VC_CFG_I2C_CLK */
  316. #define OMAP4430_HSSCLL_SHIFT 24
  317. #define OMAP4430_HSSCLL_MASK (0xff << 24)
  318. /* Used by PM_IVAHD_PWRSTCTRL */
  319. #define OMAP4430_HWA_MEM_ONSTATE_SHIFT 16
  320. #define OMAP4430_HWA_MEM_ONSTATE_MASK (0x3 << 16)
  321. /* Used by PM_IVAHD_PWRSTCTRL */
  322. #define OMAP4430_HWA_MEM_RETSTATE_SHIFT 8
  323. #define OMAP4430_HWA_MEM_RETSTATE_MASK (1 << 8)
  324. /* Used by PM_IVAHD_PWRSTST */
  325. #define OMAP4430_HWA_MEM_STATEST_SHIFT 4
  326. #define OMAP4430_HWA_MEM_STATEST_MASK (0x3 << 4)
  327. /* Used by RM_MPU_RSTST */
  328. #define OMAP4430_ICECRUSHER_MPU_RST_SHIFT 1
  329. #define OMAP4430_ICECRUSHER_MPU_RST_MASK (1 << 1)
  330. /* Used by RM_DUCATI_RSTST */
  331. #define OMAP4430_ICECRUSHER_RST1ST_SHIFT 5
  332. #define OMAP4430_ICECRUSHER_RST1ST_MASK (1 << 5)
  333. /* Used by RM_DUCATI_RSTST */
  334. #define OMAP4430_ICECRUSHER_RST2ST_SHIFT 6
  335. #define OMAP4430_ICECRUSHER_RST2ST_MASK (1 << 6)
  336. /* Used by RM_IVAHD_RSTST */
  337. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_SHIFT 5
  338. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_MASK (1 << 5)
  339. /* Used by RM_IVAHD_RSTST */
  340. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_SHIFT 6
  341. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_MASK (1 << 6)
  342. /* Used by PRM_RSTST */
  343. #define OMAP4430_ICEPICK_RST_SHIFT 9
  344. #define OMAP4430_ICEPICK_RST_MASK (1 << 9)
  345. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  346. #define OMAP4430_INITVDD_SHIFT 2
  347. #define OMAP4430_INITVDD_MASK (1 << 2)
  348. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  349. #define OMAP4430_INITVOLTAGE_SHIFT 8
  350. #define OMAP4430_INITVOLTAGE_MASK (0xff << 8)
  351. /*
  352. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  353. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  354. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  355. */
  356. #define OMAP4430_INTRANSITION_SHIFT 20
  357. #define OMAP4430_INTRANSITION_MASK (1 << 20)
  358. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  359. #define OMAP4430_IO_EN_SHIFT 9
  360. #define OMAP4430_IO_EN_MASK (1 << 9)
  361. /* Used by PRM_IO_PMCTRL */
  362. #define OMAP4430_IO_ON_STATUS_SHIFT 5
  363. #define OMAP4430_IO_ON_STATUS_MASK (1 << 5)
  364. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  365. #define OMAP4430_IO_ST_SHIFT 9
  366. #define OMAP4430_IO_ST_MASK (1 << 9)
  367. /* Used by PRM_IO_PMCTRL */
  368. #define OMAP4430_ISOCLK_OVERRIDE_SHIFT 0
  369. #define OMAP4430_ISOCLK_OVERRIDE_MASK (1 << 0)
  370. /* Used by PRM_IO_PMCTRL */
  371. #define OMAP4430_ISOCLK_STATUS_SHIFT 1
  372. #define OMAP4430_ISOCLK_STATUS_MASK (1 << 1)
  373. /* Used by PRM_IO_PMCTRL */
  374. #define OMAP4430_ISOOVR_EXTEND_SHIFT 4
  375. #define OMAP4430_ISOOVR_EXTEND_MASK (1 << 4)
  376. /* Used by PRM_IO_COUNT */
  377. #define OMAP4430_ISO_2_ON_TIME_SHIFT 0
  378. #define OMAP4430_ISO_2_ON_TIME_MASK (0xff << 0)
  379. /* Used by PM_L3INIT_PWRSTCTRL */
  380. #define OMAP4430_L3INIT_BANK1_ONSTATE_SHIFT 16
  381. #define OMAP4430_L3INIT_BANK1_ONSTATE_MASK (0x3 << 16)
  382. /* Used by PM_L3INIT_PWRSTCTRL */
  383. #define OMAP4430_L3INIT_BANK1_RETSTATE_SHIFT 8
  384. #define OMAP4430_L3INIT_BANK1_RETSTATE_MASK (1 << 8)
  385. /* Used by PM_L3INIT_PWRSTST */
  386. #define OMAP4430_L3INIT_BANK1_STATEST_SHIFT 4
  387. #define OMAP4430_L3INIT_BANK1_STATEST_MASK (0x3 << 4)
  388. /*
  389. * Used by PM_ABE_PWRSTST, PM_CORE_PWRSTST, PM_IVAHD_PWRSTST,
  390. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  391. */
  392. #define OMAP4430_LASTPOWERSTATEENTERED_SHIFT 24
  393. #define OMAP4430_LASTPOWERSTATEENTERED_MASK (0x3 << 24)
  394. /*
  395. * Used by PM_ABE_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL,
  396. * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  397. * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  398. */
  399. #define OMAP4430_LOGICRETSTATE_SHIFT 2
  400. #define OMAP4430_LOGICRETSTATE_MASK (1 << 2)
  401. /*
  402. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  403. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  404. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  405. */
  406. #define OMAP4430_LOGICSTATEST_SHIFT 2
  407. #define OMAP4430_LOGICSTATEST_MASK (1 << 2)
  408. /*
  409. * Used by RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT,
  410. * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT,
  411. * RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT, RM_ABE_TIMER5_CONTEXT,
  412. * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT,
  413. * RM_ABE_WDT3_CONTEXT, RM_ALWON_MDMINTC_CONTEXT, RM_ALWON_SR_CORE_CONTEXT,
  414. * RM_ALWON_SR_IVA_CONTEXT, RM_ALWON_SR_MPU_CONTEXT, RM_CAM_FDIF_CONTEXT,
  415. * RM_CAM_ISS_CONTEXT, RM_CEFUSE_CEFUSE_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  416. * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT,
  417. * RM_DUCATI_DUCATI_CONTEXT, RM_EMU_DEBUGSS_CONTEXT, RM_GFX_GFX_CONTEXT,
  418. * RM_IVAHD_IVAHD_CONTEXT, RM_IVAHD_SL2_CONTEXT, RM_L3INIT_CCPTX_CONTEXT,
  419. * RM_L3INIT_EMAC_CONTEXT, RM_L3INIT_P1500_CONTEXT, RM_L3INIT_PCIESS_CONTEXT,
  420. * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  421. * RM_L3INIT_USBPHYOCP2SCP_CONTEXT, RM_L3INIT_XHPI_CONTEXT,
  422. * RM_L3INSTR_L3_3_CONTEXT, RM_L3INSTR_L3_INSTR_CONTEXT,
  423. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_L3_2_CONTEXT,
  424. * RM_L3_2_OCMC_RAM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_SAR_ROM_CONTEXT,
  425. * RM_L4PER_ADC_CONTEXT, RM_L4PER_DMTIMER10_CONTEXT,
  426. * RM_L4PER_DMTIMER11_CONTEXT, RM_L4PER_DMTIMER2_CONTEXT,
  427. * RM_L4PER_DMTIMER3_CONTEXT, RM_L4PER_DMTIMER4_CONTEXT,
  428. * RM_L4PER_DMTIMER9_CONTEXT, RM_L4PER_ELM_CONTEXT, RM_L4PER_HDQ1W_CONTEXT,
  429. * RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT, RM_L4PER_I2C2_CONTEXT,
  430. * RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT, RM_L4PER_I2C5_CONTEXT,
  431. * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCASP2_CONTEXT, RM_L4PER_MCASP3_CONTEXT,
  432. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MCSPI1_CONTEXT, RM_L4PER_MCSPI2_CONTEXT,
  433. * RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT, RM_L4PER_MGATE_CONTEXT,
  434. * RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT, RM_L4PER_MMCSD5_CONTEXT,
  435. * RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT,
  436. * RM_L4SEC_PKAEIP29_CONTEXT, RM_MEMIF_DLL_CONTEXT, RM_MEMIF_DLL_H_CONTEXT,
  437. * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT,
  438. * RM_MEMIF_EMIF_FW_CONTEXT, RM_MPU_MPU_CONTEXT, RM_TESLA_TESLA_CONTEXT,
  439. * RM_WKUP_GPIO1_CONTEXT, RM_WKUP_KEYBOARD_CONTEXT, RM_WKUP_L4WKUP_CONTEXT,
  440. * RM_WKUP_RTC_CONTEXT, RM_WKUP_SARRAM_CONTEXT, RM_WKUP_SYNCTIMER_CONTEXT,
  441. * RM_WKUP_TIMER12_CONTEXT, RM_WKUP_TIMER1_CONTEXT, RM_WKUP_USIM_CONTEXT,
  442. * RM_WKUP_WDT1_CONTEXT, RM_WKUP_WDT2_CONTEXT
  443. */
  444. #define OMAP4430_LOSTCONTEXT_DFF_SHIFT 0
  445. #define OMAP4430_LOSTCONTEXT_DFF_MASK (1 << 0)
  446. /*
  447. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  448. * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DSS_CONTEXT, RM_DUCATI_DUCATI_CONTEXT,
  449. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  450. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_USB_HOST_CONTEXT,
  451. * RM_L3INIT_USB_HOST_FS_CONTEXT, RM_L3INIT_USB_OTG_CONTEXT,
  452. * RM_L3INIT_USB_TLL_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
  453. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_GPMC_CONTEXT,
  454. * RM_L3_2_L3_2_CONTEXT, RM_L4CFG_HW_SEM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT,
  455. * RM_L4CFG_MAILBOX_CONTEXT, RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT,
  456. * RM_L4PER_GPIO4_CONTEXT, RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT,
  457. * RM_L4PER_I2C1_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT,
  458. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  459. * RM_L4SEC_AES1_CONTEXT, RM_L4SEC_AES2_CONTEXT, RM_L4SEC_CRYPTODMA_CONTEXT,
  460. * RM_L4SEC_DES3DES_CONTEXT, RM_L4SEC_RNG_CONTEXT, RM_L4SEC_SHA2MD51_CONTEXT,
  461. * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT,
  462. * RM_MEMIF_EMIF_FW_CONTEXT, RM_MEMIF_EMIF_H1_CONTEXT,
  463. * RM_MEMIF_EMIF_H2_CONTEXT, RM_SDMA_SDMA_CONTEXT, RM_TESLA_TESLA_CONTEXT
  464. */
  465. #define OMAP4430_LOSTCONTEXT_RFF_SHIFT 1
  466. #define OMAP4430_LOSTCONTEXT_RFF_MASK (1 << 1)
  467. /* Used by RM_ABE_AESS_CONTEXT */
  468. #define OMAP4430_LOSTMEM_AESSMEM_SHIFT 8
  469. #define OMAP4430_LOSTMEM_AESSMEM_MASK (1 << 8)
  470. /* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */
  471. #define OMAP4430_LOSTMEM_CAM_MEM_SHIFT 8
  472. #define OMAP4430_LOSTMEM_CAM_MEM_MASK (1 << 8)
  473. /* Used by RM_L3INSTR_OCP_WP1_CONTEXT */
  474. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_SHIFT 8
  475. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_MASK (1 << 8)
  476. /* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_MEMIF_DMM_CONTEXT */
  477. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_SHIFT 9
  478. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_MASK (1 << 9)
  479. /* Used by RM_L3_2_OCMC_RAM_CONTEXT */
  480. #define OMAP4430_LOSTMEM_CORE_OCMRAM_SHIFT 8
  481. #define OMAP4430_LOSTMEM_CORE_OCMRAM_MASK (1 << 8)
  482. /*
  483. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_MEMIF_DMM_CONTEXT,
  484. * RM_SDMA_SDMA_CONTEXT
  485. */
  486. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_SHIFT 8
  487. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_MASK (1 << 8)
  488. /* Used by RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT */
  489. #define OMAP4430_LOSTMEM_DSS_MEM_SHIFT 8
  490. #define OMAP4430_LOSTMEM_DSS_MEM_MASK (1 << 8)
  491. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  492. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_SHIFT 9
  493. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_MASK (1 << 9)
  494. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  495. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_SHIFT 8
  496. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_MASK (1 << 8)
  497. /* Used by RM_EMU_DEBUGSS_CONTEXT */
  498. #define OMAP4430_LOSTMEM_EMU_BANK_SHIFT 8
  499. #define OMAP4430_LOSTMEM_EMU_BANK_MASK (1 << 8)
  500. /* Used by RM_GFX_GFX_CONTEXT */
  501. #define OMAP4430_LOSTMEM_GFX_MEM_SHIFT 8
  502. #define OMAP4430_LOSTMEM_GFX_MEM_MASK (1 << 8)
  503. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  504. #define OMAP4430_LOSTMEM_HWA_MEM_SHIFT 10
  505. #define OMAP4430_LOSTMEM_HWA_MEM_MASK (1 << 10)
  506. /*
  507. * Used by RM_L3INIT_CCPTX_CONTEXT, RM_L3INIT_EMAC_CONTEXT,
  508. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  509. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, RM_L3INIT_SATA_CONTEXT,
  510. * RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  511. * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_XHPI_CONTEXT
  512. */
  513. #define OMAP4430_LOSTMEM_L3INIT_BANK1_SHIFT 8
  514. #define OMAP4430_LOSTMEM_L3INIT_BANK1_MASK (1 << 8)
  515. /* Used by RM_MPU_MPU_CONTEXT */
  516. #define OMAP4430_LOSTMEM_MPU_L1_SHIFT 8
  517. #define OMAP4430_LOSTMEM_MPU_L1_MASK (1 << 8)
  518. /* Used by RM_MPU_MPU_CONTEXT */
  519. #define OMAP4430_LOSTMEM_MPU_L2_SHIFT 9
  520. #define OMAP4430_LOSTMEM_MPU_L2_MASK (1 << 9)
  521. /* Used by RM_MPU_MPU_CONTEXT */
  522. #define OMAP4430_LOSTMEM_MPU_RAM_SHIFT 10
  523. #define OMAP4430_LOSTMEM_MPU_RAM_MASK (1 << 10)
  524. /*
  525. * Used by RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
  526. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
  527. * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT
  528. */
  529. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_SHIFT 8
  530. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_MASK (1 << 8)
  531. /*
  532. * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT,
  533. * RM_ABE_MCBSP3_CONTEXT, RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT
  534. */
  535. #define OMAP4430_LOSTMEM_PERIHPMEM_SHIFT 8
  536. #define OMAP4430_LOSTMEM_PERIHPMEM_MASK (1 << 8)
  537. /*
  538. * Used by RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_UART1_CONTEXT,
  539. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  540. * RM_L4SEC_CRYPTODMA_CONTEXT
  541. */
  542. #define OMAP4430_LOSTMEM_RETAINED_BANK_SHIFT 8
  543. #define OMAP4430_LOSTMEM_RETAINED_BANK_MASK (1 << 8)
  544. /* Used by RM_IVAHD_SL2_CONTEXT */
  545. #define OMAP4430_LOSTMEM_SL2_MEM_SHIFT 8
  546. #define OMAP4430_LOSTMEM_SL2_MEM_MASK (1 << 8)
  547. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  548. #define OMAP4430_LOSTMEM_TCM1_MEM_SHIFT 8
  549. #define OMAP4430_LOSTMEM_TCM1_MEM_MASK (1 << 8)
  550. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  551. #define OMAP4430_LOSTMEM_TCM2_MEM_SHIFT 9
  552. #define OMAP4430_LOSTMEM_TCM2_MEM_MASK (1 << 9)
  553. /* Used by RM_TESLA_TESLA_CONTEXT */
  554. #define OMAP4430_LOSTMEM_TESLA_EDMA_SHIFT 10
  555. #define OMAP4430_LOSTMEM_TESLA_EDMA_MASK (1 << 10)
  556. /* Used by RM_TESLA_TESLA_CONTEXT */
  557. #define OMAP4430_LOSTMEM_TESLA_L1_SHIFT 8
  558. #define OMAP4430_LOSTMEM_TESLA_L1_MASK (1 << 8)
  559. /* Used by RM_TESLA_TESLA_CONTEXT */
  560. #define OMAP4430_LOSTMEM_TESLA_L2_SHIFT 9
  561. #define OMAP4430_LOSTMEM_TESLA_L2_MASK (1 << 9)
  562. /* Used by RM_WKUP_SARRAM_CONTEXT */
  563. #define OMAP4430_LOSTMEM_WKUP_BANK_SHIFT 8
  564. #define OMAP4430_LOSTMEM_WKUP_BANK_MASK (1 << 8)
  565. /*
  566. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  567. * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_IVAHD_PWRSTCTRL,
  568. * PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  569. */
  570. #define OMAP4430_LOWPOWERSTATECHANGE_SHIFT 4
  571. #define OMAP4430_LOWPOWERSTATECHANGE_MASK (1 << 4)
  572. /* Used by PRM_MODEM_IF_CTRL */
  573. #define OMAP4430_MODEM_READY_SHIFT 1
  574. #define OMAP4430_MODEM_READY_MASK (1 << 1)
  575. /* Used by PRM_MODEM_IF_CTRL */
  576. #define OMAP4430_MODEM_SHUTDOWN_IRQ_SHIFT 9
  577. #define OMAP4430_MODEM_SHUTDOWN_IRQ_MASK (1 << 9)
  578. /* Used by PRM_MODEM_IF_CTRL */
  579. #define OMAP4430_MODEM_SLEEP_ST_SHIFT 16
  580. #define OMAP4430_MODEM_SLEEP_ST_MASK (1 << 16)
  581. /* Used by PRM_MODEM_IF_CTRL */
  582. #define OMAP4430_MODEM_WAKE_IRQ_SHIFT 8
  583. #define OMAP4430_MODEM_WAKE_IRQ_MASK (1 << 8)
  584. /* Used by PM_MPU_PWRSTCTRL */
  585. #define OMAP4430_MPU_L1_ONSTATE_SHIFT 16
  586. #define OMAP4430_MPU_L1_ONSTATE_MASK (0x3 << 16)
  587. /* Used by PM_MPU_PWRSTCTRL */
  588. #define OMAP4430_MPU_L1_RETSTATE_SHIFT 8
  589. #define OMAP4430_MPU_L1_RETSTATE_MASK (1 << 8)
  590. /* Used by PM_MPU_PWRSTST */
  591. #define OMAP4430_MPU_L1_STATEST_SHIFT 4
  592. #define OMAP4430_MPU_L1_STATEST_MASK (0x3 << 4)
  593. /* Used by PM_MPU_PWRSTCTRL */
  594. #define OMAP4430_MPU_L2_ONSTATE_SHIFT 18
  595. #define OMAP4430_MPU_L2_ONSTATE_MASK (0x3 << 18)
  596. /* Used by PM_MPU_PWRSTCTRL */
  597. #define OMAP4430_MPU_L2_RETSTATE_SHIFT 9
  598. #define OMAP4430_MPU_L2_RETSTATE_MASK (1 << 9)
  599. /* Used by PM_MPU_PWRSTST */
  600. #define OMAP4430_MPU_L2_STATEST_SHIFT 6
  601. #define OMAP4430_MPU_L2_STATEST_MASK (0x3 << 6)
  602. /* Used by PM_MPU_PWRSTCTRL */
  603. #define OMAP4430_MPU_RAM_ONSTATE_SHIFT 20
  604. #define OMAP4430_MPU_RAM_ONSTATE_MASK (0x3 << 20)
  605. /* Used by PM_MPU_PWRSTCTRL */
  606. #define OMAP4430_MPU_RAM_RETSTATE_SHIFT 10
  607. #define OMAP4430_MPU_RAM_RETSTATE_MASK (1 << 10)
  608. /* Used by PM_MPU_PWRSTST */
  609. #define OMAP4430_MPU_RAM_STATEST_SHIFT 8
  610. #define OMAP4430_MPU_RAM_STATEST_MASK (0x3 << 8)
  611. /* Used by PRM_RSTST */
  612. #define OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT 2
  613. #define OMAP4430_MPU_SECURITY_VIOL_RST_MASK (1 << 2)
  614. /* Used by PRM_RSTST */
  615. #define OMAP4430_MPU_WDT_RST_SHIFT 3
  616. #define OMAP4430_MPU_WDT_RST_MASK (1 << 3)
  617. /* Used by PM_L4PER_PWRSTCTRL */
  618. #define OMAP4430_NONRETAINED_BANK_ONSTATE_SHIFT 18
  619. #define OMAP4430_NONRETAINED_BANK_ONSTATE_MASK (0x3 << 18)
  620. /* Used by PM_L4PER_PWRSTCTRL */
  621. #define OMAP4430_NONRETAINED_BANK_RETSTATE_SHIFT 9
  622. #define OMAP4430_NONRETAINED_BANK_RETSTATE_MASK (1 << 9)
  623. /* Used by PM_L4PER_PWRSTST */
  624. #define OMAP4430_NONRETAINED_BANK_STATEST_SHIFT 6
  625. #define OMAP4430_NONRETAINED_BANK_STATEST_MASK (0x3 << 6)
  626. /* Used by PM_CORE_PWRSTCTRL */
  627. #define OMAP4430_OCP_NRET_BANK_ONSTATE_SHIFT 24
  628. #define OMAP4430_OCP_NRET_BANK_ONSTATE_MASK (0x3 << 24)
  629. /* Used by PM_CORE_PWRSTCTRL */
  630. #define OMAP4430_OCP_NRET_BANK_RETSTATE_SHIFT 12
  631. #define OMAP4430_OCP_NRET_BANK_RETSTATE_MASK (1 << 12)
  632. /* Used by PM_CORE_PWRSTST */
  633. #define OMAP4430_OCP_NRET_BANK_STATEST_SHIFT 12
  634. #define OMAP4430_OCP_NRET_BANK_STATEST_MASK (0x3 << 12)
  635. /*
  636. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  637. * PRM_VC_VAL_CMD_VDD_MPU_L
  638. */
  639. #define OMAP4430_OFF_SHIFT 0
  640. #define OMAP4430_OFF_MASK (0xff << 0)
  641. /*
  642. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  643. * PRM_VC_VAL_CMD_VDD_MPU_L
  644. */
  645. #define OMAP4430_ON_SHIFT 24
  646. #define OMAP4430_ON_MASK (0xff << 24)
  647. /*
  648. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  649. * PRM_VC_VAL_CMD_VDD_MPU_L
  650. */
  651. #define OMAP4430_ONLP_SHIFT 16
  652. #define OMAP4430_ONLP_MASK (0xff << 16)
  653. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  654. #define OMAP4430_OPP_CHANGE_SHIFT 2
  655. #define OMAP4430_OPP_CHANGE_MASK (1 << 2)
  656. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  657. #define OMAP4430_OPP_SEL_SHIFT 0
  658. #define OMAP4430_OPP_SEL_MASK (0x3 << 0)
  659. /* Used by PRM_SRAM_COUNT */
  660. #define OMAP4430_PCHARGECNT_VALUE_SHIFT 0
  661. #define OMAP4430_PCHARGECNT_VALUE_MASK (0x3f << 0)
  662. /* Used by PRM_PSCON_COUNT */
  663. #define OMAP4430_PCHARGE_TIME_SHIFT 0
  664. #define OMAP4430_PCHARGE_TIME_MASK (0xff << 0)
  665. /* Used by PM_ABE_PWRSTCTRL */
  666. #define OMAP4430_PERIPHMEM_ONSTATE_SHIFT 20
  667. #define OMAP4430_PERIPHMEM_ONSTATE_MASK (0x3 << 20)
  668. /* Used by PM_ABE_PWRSTCTRL */
  669. #define OMAP4430_PERIPHMEM_RETSTATE_SHIFT 10
  670. #define OMAP4430_PERIPHMEM_RETSTATE_MASK (1 << 10)
  671. /* Used by PM_ABE_PWRSTST */
  672. #define OMAP4430_PERIPHMEM_STATEST_SHIFT 8
  673. #define OMAP4430_PERIPHMEM_STATEST_MASK (0x3 << 8)
  674. /* Used by PRM_PHASE1_CNDP */
  675. #define OMAP4430_PHASE1_CNDP_SHIFT 0
  676. #define OMAP4430_PHASE1_CNDP_MASK (0xffffffff << 0)
  677. /* Used by PRM_PHASE2A_CNDP */
  678. #define OMAP4430_PHASE2A_CNDP_SHIFT 0
  679. #define OMAP4430_PHASE2A_CNDP_MASK (0xffffffff << 0)
  680. /* Used by PRM_PHASE2B_CNDP */
  681. #define OMAP4430_PHASE2B_CNDP_SHIFT 0
  682. #define OMAP4430_PHASE2B_CNDP_MASK (0xffffffff << 0)
  683. /* Used by PRM_PSCON_COUNT */
  684. #define OMAP4430_PONOUT_2_PGOODIN_TIME_SHIFT 8
  685. #define OMAP4430_PONOUT_2_PGOODIN_TIME_MASK (0xff << 8)
  686. /*
  687. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  688. * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_EMU_PWRSTCTRL, PM_GFX_PWRSTCTRL,
  689. * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  690. * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  691. */
  692. #define OMAP4430_POWERSTATE_SHIFT 0
  693. #define OMAP4430_POWERSTATE_MASK (0x3 << 0)
  694. /*
  695. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  696. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  697. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  698. */
  699. #define OMAP4430_POWERSTATEST_SHIFT 0
  700. #define OMAP4430_POWERSTATEST_MASK (0x3 << 0)
  701. /* Used by PRM_PWRREQCTRL */
  702. #define OMAP4430_PWRREQ_COND_SHIFT 0
  703. #define OMAP4430_PWRREQ_COND_MASK (0x3 << 0)
  704. /* Used by PRM_VC_CFG_CHANNEL */
  705. #define OMAP4430_RACEN_VDD_CORE_L_SHIFT 3
  706. #define OMAP4430_RACEN_VDD_CORE_L_MASK (1 << 3)
  707. /* Used by PRM_VC_CFG_CHANNEL */
  708. #define OMAP4430_RACEN_VDD_IVA_L_SHIFT 11
  709. #define OMAP4430_RACEN_VDD_IVA_L_MASK (1 << 11)
  710. /* Used by PRM_VC_CFG_CHANNEL */
  711. #define OMAP4430_RACEN_VDD_MPU_L_SHIFT 20
  712. #define OMAP4430_RACEN_VDD_MPU_L_MASK (1 << 20)
  713. /* Used by PRM_VC_CFG_CHANNEL */
  714. #define OMAP4430_RAC_VDD_CORE_L_SHIFT 2
  715. #define OMAP4430_RAC_VDD_CORE_L_MASK (1 << 2)
  716. /* Used by PRM_VC_CFG_CHANNEL */
  717. #define OMAP4430_RAC_VDD_IVA_L_SHIFT 10
  718. #define OMAP4430_RAC_VDD_IVA_L_MASK (1 << 10)
  719. /* Used by PRM_VC_CFG_CHANNEL */
  720. #define OMAP4430_RAC_VDD_MPU_L_SHIFT 19
  721. #define OMAP4430_RAC_VDD_MPU_L_MASK (1 << 19)
  722. /*
  723. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  724. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  725. * PRM_VOLTSETUP_MPU_RET_SLEEP
  726. */
  727. #define OMAP4430_RAMP_DOWN_COUNT_SHIFT 16
  728. #define OMAP4430_RAMP_DOWN_COUNT_MASK (0x3f << 16)
  729. /*
  730. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  731. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  732. * PRM_VOLTSETUP_MPU_RET_SLEEP
  733. */
  734. #define OMAP4430_RAMP_DOWN_PRESCAL_SHIFT 24
  735. #define OMAP4430_RAMP_DOWN_PRESCAL_MASK (0x3 << 24)
  736. /*
  737. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  738. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  739. * PRM_VOLTSETUP_MPU_RET_SLEEP
  740. */
  741. #define OMAP4430_RAMP_UP_COUNT_SHIFT 0
  742. #define OMAP4430_RAMP_UP_COUNT_MASK (0x3f << 0)
  743. /*
  744. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  745. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  746. * PRM_VOLTSETUP_MPU_RET_SLEEP
  747. */
  748. #define OMAP4430_RAMP_UP_PRESCAL_SHIFT 8
  749. #define OMAP4430_RAMP_UP_PRESCAL_MASK (0x3 << 8)
  750. /* Used by PRM_VC_CFG_CHANNEL */
  751. #define OMAP4430_RAV_VDD_CORE_L_SHIFT 1
  752. #define OMAP4430_RAV_VDD_CORE_L_MASK (1 << 1)
  753. /* Used by PRM_VC_CFG_CHANNEL */
  754. #define OMAP4430_RAV_VDD_IVA_L_SHIFT 9
  755. #define OMAP4430_RAV_VDD_IVA_L_MASK (1 << 9)
  756. /* Used by PRM_VC_CFG_CHANNEL */
  757. #define OMAP4430_RAV_VDD_MPU_L_SHIFT 18
  758. #define OMAP4430_RAV_VDD_MPU_L_MASK (1 << 18)
  759. /* Used by PRM_VC_VAL_BYPASS */
  760. #define OMAP4430_REGADDR_SHIFT 8
  761. #define OMAP4430_REGADDR_MASK (0xff << 8)
  762. /*
  763. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  764. * PRM_VC_VAL_CMD_VDD_MPU_L
  765. */
  766. #define OMAP4430_RET_SHIFT 8
  767. #define OMAP4430_RET_MASK (0xff << 8)
  768. /* Used by PM_L4PER_PWRSTCTRL */
  769. #define OMAP4430_RETAINED_BANK_ONSTATE_SHIFT 16
  770. #define OMAP4430_RETAINED_BANK_ONSTATE_MASK (0x3 << 16)
  771. /* Used by PM_L4PER_PWRSTCTRL */
  772. #define OMAP4430_RETAINED_BANK_RETSTATE_SHIFT 8
  773. #define OMAP4430_RETAINED_BANK_RETSTATE_MASK (1 << 8)
  774. /* Used by PM_L4PER_PWRSTST */
  775. #define OMAP4430_RETAINED_BANK_STATEST_SHIFT 4
  776. #define OMAP4430_RETAINED_BANK_STATEST_MASK (0x3 << 4)
  777. /*
  778. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  779. * PRM_LDO_SRAM_MPU_CTRL
  780. */
  781. #define OMAP4430_RETMODE_ENABLE_SHIFT 0
  782. #define OMAP4430_RETMODE_ENABLE_MASK (1 << 0)
  783. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL, RM_TESLA_RSTCTRL */
  784. #define OMAP4430_RST1_SHIFT 0
  785. #define OMAP4430_RST1_MASK (1 << 0)
  786. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST, RM_TESLA_RSTST */
  787. #define OMAP4430_RST1ST_SHIFT 0
  788. #define OMAP4430_RST1ST_MASK (1 << 0)
  789. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL, RM_TESLA_RSTCTRL */
  790. #define OMAP4430_RST2_SHIFT 1
  791. #define OMAP4430_RST2_MASK (1 << 1)
  792. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST, RM_TESLA_RSTST */
  793. #define OMAP4430_RST2ST_SHIFT 1
  794. #define OMAP4430_RST2ST_MASK (1 << 1)
  795. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL */
  796. #define OMAP4430_RST3_SHIFT 2
  797. #define OMAP4430_RST3_MASK (1 << 2)
  798. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST */
  799. #define OMAP4430_RST3ST_SHIFT 2
  800. #define OMAP4430_RST3ST_MASK (1 << 2)
  801. /* Used by PRM_RSTTIME */
  802. #define OMAP4430_RSTTIME1_SHIFT 0
  803. #define OMAP4430_RSTTIME1_MASK (0x3ff << 0)
  804. /* Used by PRM_RSTTIME */
  805. #define OMAP4430_RSTTIME2_SHIFT 10
  806. #define OMAP4430_RSTTIME2_MASK (0x1f << 10)
  807. /* Used by PRM_RSTCTRL */
  808. #define OMAP4430_RST_GLOBAL_COLD_SW_SHIFT 1
  809. #define OMAP4430_RST_GLOBAL_COLD_SW_MASK (1 << 1)
  810. /* Used by PRM_RSTCTRL */
  811. #define OMAP4430_RST_GLOBAL_WARM_SW_SHIFT 0
  812. #define OMAP4430_RST_GLOBAL_WARM_SW_MASK (1 << 0)
  813. /* Used by REVISION_PRM */
  814. #define OMAP4430_R_RTL_SHIFT 11
  815. #define OMAP4430_R_RTL_MASK (0x1f << 11)
  816. /* Used by PRM_VC_CFG_CHANNEL */
  817. #define OMAP4430_SA_VDD_CORE_L_SHIFT 0
  818. #define OMAP4430_SA_VDD_CORE_L_MASK (1 << 0)
  819. /* Renamed from SA_VDD_CORE_L Used by PRM_VC_SMPS_SA */
  820. #define OMAP4430_SA_VDD_CORE_L_0_6_SHIFT 0
  821. #define OMAP4430_SA_VDD_CORE_L_0_6_MASK (0x7f << 0)
  822. /* Used by PRM_VC_CFG_CHANNEL */
  823. #define OMAP4430_SA_VDD_IVA_L_SHIFT 8
  824. #define OMAP4430_SA_VDD_IVA_L_MASK (1 << 8)
  825. /* Renamed from SA_VDD_IVA_L Used by PRM_VC_SMPS_SA */
  826. #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_SHIFT 8
  827. #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_MASK (0x7f << 8)
  828. /* Used by PRM_VC_CFG_CHANNEL */
  829. #define OMAP4430_SA_VDD_MPU_L_SHIFT 16
  830. #define OMAP4430_SA_VDD_MPU_L_MASK (1 << 16)
  831. /* Renamed from SA_VDD_MPU_L Used by PRM_VC_SMPS_SA */
  832. #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_SHIFT 16
  833. #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_MASK (0x7f << 16)
  834. /* Used by REVISION_PRM */
  835. #define OMAP4430_SCHEME_SHIFT 30
  836. #define OMAP4430_SCHEME_MASK (0x3 << 30)
  837. /* Used by PRM_VC_CFG_I2C_CLK */
  838. #define OMAP4430_SCLH_SHIFT 0
  839. #define OMAP4430_SCLH_MASK (0xff << 0)
  840. /* Used by PRM_VC_CFG_I2C_CLK */
  841. #define OMAP4430_SCLL_SHIFT 8
  842. #define OMAP4430_SCLL_MASK (0xff << 8)
  843. /* Used by PRM_RSTST */
  844. #define OMAP4430_SECURE_WDT_RST_SHIFT 4
  845. #define OMAP4430_SECURE_WDT_RST_MASK (1 << 4)
  846. /* Used by PM_IVAHD_PWRSTCTRL */
  847. #define OMAP4430_SL2_MEM_ONSTATE_SHIFT 18
  848. #define OMAP4430_SL2_MEM_ONSTATE_MASK (0x3 << 18)
  849. /* Used by PM_IVAHD_PWRSTCTRL */
  850. #define OMAP4430_SL2_MEM_RETSTATE_SHIFT 9
  851. #define OMAP4430_SL2_MEM_RETSTATE_MASK (1 << 9)
  852. /* Used by PM_IVAHD_PWRSTST */
  853. #define OMAP4430_SL2_MEM_STATEST_SHIFT 6
  854. #define OMAP4430_SL2_MEM_STATEST_MASK (0x3 << 6)
  855. /* Used by PRM_VC_VAL_BYPASS */
  856. #define OMAP4430_SLAVEADDR_SHIFT 0
  857. #define OMAP4430_SLAVEADDR_MASK (0x7f << 0)
  858. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  859. #define OMAP4430_SLEEP_RBB_SEL_SHIFT 3
  860. #define OMAP4430_SLEEP_RBB_SEL_MASK (1 << 3)
  861. /* Used by PRM_SRAM_COUNT */
  862. #define OMAP4430_SLPCNT_VALUE_SHIFT 16
  863. #define OMAP4430_SLPCNT_VALUE_MASK (0xff << 16)
  864. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  865. #define OMAP4430_SMPSWAITTIMEMAX_SHIFT 8
  866. #define OMAP4430_SMPSWAITTIMEMAX_MASK (0xffff << 8)
  867. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  868. #define OMAP4430_SMPSWAITTIMEMIN_SHIFT 8
  869. #define OMAP4430_SMPSWAITTIMEMIN_MASK (0xffff << 8)
  870. /* Used by PRM_VC_ERRST */
  871. #define OMAP4430_SMPS_RA_ERR_CORE_SHIFT 1
  872. #define OMAP4430_SMPS_RA_ERR_CORE_MASK (1 << 1)
  873. /* Used by PRM_VC_ERRST */
  874. #define OMAP4430_SMPS_RA_ERR_IVA_SHIFT 9
  875. #define OMAP4430_SMPS_RA_ERR_IVA_MASK (1 << 9)
  876. /* Used by PRM_VC_ERRST */
  877. #define OMAP4430_SMPS_RA_ERR_MPU_SHIFT 17
  878. #define OMAP4430_SMPS_RA_ERR_MPU_MASK (1 << 17)
  879. /* Used by PRM_VC_ERRST */
  880. #define OMAP4430_SMPS_SA_ERR_CORE_SHIFT 0
  881. #define OMAP4430_SMPS_SA_ERR_CORE_MASK (1 << 0)
  882. /* Used by PRM_VC_ERRST */
  883. #define OMAP4430_SMPS_SA_ERR_IVA_SHIFT 8
  884. #define OMAP4430_SMPS_SA_ERR_IVA_MASK (1 << 8)
  885. /* Used by PRM_VC_ERRST */
  886. #define OMAP4430_SMPS_SA_ERR_MPU_SHIFT 16
  887. #define OMAP4430_SMPS_SA_ERR_MPU_MASK (1 << 16)
  888. /* Used by PRM_VC_ERRST */
  889. #define OMAP4430_SMPS_TIMEOUT_ERR_CORE_SHIFT 2
  890. #define OMAP4430_SMPS_TIMEOUT_ERR_CORE_MASK (1 << 2)
  891. /* Used by PRM_VC_ERRST */
  892. #define OMAP4430_SMPS_TIMEOUT_ERR_IVA_SHIFT 10
  893. #define OMAP4430_SMPS_TIMEOUT_ERR_IVA_MASK (1 << 10)
  894. /* Used by PRM_VC_ERRST */
  895. #define OMAP4430_SMPS_TIMEOUT_ERR_MPU_SHIFT 18
  896. #define OMAP4430_SMPS_TIMEOUT_ERR_MPU_MASK (1 << 18)
  897. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  898. #define OMAP4430_SR2EN_SHIFT 0
  899. #define OMAP4430_SR2EN_MASK (1 << 0)
  900. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  901. #define OMAP4430_SR2_IN_TRANSITION_SHIFT 6
  902. #define OMAP4430_SR2_IN_TRANSITION_MASK (1 << 6)
  903. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  904. #define OMAP4430_SR2_STATUS_SHIFT 3
  905. #define OMAP4430_SR2_STATUS_MASK (0x3 << 3)
  906. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  907. #define OMAP4430_SR2_WTCNT_VALUE_SHIFT 8
  908. #define OMAP4430_SR2_WTCNT_VALUE_MASK (0xff << 8)
  909. /*
  910. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  911. * PRM_LDO_SRAM_MPU_CTRL
  912. */
  913. #define OMAP4430_SRAMLDO_STATUS_SHIFT 8
  914. #define OMAP4430_SRAMLDO_STATUS_MASK (1 << 8)
  915. /*
  916. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  917. * PRM_LDO_SRAM_MPU_CTRL
  918. */
  919. #define OMAP4430_SRAM_IN_TRANSITION_SHIFT 9
  920. #define OMAP4430_SRAM_IN_TRANSITION_MASK (1 << 9)
  921. /* Used by PRM_VC_CFG_I2C_MODE */
  922. #define OMAP4430_SRMODEEN_SHIFT 4
  923. #define OMAP4430_SRMODEEN_MASK (1 << 4)
  924. /* Used by PRM_VOLTSETUP_WARMRESET */
  925. #define OMAP4430_STABLE_COUNT_SHIFT 0
  926. #define OMAP4430_STABLE_COUNT_MASK (0x3f << 0)
  927. /* Used by PRM_VOLTSETUP_WARMRESET */
  928. #define OMAP4430_STABLE_PRESCAL_SHIFT 8
  929. #define OMAP4430_STABLE_PRESCAL_MASK (0x3 << 8)
  930. /* Used by PRM_LDO_BANDGAP_SETUP */
  931. #define OMAP4430_STARTUP_COUNT_SHIFT 0
  932. #define OMAP4430_STARTUP_COUNT_MASK (0xff << 0)
  933. /* Renamed from STARTUP_COUNT Used by PRM_SRAM_COUNT */
  934. #define OMAP4430_STARTUP_COUNT_24_31_SHIFT 24
  935. #define OMAP4430_STARTUP_COUNT_24_31_MASK (0xff << 24)
  936. /* Used by PM_IVAHD_PWRSTCTRL */
  937. #define OMAP4430_TCM1_MEM_ONSTATE_SHIFT 20
  938. #define OMAP4430_TCM1_MEM_ONSTATE_MASK (0x3 << 20)
  939. /* Used by PM_IVAHD_PWRSTCTRL */
  940. #define OMAP4430_TCM1_MEM_RETSTATE_SHIFT 10
  941. #define OMAP4430_TCM1_MEM_RETSTATE_MASK (1 << 10)
  942. /* Used by PM_IVAHD_PWRSTST */
  943. #define OMAP4430_TCM1_MEM_STATEST_SHIFT 8
  944. #define OMAP4430_TCM1_MEM_STATEST_MASK (0x3 << 8)
  945. /* Used by PM_IVAHD_PWRSTCTRL */
  946. #define OMAP4430_TCM2_MEM_ONSTATE_SHIFT 22
  947. #define OMAP4430_TCM2_MEM_ONSTATE_MASK (0x3 << 22)
  948. /* Used by PM_IVAHD_PWRSTCTRL */
  949. #define OMAP4430_TCM2_MEM_RETSTATE_SHIFT 11
  950. #define OMAP4430_TCM2_MEM_RETSTATE_MASK (1 << 11)
  951. /* Used by PM_IVAHD_PWRSTST */
  952. #define OMAP4430_TCM2_MEM_STATEST_SHIFT 10
  953. #define OMAP4430_TCM2_MEM_STATEST_MASK (0x3 << 10)
  954. /* Used by RM_TESLA_RSTST */
  955. #define OMAP4430_TESLASS_EMU_RSTST_SHIFT 2
  956. #define OMAP4430_TESLASS_EMU_RSTST_MASK (1 << 2)
  957. /* Used by RM_TESLA_RSTST */
  958. #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_SHIFT 3
  959. #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_MASK (1 << 3)
  960. /* Used by PM_TESLA_PWRSTCTRL */
  961. #define OMAP4430_TESLA_EDMA_ONSTATE_SHIFT 20
  962. #define OMAP4430_TESLA_EDMA_ONSTATE_MASK (0x3 << 20)
  963. /* Used by PM_TESLA_PWRSTCTRL */
  964. #define OMAP4430_TESLA_EDMA_RETSTATE_SHIFT 10
  965. #define OMAP4430_TESLA_EDMA_RETSTATE_MASK (1 << 10)
  966. /* Used by PM_TESLA_PWRSTST */
  967. #define OMAP4430_TESLA_EDMA_STATEST_SHIFT 8
  968. #define OMAP4430_TESLA_EDMA_STATEST_MASK (0x3 << 8)
  969. /* Used by PM_TESLA_PWRSTCTRL */
  970. #define OMAP4430_TESLA_L1_ONSTATE_SHIFT 16
  971. #define OMAP4430_TESLA_L1_ONSTATE_MASK (0x3 << 16)
  972. /* Used by PM_TESLA_PWRSTCTRL */
  973. #define OMAP4430_TESLA_L1_RETSTATE_SHIFT 8
  974. #define OMAP4430_TESLA_L1_RETSTATE_MASK (1 << 8)
  975. /* Used by PM_TESLA_PWRSTST */
  976. #define OMAP4430_TESLA_L1_STATEST_SHIFT 4
  977. #define OMAP4430_TESLA_L1_STATEST_MASK (0x3 << 4)
  978. /* Used by PM_TESLA_PWRSTCTRL */
  979. #define OMAP4430_TESLA_L2_ONSTATE_SHIFT 18
  980. #define OMAP4430_TESLA_L2_ONSTATE_MASK (0x3 << 18)
  981. /* Used by PM_TESLA_PWRSTCTRL */
  982. #define OMAP4430_TESLA_L2_RETSTATE_SHIFT 9
  983. #define OMAP4430_TESLA_L2_RETSTATE_MASK (1 << 9)
  984. /* Used by PM_TESLA_PWRSTST */
  985. #define OMAP4430_TESLA_L2_STATEST_SHIFT 6
  986. #define OMAP4430_TESLA_L2_STATEST_MASK (0x3 << 6)
  987. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  988. #define OMAP4430_TIMEOUT_SHIFT 0
  989. #define OMAP4430_TIMEOUT_MASK (0xffff << 0)
  990. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  991. #define OMAP4430_TIMEOUTEN_SHIFT 3
  992. #define OMAP4430_TIMEOUTEN_MASK (1 << 3)
  993. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  994. #define OMAP4430_TRANSITION_EN_SHIFT 8
  995. #define OMAP4430_TRANSITION_EN_MASK (1 << 8)
  996. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  997. #define OMAP4430_TRANSITION_ST_SHIFT 8
  998. #define OMAP4430_TRANSITION_ST_MASK (1 << 8)
  999. /* Used by PRM_VC_VAL_BYPASS */
  1000. #define OMAP4430_VALID_SHIFT 24
  1001. #define OMAP4430_VALID_MASK (1 << 24)
  1002. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1003. #define OMAP4430_VC_BYPASSACK_EN_SHIFT 14
  1004. #define OMAP4430_VC_BYPASSACK_EN_MASK (1 << 14)
  1005. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1006. #define OMAP4430_VC_BYPASSACK_ST_SHIFT 14
  1007. #define OMAP4430_VC_BYPASSACK_ST_MASK (1 << 14)
  1008. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1009. #define OMAP4430_VC_CORE_VPACK_EN_SHIFT 22
  1010. #define OMAP4430_VC_CORE_VPACK_EN_MASK (1 << 22)
  1011. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1012. #define OMAP4430_VC_CORE_VPACK_ST_SHIFT 22
  1013. #define OMAP4430_VC_CORE_VPACK_ST_MASK (1 << 22)
  1014. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1015. #define OMAP4430_VC_IVA_VPACK_EN_SHIFT 30
  1016. #define OMAP4430_VC_IVA_VPACK_EN_MASK (1 << 30)
  1017. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1018. #define OMAP4430_VC_IVA_VPACK_ST_SHIFT 30
  1019. #define OMAP4430_VC_IVA_VPACK_ST_MASK (1 << 30)
  1020. /* Used by PRM_IRQENABLE_MPU_2 */
  1021. #define OMAP4430_VC_MPU_VPACK_EN_SHIFT 6
  1022. #define OMAP4430_VC_MPU_VPACK_EN_MASK (1 << 6)
  1023. /* Used by PRM_IRQSTATUS_MPU_2 */
  1024. #define OMAP4430_VC_MPU_VPACK_ST_SHIFT 6
  1025. #define OMAP4430_VC_MPU_VPACK_ST_MASK (1 << 6)
  1026. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1027. #define OMAP4430_VC_RAERR_EN_SHIFT 12
  1028. #define OMAP4430_VC_RAERR_EN_MASK (1 << 12)
  1029. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1030. #define OMAP4430_VC_RAERR_ST_SHIFT 12
  1031. #define OMAP4430_VC_RAERR_ST_MASK (1 << 12)
  1032. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1033. #define OMAP4430_VC_SAERR_EN_SHIFT 11
  1034. #define OMAP4430_VC_SAERR_EN_MASK (1 << 11)
  1035. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1036. #define OMAP4430_VC_SAERR_ST_SHIFT 11
  1037. #define OMAP4430_VC_SAERR_ST_MASK (1 << 11)
  1038. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1039. #define OMAP4430_VC_TOERR_EN_SHIFT 13
  1040. #define OMAP4430_VC_TOERR_EN_MASK (1 << 13)
  1041. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1042. #define OMAP4430_VC_TOERR_ST_SHIFT 13
  1043. #define OMAP4430_VC_TOERR_ST_MASK (1 << 13)
  1044. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1045. #define OMAP4430_VDDMAX_SHIFT 24
  1046. #define OMAP4430_VDDMAX_MASK (0xff << 24)
  1047. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1048. #define OMAP4430_VDDMIN_SHIFT 16
  1049. #define OMAP4430_VDDMIN_MASK (0xff << 16)
  1050. /* Used by PRM_VOLTCTRL */
  1051. #define OMAP4430_VDD_CORE_I2C_DISABLE_SHIFT 12
  1052. #define OMAP4430_VDD_CORE_I2C_DISABLE_MASK (1 << 12)
  1053. /* Used by PRM_RSTST */
  1054. #define OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT 8
  1055. #define OMAP4430_VDD_CORE_VOLT_MGR_RST_MASK (1 << 8)
  1056. /* Used by PRM_VOLTCTRL */
  1057. #define OMAP4430_VDD_IVA_I2C_DISABLE_SHIFT 14
  1058. #define OMAP4430_VDD_IVA_I2C_DISABLE_MASK (1 << 14)
  1059. /* Used by PRM_VOLTCTRL */
  1060. #define OMAP4430_VDD_IVA_PRESENCE_SHIFT 9
  1061. #define OMAP4430_VDD_IVA_PRESENCE_MASK (1 << 9)
  1062. /* Used by PRM_RSTST */
  1063. #define OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT 7
  1064. #define OMAP4430_VDD_IVA_VOLT_MGR_RST_MASK (1 << 7)
  1065. /* Used by PRM_VOLTCTRL */
  1066. #define OMAP4430_VDD_MPU_I2C_DISABLE_SHIFT 13
  1067. #define OMAP4430_VDD_MPU_I2C_DISABLE_MASK (1 << 13)
  1068. /* Used by PRM_VOLTCTRL */
  1069. #define OMAP4430_VDD_MPU_PRESENCE_SHIFT 8
  1070. #define OMAP4430_VDD_MPU_PRESENCE_MASK (1 << 8)
  1071. /* Used by PRM_RSTST */
  1072. #define OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT 6
  1073. #define OMAP4430_VDD_MPU_VOLT_MGR_RST_MASK (1 << 6)
  1074. /* Used by PRM_VC_ERRST */
  1075. #define OMAP4430_VFSM_RA_ERR_CORE_SHIFT 4
  1076. #define OMAP4430_VFSM_RA_ERR_CORE_MASK (1 << 4)
  1077. /* Used by PRM_VC_ERRST */
  1078. #define OMAP4430_VFSM_RA_ERR_IVA_SHIFT 12
  1079. #define OMAP4430_VFSM_RA_ERR_IVA_MASK (1 << 12)
  1080. /* Used by PRM_VC_ERRST */
  1081. #define OMAP4430_VFSM_RA_ERR_MPU_SHIFT 20
  1082. #define OMAP4430_VFSM_RA_ERR_MPU_MASK (1 << 20)
  1083. /* Used by PRM_VC_ERRST */
  1084. #define OMAP4430_VFSM_SA_ERR_CORE_SHIFT 3
  1085. #define OMAP4430_VFSM_SA_ERR_CORE_MASK (1 << 3)
  1086. /* Used by PRM_VC_ERRST */
  1087. #define OMAP4430_VFSM_SA_ERR_IVA_SHIFT 11
  1088. #define OMAP4430_VFSM_SA_ERR_IVA_MASK (1 << 11)
  1089. /* Used by PRM_VC_ERRST */
  1090. #define OMAP4430_VFSM_SA_ERR_MPU_SHIFT 19
  1091. #define OMAP4430_VFSM_SA_ERR_MPU_MASK (1 << 19)
  1092. /* Used by PRM_VC_ERRST */
  1093. #define OMAP4430_VFSM_TIMEOUT_ERR_CORE_SHIFT 5
  1094. #define OMAP4430_VFSM_TIMEOUT_ERR_CORE_MASK (1 << 5)
  1095. /* Used by PRM_VC_ERRST */
  1096. #define OMAP4430_VFSM_TIMEOUT_ERR_IVA_SHIFT 13
  1097. #define OMAP4430_VFSM_TIMEOUT_ERR_IVA_MASK (1 << 13)
  1098. /* Used by PRM_VC_ERRST */
  1099. #define OMAP4430_VFSM_TIMEOUT_ERR_MPU_SHIFT 21
  1100. #define OMAP4430_VFSM_TIMEOUT_ERR_MPU_MASK (1 << 21)
  1101. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1102. #define OMAP4430_VOLRA_VDD_CORE_L_SHIFT 0
  1103. #define OMAP4430_VOLRA_VDD_CORE_L_MASK (0xff << 0)
  1104. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1105. #define OMAP4430_VOLRA_VDD_IVA_L_SHIFT 8
  1106. #define OMAP4430_VOLRA_VDD_IVA_L_MASK (0xff << 8)
  1107. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1108. #define OMAP4430_VOLRA_VDD_MPU_L_SHIFT 16
  1109. #define OMAP4430_VOLRA_VDD_MPU_L_MASK (0xff << 16)
  1110. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  1111. #define OMAP4430_VPENABLE_SHIFT 0
  1112. #define OMAP4430_VPENABLE_MASK (1 << 0)
  1113. /* Used by PRM_VP_CORE_STATUS, PRM_VP_IVA_STATUS, PRM_VP_MPU_STATUS */
  1114. #define OMAP4430_VPINIDLE_SHIFT 0
  1115. #define OMAP4430_VPINIDLE_MASK (1 << 0)
  1116. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  1117. #define OMAP4430_VPVOLTAGE_SHIFT 0
  1118. #define OMAP4430_VPVOLTAGE_MASK (0xff << 0)
  1119. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1120. #define OMAP4430_VP_CORE_EQVALUE_EN_SHIFT 20
  1121. #define OMAP4430_VP_CORE_EQVALUE_EN_MASK (1 << 20)
  1122. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1123. #define OMAP4430_VP_CORE_EQVALUE_ST_SHIFT 20
  1124. #define OMAP4430_VP_CORE_EQVALUE_ST_MASK (1 << 20)
  1125. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1126. #define OMAP4430_VP_CORE_MAXVDD_EN_SHIFT 18
  1127. #define OMAP4430_VP_CORE_MAXVDD_EN_MASK (1 << 18)
  1128. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1129. #define OMAP4430_VP_CORE_MAXVDD_ST_SHIFT 18
  1130. #define OMAP4430_VP_CORE_MAXVDD_ST_MASK (1 << 18)
  1131. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1132. #define OMAP4430_VP_CORE_MINVDD_EN_SHIFT 17
  1133. #define OMAP4430_VP_CORE_MINVDD_EN_MASK (1 << 17)
  1134. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1135. #define OMAP4430_VP_CORE_MINVDD_ST_SHIFT 17
  1136. #define OMAP4430_VP_CORE_MINVDD_ST_MASK (1 << 17)
  1137. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1138. #define OMAP4430_VP_CORE_NOSMPSACK_EN_SHIFT 19
  1139. #define OMAP4430_VP_CORE_NOSMPSACK_EN_MASK (1 << 19)
  1140. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1141. #define OMAP4430_VP_CORE_NOSMPSACK_ST_SHIFT 19
  1142. #define OMAP4430_VP_CORE_NOSMPSACK_ST_MASK (1 << 19)
  1143. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1144. #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_SHIFT 16
  1145. #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_MASK (1 << 16)
  1146. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1147. #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_SHIFT 16
  1148. #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_MASK (1 << 16)
  1149. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1150. #define OMAP4430_VP_CORE_TRANXDONE_EN_SHIFT 21
  1151. #define OMAP4430_VP_CORE_TRANXDONE_EN_MASK (1 << 21)
  1152. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1153. #define OMAP4430_VP_CORE_TRANXDONE_ST_SHIFT 21
  1154. #define OMAP4430_VP_CORE_TRANXDONE_ST_MASK (1 << 21)
  1155. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1156. #define OMAP4430_VP_IVA_EQVALUE_EN_SHIFT 28
  1157. #define OMAP4430_VP_IVA_EQVALUE_EN_MASK (1 << 28)
  1158. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1159. #define OMAP4430_VP_IVA_EQVALUE_ST_SHIFT 28
  1160. #define OMAP4430_VP_IVA_EQVALUE_ST_MASK (1 << 28)
  1161. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1162. #define OMAP4430_VP_IVA_MAXVDD_EN_SHIFT 26
  1163. #define OMAP4430_VP_IVA_MAXVDD_EN_MASK (1 << 26)
  1164. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1165. #define OMAP4430_VP_IVA_MAXVDD_ST_SHIFT 26
  1166. #define OMAP4430_VP_IVA_MAXVDD_ST_MASK (1 << 26)
  1167. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1168. #define OMAP4430_VP_IVA_MINVDD_EN_SHIFT 25
  1169. #define OMAP4430_VP_IVA_MINVDD_EN_MASK (1 << 25)
  1170. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1171. #define OMAP4430_VP_IVA_MINVDD_ST_SHIFT 25
  1172. #define OMAP4430_VP_IVA_MINVDD_ST_MASK (1 << 25)
  1173. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1174. #define OMAP4430_VP_IVA_NOSMPSACK_EN_SHIFT 27
  1175. #define OMAP4430_VP_IVA_NOSMPSACK_EN_MASK (1 << 27)
  1176. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1177. #define OMAP4430_VP_IVA_NOSMPSACK_ST_SHIFT 27
  1178. #define OMAP4430_VP_IVA_NOSMPSACK_ST_MASK (1 << 27)
  1179. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1180. #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_SHIFT 24
  1181. #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_MASK (1 << 24)
  1182. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1183. #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_SHIFT 24
  1184. #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_MASK (1 << 24)
  1185. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1186. #define OMAP4430_VP_IVA_TRANXDONE_EN_SHIFT 29
  1187. #define OMAP4430_VP_IVA_TRANXDONE_EN_MASK (1 << 29)
  1188. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1189. #define OMAP4430_VP_IVA_TRANXDONE_ST_SHIFT 29
  1190. #define OMAP4430_VP_IVA_TRANXDONE_ST_MASK (1 << 29)
  1191. /* Used by PRM_IRQENABLE_MPU_2 */
  1192. #define OMAP4430_VP_MPU_EQVALUE_EN_SHIFT 4
  1193. #define OMAP4430_VP_MPU_EQVALUE_EN_MASK (1 << 4)
  1194. /* Used by PRM_IRQSTATUS_MPU_2 */
  1195. #define OMAP4430_VP_MPU_EQVALUE_ST_SHIFT 4
  1196. #define OMAP4430_VP_MPU_EQVALUE_ST_MASK (1 << 4)
  1197. /* Used by PRM_IRQENABLE_MPU_2 */
  1198. #define OMAP4430_VP_MPU_MAXVDD_EN_SHIFT 2
  1199. #define OMAP4430_VP_MPU_MAXVDD_EN_MASK (1 << 2)
  1200. /* Used by PRM_IRQSTATUS_MPU_2 */
  1201. #define OMAP4430_VP_MPU_MAXVDD_ST_SHIFT 2
  1202. #define OMAP4430_VP_MPU_MAXVDD_ST_MASK (1 << 2)
  1203. /* Used by PRM_IRQENABLE_MPU_2 */
  1204. #define OMAP4430_VP_MPU_MINVDD_EN_SHIFT 1
  1205. #define OMAP4430_VP_MPU_MINVDD_EN_MASK (1 << 1)
  1206. /* Used by PRM_IRQSTATUS_MPU_2 */
  1207. #define OMAP4430_VP_MPU_MINVDD_ST_SHIFT 1
  1208. #define OMAP4430_VP_MPU_MINVDD_ST_MASK (1 << 1)
  1209. /* Used by PRM_IRQENABLE_MPU_2 */
  1210. #define OMAP4430_VP_MPU_NOSMPSACK_EN_SHIFT 3
  1211. #define OMAP4430_VP_MPU_NOSMPSACK_EN_MASK (1 << 3)
  1212. /* Used by PRM_IRQSTATUS_MPU_2 */
  1213. #define OMAP4430_VP_MPU_NOSMPSACK_ST_SHIFT 3
  1214. #define OMAP4430_VP_MPU_NOSMPSACK_ST_MASK (1 << 3)
  1215. /* Used by PRM_IRQENABLE_MPU_2 */
  1216. #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_SHIFT 0
  1217. #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_MASK (1 << 0)
  1218. /* Used by PRM_IRQSTATUS_MPU_2 */
  1219. #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_SHIFT 0
  1220. #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_MASK (1 << 0)
  1221. /* Used by PRM_IRQENABLE_MPU_2 */
  1222. #define OMAP4430_VP_MPU_TRANXDONE_EN_SHIFT 5
  1223. #define OMAP4430_VP_MPU_TRANXDONE_EN_MASK (1 << 5)
  1224. /* Used by PRM_IRQSTATUS_MPU_2 */
  1225. #define OMAP4430_VP_MPU_TRANXDONE_ST_SHIFT 5
  1226. #define OMAP4430_VP_MPU_TRANXDONE_ST_MASK (1 << 5)
  1227. /* Used by PRM_SRAM_COUNT */
  1228. #define OMAP4430_VSETUPCNT_VALUE_SHIFT 8
  1229. #define OMAP4430_VSETUPCNT_VALUE_MASK (0xff << 8)
  1230. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  1231. #define OMAP4430_VSTEPMAX_SHIFT 0
  1232. #define OMAP4430_VSTEPMAX_MASK (0xff << 0)
  1233. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  1234. #define OMAP4430_VSTEPMIN_SHIFT 0
  1235. #define OMAP4430_VSTEPMIN_MASK (0xff << 0)
  1236. /* Used by PRM_MODEM_IF_CTRL */
  1237. #define OMAP4430_WAKE_MODEM_SHIFT 0
  1238. #define OMAP4430_WAKE_MODEM_MASK (1 << 0)
  1239. /* Used by PM_DSS_DSS_WKDEP */
  1240. #define OMAP4430_WKUPDEP_DISPC_DUCATI_SHIFT 1
  1241. #define OMAP4430_WKUPDEP_DISPC_DUCATI_MASK (1 << 1)
  1242. /* Used by PM_DSS_DSS_WKDEP */
  1243. #define OMAP4430_WKUPDEP_DISPC_MPU_SHIFT 0
  1244. #define OMAP4430_WKUPDEP_DISPC_MPU_MASK (1 << 0)
  1245. /* Used by PM_DSS_DSS_WKDEP */
  1246. #define OMAP4430_WKUPDEP_DISPC_SDMA_SHIFT 3
  1247. #define OMAP4430_WKUPDEP_DISPC_SDMA_MASK (1 << 3)
  1248. /* Used by PM_DSS_DSS_WKDEP */
  1249. #define OMAP4430_WKUPDEP_DISPC_TESLA_SHIFT 2
  1250. #define OMAP4430_WKUPDEP_DISPC_TESLA_MASK (1 << 2)
  1251. /* Used by PM_ABE_DMIC_WKDEP */
  1252. #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_SHIFT 7
  1253. #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_MASK (1 << 7)
  1254. /* Used by PM_ABE_DMIC_WKDEP */
  1255. #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_SHIFT 6
  1256. #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_MASK (1 << 6)
  1257. /* Used by PM_ABE_DMIC_WKDEP */
  1258. #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_SHIFT 0
  1259. #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_MASK (1 << 0)
  1260. /* Used by PM_ABE_DMIC_WKDEP */
  1261. #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_SHIFT 2
  1262. #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_MASK (1 << 2)
  1263. /* Used by PM_L4PER_DMTIMER10_WKDEP */
  1264. #define OMAP4430_WKUPDEP_DMTIMER10_MPU_SHIFT 0
  1265. #define OMAP4430_WKUPDEP_DMTIMER10_MPU_MASK (1 << 0)
  1266. /* Used by PM_L4PER_DMTIMER11_WKDEP */
  1267. #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_SHIFT 1
  1268. #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_MASK (1 << 1)
  1269. /* Used by PM_L4PER_DMTIMER11_WKDEP */
  1270. #define OMAP4430_WKUPDEP_DMTIMER11_MPU_SHIFT 0
  1271. #define OMAP4430_WKUPDEP_DMTIMER11_MPU_MASK (1 << 0)
  1272. /* Used by PM_L4PER_DMTIMER2_WKDEP */
  1273. #define OMAP4430_WKUPDEP_DMTIMER2_MPU_SHIFT 0
  1274. #define OMAP4430_WKUPDEP_DMTIMER2_MPU_MASK (1 << 0)
  1275. /* Used by PM_L4PER_DMTIMER3_WKDEP */
  1276. #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_SHIFT 1
  1277. #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_MASK (1 << 1)
  1278. /* Used by PM_L4PER_DMTIMER3_WKDEP */
  1279. #define OMAP4430_WKUPDEP_DMTIMER3_MPU_SHIFT 0
  1280. #define OMAP4430_WKUPDEP_DMTIMER3_MPU_MASK (1 << 0)
  1281. /* Used by PM_L4PER_DMTIMER4_WKDEP */
  1282. #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_SHIFT 1
  1283. #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_MASK (1 << 1)
  1284. /* Used by PM_L4PER_DMTIMER4_WKDEP */
  1285. #define OMAP4430_WKUPDEP_DMTIMER4_MPU_SHIFT 0
  1286. #define OMAP4430_WKUPDEP_DMTIMER4_MPU_MASK (1 << 0)
  1287. /* Used by PM_L4PER_DMTIMER9_WKDEP */
  1288. #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_SHIFT 1
  1289. #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_MASK (1 << 1)
  1290. /* Used by PM_L4PER_DMTIMER9_WKDEP */
  1291. #define OMAP4430_WKUPDEP_DMTIMER9_MPU_SHIFT 0
  1292. #define OMAP4430_WKUPDEP_DMTIMER9_MPU_MASK (1 << 0)
  1293. /* Used by PM_DSS_DSS_WKDEP */
  1294. #define OMAP4430_WKUPDEP_DSI1_DUCATI_SHIFT 5
  1295. #define OMAP4430_WKUPDEP_DSI1_DUCATI_MASK (1 << 5)
  1296. /* Used by PM_DSS_DSS_WKDEP */
  1297. #define OMAP4430_WKUPDEP_DSI1_MPU_SHIFT 4
  1298. #define OMAP4430_WKUPDEP_DSI1_MPU_MASK (1 << 4)
  1299. /* Used by PM_DSS_DSS_WKDEP */
  1300. #define OMAP4430_WKUPDEP_DSI1_SDMA_SHIFT 7
  1301. #define OMAP4430_WKUPDEP_DSI1_SDMA_MASK (1 << 7)
  1302. /* Used by PM_DSS_DSS_WKDEP */
  1303. #define OMAP4430_WKUPDEP_DSI1_TESLA_SHIFT 6
  1304. #define OMAP4430_WKUPDEP_DSI1_TESLA_MASK (1 << 6)
  1305. /* Used by PM_DSS_DSS_WKDEP */
  1306. #define OMAP4430_WKUPDEP_DSI2_DUCATI_SHIFT 9
  1307. #define OMAP4430_WKUPDEP_DSI2_DUCATI_MASK (1 << 9)
  1308. /* Used by PM_DSS_DSS_WKDEP */
  1309. #define OMAP4430_WKUPDEP_DSI2_MPU_SHIFT 8
  1310. #define OMAP4430_WKUPDEP_DSI2_MPU_MASK (1 << 8)
  1311. /* Used by PM_DSS_DSS_WKDEP */
  1312. #define OMAP4430_WKUPDEP_DSI2_SDMA_SHIFT 11
  1313. #define OMAP4430_WKUPDEP_DSI2_SDMA_MASK (1 << 11)
  1314. /* Used by PM_DSS_DSS_WKDEP */
  1315. #define OMAP4430_WKUPDEP_DSI2_TESLA_SHIFT 10
  1316. #define OMAP4430_WKUPDEP_DSI2_TESLA_MASK (1 << 10)
  1317. /* Used by PM_WKUP_GPIO1_WKDEP */
  1318. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_SHIFT 1
  1319. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_MASK (1 << 1)
  1320. /* Used by PM_WKUP_GPIO1_WKDEP */
  1321. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_SHIFT 0
  1322. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_MASK (1 << 0)
  1323. /* Used by PM_WKUP_GPIO1_WKDEP */
  1324. #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_SHIFT 6
  1325. #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_MASK (1 << 6)
  1326. /* Used by PM_L4PER_GPIO2_WKDEP */
  1327. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_SHIFT 1
  1328. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_MASK (1 << 1)
  1329. /* Used by PM_L4PER_GPIO2_WKDEP */
  1330. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_SHIFT 0
  1331. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_MASK (1 << 0)
  1332. /* Used by PM_L4PER_GPIO2_WKDEP */
  1333. #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_SHIFT 6
  1334. #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_MASK (1 << 6)
  1335. /* Used by PM_L4PER_GPIO3_WKDEP */
  1336. #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_SHIFT 0
  1337. #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_MASK (1 << 0)
  1338. /* Used by PM_L4PER_GPIO3_WKDEP */
  1339. #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_SHIFT 6
  1340. #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_MASK (1 << 6)
  1341. /* Used by PM_L4PER_GPIO4_WKDEP */
  1342. #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_SHIFT 0
  1343. #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_MASK (1 << 0)
  1344. /* Used by PM_L4PER_GPIO4_WKDEP */
  1345. #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_SHIFT 6
  1346. #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_MASK (1 << 6)
  1347. /* Used by PM_L4PER_GPIO5_WKDEP */
  1348. #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_SHIFT 0
  1349. #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_MASK (1 << 0)
  1350. /* Used by PM_L4PER_GPIO5_WKDEP */
  1351. #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_SHIFT 6
  1352. #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_MASK (1 << 6)
  1353. /* Used by PM_L4PER_GPIO6_WKDEP */
  1354. #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_SHIFT 0
  1355. #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_MASK (1 << 0)
  1356. /* Used by PM_L4PER_GPIO6_WKDEP */
  1357. #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_SHIFT 6
  1358. #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_MASK (1 << 6)
  1359. /* Used by PM_DSS_DSS_WKDEP */
  1360. #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_SHIFT 19
  1361. #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_MASK (1 << 19)
  1362. /* Used by PM_DSS_DSS_WKDEP */
  1363. #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_SHIFT 13
  1364. #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_MASK (1 << 13)
  1365. /* Used by PM_DSS_DSS_WKDEP */
  1366. #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_SHIFT 12
  1367. #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_MASK (1 << 12)
  1368. /* Used by PM_DSS_DSS_WKDEP */
  1369. #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_SHIFT 14
  1370. #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_MASK (1 << 14)
  1371. /* Used by PM_L4PER_HECC1_WKDEP */
  1372. #define OMAP4430_WKUPDEP_HECC1_MPU_SHIFT 0
  1373. #define OMAP4430_WKUPDEP_HECC1_MPU_MASK (1 << 0)
  1374. /* Used by PM_L4PER_HECC2_WKDEP */
  1375. #define OMAP4430_WKUPDEP_HECC2_MPU_SHIFT 0
  1376. #define OMAP4430_WKUPDEP_HECC2_MPU_MASK (1 << 0)
  1377. /* Used by PM_L3INIT_HSI_WKDEP */
  1378. #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_SHIFT 6
  1379. #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_MASK (1 << 6)
  1380. /* Used by PM_L3INIT_HSI_WKDEP */
  1381. #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_SHIFT 1
  1382. #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_MASK (1 << 1)
  1383. /* Used by PM_L3INIT_HSI_WKDEP */
  1384. #define OMAP4430_WKUPDEP_HSI_MCU_MPU_SHIFT 0
  1385. #define OMAP4430_WKUPDEP_HSI_MCU_MPU_MASK (1 << 0)
  1386. /* Used by PM_L4PER_I2C1_WKDEP */
  1387. #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_SHIFT 7
  1388. #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_MASK (1 << 7)
  1389. /* Used by PM_L4PER_I2C1_WKDEP */
  1390. #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_SHIFT 1
  1391. #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_MASK (1 << 1)
  1392. /* Used by PM_L4PER_I2C1_WKDEP */
  1393. #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_SHIFT 0
  1394. #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_MASK (1 << 0)
  1395. /* Used by PM_L4PER_I2C2_WKDEP */
  1396. #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_SHIFT 7
  1397. #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_MASK (1 << 7)
  1398. /* Used by PM_L4PER_I2C2_WKDEP */
  1399. #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_SHIFT 1
  1400. #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_MASK (1 << 1)
  1401. /* Used by PM_L4PER_I2C2_WKDEP */
  1402. #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_SHIFT 0
  1403. #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_MASK (1 << 0)
  1404. /* Used by PM_L4PER_I2C3_WKDEP */
  1405. #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_SHIFT 7
  1406. #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_MASK (1 << 7)
  1407. /* Used by PM_L4PER_I2C3_WKDEP */
  1408. #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_SHIFT 1
  1409. #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_MASK (1 << 1)
  1410. /* Used by PM_L4PER_I2C3_WKDEP */
  1411. #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_SHIFT 0
  1412. #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_MASK (1 << 0)
  1413. /* Used by PM_L4PER_I2C4_WKDEP */
  1414. #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_SHIFT 7
  1415. #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_MASK (1 << 7)
  1416. /* Used by PM_L4PER_I2C4_WKDEP */
  1417. #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_SHIFT 1
  1418. #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_MASK (1 << 1)
  1419. /* Used by PM_L4PER_I2C4_WKDEP */
  1420. #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_SHIFT 0
  1421. #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_MASK (1 << 0)
  1422. /* Used by PM_L4PER_I2C5_WKDEP */
  1423. #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_SHIFT 7
  1424. #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_MASK (1 << 7)
  1425. /* Used by PM_L4PER_I2C5_WKDEP */
  1426. #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_SHIFT 0
  1427. #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_MASK (1 << 0)
  1428. /* Used by PM_WKUP_KEYBOARD_WKDEP */
  1429. #define OMAP4430_WKUPDEP_KEYBOARD_MPU_SHIFT 0
  1430. #define OMAP4430_WKUPDEP_KEYBOARD_MPU_MASK (1 << 0)
  1431. /* Used by PM_ABE_MCASP_WKDEP */
  1432. #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_SHIFT 7
  1433. #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_MASK (1 << 7)
  1434. /* Used by PM_ABE_MCASP_WKDEP */
  1435. #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_SHIFT 6
  1436. #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_MASK (1 << 6)
  1437. /* Used by PM_ABE_MCASP_WKDEP */
  1438. #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_SHIFT 0
  1439. #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_MASK (1 << 0)
  1440. /* Used by PM_ABE_MCASP_WKDEP */
  1441. #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_SHIFT 2
  1442. #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_MASK (1 << 2)
  1443. /* Used by PM_L4PER_MCASP2_WKDEP */
  1444. #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_SHIFT 7
  1445. #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_MASK (1 << 7)
  1446. /* Used by PM_L4PER_MCASP2_WKDEP */
  1447. #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_SHIFT 6
  1448. #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_MASK (1 << 6)
  1449. /* Used by PM_L4PER_MCASP2_WKDEP */
  1450. #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_SHIFT 0
  1451. #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_MASK (1 << 0)
  1452. /* Used by PM_L4PER_MCASP2_WKDEP */
  1453. #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_SHIFT 2
  1454. #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_MASK (1 << 2)
  1455. /* Used by PM_L4PER_MCASP3_WKDEP */
  1456. #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_SHIFT 7
  1457. #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_MASK (1 << 7)
  1458. /* Used by PM_L4PER_MCASP3_WKDEP */
  1459. #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_SHIFT 6
  1460. #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_MASK (1 << 6)
  1461. /* Used by PM_L4PER_MCASP3_WKDEP */
  1462. #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_SHIFT 0
  1463. #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_MASK (1 << 0)
  1464. /* Used by PM_L4PER_MCASP3_WKDEP */
  1465. #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_SHIFT 2
  1466. #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_MASK (1 << 2)
  1467. /* Used by PM_ABE_MCBSP1_WKDEP */
  1468. #define OMAP4430_WKUPDEP_MCBSP1_MPU_SHIFT 0
  1469. #define OMAP4430_WKUPDEP_MCBSP1_MPU_MASK (1 << 0)
  1470. /* Used by PM_ABE_MCBSP1_WKDEP */
  1471. #define OMAP4430_WKUPDEP_MCBSP1_SDMA_SHIFT 3
  1472. #define OMAP4430_WKUPDEP_MCBSP1_SDMA_MASK (1 << 3)
  1473. /* Used by PM_ABE_MCBSP1_WKDEP */
  1474. #define OMAP4430_WKUPDEP_MCBSP1_TESLA_SHIFT 2
  1475. #define OMAP4430_WKUPDEP_MCBSP1_TESLA_MASK (1 << 2)
  1476. /* Used by PM_ABE_MCBSP2_WKDEP */
  1477. #define OMAP4430_WKUPDEP_MCBSP2_MPU_SHIFT 0
  1478. #define OMAP4430_WKUPDEP_MCBSP2_MPU_MASK (1 << 0)
  1479. /* Used by PM_ABE_MCBSP2_WKDEP */
  1480. #define OMAP4430_WKUPDEP_MCBSP2_SDMA_SHIFT 3
  1481. #define OMAP4430_WKUPDEP_MCBSP2_SDMA_MASK (1 << 3)
  1482. /* Used by PM_ABE_MCBSP2_WKDEP */
  1483. #define OMAP4430_WKUPDEP_MCBSP2_TESLA_SHIFT 2
  1484. #define OMAP4430_WKUPDEP_MCBSP2_TESLA_MASK (1 << 2)
  1485. /* Used by PM_ABE_MCBSP3_WKDEP */
  1486. #define OMAP4430_WKUPDEP_MCBSP3_MPU_SHIFT 0
  1487. #define OMAP4430_WKUPDEP_MCBSP3_MPU_MASK (1 << 0)
  1488. /* Used by PM_ABE_MCBSP3_WKDEP */
  1489. #define OMAP4430_WKUPDEP_MCBSP3_SDMA_SHIFT 3
  1490. #define OMAP4430_WKUPDEP_MCBSP3_SDMA_MASK (1 << 3)
  1491. /* Used by PM_ABE_MCBSP3_WKDEP */
  1492. #define OMAP4430_WKUPDEP_MCBSP3_TESLA_SHIFT 2
  1493. #define OMAP4430_WKUPDEP_MCBSP3_TESLA_MASK (1 << 2)
  1494. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1495. #define OMAP4430_WKUPDEP_MCBSP4_MPU_SHIFT 0
  1496. #define OMAP4430_WKUPDEP_MCBSP4_MPU_MASK (1 << 0)
  1497. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1498. #define OMAP4430_WKUPDEP_MCBSP4_SDMA_SHIFT 3
  1499. #define OMAP4430_WKUPDEP_MCBSP4_SDMA_MASK (1 << 3)
  1500. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1501. #define OMAP4430_WKUPDEP_MCBSP4_TESLA_SHIFT 2
  1502. #define OMAP4430_WKUPDEP_MCBSP4_TESLA_MASK (1 << 2)
  1503. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1504. #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_SHIFT 1
  1505. #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_MASK (1 << 1)
  1506. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1507. #define OMAP4430_WKUPDEP_MCSPI1_MPU_SHIFT 0
  1508. #define OMAP4430_WKUPDEP_MCSPI1_MPU_MASK (1 << 0)
  1509. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1510. #define OMAP4430_WKUPDEP_MCSPI1_SDMA_SHIFT 3
  1511. #define OMAP4430_WKUPDEP_MCSPI1_SDMA_MASK (1 << 3)
  1512. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1513. #define OMAP4430_WKUPDEP_MCSPI1_TESLA_SHIFT 2
  1514. #define OMAP4430_WKUPDEP_MCSPI1_TESLA_MASK (1 << 2)
  1515. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1516. #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_SHIFT 1
  1517. #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_MASK (1 << 1)
  1518. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1519. #define OMAP4430_WKUPDEP_MCSPI2_MPU_SHIFT 0
  1520. #define OMAP4430_WKUPDEP_MCSPI2_MPU_MASK (1 << 0)
  1521. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1522. #define OMAP4430_WKUPDEP_MCSPI2_SDMA_SHIFT 3
  1523. #define OMAP4430_WKUPDEP_MCSPI2_SDMA_MASK (1 << 3)
  1524. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1525. #define OMAP4430_WKUPDEP_MCSPI3_MPU_SHIFT 0
  1526. #define OMAP4430_WKUPDEP_MCSPI3_MPU_MASK (1 << 0)
  1527. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1528. #define OMAP4430_WKUPDEP_MCSPI3_SDMA_SHIFT 3
  1529. #define OMAP4430_WKUPDEP_MCSPI3_SDMA_MASK (1 << 3)
  1530. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1531. #define OMAP4430_WKUPDEP_MCSPI4_MPU_SHIFT 0
  1532. #define OMAP4430_WKUPDEP_MCSPI4_MPU_MASK (1 << 0)
  1533. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1534. #define OMAP4430_WKUPDEP_MCSPI4_SDMA_SHIFT 3
  1535. #define OMAP4430_WKUPDEP_MCSPI4_SDMA_MASK (1 << 3)
  1536. /* Used by PM_L3INIT_MMC1_WKDEP */
  1537. #define OMAP4430_WKUPDEP_MMC1_DUCATI_SHIFT 1
  1538. #define OMAP4430_WKUPDEP_MMC1_DUCATI_MASK (1 << 1)
  1539. /* Used by PM_L3INIT_MMC1_WKDEP */
  1540. #define OMAP4430_WKUPDEP_MMC1_MPU_SHIFT 0
  1541. #define OMAP4430_WKUPDEP_MMC1_MPU_MASK (1 << 0)
  1542. /* Used by PM_L3INIT_MMC1_WKDEP */
  1543. #define OMAP4430_WKUPDEP_MMC1_SDMA_SHIFT 3
  1544. #define OMAP4430_WKUPDEP_MMC1_SDMA_MASK (1 << 3)
  1545. /* Used by PM_L3INIT_MMC1_WKDEP */
  1546. #define OMAP4430_WKUPDEP_MMC1_TESLA_SHIFT 2
  1547. #define OMAP4430_WKUPDEP_MMC1_TESLA_MASK (1 << 2)
  1548. /* Used by PM_L3INIT_MMC2_WKDEP */
  1549. #define OMAP4430_WKUPDEP_MMC2_DUCATI_SHIFT 1
  1550. #define OMAP4430_WKUPDEP_MMC2_DUCATI_MASK (1 << 1)
  1551. /* Used by PM_L3INIT_MMC2_WKDEP */
  1552. #define OMAP4430_WKUPDEP_MMC2_MPU_SHIFT 0
  1553. #define OMAP4430_WKUPDEP_MMC2_MPU_MASK (1 << 0)
  1554. /* Used by PM_L3INIT_MMC2_WKDEP */
  1555. #define OMAP4430_WKUPDEP_MMC2_SDMA_SHIFT 3
  1556. #define OMAP4430_WKUPDEP_MMC2_SDMA_MASK (1 << 3)
  1557. /* Used by PM_L3INIT_MMC2_WKDEP */
  1558. #define OMAP4430_WKUPDEP_MMC2_TESLA_SHIFT 2
  1559. #define OMAP4430_WKUPDEP_MMC2_TESLA_MASK (1 << 2)
  1560. /* Used by PM_L3INIT_MMC6_WKDEP */
  1561. #define OMAP4430_WKUPDEP_MMC6_DUCATI_SHIFT 1
  1562. #define OMAP4430_WKUPDEP_MMC6_DUCATI_MASK (1 << 1)
  1563. /* Used by PM_L3INIT_MMC6_WKDEP */
  1564. #define OMAP4430_WKUPDEP_MMC6_MPU_SHIFT 0
  1565. #define OMAP4430_WKUPDEP_MMC6_MPU_MASK (1 << 0)
  1566. /* Used by PM_L3INIT_MMC6_WKDEP */
  1567. #define OMAP4430_WKUPDEP_MMC6_TESLA_SHIFT 2
  1568. #define OMAP4430_WKUPDEP_MMC6_TESLA_MASK (1 << 2)
  1569. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1570. #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_SHIFT 1
  1571. #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_MASK (1 << 1)
  1572. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1573. #define OMAP4430_WKUPDEP_MMCSD3_MPU_SHIFT 0
  1574. #define OMAP4430_WKUPDEP_MMCSD3_MPU_MASK (1 << 0)
  1575. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1576. #define OMAP4430_WKUPDEP_MMCSD3_SDMA_SHIFT 3
  1577. #define OMAP4430_WKUPDEP_MMCSD3_SDMA_MASK (1 << 3)
  1578. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1579. #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_SHIFT 1
  1580. #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_MASK (1 << 1)
  1581. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1582. #define OMAP4430_WKUPDEP_MMCSD4_MPU_SHIFT 0
  1583. #define OMAP4430_WKUPDEP_MMCSD4_MPU_MASK (1 << 0)
  1584. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1585. #define OMAP4430_WKUPDEP_MMCSD4_SDMA_SHIFT 3
  1586. #define OMAP4430_WKUPDEP_MMCSD4_SDMA_MASK (1 << 3)
  1587. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1588. #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_SHIFT 1
  1589. #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_MASK (1 << 1)
  1590. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1591. #define OMAP4430_WKUPDEP_MMCSD5_MPU_SHIFT 0
  1592. #define OMAP4430_WKUPDEP_MMCSD5_MPU_MASK (1 << 0)
  1593. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1594. #define OMAP4430_WKUPDEP_MMCSD5_SDMA_SHIFT 3
  1595. #define OMAP4430_WKUPDEP_MMCSD5_SDMA_MASK (1 << 3)
  1596. /* Used by PM_L3INIT_PCIESS_WKDEP */
  1597. #define OMAP4430_WKUPDEP_PCIESS_MPU_SHIFT 0
  1598. #define OMAP4430_WKUPDEP_PCIESS_MPU_MASK (1 << 0)
  1599. /* Used by PM_L3INIT_PCIESS_WKDEP */
  1600. #define OMAP4430_WKUPDEP_PCIESS_TESLA_SHIFT 2
  1601. #define OMAP4430_WKUPDEP_PCIESS_TESLA_MASK (1 << 2)
  1602. /* Used by PM_ABE_PDM_WKDEP */
  1603. #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_SHIFT 7
  1604. #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_MASK (1 << 7)
  1605. /* Used by PM_ABE_PDM_WKDEP */
  1606. #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_SHIFT 6
  1607. #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_MASK (1 << 6)
  1608. /* Used by PM_ABE_PDM_WKDEP */
  1609. #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_SHIFT 0
  1610. #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_MASK (1 << 0)
  1611. /* Used by PM_ABE_PDM_WKDEP */
  1612. #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_SHIFT 2
  1613. #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_MASK (1 << 2)
  1614. /* Used by PM_WKUP_RTC_WKDEP */
  1615. #define OMAP4430_WKUPDEP_RTC_MPU_SHIFT 0
  1616. #define OMAP4430_WKUPDEP_RTC_MPU_MASK (1 << 0)
  1617. /* Used by PM_L3INIT_SATA_WKDEP */
  1618. #define OMAP4430_WKUPDEP_SATA_MPU_SHIFT 0
  1619. #define OMAP4430_WKUPDEP_SATA_MPU_MASK (1 << 0)
  1620. /* Used by PM_L3INIT_SATA_WKDEP */
  1621. #define OMAP4430_WKUPDEP_SATA_TESLA_SHIFT 2
  1622. #define OMAP4430_WKUPDEP_SATA_TESLA_MASK (1 << 2)
  1623. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1624. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_SHIFT 7
  1625. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_MASK (1 << 7)
  1626. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1627. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_SHIFT 6
  1628. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_MASK (1 << 6)
  1629. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1630. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_SHIFT 0
  1631. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_MASK (1 << 0)
  1632. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1633. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_SHIFT 2
  1634. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_MASK (1 << 2)
  1635. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1636. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_SHIFT 7
  1637. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_MASK (1 << 7)
  1638. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1639. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_SHIFT 6
  1640. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_MASK (1 << 6)
  1641. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1642. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_SHIFT 0
  1643. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_MASK (1 << 0)
  1644. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1645. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_SHIFT 2
  1646. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_MASK (1 << 2)
  1647. /* Used by PM_ALWON_SR_CORE_WKDEP */
  1648. #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_SHIFT 1
  1649. #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_MASK (1 << 1)
  1650. /* Used by PM_ALWON_SR_CORE_WKDEP */
  1651. #define OMAP4430_WKUPDEP_SR_CORE_MPU_SHIFT 0
  1652. #define OMAP4430_WKUPDEP_SR_CORE_MPU_MASK (1 << 0)
  1653. /* Used by PM_ALWON_SR_IVA_WKDEP */
  1654. #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_SHIFT 1
  1655. #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_MASK (1 << 1)
  1656. /* Used by PM_ALWON_SR_IVA_WKDEP */
  1657. #define OMAP4430_WKUPDEP_SR_IVA_MPU_SHIFT 0
  1658. #define OMAP4430_WKUPDEP_SR_IVA_MPU_MASK (1 << 0)
  1659. /* Used by PM_ALWON_SR_MPU_WKDEP */
  1660. #define OMAP4430_WKUPDEP_SR_MPU_MPU_SHIFT 0
  1661. #define OMAP4430_WKUPDEP_SR_MPU_MPU_MASK (1 << 0)
  1662. /* Used by PM_WKUP_TIMER12_WKDEP */
  1663. #define OMAP4430_WKUPDEP_TIMER12_MPU_SHIFT 0
  1664. #define OMAP4430_WKUPDEP_TIMER12_MPU_MASK (1 << 0)
  1665. /* Used by PM_WKUP_TIMER1_WKDEP */
  1666. #define OMAP4430_WKUPDEP_TIMER1_MPU_SHIFT 0
  1667. #define OMAP4430_WKUPDEP_TIMER1_MPU_MASK (1 << 0)
  1668. /* Used by PM_ABE_TIMER5_WKDEP */
  1669. #define OMAP4430_WKUPDEP_TIMER5_MPU_SHIFT 0
  1670. #define OMAP4430_WKUPDEP_TIMER5_MPU_MASK (1 << 0)
  1671. /* Used by PM_ABE_TIMER5_WKDEP */
  1672. #define OMAP4430_WKUPDEP_TIMER5_TESLA_SHIFT 2
  1673. #define OMAP4430_WKUPDEP_TIMER5_TESLA_MASK (1 << 2)
  1674. /* Used by PM_ABE_TIMER6_WKDEP */
  1675. #define OMAP4430_WKUPDEP_TIMER6_MPU_SHIFT 0
  1676. #define OMAP4430_WKUPDEP_TIMER6_MPU_MASK (1 << 0)
  1677. /* Used by PM_ABE_TIMER6_WKDEP */
  1678. #define OMAP4430_WKUPDEP_TIMER6_TESLA_SHIFT 2
  1679. #define OMAP4430_WKUPDEP_TIMER6_TESLA_MASK (1 << 2)
  1680. /* Used by PM_ABE_TIMER7_WKDEP */
  1681. #define OMAP4430_WKUPDEP_TIMER7_MPU_SHIFT 0
  1682. #define OMAP4430_WKUPDEP_TIMER7_MPU_MASK (1 << 0)
  1683. /* Used by PM_ABE_TIMER7_WKDEP */
  1684. #define OMAP4430_WKUPDEP_TIMER7_TESLA_SHIFT 2
  1685. #define OMAP4430_WKUPDEP_TIMER7_TESLA_MASK (1 << 2)
  1686. /* Used by PM_ABE_TIMER8_WKDEP */
  1687. #define OMAP4430_WKUPDEP_TIMER8_MPU_SHIFT 0
  1688. #define OMAP4430_WKUPDEP_TIMER8_MPU_MASK (1 << 0)
  1689. /* Used by PM_ABE_TIMER8_WKDEP */
  1690. #define OMAP4430_WKUPDEP_TIMER8_TESLA_SHIFT 2
  1691. #define OMAP4430_WKUPDEP_TIMER8_TESLA_MASK (1 << 2)
  1692. /* Used by PM_L4PER_UART1_WKDEP */
  1693. #define OMAP4430_WKUPDEP_UART1_MPU_SHIFT 0
  1694. #define OMAP4430_WKUPDEP_UART1_MPU_MASK (1 << 0)
  1695. /* Used by PM_L4PER_UART1_WKDEP */
  1696. #define OMAP4430_WKUPDEP_UART1_SDMA_SHIFT 3
  1697. #define OMAP4430_WKUPDEP_UART1_SDMA_MASK (1 << 3)
  1698. /* Used by PM_L4PER_UART2_WKDEP */
  1699. #define OMAP4430_WKUPDEP_UART2_MPU_SHIFT 0
  1700. #define OMAP4430_WKUPDEP_UART2_MPU_MASK (1 << 0)
  1701. /* Used by PM_L4PER_UART2_WKDEP */
  1702. #define OMAP4430_WKUPDEP_UART2_SDMA_SHIFT 3
  1703. #define OMAP4430_WKUPDEP_UART2_SDMA_MASK (1 << 3)
  1704. /* Used by PM_L4PER_UART3_WKDEP */
  1705. #define OMAP4430_WKUPDEP_UART3_DUCATI_SHIFT 1
  1706. #define OMAP4430_WKUPDEP_UART3_DUCATI_MASK (1 << 1)
  1707. /* Used by PM_L4PER_UART3_WKDEP */
  1708. #define OMAP4430_WKUPDEP_UART3_MPU_SHIFT 0
  1709. #define OMAP4430_WKUPDEP_UART3_MPU_MASK (1 << 0)
  1710. /* Used by PM_L4PER_UART3_WKDEP */
  1711. #define OMAP4430_WKUPDEP_UART3_SDMA_SHIFT 3
  1712. #define OMAP4430_WKUPDEP_UART3_SDMA_MASK (1 << 3)
  1713. /* Used by PM_L4PER_UART3_WKDEP */
  1714. #define OMAP4430_WKUPDEP_UART3_TESLA_SHIFT 2
  1715. #define OMAP4430_WKUPDEP_UART3_TESLA_MASK (1 << 2)
  1716. /* Used by PM_L4PER_UART4_WKDEP */
  1717. #define OMAP4430_WKUPDEP_UART4_MPU_SHIFT 0
  1718. #define OMAP4430_WKUPDEP_UART4_MPU_MASK (1 << 0)
  1719. /* Used by PM_L4PER_UART4_WKDEP */
  1720. #define OMAP4430_WKUPDEP_UART4_SDMA_SHIFT 3
  1721. #define OMAP4430_WKUPDEP_UART4_SDMA_MASK (1 << 3)
  1722. /* Used by PM_L3INIT_UNIPRO1_WKDEP */
  1723. #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_SHIFT 1
  1724. #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_MASK (1 << 1)
  1725. /* Used by PM_L3INIT_UNIPRO1_WKDEP */
  1726. #define OMAP4430_WKUPDEP_UNIPRO1_MPU_SHIFT 0
  1727. #define OMAP4430_WKUPDEP_UNIPRO1_MPU_MASK (1 << 0)
  1728. /* Used by PM_L3INIT_USB_HOST_WKDEP */
  1729. #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_SHIFT 1
  1730. #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_MASK (1 << 1)
  1731. /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
  1732. #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_SHIFT 1
  1733. #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_MASK (1 << 1)
  1734. /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
  1735. #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_SHIFT 0
  1736. #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_MASK (1 << 0)
  1737. /* Used by PM_L3INIT_USB_HOST_WKDEP */
  1738. #define OMAP4430_WKUPDEP_USB_HOST_MPU_SHIFT 0
  1739. #define OMAP4430_WKUPDEP_USB_HOST_MPU_MASK (1 << 0)
  1740. /* Used by PM_L3INIT_USB_OTG_WKDEP */
  1741. #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_SHIFT 1
  1742. #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_MASK (1 << 1)
  1743. /* Used by PM_L3INIT_USB_OTG_WKDEP */
  1744. #define OMAP4430_WKUPDEP_USB_OTG_MPU_SHIFT 0
  1745. #define OMAP4430_WKUPDEP_USB_OTG_MPU_MASK (1 << 0)
  1746. /* Used by PM_L3INIT_USB_TLL_WKDEP */
  1747. #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_SHIFT 1
  1748. #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_MASK (1 << 1)
  1749. /* Used by PM_L3INIT_USB_TLL_WKDEP */
  1750. #define OMAP4430_WKUPDEP_USB_TLL_MPU_SHIFT 0
  1751. #define OMAP4430_WKUPDEP_USB_TLL_MPU_MASK (1 << 0)
  1752. /* Used by PM_WKUP_USIM_WKDEP */
  1753. #define OMAP4430_WKUPDEP_USIM_MPU_SHIFT 0
  1754. #define OMAP4430_WKUPDEP_USIM_MPU_MASK (1 << 0)
  1755. /* Used by PM_WKUP_USIM_WKDEP */
  1756. #define OMAP4430_WKUPDEP_USIM_SDMA_SHIFT 3
  1757. #define OMAP4430_WKUPDEP_USIM_SDMA_MASK (1 << 3)
  1758. /* Used by PM_WKUP_WDT2_WKDEP */
  1759. #define OMAP4430_WKUPDEP_WDT2_DUCATI_SHIFT 1
  1760. #define OMAP4430_WKUPDEP_WDT2_DUCATI_MASK (1 << 1)
  1761. /* Used by PM_WKUP_WDT2_WKDEP */
  1762. #define OMAP4430_WKUPDEP_WDT2_MPU_SHIFT 0
  1763. #define OMAP4430_WKUPDEP_WDT2_MPU_MASK (1 << 0)
  1764. /* Used by PM_ABE_WDT3_WKDEP */
  1765. #define OMAP4430_WKUPDEP_WDT3_MPU_SHIFT 0
  1766. #define OMAP4430_WKUPDEP_WDT3_MPU_MASK (1 << 0)
  1767. /* Used by PM_L3INIT_HSI_WKDEP */
  1768. #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_SHIFT 8
  1769. #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_MASK (1 << 8)
  1770. /* Used by PM_L3INIT_XHPI_WKDEP */
  1771. #define OMAP4430_WKUPDEP_XHPI_DUCATI_SHIFT 1
  1772. #define OMAP4430_WKUPDEP_XHPI_DUCATI_MASK (1 << 1)
  1773. /* Used by PRM_IO_PMCTRL */
  1774. #define OMAP4430_WUCLK_CTRL_SHIFT 8
  1775. #define OMAP4430_WUCLK_CTRL_MASK (1 << 8)
  1776. /* Used by PRM_IO_PMCTRL */
  1777. #define OMAP4430_WUCLK_STATUS_SHIFT 9
  1778. #define OMAP4430_WUCLK_STATUS_MASK (1 << 9)
  1779. /* Used by REVISION_PRM */
  1780. #define OMAP4430_X_MAJOR_SHIFT 8
  1781. #define OMAP4430_X_MAJOR_MASK (0x7 << 8)
  1782. /* Used by REVISION_PRM */
  1783. #define OMAP4430_Y_MINOR_SHIFT 0
  1784. #define OMAP4430_Y_MINOR_MASK (0x3f << 0)
  1785. #endif