pm24xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * OMAP2 Power Management Routines
  3. *
  4. * Copyright (C) 2005 Texas Instruments, Inc.
  5. * Copyright (C) 2006-2008 Nokia Corporation
  6. *
  7. * Written by:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Tony Lindgren
  10. * Juha Yrjola
  11. * Amit Kucheria <amit.kucheria@nokia.com>
  12. * Igor Stoppa <igor.stoppa@nokia.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/suspend.h>
  21. #include <linux/sched.h>
  22. #include <linux/proc_fs.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sysfs.h>
  25. #include <linux/module.h>
  26. #include <linux/delay.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/time.h>
  31. #include <linux/gpio.h>
  32. #include <linux/console.h>
  33. #include <asm/mach/time.h>
  34. #include <asm/mach/irq.h>
  35. #include <asm/mach-types.h>
  36. #include <mach/irqs.h>
  37. #include <plat/clock.h>
  38. #include <plat/sram.h>
  39. #include <plat/dma.h>
  40. #include <plat/board.h>
  41. #include "prm.h"
  42. #include "prm-regbits-24xx.h"
  43. #include "cm.h"
  44. #include "cm-regbits-24xx.h"
  45. #include "sdrc.h"
  46. #include "pm.h"
  47. #include "control.h"
  48. #include <plat/powerdomain.h>
  49. #include <plat/clockdomain.h>
  50. static void (*omap2_sram_idle)(void);
  51. static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl,
  52. void __iomem *sdrc_power);
  53. static struct powerdomain *mpu_pwrdm, *core_pwrdm;
  54. static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm;
  55. static struct clk *osc_ck, *emul_ck;
  56. static int omap2_fclks_active(void)
  57. {
  58. u32 f1, f2;
  59. f1 = cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  60. f2 = cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  61. /* Ignore UART clocks. These are handled by UART core (serial.c) */
  62. f1 &= ~(OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_UART2_MASK);
  63. f2 &= ~OMAP24XX_EN_UART3_MASK;
  64. if (f1 | f2)
  65. return 1;
  66. return 0;
  67. }
  68. static void omap2_enter_full_retention(void)
  69. {
  70. u32 l;
  71. struct timespec ts_preidle, ts_postidle, ts_idle;
  72. /* There is 1 reference hold for all children of the oscillator
  73. * clock, the following will remove it. If no one else uses the
  74. * oscillator itself it will be disabled if/when we enter retention
  75. * mode.
  76. */
  77. clk_disable(osc_ck);
  78. /* Clear old wake-up events */
  79. /* REVISIT: These write to reserved bits? */
  80. prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  81. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  82. prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
  83. /*
  84. * Set MPU powerdomain's next power state to RETENTION;
  85. * preserve logic state during retention
  86. */
  87. pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
  88. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
  89. /* Workaround to kill USB */
  90. l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL;
  91. omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0);
  92. omap2_gpio_prepare_for_idle(PWRDM_POWER_RET);
  93. if (omap2_pm_debug) {
  94. omap2_pm_dump(0, 0, 0);
  95. getnstimeofday(&ts_preidle);
  96. }
  97. /* One last check for pending IRQs to avoid extra latency due
  98. * to sleeping unnecessarily. */
  99. if (omap_irq_pending())
  100. goto no_sleep;
  101. /* Block console output in case it is on one of the OMAP UARTs */
  102. if (try_acquire_console_sem())
  103. goto no_sleep;
  104. omap_uart_prepare_idle(0);
  105. omap_uart_prepare_idle(1);
  106. omap_uart_prepare_idle(2);
  107. /* Jump to SRAM suspend code */
  108. omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL),
  109. OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL),
  110. OMAP_SDRC_REGADDR(SDRC_POWER));
  111. omap_uart_resume_idle(2);
  112. omap_uart_resume_idle(1);
  113. omap_uart_resume_idle(0);
  114. release_console_sem();
  115. no_sleep:
  116. if (omap2_pm_debug) {
  117. unsigned long long tmp;
  118. getnstimeofday(&ts_postidle);
  119. ts_idle = timespec_sub(ts_postidle, ts_preidle);
  120. tmp = timespec_to_ns(&ts_idle) * NSEC_PER_USEC;
  121. omap2_pm_dump(0, 1, tmp);
  122. }
  123. omap2_gpio_resume_after_idle();
  124. clk_enable(osc_ck);
  125. /* clear CORE wake-up events */
  126. prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  127. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  128. /* wakeup domain events - bit 1: GPT1, bit5 GPIO */
  129. prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST);
  130. /* MPU domain wake events */
  131. l = prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  132. if (l & 0x01)
  133. prm_write_mod_reg(0x01, OCP_MOD,
  134. OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  135. if (l & 0x20)
  136. prm_write_mod_reg(0x20, OCP_MOD,
  137. OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  138. /* Mask future PRCM-to-MPU interrupts */
  139. prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  140. }
  141. static int omap2_i2c_active(void)
  142. {
  143. u32 l;
  144. l = cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  145. return l & (OMAP2420_EN_I2C2_MASK | OMAP2420_EN_I2C1_MASK);
  146. }
  147. static int sti_console_enabled;
  148. static int omap2_allow_mpu_retention(void)
  149. {
  150. u32 l;
  151. /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
  152. l = cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  153. if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
  154. OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
  155. OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
  156. return 0;
  157. /* Check for UART3. */
  158. l = cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  159. if (l & OMAP24XX_EN_UART3_MASK)
  160. return 0;
  161. if (sti_console_enabled)
  162. return 0;
  163. return 1;
  164. }
  165. static void omap2_enter_mpu_retention(void)
  166. {
  167. int only_idle = 0;
  168. struct timespec ts_preidle, ts_postidle, ts_idle;
  169. /* Putting MPU into the WFI state while a transfer is active
  170. * seems to cause the I2C block to timeout. Why? Good question. */
  171. if (omap2_i2c_active())
  172. return;
  173. /* The peripherals seem not to be able to wake up the MPU when
  174. * it is in retention mode. */
  175. if (omap2_allow_mpu_retention()) {
  176. /* REVISIT: These write to reserved bits? */
  177. prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  178. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  179. prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
  180. /* Try to enter MPU retention */
  181. prm_write_mod_reg((0x01 << OMAP_POWERSTATE_SHIFT) |
  182. OMAP_LOGICRETSTATE_MASK,
  183. MPU_MOD, OMAP2_PM_PWSTCTRL);
  184. } else {
  185. /* Block MPU retention */
  186. prm_write_mod_reg(OMAP_LOGICRETSTATE_MASK, MPU_MOD,
  187. OMAP2_PM_PWSTCTRL);
  188. only_idle = 1;
  189. }
  190. if (omap2_pm_debug) {
  191. omap2_pm_dump(only_idle ? 2 : 1, 0, 0);
  192. getnstimeofday(&ts_preidle);
  193. }
  194. omap2_sram_idle();
  195. if (omap2_pm_debug) {
  196. unsigned long long tmp;
  197. getnstimeofday(&ts_postidle);
  198. ts_idle = timespec_sub(ts_postidle, ts_preidle);
  199. tmp = timespec_to_ns(&ts_idle) * NSEC_PER_USEC;
  200. omap2_pm_dump(only_idle ? 2 : 1, 1, tmp);
  201. }
  202. }
  203. static int omap2_can_sleep(void)
  204. {
  205. if (omap2_fclks_active())
  206. return 0;
  207. if (!omap_uart_can_sleep())
  208. return 0;
  209. if (osc_ck->usecount > 1)
  210. return 0;
  211. if (omap_dma_running())
  212. return 0;
  213. return 1;
  214. }
  215. static void omap2_pm_idle(void)
  216. {
  217. local_irq_disable();
  218. local_fiq_disable();
  219. if (!omap2_can_sleep()) {
  220. if (omap_irq_pending())
  221. goto out;
  222. omap2_enter_mpu_retention();
  223. goto out;
  224. }
  225. if (omap_irq_pending())
  226. goto out;
  227. omap2_enter_full_retention();
  228. out:
  229. local_fiq_enable();
  230. local_irq_enable();
  231. }
  232. static int omap2_pm_prepare(void)
  233. {
  234. /* We cannot sleep in idle until we have resumed */
  235. disable_hlt();
  236. return 0;
  237. }
  238. static int omap2_pm_suspend(void)
  239. {
  240. u32 wken_wkup, mir1;
  241. wken_wkup = prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  242. wken_wkup &= ~OMAP24XX_EN_GPT1_MASK;
  243. prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN);
  244. /* Mask GPT1 */
  245. mir1 = omap_readl(0x480fe0a4);
  246. omap_writel(1 << 5, 0x480fe0ac);
  247. omap_uart_prepare_suspend();
  248. omap2_enter_full_retention();
  249. omap_writel(mir1, 0x480fe0a4);
  250. prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN);
  251. return 0;
  252. }
  253. static int omap2_pm_enter(suspend_state_t state)
  254. {
  255. int ret = 0;
  256. switch (state) {
  257. case PM_SUSPEND_STANDBY:
  258. case PM_SUSPEND_MEM:
  259. ret = omap2_pm_suspend();
  260. break;
  261. default:
  262. ret = -EINVAL;
  263. }
  264. return ret;
  265. }
  266. static void omap2_pm_finish(void)
  267. {
  268. enable_hlt();
  269. }
  270. static struct platform_suspend_ops omap_pm_ops = {
  271. .prepare = omap2_pm_prepare,
  272. .enter = omap2_pm_enter,
  273. .finish = omap2_pm_finish,
  274. .valid = suspend_valid_only_mem,
  275. };
  276. /* XXX This function should be shareable between OMAP2xxx and OMAP3 */
  277. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  278. {
  279. clkdm_clear_all_wkdeps(clkdm);
  280. clkdm_clear_all_sleepdeps(clkdm);
  281. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  282. omap2_clkdm_allow_idle(clkdm);
  283. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  284. atomic_read(&clkdm->usecount) == 0)
  285. omap2_clkdm_sleep(clkdm);
  286. return 0;
  287. }
  288. static void __init prcm_setup_regs(void)
  289. {
  290. int i, num_mem_banks;
  291. struct powerdomain *pwrdm;
  292. /* Enable autoidle */
  293. prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD,
  294. OMAP2_PRCM_SYSCONFIG_OFFSET);
  295. /*
  296. * Set CORE powerdomain memory banks to retain their contents
  297. * during RETENTION
  298. */
  299. num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm);
  300. for (i = 0; i < num_mem_banks; i++)
  301. pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET);
  302. /* Set CORE powerdomain's next power state to RETENTION */
  303. pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET);
  304. /*
  305. * Set MPU powerdomain's next power state to RETENTION;
  306. * preserve logic state during retention
  307. */
  308. pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
  309. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
  310. /* Force-power down DSP, GFX powerdomains */
  311. pwrdm = clkdm_get_pwrdm(dsp_clkdm);
  312. pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
  313. omap2_clkdm_sleep(dsp_clkdm);
  314. pwrdm = clkdm_get_pwrdm(gfx_clkdm);
  315. pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
  316. omap2_clkdm_sleep(gfx_clkdm);
  317. /*
  318. * Clear clockdomain wakeup dependencies and enable
  319. * hardware-supervised idle for all clkdms
  320. */
  321. clkdm_for_each(clkdms_setup, NULL);
  322. clkdm_add_wkdep(mpu_clkdm, wkup_clkdm);
  323. /* Enable clock autoidle for all domains */
  324. cm_write_mod_reg(OMAP24XX_AUTO_CAM_MASK |
  325. OMAP24XX_AUTO_MAILBOXES_MASK |
  326. OMAP24XX_AUTO_WDT4_MASK |
  327. OMAP2420_AUTO_WDT3_MASK |
  328. OMAP24XX_AUTO_MSPRO_MASK |
  329. OMAP2420_AUTO_MMC_MASK |
  330. OMAP24XX_AUTO_FAC_MASK |
  331. OMAP2420_AUTO_EAC_MASK |
  332. OMAP24XX_AUTO_HDQ_MASK |
  333. OMAP24XX_AUTO_UART2_MASK |
  334. OMAP24XX_AUTO_UART1_MASK |
  335. OMAP24XX_AUTO_I2C2_MASK |
  336. OMAP24XX_AUTO_I2C1_MASK |
  337. OMAP24XX_AUTO_MCSPI2_MASK |
  338. OMAP24XX_AUTO_MCSPI1_MASK |
  339. OMAP24XX_AUTO_MCBSP2_MASK |
  340. OMAP24XX_AUTO_MCBSP1_MASK |
  341. OMAP24XX_AUTO_GPT12_MASK |
  342. OMAP24XX_AUTO_GPT11_MASK |
  343. OMAP24XX_AUTO_GPT10_MASK |
  344. OMAP24XX_AUTO_GPT9_MASK |
  345. OMAP24XX_AUTO_GPT8_MASK |
  346. OMAP24XX_AUTO_GPT7_MASK |
  347. OMAP24XX_AUTO_GPT6_MASK |
  348. OMAP24XX_AUTO_GPT5_MASK |
  349. OMAP24XX_AUTO_GPT4_MASK |
  350. OMAP24XX_AUTO_GPT3_MASK |
  351. OMAP24XX_AUTO_GPT2_MASK |
  352. OMAP2420_AUTO_VLYNQ_MASK |
  353. OMAP24XX_AUTO_DSS_MASK,
  354. CORE_MOD, CM_AUTOIDLE1);
  355. cm_write_mod_reg(OMAP24XX_AUTO_UART3_MASK |
  356. OMAP24XX_AUTO_SSI_MASK |
  357. OMAP24XX_AUTO_USB_MASK,
  358. CORE_MOD, CM_AUTOIDLE2);
  359. cm_write_mod_reg(OMAP24XX_AUTO_SDRC_MASK |
  360. OMAP24XX_AUTO_GPMC_MASK |
  361. OMAP24XX_AUTO_SDMA_MASK,
  362. CORE_MOD, CM_AUTOIDLE3);
  363. cm_write_mod_reg(OMAP24XX_AUTO_PKA_MASK |
  364. OMAP24XX_AUTO_AES_MASK |
  365. OMAP24XX_AUTO_RNG_MASK |
  366. OMAP24XX_AUTO_SHA_MASK |
  367. OMAP24XX_AUTO_DES_MASK,
  368. CORE_MOD, OMAP24XX_CM_AUTOIDLE4);
  369. cm_write_mod_reg(OMAP2420_AUTO_DSP_IPI_MASK, OMAP24XX_DSP_MOD,
  370. CM_AUTOIDLE);
  371. /* Put DPLL and both APLLs into autoidle mode */
  372. cm_write_mod_reg((0x03 << OMAP24XX_AUTO_DPLL_SHIFT) |
  373. (0x03 << OMAP24XX_AUTO_96M_SHIFT) |
  374. (0x03 << OMAP24XX_AUTO_54M_SHIFT),
  375. PLL_MOD, CM_AUTOIDLE);
  376. cm_write_mod_reg(OMAP24XX_AUTO_OMAPCTRL_MASK |
  377. OMAP24XX_AUTO_WDT1_MASK |
  378. OMAP24XX_AUTO_MPU_WDT_MASK |
  379. OMAP24XX_AUTO_GPIOS_MASK |
  380. OMAP24XX_AUTO_32KSYNC_MASK |
  381. OMAP24XX_AUTO_GPT1_MASK,
  382. WKUP_MOD, CM_AUTOIDLE);
  383. /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk
  384. * stabilisation */
  385. prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
  386. OMAP2_PRCM_CLKSSETUP_OFFSET);
  387. /* Configure automatic voltage transition */
  388. prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
  389. OMAP2_PRCM_VOLTSETUP_OFFSET);
  390. prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK |
  391. (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) |
  392. OMAP24XX_MEMRETCTRL_MASK |
  393. (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) |
  394. (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT),
  395. OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET);
  396. /* Enable wake-up events */
  397. prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK,
  398. WKUP_MOD, PM_WKEN);
  399. }
  400. static int __init omap2_pm_init(void)
  401. {
  402. u32 l;
  403. if (!cpu_is_omap24xx())
  404. return -ENODEV;
  405. printk(KERN_INFO "Power Management for OMAP2 initializing\n");
  406. l = prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET);
  407. printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
  408. /* Look up important powerdomains */
  409. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  410. if (!mpu_pwrdm)
  411. pr_err("PM: mpu_pwrdm not found\n");
  412. core_pwrdm = pwrdm_lookup("core_pwrdm");
  413. if (!core_pwrdm)
  414. pr_err("PM: core_pwrdm not found\n");
  415. /* Look up important clockdomains */
  416. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  417. if (!mpu_clkdm)
  418. pr_err("PM: mpu_clkdm not found\n");
  419. wkup_clkdm = clkdm_lookup("wkup_clkdm");
  420. if (!wkup_clkdm)
  421. pr_err("PM: wkup_clkdm not found\n");
  422. dsp_clkdm = clkdm_lookup("dsp_clkdm");
  423. if (!dsp_clkdm)
  424. pr_err("PM: dsp_clkdm not found\n");
  425. gfx_clkdm = clkdm_lookup("gfx_clkdm");
  426. if (!gfx_clkdm)
  427. pr_err("PM: gfx_clkdm not found\n");
  428. osc_ck = clk_get(NULL, "osc_ck");
  429. if (IS_ERR(osc_ck)) {
  430. printk(KERN_ERR "could not get osc_ck\n");
  431. return -ENODEV;
  432. }
  433. if (cpu_is_omap242x()) {
  434. emul_ck = clk_get(NULL, "emul_ck");
  435. if (IS_ERR(emul_ck)) {
  436. printk(KERN_ERR "could not get emul_ck\n");
  437. clk_put(osc_ck);
  438. return -ENODEV;
  439. }
  440. }
  441. prcm_setup_regs();
  442. /* Hack to prevent MPU retention when STI console is enabled. */
  443. {
  444. const struct omap_sti_console_config *sti;
  445. sti = omap_get_config(OMAP_TAG_STI_CONSOLE,
  446. struct omap_sti_console_config);
  447. if (sti != NULL && sti->enable)
  448. sti_console_enabled = 1;
  449. }
  450. /*
  451. * We copy the assembler sleep/wakeup routines to SRAM.
  452. * These routines need to be in SRAM as that's the only
  453. * memory the MPU can see when it wakes up.
  454. */
  455. if (cpu_is_omap24xx()) {
  456. omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend,
  457. omap24xx_idle_loop_suspend_sz);
  458. omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend,
  459. omap24xx_cpu_suspend_sz);
  460. }
  461. suspend_set_ops(&omap_pm_ops);
  462. pm_idle = omap2_pm_idle;
  463. return 0;
  464. }
  465. late_initcall(omap2_pm_init);