123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527 |
- /*
- * OMAP44xx Clock Management register bits
- *
- * Copyright (C) 2009-2010 Texas Instruments, Inc.
- * Copyright (C) 2009-2010 Nokia Corporation
- *
- * Paul Walmsley (paul@pwsan.com)
- * Rajendra Nayak (rnayak@ti.com)
- * Benoit Cousson (b-cousson@ti.com)
- *
- * This file is automatically generated from the OMAP hardware databases.
- * We respectfully ask that any modifications to this file be coordinated
- * with the public linux-omap@vger.kernel.org mailing list and the
- * authors above to ensure that the autogeneration scripts are kept
- * up-to-date with the file contents.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
- #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
- #include "cm.h"
- /*
- * Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP,
- * CM_TESLA_DYNAMICDEP
- */
- #define OMAP4430_ABE_DYNDEP_SHIFT 3
- #define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
- /*
- * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
- * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_ABE_STATDEP_SHIFT 3
- #define OMAP4430_ABE_STATDEP_MASK (1 << 3)
- /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
- #define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
- #define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
- /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
- #define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
- #define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
- /*
- * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
- * CM_AUTOIDLE_DPLL_CORE_RESTORE, CM_AUTOIDLE_DPLL_DDRPHY,
- * CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER,
- * CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
- */
- #define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
- #define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
- /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
- #define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
- #define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
- /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
- #define OMAP4430_CEFUSE_STATDEP_SHIFT 17
- #define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
- /* Used by CM1_ABE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
- #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
- /* Used by CM1_ABE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
- #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
- /* Used by CM_WKUP_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
- /* Used by CM1_ABE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
- /* Used by CM1_ABE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
- /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
- /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
- #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
- /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
- #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
- /* Used by CM_CAM_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
- /* Used by CM_ALWON_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
- #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
- /* Used by CM_EMU_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
- /* Used by CM_CEFUSE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
- /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
- #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
- #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
- #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
- /* Used by CM_DSS_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
- /* Used by CM_DSS_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
- /* Used by CM_DUCATI_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
- /* Used by CM_EMU_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
- /* Used by CM_CAM_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
- #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
- /* Used by CM1_ABE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
- /* Used by CM_DSS_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
- #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
- #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
- #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
- #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
- #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
- #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
- #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
- #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
- #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
- #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
- #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
- #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
- /* Used by CM_CAM_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
- /* Used by CM_IVAHD_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
- /* Used by CM_D2D_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
- /* Used by CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
- /* Used by CM_L3_2_CLKSTCTRL, CM_L3_2_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
- /* Used by CM_D2D_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
- /* Used by CM_SDMA_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
- /* Used by CM_DSS_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
- /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
- /* Used by CM_GFX_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
- /* Used by CM_L3INSTR_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
- /* Used by CM_L4SEC_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
- /* Used by CM_ALWON_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
- /* Used by CM_CEFUSE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
- /* Used by CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
- /* Used by CM_D2D_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
- /* Used by CM_L4SEC_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
- /* Used by CM_WKUP_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
- #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
- /* Used by CM_MPU_CLKSTCTRL, CM_MPU_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
- /* Used by CM1_ABE_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
- #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
- #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
- #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
- #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
- #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
- #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
- #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
- #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
- /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
- #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
- /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
- /* Used by CM_GFX_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
- /* Used by CM_ALWON_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
- /* Used by CM_ALWON_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
- /* Used by CM_ALWON_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
- #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
- /* Used by CM_WKUP_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
- /* Used by CM_TESLA_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
- #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
- #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
- #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
- #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
- #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
- #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
- /* Used by CM_WKUP_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
- #define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
- #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
- /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
- #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
- #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
- /* Used by CM_WKUP_CLKSTCTRL */
- #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
- #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
- /*
- * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
- * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
- * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MMC6_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
- * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
- * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
- * CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL,
- * CM_WKUP_TIMER1_CLKCTRL
- */
- #define OMAP4430_CLKSEL_SHIFT 24
- #define OMAP4430_CLKSEL_MASK (1 << 24)
- /*
- * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
- * CM_L4_WKUP_CLKSEL, CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ
- */
- #define OMAP4430_CLKSEL_0_0_SHIFT 0
- #define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
- /* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
- #define OMAP4430_CLKSEL_0_1_SHIFT 0
- #define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
- /* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
- #define OMAP4430_CLKSEL_24_25_SHIFT 24
- #define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
- /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
- #define OMAP4430_CLKSEL_60M_SHIFT 24
- #define OMAP4430_CLKSEL_60M_MASK (1 << 24)
- /* Used by CM1_ABE_AESS_CLKCTRL */
- #define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
- #define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
- /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
- #define OMAP4430_CLKSEL_CORE_SHIFT 0
- #define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
- /*
- * Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
- * CM_SHADOW_FREQ_CONFIG2
- */
- #define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
- #define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
- /* Used by CM_WKUP_USIM_CLKCTRL */
- #define OMAP4430_CLKSEL_DIV_SHIFT 24
- #define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
- /* Used by CM_CAM_FDIF_CLKCTRL */
- #define OMAP4430_CLKSEL_FCLK_SHIFT 24
- #define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
- /* Used by CM_L4PER_MCBSP4_CLKCTRL */
- #define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
- #define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
- /*
- * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
- * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
- * CM1_ABE_MCBSP3_CLKCTRL
- */
- #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
- #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
- /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
- #define OMAP4430_CLKSEL_L3_SHIFT 4
- #define OMAP4430_CLKSEL_L3_MASK (1 << 4)
- /*
- * Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
- * CM_SHADOW_FREQ_CONFIG2
- */
- #define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
- #define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
- /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
- #define OMAP4430_CLKSEL_L4_SHIFT 8
- #define OMAP4430_CLKSEL_L4_MASK (1 << 8)
- /* Used by CM_CLKSEL_ABE */
- #define OMAP4430_CLKSEL_OPP_SHIFT 0
- #define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
- /* Used by CM_EMU_DEBUGSS_CLKCTRL */
- #define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
- #define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
- /* Used by CM_EMU_DEBUGSS_CLKCTRL */
- #define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
- #define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
- /* Used by CM_GFX_GFX_CLKCTRL */
- #define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
- #define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
- /*
- * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
- * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
- */
- #define OMAP4430_CLKSEL_SOURCE_SHIFT 24
- #define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
- /* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
- #define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
- #define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
- #define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
- #define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
- /*
- * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
- * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
- * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
- * CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE, CM_L3INSTR_CLKSTCTRL,
- * CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE, CM_L3_2_CLKSTCTRL,
- * CM_L3_2_CLKSTCTRL_RESTORE, CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE,
- * CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE, CM_L4SEC_CLKSTCTRL,
- * CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE, CM_MPU_CLKSTCTRL,
- * CM_MPU_CLKSTCTRL_RESTORE, CM_SDMA_CLKSTCTRL, CM_TESLA_CLKSTCTRL,
- * CM_WKUP_CLKSTCTRL
- */
- #define OMAP4430_CLKTRCTRL_SHIFT 0
- #define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
- /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
- #define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
- #define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
- /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
- #define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
- #define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
- /* Used by REVISION_CM1, REVISION_CM2 */
- #define OMAP4430_CUSTOM_SHIFT 6
- #define OMAP4430_CUSTOM_MASK (0x3 << 6)
- /*
- * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE
- */
- #define OMAP4430_D2D_DYNDEP_SHIFT 18
- #define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
- /* Used by CM_MPU_STATICDEP */
- #define OMAP4430_D2D_STATDEP_SHIFT 18
- #define OMAP4430_D2D_STATDEP_MASK (1 << 18)
- /*
- * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
- * CM_SSC_DELTAMSTEP_DPLL_CORE_RESTORE, CM_SSC_DELTAMSTEP_DPLL_DDRPHY,
- * CM_SSC_DELTAMSTEP_DPLL_IVA, CM_SSC_DELTAMSTEP_DPLL_MPU,
- * CM_SSC_DELTAMSTEP_DPLL_PER, CM_SSC_DELTAMSTEP_DPLL_UNIPRO,
- * CM_SSC_DELTAMSTEP_DPLL_USB
- */
- #define OMAP4430_DELTAMSTEP_SHIFT 0
- #define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
- /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
- #define OMAP4430_DLL_OVERRIDE_SHIFT 2
- #define OMAP4430_DLL_OVERRIDE_MASK (1 << 2)
- /* Renamed from DLL_OVERRIDE Used by CM_DLL_CTRL */
- #define OMAP4430_DLL_OVERRIDE_0_0_SHIFT 0
- #define OMAP4430_DLL_OVERRIDE_0_0_MASK (1 << 0)
- /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
- #define OMAP4430_DLL_RESET_SHIFT 3
- #define OMAP4430_DLL_RESET_MASK (1 << 3)
- /*
- * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
- * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
- * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO,
- * CM_CLKSEL_DPLL_USB
- */
- #define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
- #define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
- /* Used by CM_CLKDCOLDO_DPLL_USB */
- #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
- #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
- /* Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_CORE_RESTORE */
- #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
- #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
- /*
- * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
- * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
- */
- #define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
- #define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
- /*
- * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
- * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
- */
- #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
- #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
- /*
- * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
- * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
- */
- #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
- #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
- /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
- #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
- #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
- /*
- * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
- * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
- * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
- */
- #define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
- #define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
- /* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
- #define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
- #define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
- /*
- * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
- * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
- * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
- */
- #define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
- #define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
- /* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
- #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
- #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
- /*
- * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
- * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
- * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
- */
- #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
- #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
- /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
- #define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
- #define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
- /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
- #define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
- #define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
- /* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
- #define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
- #define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
- /*
- * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
- * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
- * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
- */
- #define OMAP4430_DPLL_DIV_SHIFT 0
- #define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
- /* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
- #define OMAP4430_DPLL_DIV_0_7_SHIFT 0
- #define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
- */
- #define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
- #define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
- /* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
- #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
- #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
- * CM_CLKMODE_DPLL_USB
- */
- #define OMAP4430_DPLL_EN_SHIFT 0
- #define OMAP4430_DPLL_EN_MASK (0x7 << 0)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
- */
- #define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
- #define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
- /*
- * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
- * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
- * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
- */
- #define OMAP4430_DPLL_MULT_SHIFT 8
- #define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
- /* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
- #define OMAP4430_DPLL_MULT_USB_SHIFT 8
- #define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
- */
- #define OMAP4430_DPLL_REGM4XEN_SHIFT 11
- #define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
- /* Used by CM_CLKSEL_DPLL_USB */
- #define OMAP4430_DPLL_SD_DIV_SHIFT 24
- #define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
- * CM_CLKMODE_DPLL_USB
- */
- #define OMAP4430_DPLL_SSC_ACK_SHIFT 13
- #define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
- * CM_CLKMODE_DPLL_USB
- */
- #define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
- #define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
- /*
- * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
- * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
- * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
- * CM_CLKMODE_DPLL_USB
- */
- #define OMAP4430_DPLL_SSC_EN_SHIFT 12
- #define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
- /*
- * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
- */
- #define OMAP4430_DSS_DYNDEP_SHIFT 8
- #define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
- /*
- * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
- * CM_SDMA_STATICDEP_RESTORE
- */
- #define OMAP4430_DSS_STATDEP_SHIFT 8
- #define OMAP4430_DSS_STATDEP_MASK (1 << 8)
- /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
- #define OMAP4430_DUCATI_DYNDEP_SHIFT 0
- #define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
- /* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE */
- #define OMAP4430_DUCATI_STATDEP_SHIFT 0
- #define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
- /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
- #define OMAP4430_FREQ_UPDATE_SHIFT 0
- #define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
- /* Used by REVISION_CM1, REVISION_CM2 */
- #define OMAP4430_FUNC_SHIFT 16
- #define OMAP4430_FUNC_MASK (0xfff << 16)
- /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
- #define OMAP4430_GFX_DYNDEP_SHIFT 10
- #define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
- /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
- #define OMAP4430_GFX_STATDEP_SHIFT 10
- #define OMAP4430_GFX_STATDEP_MASK (1 << 10)
- /* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
- #define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
- #define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
- /*
- * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
- * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
- #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
- /*
- * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
- * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
- #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
- /*
- * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
- * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
- #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
- /*
- * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
- * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
- #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
- /*
- * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
- * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
- #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
- /*
- * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
- * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
- #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
- /*
- * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
- * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
- #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
- /*
- * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
- * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
- #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
- /*
- * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
- * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
- #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
- /*
- * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
- * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
- #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
- /*
- * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
- * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
- #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
- /*
- * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
- * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
- #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
- /*
- * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
- * CM_DIV_M7_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
- #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
- /*
- * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
- * CM_DIV_M7_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
- #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
- /*
- * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
- * CM_DIV_M7_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
- #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
- /*
- * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
- * CM_DIV_M7_DPLL_PER
- */
- #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
- #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
- /*
- * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
- * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
- * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
- * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
- * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
- * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
- * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
- * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
- * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
- * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
- * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
- * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
- * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
- * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
- * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
- * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
- * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
- * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
- * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
- * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
- * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
- * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
- * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
- * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
- * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
- * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
- * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
- * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
- * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
- * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
- * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
- * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
- * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
- * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
- * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
- * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
- * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
- * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
- * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
- * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
- * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
- * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
- * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
- * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
- * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
- * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
- * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
- * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
- */
- #define OMAP4430_IDLEST_SHIFT 16
- #define OMAP4430_IDLEST_MASK (0x3 << 16)
- /*
- * Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
- * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE
- */
- #define OMAP4430_ISS_DYNDEP_SHIFT 9
- #define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
- /*
- * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
- * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_ISS_STATDEP_SHIFT 9
- #define OMAP4430_ISS_STATDEP_MASK (1 << 9)
- /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_TESLA_DYNAMICDEP */
- #define OMAP4430_IVAHD_DYNDEP_SHIFT 2
- #define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
- /*
- * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
- * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
- * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_IVAHD_STATDEP_SHIFT 2
- #define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
- /*
- * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
- */
- #define OMAP4430_L3INIT_DYNDEP_SHIFT 7
- #define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
- /*
- * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
- * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE,
- * CM_TESLA_STATICDEP
- */
- #define OMAP4430_L3INIT_STATDEP_SHIFT 7
- #define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
- /*
- * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
- * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
- */
- #define OMAP4430_L3_1_DYNDEP_SHIFT 5
- #define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
- /*
- * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
- * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
- * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_L3_1_STATDEP_SHIFT 5
- #define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
- /*
- * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE,
- * CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP,
- * CM_IVAHD_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP,
- * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
- */
- #define OMAP4430_L3_2_DYNDEP_SHIFT 6
- #define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
- /*
- * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
- * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
- * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_L3_2_STATDEP_SHIFT 6
- #define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
- /* Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE */
- #define OMAP4430_L4CFG_DYNDEP_SHIFT 12
- #define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
- /*
- * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
- * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_L4CFG_STATDEP_SHIFT 12
- #define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
- /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
- #define OMAP4430_L4PER_DYNDEP_SHIFT 13
- #define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
- /*
- * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
- * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_L4PER_STATDEP_SHIFT 13
- #define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
- /*
- * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
- * CM_L4PER_DYNAMICDEP_RESTORE
- */
- #define OMAP4430_L4SEC_DYNDEP_SHIFT 14
- #define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
- /*
- * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
- * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE
- */
- #define OMAP4430_L4SEC_STATDEP_SHIFT 14
- #define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
- /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
- #define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
- #define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
- /*
- * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
- * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_L4WKUP_STATDEP_SHIFT 15
- #define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
- /*
- * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_L3_1_DYNAMICDEP,
- * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP
- */
- #define OMAP4430_MEMIF_DYNDEP_SHIFT 4
- #define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
- /*
- * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
- * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
- * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
- * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
- */
- #define OMAP4430_MEMIF_STATDEP_SHIFT 4
- #define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
- /*
- * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
- * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
- * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
- * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
- * CM_SSC_MODFREQDIV_DPLL_USB
- */
- #define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
- #define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
- /*
- * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
- * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
- * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
- * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
- * CM_SSC_MODFREQDIV_DPLL_USB
- */
- #define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
- #define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
- /*
- * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
- * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
- * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
- * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
- * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
- * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
- * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
- * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
- * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
- * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
- * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
- * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
- * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
- * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
- * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
- * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
- * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
- * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
- * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
- * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
- * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
- * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
- * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
- * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
- * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
- * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
- * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
- * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
- * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
- * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
- * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
- * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
- * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
- * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
- * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
- * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
- * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
- * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
- * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
- * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
- * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
- * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
- * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
- * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
- * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
- * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
- * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
- * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
- */
- #define OMAP4430_MODULEMODE_SHIFT 0
- #define OMAP4430_MODULEMODE_MASK (0x3 << 0)
- /* Used by CM_DSS_DSS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
- #define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
- /* Used by CM_WKUP_BANDGAP_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
- #define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
- /* Used by CM_ALWON_USBPHY_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
- #define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
- /* Used by CM_CAM_ISS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
- /*
- * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
- * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE, CM_WKUP_GPIO1_CLKCTRL
- */
- #define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
- /* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
- /* Used by CM_DSS_DSS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
- /* Used by CM_WKUP_USIM_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
- /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
- #define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
- /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
- #define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
- /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
- #define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
- #define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
- #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
- #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
- #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
- #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
- /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
- /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
- #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
- /* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
- #define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
- /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
- #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
- /* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
- #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
- /* Used by CM_DSS_DSS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
- #define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
- /* Used by CM_DSS_DSS_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
- #define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
- /* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
- /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
- /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
- #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
- /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
- #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
- #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
- /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
- #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
- #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
- /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
- #define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
- #define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
- /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
- #define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
- #define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
- /* Used by CM_CLKSEL_ABE */
- #define OMAP4430_PAD_CLKS_GATE_SHIFT 8
- #define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
- /* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
- #define OMAP4430_PERF_CURRENT_SHIFT 0
- #define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
- /*
- * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
- * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
- * CM_IVA_DVFS_PERF_TESLA
- */
- #define OMAP4430_PERF_REQ_SHIFT 0
- #define OMAP4430_PERF_REQ_MASK (0xff << 0)
- /* Used by CM_RESTORE_ST */
- #define OMAP4430_PHASE1_COMPLETED_SHIFT 0
- #define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
- /* Used by CM_RESTORE_ST */
- #define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
- #define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
- /* Used by CM_RESTORE_ST */
- #define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
- #define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
- /* Used by CM_EMU_DEBUGSS_CLKCTRL */
- #define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
- #define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
- /* Used by CM_EMU_DEBUGSS_CLKCTRL */
- #define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
- #define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
- /* Used by CM_DYN_DEP_PRESCAL, CM_DYN_DEP_PRESCAL_RESTORE */
- #define OMAP4430_PRESCAL_SHIFT 0
- #define OMAP4430_PRESCAL_MASK (0x3f << 0)
- /* Used by REVISION_CM1, REVISION_CM2 */
- #define OMAP4430_R_RTL_SHIFT 11
- #define OMAP4430_R_RTL_MASK (0x1f << 11)
- /*
- * Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
- * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE
- */
- #define OMAP4430_SAR_MODE_SHIFT 4
- #define OMAP4430_SAR_MODE_MASK (1 << 4)
- /* Used by CM_SCALE_FCLK */
- #define OMAP4430_SCALE_FCLK_SHIFT 0
- #define OMAP4430_SCALE_FCLK_MASK (1 << 0)
- /* Used by REVISION_CM1, REVISION_CM2 */
- #define OMAP4430_SCHEME_SHIFT 30
- #define OMAP4430_SCHEME_MASK (0x3 << 30)
- /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
- #define OMAP4430_SDMA_DYNDEP_SHIFT 11
- #define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
- /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
- #define OMAP4430_SDMA_STATDEP_SHIFT 11
- #define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
- /* Used by CM_CLKSEL_ABE */
- #define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
- #define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
- /*
- * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
- * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL,
- * CM_DUCATI_DUCATI_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL,
- * CM_IVAHD_IVAHD_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
- * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
- * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
- * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
- * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
- * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
- * CM_L3INIT_XHPI_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL,
- * CM_SDMA_SDMA_CLKCTRL, CM_TESLA_TESLA_CLKCTRL
- */
- #define OMAP4430_STBYST_SHIFT 18
- #define OMAP4430_STBYST_MASK (1 << 18)
- /*
- * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
- * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
- * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
- */
- #define OMAP4430_ST_DPLL_CLK_SHIFT 0
- #define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
- /* Used by CM_CLKDCOLDO_DPLL_USB */
- #define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
- #define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
- /*
- * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
- * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
- * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
- */
- #define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
- #define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
- /*
- * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
- * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
- */
- #define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
- #define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
- /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
- #define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
- #define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
- /*
- * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
- * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
- */
- #define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
- #define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
- /*
- * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
- * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
- */
- #define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
- #define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
- /*
- * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
- * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
- */
- #define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
- #define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
- /*
- * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
- * CM_DIV_M7_DPLL_PER
- */
- #define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
- #define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
- /*
- * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
- * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
- * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
- */
- #define OMAP4430_ST_MN_BYPASS_SHIFT 8
- #define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
- /* Used by CM_SYS_CLKSEL */
- #define OMAP4430_SYS_CLKSEL_SHIFT 0
- #define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
- /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
- #define OMAP4430_TESLA_DYNDEP_SHIFT 1
- #define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
- /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
- #define OMAP4430_TESLA_STATDEP_SHIFT 1
- #define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
- /*
- * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_DUCATI_DYNAMICDEP,
- * CM_EMU_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE,
- * CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
- * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
- * CM_L4PER_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
- */
- #define OMAP4430_WINDOWSIZE_SHIFT 24
- #define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
- /* Used by REVISION_CM1, REVISION_CM2 */
- #define OMAP4430_X_MAJOR_SHIFT 8
- #define OMAP4430_X_MAJOR_MASK (0x7 << 8)
- /* Used by REVISION_CM1, REVISION_CM2 */
- #define OMAP4430_Y_MINOR_SHIFT 0
- #define OMAP4430_Y_MINOR_MASK (0x3f << 0)
- #endif
|