cm-regbits-44xx.h 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. /*
  2. * OMAP44xx Clock Management register bits
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
  23. #include "cm.h"
  24. /*
  25. * Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP,
  26. * CM_TESLA_DYNAMICDEP
  27. */
  28. #define OMAP4430_ABE_DYNDEP_SHIFT 3
  29. #define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
  30. /*
  31. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  32. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  33. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  34. */
  35. #define OMAP4430_ABE_STATDEP_SHIFT 3
  36. #define OMAP4430_ABE_STATDEP_MASK (1 << 3)
  37. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  38. #define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
  39. #define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
  40. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
  41. #define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
  42. #define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
  43. /*
  44. * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
  45. * CM_AUTOIDLE_DPLL_CORE_RESTORE, CM_AUTOIDLE_DPLL_DDRPHY,
  46. * CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER,
  47. * CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
  48. */
  49. #define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
  50. #define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
  51. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  52. #define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
  53. #define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
  54. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
  55. #define OMAP4430_CEFUSE_STATDEP_SHIFT 17
  56. #define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
  57. /* Used by CM1_ABE_CLKSTCTRL */
  58. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
  59. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
  60. /* Used by CM1_ABE_CLKSTCTRL */
  61. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
  62. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
  63. /* Used by CM_WKUP_CLKSTCTRL */
  64. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
  65. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
  66. /* Used by CM1_ABE_CLKSTCTRL */
  67. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
  68. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
  69. /* Used by CM1_ABE_CLKSTCTRL */
  70. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
  71. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
  72. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  73. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
  74. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
  75. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  76. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
  77. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
  78. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  79. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
  80. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
  81. /* Used by CM_CAM_CLKSTCTRL */
  82. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
  83. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
  84. /* Used by CM_ALWON_CLKSTCTRL */
  85. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
  86. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
  87. /* Used by CM_EMU_CLKSTCTRL */
  88. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
  89. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
  90. /* Used by CM_CEFUSE_CLKSTCTRL */
  91. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
  92. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
  93. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  94. #define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
  95. #define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
  96. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  97. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
  98. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
  99. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  100. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
  101. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
  102. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  103. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
  104. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
  105. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  106. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
  107. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
  108. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  109. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
  110. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
  111. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  112. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
  113. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
  114. /* Used by CM_DSS_CLKSTCTRL */
  115. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
  116. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
  117. /* Used by CM_DSS_CLKSTCTRL */
  118. #define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
  119. #define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
  120. /* Used by CM_DUCATI_CLKSTCTRL */
  121. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
  122. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
  123. /* Used by CM_EMU_CLKSTCTRL */
  124. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
  125. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
  126. /* Used by CM_CAM_CLKSTCTRL */
  127. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
  128. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
  129. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  130. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
  131. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
  132. /* Used by CM1_ABE_CLKSTCTRL */
  133. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
  134. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
  135. /* Used by CM_DSS_CLKSTCTRL */
  136. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
  137. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
  138. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  139. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
  140. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
  141. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  142. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
  143. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
  144. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  145. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
  146. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
  147. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  148. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
  149. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
  150. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  151. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
  152. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
  153. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  154. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
  155. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
  156. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  157. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
  158. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
  159. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  160. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
  161. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
  162. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  163. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
  164. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
  165. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  166. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
  167. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
  168. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  169. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
  170. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
  171. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  172. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
  173. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
  174. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  175. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
  176. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
  177. /* Used by CM_CAM_CLKSTCTRL */
  178. #define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
  179. #define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
  180. /* Used by CM_IVAHD_CLKSTCTRL */
  181. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
  182. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
  183. /* Used by CM_D2D_CLKSTCTRL */
  184. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
  185. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
  186. /* Used by CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE */
  187. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
  188. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
  189. /* Used by CM_L3_2_CLKSTCTRL, CM_L3_2_CLKSTCTRL_RESTORE */
  190. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
  191. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
  192. /* Used by CM_D2D_CLKSTCTRL */
  193. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
  194. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
  195. /* Used by CM_SDMA_CLKSTCTRL */
  196. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
  197. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
  198. /* Used by CM_DSS_CLKSTCTRL */
  199. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
  200. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
  201. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  202. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
  203. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
  204. /* Used by CM_GFX_CLKSTCTRL */
  205. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
  206. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
  207. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  208. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
  209. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
  210. /* Used by CM_L3INSTR_CLKSTCTRL */
  211. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
  212. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
  213. /* Used by CM_L4SEC_CLKSTCTRL */
  214. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
  215. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
  216. /* Used by CM_ALWON_CLKSTCTRL */
  217. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
  218. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
  219. /* Used by CM_CEFUSE_CLKSTCTRL */
  220. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
  221. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
  222. /* Used by CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE */
  223. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
  224. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
  225. /* Used by CM_D2D_CLKSTCTRL */
  226. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
  227. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
  228. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  229. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
  230. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
  231. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  232. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
  233. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
  234. /* Used by CM_L4SEC_CLKSTCTRL */
  235. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
  236. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
  237. /* Used by CM_WKUP_CLKSTCTRL */
  238. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
  239. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
  240. /* Used by CM_MPU_CLKSTCTRL, CM_MPU_CLKSTCTRL_RESTORE */
  241. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
  242. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
  243. /* Used by CM1_ABE_CLKSTCTRL */
  244. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
  245. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
  246. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  247. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
  248. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
  249. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  250. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
  251. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
  252. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  253. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
  254. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
  255. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  256. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
  257. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
  258. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  259. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
  260. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
  261. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  262. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
  263. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
  264. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  265. #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
  266. #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
  267. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  268. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
  269. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
  270. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  271. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
  272. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
  273. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  274. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
  275. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
  276. /* Used by CM_GFX_CLKSTCTRL */
  277. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
  278. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
  279. /* Used by CM_ALWON_CLKSTCTRL */
  280. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
  281. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
  282. /* Used by CM_ALWON_CLKSTCTRL */
  283. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
  284. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
  285. /* Used by CM_ALWON_CLKSTCTRL */
  286. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
  287. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
  288. /* Used by CM_WKUP_CLKSTCTRL */
  289. #define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
  290. #define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
  291. /* Used by CM_TESLA_CLKSTCTRL */
  292. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
  293. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
  294. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  295. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
  296. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
  297. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  298. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
  299. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
  300. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  301. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
  302. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
  303. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  304. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
  305. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
  306. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  307. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
  308. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
  309. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  310. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
  311. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
  312. /* Used by CM_WKUP_CLKSTCTRL */
  313. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
  314. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
  315. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  316. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
  317. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
  318. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  319. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
  320. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
  321. /* Used by CM_WKUP_CLKSTCTRL */
  322. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
  323. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
  324. /*
  325. * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
  326. * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  327. * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MMC6_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
  328. * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
  329. * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
  330. * CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL,
  331. * CM_WKUP_TIMER1_CLKCTRL
  332. */
  333. #define OMAP4430_CLKSEL_SHIFT 24
  334. #define OMAP4430_CLKSEL_MASK (1 << 24)
  335. /*
  336. * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
  337. * CM_L4_WKUP_CLKSEL, CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ
  338. */
  339. #define OMAP4430_CLKSEL_0_0_SHIFT 0
  340. #define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
  341. /* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
  342. #define OMAP4430_CLKSEL_0_1_SHIFT 0
  343. #define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
  344. /* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
  345. #define OMAP4430_CLKSEL_24_25_SHIFT 24
  346. #define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
  347. /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
  348. #define OMAP4430_CLKSEL_60M_SHIFT 24
  349. #define OMAP4430_CLKSEL_60M_MASK (1 << 24)
  350. /* Used by CM1_ABE_AESS_CLKCTRL */
  351. #define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
  352. #define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
  353. /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
  354. #define OMAP4430_CLKSEL_CORE_SHIFT 0
  355. #define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
  356. /*
  357. * Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
  358. * CM_SHADOW_FREQ_CONFIG2
  359. */
  360. #define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
  361. #define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
  362. /* Used by CM_WKUP_USIM_CLKCTRL */
  363. #define OMAP4430_CLKSEL_DIV_SHIFT 24
  364. #define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
  365. /* Used by CM_CAM_FDIF_CLKCTRL */
  366. #define OMAP4430_CLKSEL_FCLK_SHIFT 24
  367. #define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
  368. /* Used by CM_L4PER_MCBSP4_CLKCTRL */
  369. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
  370. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
  371. /*
  372. * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
  373. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  374. * CM1_ABE_MCBSP3_CLKCTRL
  375. */
  376. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
  377. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
  378. /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
  379. #define OMAP4430_CLKSEL_L3_SHIFT 4
  380. #define OMAP4430_CLKSEL_L3_MASK (1 << 4)
  381. /*
  382. * Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
  383. * CM_SHADOW_FREQ_CONFIG2
  384. */
  385. #define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
  386. #define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
  387. /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
  388. #define OMAP4430_CLKSEL_L4_SHIFT 8
  389. #define OMAP4430_CLKSEL_L4_MASK (1 << 8)
  390. /* Used by CM_CLKSEL_ABE */
  391. #define OMAP4430_CLKSEL_OPP_SHIFT 0
  392. #define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
  393. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  394. #define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
  395. #define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
  396. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  397. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
  398. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
  399. /* Used by CM_GFX_GFX_CLKCTRL */
  400. #define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
  401. #define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
  402. /*
  403. * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
  404. * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
  405. */
  406. #define OMAP4430_CLKSEL_SOURCE_SHIFT 24
  407. #define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
  408. /* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
  409. #define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
  410. #define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
  411. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  412. #define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
  413. #define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
  414. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  415. #define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
  416. #define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
  417. /*
  418. * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
  419. * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
  420. * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
  421. * CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE, CM_L3INSTR_CLKSTCTRL,
  422. * CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE, CM_L3_2_CLKSTCTRL,
  423. * CM_L3_2_CLKSTCTRL_RESTORE, CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE,
  424. * CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE, CM_L4SEC_CLKSTCTRL,
  425. * CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE, CM_MPU_CLKSTCTRL,
  426. * CM_MPU_CLKSTCTRL_RESTORE, CM_SDMA_CLKSTCTRL, CM_TESLA_CLKSTCTRL,
  427. * CM_WKUP_CLKSTCTRL
  428. */
  429. #define OMAP4430_CLKTRCTRL_SHIFT 0
  430. #define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
  431. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  432. #define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
  433. #define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
  434. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  435. #define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
  436. #define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
  437. /* Used by REVISION_CM1, REVISION_CM2 */
  438. #define OMAP4430_CUSTOM_SHIFT 6
  439. #define OMAP4430_CUSTOM_MASK (0x3 << 6)
  440. /*
  441. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  442. * CM_L4CFG_DYNAMICDEP_RESTORE
  443. */
  444. #define OMAP4430_D2D_DYNDEP_SHIFT 18
  445. #define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
  446. /* Used by CM_MPU_STATICDEP */
  447. #define OMAP4430_D2D_STATDEP_SHIFT 18
  448. #define OMAP4430_D2D_STATDEP_MASK (1 << 18)
  449. /*
  450. * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
  451. * CM_SSC_DELTAMSTEP_DPLL_CORE_RESTORE, CM_SSC_DELTAMSTEP_DPLL_DDRPHY,
  452. * CM_SSC_DELTAMSTEP_DPLL_IVA, CM_SSC_DELTAMSTEP_DPLL_MPU,
  453. * CM_SSC_DELTAMSTEP_DPLL_PER, CM_SSC_DELTAMSTEP_DPLL_UNIPRO,
  454. * CM_SSC_DELTAMSTEP_DPLL_USB
  455. */
  456. #define OMAP4430_DELTAMSTEP_SHIFT 0
  457. #define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
  458. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  459. #define OMAP4430_DLL_OVERRIDE_SHIFT 2
  460. #define OMAP4430_DLL_OVERRIDE_MASK (1 << 2)
  461. /* Renamed from DLL_OVERRIDE Used by CM_DLL_CTRL */
  462. #define OMAP4430_DLL_OVERRIDE_0_0_SHIFT 0
  463. #define OMAP4430_DLL_OVERRIDE_0_0_MASK (1 << 0)
  464. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  465. #define OMAP4430_DLL_RESET_SHIFT 3
  466. #define OMAP4430_DLL_RESET_MASK (1 << 3)
  467. /*
  468. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
  469. * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
  470. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO,
  471. * CM_CLKSEL_DPLL_USB
  472. */
  473. #define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
  474. #define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
  475. /* Used by CM_CLKDCOLDO_DPLL_USB */
  476. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
  477. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
  478. /* Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_CORE_RESTORE */
  479. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
  480. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
  481. /*
  482. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  483. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  484. */
  485. #define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
  486. #define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
  487. /*
  488. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  489. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  490. */
  491. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
  492. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
  493. /*
  494. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  495. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  496. */
  497. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
  498. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
  499. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
  500. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
  501. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
  502. /*
  503. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  504. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  505. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
  506. */
  507. #define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
  508. #define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  509. /* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
  510. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
  511. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
  512. /*
  513. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  514. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  515. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
  516. */
  517. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
  518. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
  519. /* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
  520. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
  521. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
  522. /*
  523. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  524. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  525. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
  526. */
  527. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
  528. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
  529. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  530. #define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
  531. #define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
  532. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  533. #define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
  534. #define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
  535. /* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
  536. #define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
  537. #define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
  538. /*
  539. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
  540. * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
  541. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
  542. */
  543. #define OMAP4430_DPLL_DIV_SHIFT 0
  544. #define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
  545. /* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
  546. #define OMAP4430_DPLL_DIV_0_7_SHIFT 0
  547. #define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
  548. /*
  549. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  550. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  551. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  552. */
  553. #define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
  554. #define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  555. /* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
  556. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
  557. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
  558. /*
  559. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  560. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  561. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  562. * CM_CLKMODE_DPLL_USB
  563. */
  564. #define OMAP4430_DPLL_EN_SHIFT 0
  565. #define OMAP4430_DPLL_EN_MASK (0x7 << 0)
  566. /*
  567. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  568. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  569. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
  570. */
  571. #define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
  572. #define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
  573. /*
  574. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
  575. * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
  576. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
  577. */
  578. #define OMAP4430_DPLL_MULT_SHIFT 8
  579. #define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
  580. /* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
  581. #define OMAP4430_DPLL_MULT_USB_SHIFT 8
  582. #define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
  583. /*
  584. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  585. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  586. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
  587. */
  588. #define OMAP4430_DPLL_REGM4XEN_SHIFT 11
  589. #define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
  590. /* Used by CM_CLKSEL_DPLL_USB */
  591. #define OMAP4430_DPLL_SD_DIV_SHIFT 24
  592. #define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
  593. /*
  594. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  595. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  596. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  597. * CM_CLKMODE_DPLL_USB
  598. */
  599. #define OMAP4430_DPLL_SSC_ACK_SHIFT 13
  600. #define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
  601. /*
  602. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  603. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  604. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  605. * CM_CLKMODE_DPLL_USB
  606. */
  607. #define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
  608. #define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
  609. /*
  610. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  611. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  612. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  613. * CM_CLKMODE_DPLL_USB
  614. */
  615. #define OMAP4430_DPLL_SSC_EN_SHIFT 12
  616. #define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
  617. /*
  618. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  619. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
  620. */
  621. #define OMAP4430_DSS_DYNDEP_SHIFT 8
  622. #define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
  623. /*
  624. * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  625. * CM_SDMA_STATICDEP_RESTORE
  626. */
  627. #define OMAP4430_DSS_STATDEP_SHIFT 8
  628. #define OMAP4430_DSS_STATDEP_MASK (1 << 8)
  629. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
  630. #define OMAP4430_DUCATI_DYNDEP_SHIFT 0
  631. #define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
  632. /* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE */
  633. #define OMAP4430_DUCATI_STATDEP_SHIFT 0
  634. #define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
  635. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  636. #define OMAP4430_FREQ_UPDATE_SHIFT 0
  637. #define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
  638. /* Used by REVISION_CM1, REVISION_CM2 */
  639. #define OMAP4430_FUNC_SHIFT 16
  640. #define OMAP4430_FUNC_MASK (0xfff << 16)
  641. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
  642. #define OMAP4430_GFX_DYNDEP_SHIFT 10
  643. #define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
  644. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  645. #define OMAP4430_GFX_STATDEP_SHIFT 10
  646. #define OMAP4430_GFX_STATDEP_MASK (1 << 10)
  647. /* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
  648. #define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
  649. #define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
  650. /*
  651. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  652. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  653. */
  654. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
  655. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
  656. /*
  657. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  658. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  659. */
  660. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
  661. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
  662. /*
  663. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  664. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  665. */
  666. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
  667. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
  668. /*
  669. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  670. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  671. */
  672. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
  673. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
  674. /*
  675. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  676. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  677. */
  678. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
  679. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
  680. /*
  681. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  682. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  683. */
  684. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
  685. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
  686. /*
  687. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  688. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  689. */
  690. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
  691. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
  692. /*
  693. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  694. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  695. */
  696. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
  697. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
  698. /*
  699. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  700. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  701. */
  702. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
  703. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
  704. /*
  705. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  706. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  707. */
  708. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
  709. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
  710. /*
  711. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  712. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  713. */
  714. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
  715. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
  716. /*
  717. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  718. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  719. */
  720. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
  721. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
  722. /*
  723. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  724. * CM_DIV_M7_DPLL_PER
  725. */
  726. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
  727. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
  728. /*
  729. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  730. * CM_DIV_M7_DPLL_PER
  731. */
  732. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
  733. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
  734. /*
  735. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  736. * CM_DIV_M7_DPLL_PER
  737. */
  738. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
  739. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
  740. /*
  741. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  742. * CM_DIV_M7_DPLL_PER
  743. */
  744. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
  745. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
  746. /*
  747. * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
  748. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  749. * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
  750. * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
  751. * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
  752. * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
  753. * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
  754. * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
  755. * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
  756. * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
  757. * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  758. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  759. * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
  760. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  761. * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
  762. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
  763. * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
  764. * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  765. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
  766. * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
  767. * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
  768. * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
  769. * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
  770. * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
  771. * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
  772. * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
  773. * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
  774. * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
  775. * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
  776. * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
  777. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
  778. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
  779. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
  780. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
  781. * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
  782. * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
  783. * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
  784. * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
  785. * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
  786. * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
  787. * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
  788. * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
  789. * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
  790. * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  791. * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
  792. * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
  793. * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
  794. * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
  795. * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
  796. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
  797. * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
  798. * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
  799. */
  800. #define OMAP4430_IDLEST_SHIFT 16
  801. #define OMAP4430_IDLEST_MASK (0x3 << 16)
  802. /*
  803. * Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
  804. * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE
  805. */
  806. #define OMAP4430_ISS_DYNDEP_SHIFT 9
  807. #define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
  808. /*
  809. * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  810. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  811. */
  812. #define OMAP4430_ISS_STATDEP_SHIFT 9
  813. #define OMAP4430_ISS_STATDEP_MASK (1 << 9)
  814. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_TESLA_DYNAMICDEP */
  815. #define OMAP4430_IVAHD_DYNDEP_SHIFT 2
  816. #define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
  817. /*
  818. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  819. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP,
  820. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  821. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  822. */
  823. #define OMAP4430_IVAHD_STATDEP_SHIFT 2
  824. #define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
  825. /*
  826. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  827. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
  828. */
  829. #define OMAP4430_L3INIT_DYNDEP_SHIFT 7
  830. #define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
  831. /*
  832. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  833. * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE,
  834. * CM_TESLA_STATICDEP
  835. */
  836. #define OMAP4430_L3INIT_STATDEP_SHIFT 7
  837. #define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
  838. /*
  839. * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
  840. * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  841. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
  842. */
  843. #define OMAP4430_L3_1_DYNDEP_SHIFT 5
  844. #define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
  845. /*
  846. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  847. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  848. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  849. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  850. */
  851. #define OMAP4430_L3_1_STATDEP_SHIFT 5
  852. #define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
  853. /*
  854. * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE,
  855. * CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP,
  856. * CM_IVAHD_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP,
  857. * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  858. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
  859. */
  860. #define OMAP4430_L3_2_DYNDEP_SHIFT 6
  861. #define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
  862. /*
  863. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  864. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  865. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  866. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  867. */
  868. #define OMAP4430_L3_2_STATDEP_SHIFT 6
  869. #define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
  870. /* Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE */
  871. #define OMAP4430_L4CFG_DYNDEP_SHIFT 12
  872. #define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
  873. /*
  874. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  875. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  876. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  877. */
  878. #define OMAP4430_L4CFG_STATDEP_SHIFT 12
  879. #define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
  880. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
  881. #define OMAP4430_L4PER_DYNDEP_SHIFT 13
  882. #define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
  883. /*
  884. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  885. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  886. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  887. */
  888. #define OMAP4430_L4PER_STATDEP_SHIFT 13
  889. #define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
  890. /*
  891. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
  892. * CM_L4PER_DYNAMICDEP_RESTORE
  893. */
  894. #define OMAP4430_L4SEC_DYNDEP_SHIFT 14
  895. #define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
  896. /*
  897. * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
  898. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE
  899. */
  900. #define OMAP4430_L4SEC_STATDEP_SHIFT 14
  901. #define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
  902. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  903. #define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
  904. #define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
  905. /*
  906. * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
  907. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  908. */
  909. #define OMAP4430_L4WKUP_STATDEP_SHIFT 15
  910. #define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
  911. /*
  912. * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_L3_1_DYNAMICDEP,
  913. * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  914. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP
  915. */
  916. #define OMAP4430_MEMIF_DYNDEP_SHIFT 4
  917. #define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
  918. /*
  919. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  920. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  921. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  922. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  923. */
  924. #define OMAP4430_MEMIF_STATDEP_SHIFT 4
  925. #define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
  926. /*
  927. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  928. * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
  929. * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
  930. * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
  931. * CM_SSC_MODFREQDIV_DPLL_USB
  932. */
  933. #define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
  934. #define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
  935. /*
  936. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  937. * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
  938. * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
  939. * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
  940. * CM_SSC_MODFREQDIV_DPLL_USB
  941. */
  942. #define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
  943. #define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
  944. /*
  945. * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
  946. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  947. * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
  948. * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
  949. * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
  950. * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
  951. * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
  952. * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
  953. * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
  954. * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
  955. * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  956. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  957. * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
  958. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  959. * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
  960. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
  961. * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
  962. * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  963. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
  964. * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
  965. * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
  966. * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
  967. * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
  968. * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
  969. * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
  970. * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
  971. * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
  972. * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
  973. * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
  974. * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
  975. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
  976. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
  977. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
  978. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
  979. * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
  980. * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
  981. * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
  982. * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
  983. * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
  984. * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
  985. * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
  986. * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
  987. * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
  988. * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  989. * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
  990. * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
  991. * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
  992. * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
  993. * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
  994. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
  995. * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
  996. * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
  997. */
  998. #define OMAP4430_MODULEMODE_SHIFT 0
  999. #define OMAP4430_MODULEMODE_MASK (0x3 << 0)
  1000. /* Used by CM_DSS_DSS_CLKCTRL */
  1001. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
  1002. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
  1003. /* Used by CM_WKUP_BANDGAP_CLKCTRL */
  1004. #define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
  1005. #define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
  1006. /* Used by CM_ALWON_USBPHY_CLKCTRL */
  1007. #define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
  1008. #define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
  1009. /* Used by CM_CAM_ISS_CLKCTRL */
  1010. #define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
  1011. #define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
  1012. /*
  1013. * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
  1014. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
  1015. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
  1016. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
  1017. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE, CM_WKUP_GPIO1_CLKCTRL
  1018. */
  1019. #define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
  1020. #define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
  1021. /* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
  1022. #define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
  1023. #define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
  1024. /* Used by CM_DSS_DSS_CLKCTRL */
  1025. #define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
  1026. #define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
  1027. /* Used by CM_WKUP_USIM_CLKCTRL */
  1028. #define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
  1029. #define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
  1030. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1031. #define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
  1032. #define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
  1033. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1034. #define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
  1035. #define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
  1036. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1037. #define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
  1038. #define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
  1039. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1040. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
  1041. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
  1042. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1043. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
  1044. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
  1045. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1046. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
  1047. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
  1048. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1049. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
  1050. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
  1051. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1052. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
  1053. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
  1054. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1055. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
  1056. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
  1057. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1058. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
  1059. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
  1060. /* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
  1061. #define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
  1062. #define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
  1063. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1064. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
  1065. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
  1066. /* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1067. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
  1068. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
  1069. /* Used by CM_DSS_DSS_CLKCTRL */
  1070. #define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
  1071. #define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
  1072. /* Used by CM_DSS_DSS_CLKCTRL */
  1073. #define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
  1074. #define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
  1075. /* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
  1076. #define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
  1077. #define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
  1078. /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
  1079. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
  1080. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
  1081. /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
  1082. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
  1083. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
  1084. /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
  1085. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
  1086. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
  1087. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1088. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
  1089. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
  1090. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1091. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
  1092. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
  1093. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1094. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
  1095. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
  1096. /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
  1097. #define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
  1098. #define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
  1099. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  1100. #define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
  1101. #define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
  1102. /* Used by CM_CLKSEL_ABE */
  1103. #define OMAP4430_PAD_CLKS_GATE_SHIFT 8
  1104. #define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
  1105. /* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
  1106. #define OMAP4430_PERF_CURRENT_SHIFT 0
  1107. #define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
  1108. /*
  1109. * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
  1110. * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
  1111. * CM_IVA_DVFS_PERF_TESLA
  1112. */
  1113. #define OMAP4430_PERF_REQ_SHIFT 0
  1114. #define OMAP4430_PERF_REQ_MASK (0xff << 0)
  1115. /* Used by CM_RESTORE_ST */
  1116. #define OMAP4430_PHASE1_COMPLETED_SHIFT 0
  1117. #define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
  1118. /* Used by CM_RESTORE_ST */
  1119. #define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
  1120. #define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
  1121. /* Used by CM_RESTORE_ST */
  1122. #define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
  1123. #define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
  1124. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  1125. #define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
  1126. #define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
  1127. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  1128. #define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
  1129. #define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
  1130. /* Used by CM_DYN_DEP_PRESCAL, CM_DYN_DEP_PRESCAL_RESTORE */
  1131. #define OMAP4430_PRESCAL_SHIFT 0
  1132. #define OMAP4430_PRESCAL_MASK (0x3f << 0)
  1133. /* Used by REVISION_CM1, REVISION_CM2 */
  1134. #define OMAP4430_R_RTL_SHIFT 11
  1135. #define OMAP4430_R_RTL_MASK (0x1f << 11)
  1136. /*
  1137. * Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
  1138. * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE
  1139. */
  1140. #define OMAP4430_SAR_MODE_SHIFT 4
  1141. #define OMAP4430_SAR_MODE_MASK (1 << 4)
  1142. /* Used by CM_SCALE_FCLK */
  1143. #define OMAP4430_SCALE_FCLK_SHIFT 0
  1144. #define OMAP4430_SCALE_FCLK_MASK (1 << 0)
  1145. /* Used by REVISION_CM1, REVISION_CM2 */
  1146. #define OMAP4430_SCHEME_SHIFT 30
  1147. #define OMAP4430_SCHEME_MASK (0x3 << 30)
  1148. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  1149. #define OMAP4430_SDMA_DYNDEP_SHIFT 11
  1150. #define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
  1151. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  1152. #define OMAP4430_SDMA_STATDEP_SHIFT 11
  1153. #define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
  1154. /* Used by CM_CLKSEL_ABE */
  1155. #define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
  1156. #define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
  1157. /*
  1158. * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
  1159. * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL,
  1160. * CM_DUCATI_DUCATI_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL,
  1161. * CM_IVAHD_IVAHD_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
  1162. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  1163. * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
  1164. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
  1165. * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
  1166. * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
  1167. * CM_L3INIT_XHPI_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL,
  1168. * CM_SDMA_SDMA_CLKCTRL, CM_TESLA_TESLA_CLKCTRL
  1169. */
  1170. #define OMAP4430_STBYST_SHIFT 18
  1171. #define OMAP4430_STBYST_MASK (1 << 18)
  1172. /*
  1173. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
  1174. * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
  1175. * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
  1176. */
  1177. #define OMAP4430_ST_DPLL_CLK_SHIFT 0
  1178. #define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
  1179. /* Used by CM_CLKDCOLDO_DPLL_USB */
  1180. #define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
  1181. #define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
  1182. /*
  1183. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  1184. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  1185. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
  1186. */
  1187. #define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
  1188. #define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
  1189. /*
  1190. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  1191. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  1192. */
  1193. #define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
  1194. #define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
  1195. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
  1196. #define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
  1197. #define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
  1198. /*
  1199. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  1200. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  1201. */
  1202. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
  1203. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
  1204. /*
  1205. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  1206. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  1207. */
  1208. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
  1209. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
  1210. /*
  1211. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  1212. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  1213. */
  1214. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
  1215. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
  1216. /*
  1217. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  1218. * CM_DIV_M7_DPLL_PER
  1219. */
  1220. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
  1221. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
  1222. /*
  1223. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
  1224. * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
  1225. * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
  1226. */
  1227. #define OMAP4430_ST_MN_BYPASS_SHIFT 8
  1228. #define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
  1229. /* Used by CM_SYS_CLKSEL */
  1230. #define OMAP4430_SYS_CLKSEL_SHIFT 0
  1231. #define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
  1232. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  1233. #define OMAP4430_TESLA_DYNDEP_SHIFT 1
  1234. #define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
  1235. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  1236. #define OMAP4430_TESLA_STATDEP_SHIFT 1
  1237. #define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
  1238. /*
  1239. * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_DUCATI_DYNAMICDEP,
  1240. * CM_EMU_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE,
  1241. * CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  1242. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
  1243. * CM_L4PER_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
  1244. */
  1245. #define OMAP4430_WINDOWSIZE_SHIFT 24
  1246. #define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
  1247. /* Used by REVISION_CM1, REVISION_CM2 */
  1248. #define OMAP4430_X_MAJOR_SHIFT 8
  1249. #define OMAP4430_X_MAJOR_MASK (0x7 << 8)
  1250. /* Used by REVISION_CM1, REVISION_CM2 */
  1251. #define OMAP4430_Y_MINOR_SHIFT 0
  1252. #define OMAP4430_Y_MINOR_MASK (0x3f << 0)
  1253. #endif