clock2420_data.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947
  1. /*
  2. * linux/arch/arm/mach-omap2/clock2420_data.c
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "prm.h"
  23. #include "cm.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #include "control.h"
  28. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  29. /*
  30. * 2420 clock tree.
  31. *
  32. * NOTE:In many cases here we are assigning a 'default' parent. In many
  33. * cases the parent is selectable. The get/set parent calls will also
  34. * switch sources.
  35. *
  36. * Many some clocks say always_enabled, but they can be auto idled for
  37. * power savings. They will always be available upon clock request.
  38. *
  39. * Several sources are given initial rates which may be wrong, this will
  40. * be fixed up in the init func.
  41. *
  42. * Things are broadly separated below by clock domains. It is
  43. * noteworthy that most periferals have dependencies on multiple clock
  44. * domains. Many get their interface clocks from the L4 domain, but get
  45. * functional clocks from fixed sources or other core domain derived
  46. * clocks.
  47. */
  48. /* Base external input clocks */
  49. static struct clk func_32k_ck = {
  50. .name = "func_32k_ck",
  51. .ops = &clkops_null,
  52. .rate = 32000,
  53. .clkdm_name = "wkup_clkdm",
  54. };
  55. static struct clk secure_32k_ck = {
  56. .name = "secure_32k_ck",
  57. .ops = &clkops_null,
  58. .rate = 32768,
  59. .clkdm_name = "wkup_clkdm",
  60. };
  61. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  62. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  63. .name = "osc_ck",
  64. .ops = &clkops_oscck,
  65. .clkdm_name = "wkup_clkdm",
  66. .recalc = &omap2_osc_clk_recalc,
  67. };
  68. /* Without modem likely 12MHz, with modem likely 13MHz */
  69. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  70. .name = "sys_ck", /* ~ ref_clk also */
  71. .ops = &clkops_null,
  72. .parent = &osc_ck,
  73. .clkdm_name = "wkup_clkdm",
  74. .recalc = &omap2xxx_sys_clk_recalc,
  75. };
  76. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  77. .name = "alt_ck",
  78. .ops = &clkops_null,
  79. .rate = 54000000,
  80. .clkdm_name = "wkup_clkdm",
  81. };
  82. /* Optional external clock input for McBSP CLKS */
  83. static struct clk mcbsp_clks = {
  84. .name = "mcbsp_clks",
  85. .ops = &clkops_null,
  86. };
  87. /*
  88. * Analog domain root source clocks
  89. */
  90. /* dpll_ck, is broken out in to special cases through clksel */
  91. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  92. * deal with this
  93. */
  94. static struct dpll_data dpll_dd = {
  95. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  96. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  97. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  98. .clk_bypass = &sys_ck,
  99. .clk_ref = &sys_ck,
  100. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  101. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  102. .max_multiplier = 1023,
  103. .min_divider = 1,
  104. .max_divider = 16,
  105. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  106. };
  107. /*
  108. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  109. * not just a DPLL
  110. */
  111. static struct clk dpll_ck = {
  112. .name = "dpll_ck",
  113. .ops = &clkops_null,
  114. .parent = &sys_ck, /* Can be func_32k also */
  115. .dpll_data = &dpll_dd,
  116. .clkdm_name = "wkup_clkdm",
  117. .recalc = &omap2_dpllcore_recalc,
  118. .set_rate = &omap2_reprogram_dpllcore,
  119. };
  120. static struct clk apll96_ck = {
  121. .name = "apll96_ck",
  122. .ops = &clkops_apll96,
  123. .parent = &sys_ck,
  124. .rate = 96000000,
  125. .flags = ENABLE_ON_INIT,
  126. .clkdm_name = "wkup_clkdm",
  127. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  128. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  129. };
  130. static struct clk apll54_ck = {
  131. .name = "apll54_ck",
  132. .ops = &clkops_apll54,
  133. .parent = &sys_ck,
  134. .rate = 54000000,
  135. .flags = ENABLE_ON_INIT,
  136. .clkdm_name = "wkup_clkdm",
  137. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  138. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  139. };
  140. /*
  141. * PRCM digital base sources
  142. */
  143. /* func_54m_ck */
  144. static const struct clksel_rate func_54m_apll54_rates[] = {
  145. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  146. { .div = 0 },
  147. };
  148. static const struct clksel_rate func_54m_alt_rates[] = {
  149. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  150. { .div = 0 },
  151. };
  152. static const struct clksel func_54m_clksel[] = {
  153. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  154. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  155. { .parent = NULL },
  156. };
  157. static struct clk func_54m_ck = {
  158. .name = "func_54m_ck",
  159. .ops = &clkops_null,
  160. .parent = &apll54_ck, /* can also be alt_clk */
  161. .clkdm_name = "wkup_clkdm",
  162. .init = &omap2_init_clksel_parent,
  163. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  164. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  165. .clksel = func_54m_clksel,
  166. .recalc = &omap2_clksel_recalc,
  167. };
  168. static struct clk core_ck = {
  169. .name = "core_ck",
  170. .ops = &clkops_null,
  171. .parent = &dpll_ck, /* can also be 32k */
  172. .clkdm_name = "wkup_clkdm",
  173. .recalc = &followparent_recalc,
  174. };
  175. static struct clk func_96m_ck = {
  176. .name = "func_96m_ck",
  177. .ops = &clkops_null,
  178. .parent = &apll96_ck,
  179. .clkdm_name = "wkup_clkdm",
  180. .recalc = &followparent_recalc,
  181. };
  182. /* func_48m_ck */
  183. static const struct clksel_rate func_48m_apll96_rates[] = {
  184. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  185. { .div = 0 },
  186. };
  187. static const struct clksel_rate func_48m_alt_rates[] = {
  188. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  189. { .div = 0 },
  190. };
  191. static const struct clksel func_48m_clksel[] = {
  192. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  193. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  194. { .parent = NULL }
  195. };
  196. static struct clk func_48m_ck = {
  197. .name = "func_48m_ck",
  198. .ops = &clkops_null,
  199. .parent = &apll96_ck, /* 96M or Alt */
  200. .clkdm_name = "wkup_clkdm",
  201. .init = &omap2_init_clksel_parent,
  202. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  203. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  204. .clksel = func_48m_clksel,
  205. .recalc = &omap2_clksel_recalc,
  206. .round_rate = &omap2_clksel_round_rate,
  207. .set_rate = &omap2_clksel_set_rate
  208. };
  209. static struct clk func_12m_ck = {
  210. .name = "func_12m_ck",
  211. .ops = &clkops_null,
  212. .parent = &func_48m_ck,
  213. .fixed_div = 4,
  214. .clkdm_name = "wkup_clkdm",
  215. .recalc = &omap_fixed_divisor_recalc,
  216. };
  217. /* Secure timer, only available in secure mode */
  218. static struct clk wdt1_osc_ck = {
  219. .name = "ck_wdt1_osc",
  220. .ops = &clkops_null, /* RMK: missing? */
  221. .parent = &osc_ck,
  222. .recalc = &followparent_recalc,
  223. };
  224. /*
  225. * The common_clkout* clksel_rate structs are common to
  226. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  227. * sys_clkout2_* are 2420-only, so the
  228. * clksel_rate flags fields are inaccurate for those clocks. This is
  229. * harmless since access to those clocks are gated by the struct clk
  230. * flags fields, which mark them as 2420-only.
  231. */
  232. static const struct clksel_rate common_clkout_src_core_rates[] = {
  233. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  234. { .div = 0 }
  235. };
  236. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  237. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  238. { .div = 0 }
  239. };
  240. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  241. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  242. { .div = 0 }
  243. };
  244. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  245. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  246. { .div = 0 }
  247. };
  248. static const struct clksel common_clkout_src_clksel[] = {
  249. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  250. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  251. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  252. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  253. { .parent = NULL }
  254. };
  255. static struct clk sys_clkout_src = {
  256. .name = "sys_clkout_src",
  257. .ops = &clkops_omap2_dflt,
  258. .parent = &func_54m_ck,
  259. .clkdm_name = "wkup_clkdm",
  260. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  261. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  262. .init = &omap2_init_clksel_parent,
  263. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  264. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  265. .clksel = common_clkout_src_clksel,
  266. .recalc = &omap2_clksel_recalc,
  267. .round_rate = &omap2_clksel_round_rate,
  268. .set_rate = &omap2_clksel_set_rate
  269. };
  270. static const struct clksel_rate common_clkout_rates[] = {
  271. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  272. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  273. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  274. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  275. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  276. { .div = 0 },
  277. };
  278. static const struct clksel sys_clkout_clksel[] = {
  279. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  280. { .parent = NULL }
  281. };
  282. static struct clk sys_clkout = {
  283. .name = "sys_clkout",
  284. .ops = &clkops_null,
  285. .parent = &sys_clkout_src,
  286. .clkdm_name = "wkup_clkdm",
  287. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  288. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  289. .clksel = sys_clkout_clksel,
  290. .recalc = &omap2_clksel_recalc,
  291. .round_rate = &omap2_clksel_round_rate,
  292. .set_rate = &omap2_clksel_set_rate
  293. };
  294. /* In 2430, new in 2420 ES2 */
  295. static struct clk sys_clkout2_src = {
  296. .name = "sys_clkout2_src",
  297. .ops = &clkops_omap2_dflt,
  298. .parent = &func_54m_ck,
  299. .clkdm_name = "wkup_clkdm",
  300. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  301. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  302. .init = &omap2_init_clksel_parent,
  303. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  304. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  305. .clksel = common_clkout_src_clksel,
  306. .recalc = &omap2_clksel_recalc,
  307. .round_rate = &omap2_clksel_round_rate,
  308. .set_rate = &omap2_clksel_set_rate
  309. };
  310. static const struct clksel sys_clkout2_clksel[] = {
  311. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  312. { .parent = NULL }
  313. };
  314. /* In 2430, new in 2420 ES2 */
  315. static struct clk sys_clkout2 = {
  316. .name = "sys_clkout2",
  317. .ops = &clkops_null,
  318. .parent = &sys_clkout2_src,
  319. .clkdm_name = "wkup_clkdm",
  320. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  321. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  322. .clksel = sys_clkout2_clksel,
  323. .recalc = &omap2_clksel_recalc,
  324. .round_rate = &omap2_clksel_round_rate,
  325. .set_rate = &omap2_clksel_set_rate
  326. };
  327. static struct clk emul_ck = {
  328. .name = "emul_ck",
  329. .ops = &clkops_omap2_dflt,
  330. .parent = &func_54m_ck,
  331. .clkdm_name = "wkup_clkdm",
  332. .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
  333. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  334. .recalc = &followparent_recalc,
  335. };
  336. /*
  337. * MPU clock domain
  338. * Clocks:
  339. * MPU_FCLK, MPU_ICLK
  340. * INT_M_FCLK, INT_M_I_CLK
  341. *
  342. * - Individual clocks are hardware managed.
  343. * - Base divider comes from: CM_CLKSEL_MPU
  344. *
  345. */
  346. static const struct clksel_rate mpu_core_rates[] = {
  347. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  348. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  349. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  350. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  351. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  352. { .div = 0 },
  353. };
  354. static const struct clksel mpu_clksel[] = {
  355. { .parent = &core_ck, .rates = mpu_core_rates },
  356. { .parent = NULL }
  357. };
  358. static struct clk mpu_ck = { /* Control cpu */
  359. .name = "mpu_ck",
  360. .ops = &clkops_null,
  361. .parent = &core_ck,
  362. .clkdm_name = "mpu_clkdm",
  363. .init = &omap2_init_clksel_parent,
  364. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  365. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  366. .clksel = mpu_clksel,
  367. .recalc = &omap2_clksel_recalc,
  368. };
  369. /*
  370. * DSP (2420-UMA+IVA1) clock domain
  371. * Clocks:
  372. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  373. *
  374. * Won't be too specific here. The core clock comes into this block
  375. * it is divided then tee'ed. One branch goes directly to xyz enable
  376. * controls. The other branch gets further divided by 2 then possibly
  377. * routed into a synchronizer and out of clocks abc.
  378. */
  379. static const struct clksel_rate dsp_fck_core_rates[] = {
  380. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  381. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  382. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  383. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  384. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  385. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  386. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  387. { .div = 0 },
  388. };
  389. static const struct clksel dsp_fck_clksel[] = {
  390. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  391. { .parent = NULL }
  392. };
  393. static struct clk dsp_fck = {
  394. .name = "dsp_fck",
  395. .ops = &clkops_omap2_dflt_wait,
  396. .parent = &core_ck,
  397. .clkdm_name = "dsp_clkdm",
  398. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  399. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  400. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  401. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  402. .clksel = dsp_fck_clksel,
  403. .recalc = &omap2_clksel_recalc,
  404. };
  405. /* DSP interface clock */
  406. static const struct clksel_rate dsp_irate_ick_rates[] = {
  407. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  408. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  409. { .div = 0 },
  410. };
  411. static const struct clksel dsp_irate_ick_clksel[] = {
  412. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  413. { .parent = NULL }
  414. };
  415. /* This clock does not exist as such in the TRM. */
  416. static struct clk dsp_irate_ick = {
  417. .name = "dsp_irate_ick",
  418. .ops = &clkops_null,
  419. .parent = &dsp_fck,
  420. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  421. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  422. .clksel = dsp_irate_ick_clksel,
  423. .recalc = &omap2_clksel_recalc,
  424. };
  425. /* 2420 only */
  426. static struct clk dsp_ick = {
  427. .name = "dsp_ick", /* apparently ipi and isp */
  428. .ops = &clkops_omap2_dflt_wait,
  429. .parent = &dsp_irate_ick,
  430. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  431. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  432. };
  433. /*
  434. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  435. * the C54x, but which is contained in the DSP powerdomain. Does not
  436. * exist on later OMAPs.
  437. */
  438. static struct clk iva1_ifck = {
  439. .name = "iva1_ifck",
  440. .ops = &clkops_omap2_dflt_wait,
  441. .parent = &core_ck,
  442. .clkdm_name = "iva1_clkdm",
  443. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  444. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  445. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  446. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  447. .clksel = dsp_fck_clksel,
  448. .recalc = &omap2_clksel_recalc,
  449. };
  450. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  451. static struct clk iva1_mpu_int_ifck = {
  452. .name = "iva1_mpu_int_ifck",
  453. .ops = &clkops_omap2_dflt_wait,
  454. .parent = &iva1_ifck,
  455. .clkdm_name = "iva1_clkdm",
  456. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  457. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  458. .fixed_div = 2,
  459. .recalc = &omap_fixed_divisor_recalc,
  460. };
  461. /*
  462. * L3 clock domain
  463. * L3 clocks are used for both interface and functional clocks to
  464. * multiple entities. Some of these clocks are completely managed
  465. * by hardware, and some others allow software control. Hardware
  466. * managed ones general are based on directly CLK_REQ signals and
  467. * various auto idle settings. The functional spec sets many of these
  468. * as 'tie-high' for their enables.
  469. *
  470. * I-CLOCKS:
  471. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  472. * CAM, HS-USB.
  473. * F-CLOCK
  474. * SSI.
  475. *
  476. * GPMC memories and SDRC have timing and clock sensitive registers which
  477. * may very well need notification when the clock changes. Currently for low
  478. * operating points, these are taken care of in sleep.S.
  479. */
  480. static const struct clksel_rate core_l3_core_rates[] = {
  481. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  482. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  483. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  484. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  485. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  486. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  487. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  488. { .div = 0 }
  489. };
  490. static const struct clksel core_l3_clksel[] = {
  491. { .parent = &core_ck, .rates = core_l3_core_rates },
  492. { .parent = NULL }
  493. };
  494. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  495. .name = "core_l3_ck",
  496. .ops = &clkops_null,
  497. .parent = &core_ck,
  498. .clkdm_name = "core_l3_clkdm",
  499. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  500. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  501. .clksel = core_l3_clksel,
  502. .recalc = &omap2_clksel_recalc,
  503. };
  504. /* usb_l4_ick */
  505. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  506. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  507. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  508. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  509. { .div = 0 }
  510. };
  511. static const struct clksel usb_l4_ick_clksel[] = {
  512. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  513. { .parent = NULL },
  514. };
  515. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  516. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  517. .name = "usb_l4_ick",
  518. .ops = &clkops_omap2_dflt_wait,
  519. .parent = &core_l3_ck,
  520. .clkdm_name = "core_l4_clkdm",
  521. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  522. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  523. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  524. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  525. .clksel = usb_l4_ick_clksel,
  526. .recalc = &omap2_clksel_recalc,
  527. };
  528. /*
  529. * L4 clock management domain
  530. *
  531. * This domain contains lots of interface clocks from the L4 interface, some
  532. * functional clocks. Fixed APLL functional source clocks are managed in
  533. * this domain.
  534. */
  535. static const struct clksel_rate l4_core_l3_rates[] = {
  536. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  537. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  538. { .div = 0 }
  539. };
  540. static const struct clksel l4_clksel[] = {
  541. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  542. { .parent = NULL }
  543. };
  544. static struct clk l4_ck = { /* used both as an ick and fck */
  545. .name = "l4_ck",
  546. .ops = &clkops_null,
  547. .parent = &core_l3_ck,
  548. .clkdm_name = "core_l4_clkdm",
  549. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  550. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  551. .clksel = l4_clksel,
  552. .recalc = &omap2_clksel_recalc,
  553. };
  554. /*
  555. * SSI is in L3 management domain, its direct parent is core not l3,
  556. * many core power domain entities are grouped into the L3 clock
  557. * domain.
  558. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  559. *
  560. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  561. */
  562. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  563. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  564. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  565. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  566. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  567. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  568. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  569. { .div = 0 }
  570. };
  571. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  572. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  573. { .parent = NULL }
  574. };
  575. static struct clk ssi_ssr_sst_fck = {
  576. .name = "ssi_fck",
  577. .ops = &clkops_omap2_dflt_wait,
  578. .parent = &core_ck,
  579. .clkdm_name = "core_l3_clkdm",
  580. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  581. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  582. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  583. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  584. .clksel = ssi_ssr_sst_fck_clksel,
  585. .recalc = &omap2_clksel_recalc,
  586. };
  587. /*
  588. * Presumably this is the same as SSI_ICLK.
  589. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  590. */
  591. static struct clk ssi_l4_ick = {
  592. .name = "ssi_l4_ick",
  593. .ops = &clkops_omap2_dflt_wait,
  594. .parent = &l4_ck,
  595. .clkdm_name = "core_l4_clkdm",
  596. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  597. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  598. .recalc = &followparent_recalc,
  599. };
  600. /*
  601. * GFX clock domain
  602. * Clocks:
  603. * GFX_FCLK, GFX_ICLK
  604. * GFX_CG1(2d), GFX_CG2(3d)
  605. *
  606. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  607. * The 2d and 3d clocks run at a hardware determined
  608. * divided value of fclk.
  609. *
  610. */
  611. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  612. static const struct clksel gfx_fck_clksel[] = {
  613. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  614. { .parent = NULL },
  615. };
  616. static struct clk gfx_3d_fck = {
  617. .name = "gfx_3d_fck",
  618. .ops = &clkops_omap2_dflt_wait,
  619. .parent = &core_l3_ck,
  620. .clkdm_name = "gfx_clkdm",
  621. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  622. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  623. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  624. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  625. .clksel = gfx_fck_clksel,
  626. .recalc = &omap2_clksel_recalc,
  627. .round_rate = &omap2_clksel_round_rate,
  628. .set_rate = &omap2_clksel_set_rate
  629. };
  630. static struct clk gfx_2d_fck = {
  631. .name = "gfx_2d_fck",
  632. .ops = &clkops_omap2_dflt_wait,
  633. .parent = &core_l3_ck,
  634. .clkdm_name = "gfx_clkdm",
  635. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  636. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  637. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  638. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  639. .clksel = gfx_fck_clksel,
  640. .recalc = &omap2_clksel_recalc,
  641. };
  642. static struct clk gfx_ick = {
  643. .name = "gfx_ick", /* From l3 */
  644. .ops = &clkops_omap2_dflt_wait,
  645. .parent = &core_l3_ck,
  646. .clkdm_name = "gfx_clkdm",
  647. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  648. .enable_bit = OMAP_EN_GFX_SHIFT,
  649. .recalc = &followparent_recalc,
  650. };
  651. /*
  652. * DSS clock domain
  653. * CLOCKs:
  654. * DSS_L4_ICLK, DSS_L3_ICLK,
  655. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  656. *
  657. * DSS is both initiator and target.
  658. */
  659. /* XXX Add RATE_NOT_VALIDATED */
  660. static const struct clksel_rate dss1_fck_sys_rates[] = {
  661. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  662. { .div = 0 }
  663. };
  664. static const struct clksel_rate dss1_fck_core_rates[] = {
  665. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  666. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  667. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  668. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  669. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  670. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  671. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  672. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  673. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  674. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  675. { .div = 0 }
  676. };
  677. static const struct clksel dss1_fck_clksel[] = {
  678. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  679. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  680. { .parent = NULL },
  681. };
  682. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  683. .name = "dss_ick",
  684. .ops = &clkops_omap2_dflt,
  685. .parent = &l4_ck, /* really both l3 and l4 */
  686. .clkdm_name = "dss_clkdm",
  687. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  688. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  689. .recalc = &followparent_recalc,
  690. };
  691. static struct clk dss1_fck = {
  692. .name = "dss1_fck",
  693. .ops = &clkops_omap2_dflt,
  694. .parent = &core_ck, /* Core or sys */
  695. .clkdm_name = "dss_clkdm",
  696. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  697. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  698. .init = &omap2_init_clksel_parent,
  699. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  700. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  701. .clksel = dss1_fck_clksel,
  702. .recalc = &omap2_clksel_recalc,
  703. };
  704. static const struct clksel_rate dss2_fck_sys_rates[] = {
  705. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  706. { .div = 0 }
  707. };
  708. static const struct clksel_rate dss2_fck_48m_rates[] = {
  709. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  710. { .div = 0 }
  711. };
  712. static const struct clksel dss2_fck_clksel[] = {
  713. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  714. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  715. { .parent = NULL }
  716. };
  717. static struct clk dss2_fck = { /* Alt clk used in power management */
  718. .name = "dss2_fck",
  719. .ops = &clkops_omap2_dflt,
  720. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  721. .clkdm_name = "dss_clkdm",
  722. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  723. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  724. .init = &omap2_init_clksel_parent,
  725. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  726. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  727. .clksel = dss2_fck_clksel,
  728. .recalc = &followparent_recalc,
  729. };
  730. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  731. .name = "dss_54m_fck", /* 54m tv clk */
  732. .ops = &clkops_omap2_dflt_wait,
  733. .parent = &func_54m_ck,
  734. .clkdm_name = "dss_clkdm",
  735. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  736. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  737. .recalc = &followparent_recalc,
  738. };
  739. /*
  740. * CORE power domain ICLK & FCLK defines.
  741. * Many of the these can have more than one possible parent. Entries
  742. * here will likely have an L4 interface parent, and may have multiple
  743. * functional clock parents.
  744. */
  745. static const struct clksel_rate gpt_alt_rates[] = {
  746. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  747. { .div = 0 }
  748. };
  749. static const struct clksel omap24xx_gpt_clksel[] = {
  750. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  751. { .parent = &sys_ck, .rates = gpt_sys_rates },
  752. { .parent = &alt_ck, .rates = gpt_alt_rates },
  753. { .parent = NULL },
  754. };
  755. static struct clk gpt1_ick = {
  756. .name = "gpt1_ick",
  757. .ops = &clkops_omap2_dflt_wait,
  758. .parent = &l4_ck,
  759. .clkdm_name = "core_l4_clkdm",
  760. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  761. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  762. .recalc = &followparent_recalc,
  763. };
  764. static struct clk gpt1_fck = {
  765. .name = "gpt1_fck",
  766. .ops = &clkops_omap2_dflt_wait,
  767. .parent = &func_32k_ck,
  768. .clkdm_name = "core_l4_clkdm",
  769. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  770. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  771. .init = &omap2_init_clksel_parent,
  772. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  773. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  774. .clksel = omap24xx_gpt_clksel,
  775. .recalc = &omap2_clksel_recalc,
  776. .round_rate = &omap2_clksel_round_rate,
  777. .set_rate = &omap2_clksel_set_rate
  778. };
  779. static struct clk gpt2_ick = {
  780. .name = "gpt2_ick",
  781. .ops = &clkops_omap2_dflt_wait,
  782. .parent = &l4_ck,
  783. .clkdm_name = "core_l4_clkdm",
  784. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  785. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  786. .recalc = &followparent_recalc,
  787. };
  788. static struct clk gpt2_fck = {
  789. .name = "gpt2_fck",
  790. .ops = &clkops_omap2_dflt_wait,
  791. .parent = &func_32k_ck,
  792. .clkdm_name = "core_l4_clkdm",
  793. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  794. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  795. .init = &omap2_init_clksel_parent,
  796. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  797. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  798. .clksel = omap24xx_gpt_clksel,
  799. .recalc = &omap2_clksel_recalc,
  800. };
  801. static struct clk gpt3_ick = {
  802. .name = "gpt3_ick",
  803. .ops = &clkops_omap2_dflt_wait,
  804. .parent = &l4_ck,
  805. .clkdm_name = "core_l4_clkdm",
  806. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  807. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  808. .recalc = &followparent_recalc,
  809. };
  810. static struct clk gpt3_fck = {
  811. .name = "gpt3_fck",
  812. .ops = &clkops_omap2_dflt_wait,
  813. .parent = &func_32k_ck,
  814. .clkdm_name = "core_l4_clkdm",
  815. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  816. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  817. .init = &omap2_init_clksel_parent,
  818. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  819. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  820. .clksel = omap24xx_gpt_clksel,
  821. .recalc = &omap2_clksel_recalc,
  822. };
  823. static struct clk gpt4_ick = {
  824. .name = "gpt4_ick",
  825. .ops = &clkops_omap2_dflt_wait,
  826. .parent = &l4_ck,
  827. .clkdm_name = "core_l4_clkdm",
  828. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  829. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  830. .recalc = &followparent_recalc,
  831. };
  832. static struct clk gpt4_fck = {
  833. .name = "gpt4_fck",
  834. .ops = &clkops_omap2_dflt_wait,
  835. .parent = &func_32k_ck,
  836. .clkdm_name = "core_l4_clkdm",
  837. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  838. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  839. .init = &omap2_init_clksel_parent,
  840. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  841. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  842. .clksel = omap24xx_gpt_clksel,
  843. .recalc = &omap2_clksel_recalc,
  844. };
  845. static struct clk gpt5_ick = {
  846. .name = "gpt5_ick",
  847. .ops = &clkops_omap2_dflt_wait,
  848. .parent = &l4_ck,
  849. .clkdm_name = "core_l4_clkdm",
  850. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  851. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  852. .recalc = &followparent_recalc,
  853. };
  854. static struct clk gpt5_fck = {
  855. .name = "gpt5_fck",
  856. .ops = &clkops_omap2_dflt_wait,
  857. .parent = &func_32k_ck,
  858. .clkdm_name = "core_l4_clkdm",
  859. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  860. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  861. .init = &omap2_init_clksel_parent,
  862. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  863. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  864. .clksel = omap24xx_gpt_clksel,
  865. .recalc = &omap2_clksel_recalc,
  866. };
  867. static struct clk gpt6_ick = {
  868. .name = "gpt6_ick",
  869. .ops = &clkops_omap2_dflt_wait,
  870. .parent = &l4_ck,
  871. .clkdm_name = "core_l4_clkdm",
  872. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  873. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  874. .recalc = &followparent_recalc,
  875. };
  876. static struct clk gpt6_fck = {
  877. .name = "gpt6_fck",
  878. .ops = &clkops_omap2_dflt_wait,
  879. .parent = &func_32k_ck,
  880. .clkdm_name = "core_l4_clkdm",
  881. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  882. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  883. .init = &omap2_init_clksel_parent,
  884. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  885. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  886. .clksel = omap24xx_gpt_clksel,
  887. .recalc = &omap2_clksel_recalc,
  888. };
  889. static struct clk gpt7_ick = {
  890. .name = "gpt7_ick",
  891. .ops = &clkops_omap2_dflt_wait,
  892. .parent = &l4_ck,
  893. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  894. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  895. .recalc = &followparent_recalc,
  896. };
  897. static struct clk gpt7_fck = {
  898. .name = "gpt7_fck",
  899. .ops = &clkops_omap2_dflt_wait,
  900. .parent = &func_32k_ck,
  901. .clkdm_name = "core_l4_clkdm",
  902. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  903. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  904. .init = &omap2_init_clksel_parent,
  905. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  906. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  907. .clksel = omap24xx_gpt_clksel,
  908. .recalc = &omap2_clksel_recalc,
  909. };
  910. static struct clk gpt8_ick = {
  911. .name = "gpt8_ick",
  912. .ops = &clkops_omap2_dflt_wait,
  913. .parent = &l4_ck,
  914. .clkdm_name = "core_l4_clkdm",
  915. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  916. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  917. .recalc = &followparent_recalc,
  918. };
  919. static struct clk gpt8_fck = {
  920. .name = "gpt8_fck",
  921. .ops = &clkops_omap2_dflt_wait,
  922. .parent = &func_32k_ck,
  923. .clkdm_name = "core_l4_clkdm",
  924. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  925. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  926. .init = &omap2_init_clksel_parent,
  927. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  928. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  929. .clksel = omap24xx_gpt_clksel,
  930. .recalc = &omap2_clksel_recalc,
  931. };
  932. static struct clk gpt9_ick = {
  933. .name = "gpt9_ick",
  934. .ops = &clkops_omap2_dflt_wait,
  935. .parent = &l4_ck,
  936. .clkdm_name = "core_l4_clkdm",
  937. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  938. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  939. .recalc = &followparent_recalc,
  940. };
  941. static struct clk gpt9_fck = {
  942. .name = "gpt9_fck",
  943. .ops = &clkops_omap2_dflt_wait,
  944. .parent = &func_32k_ck,
  945. .clkdm_name = "core_l4_clkdm",
  946. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  947. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  948. .init = &omap2_init_clksel_parent,
  949. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  950. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  951. .clksel = omap24xx_gpt_clksel,
  952. .recalc = &omap2_clksel_recalc,
  953. };
  954. static struct clk gpt10_ick = {
  955. .name = "gpt10_ick",
  956. .ops = &clkops_omap2_dflt_wait,
  957. .parent = &l4_ck,
  958. .clkdm_name = "core_l4_clkdm",
  959. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  960. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  961. .recalc = &followparent_recalc,
  962. };
  963. static struct clk gpt10_fck = {
  964. .name = "gpt10_fck",
  965. .ops = &clkops_omap2_dflt_wait,
  966. .parent = &func_32k_ck,
  967. .clkdm_name = "core_l4_clkdm",
  968. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  969. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  970. .init = &omap2_init_clksel_parent,
  971. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  972. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  973. .clksel = omap24xx_gpt_clksel,
  974. .recalc = &omap2_clksel_recalc,
  975. };
  976. static struct clk gpt11_ick = {
  977. .name = "gpt11_ick",
  978. .ops = &clkops_omap2_dflt_wait,
  979. .parent = &l4_ck,
  980. .clkdm_name = "core_l4_clkdm",
  981. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  982. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  983. .recalc = &followparent_recalc,
  984. };
  985. static struct clk gpt11_fck = {
  986. .name = "gpt11_fck",
  987. .ops = &clkops_omap2_dflt_wait,
  988. .parent = &func_32k_ck,
  989. .clkdm_name = "core_l4_clkdm",
  990. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  991. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  992. .init = &omap2_init_clksel_parent,
  993. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  994. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  995. .clksel = omap24xx_gpt_clksel,
  996. .recalc = &omap2_clksel_recalc,
  997. };
  998. static struct clk gpt12_ick = {
  999. .name = "gpt12_ick",
  1000. .ops = &clkops_omap2_dflt_wait,
  1001. .parent = &l4_ck,
  1002. .clkdm_name = "core_l4_clkdm",
  1003. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1004. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1005. .recalc = &followparent_recalc,
  1006. };
  1007. static struct clk gpt12_fck = {
  1008. .name = "gpt12_fck",
  1009. .ops = &clkops_omap2_dflt_wait,
  1010. .parent = &secure_32k_ck,
  1011. .clkdm_name = "core_l4_clkdm",
  1012. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1013. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1014. .init = &omap2_init_clksel_parent,
  1015. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1016. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1017. .clksel = omap24xx_gpt_clksel,
  1018. .recalc = &omap2_clksel_recalc,
  1019. };
  1020. static struct clk mcbsp1_ick = {
  1021. .name = "mcbsp1_ick",
  1022. .ops = &clkops_omap2_dflt_wait,
  1023. .parent = &l4_ck,
  1024. .clkdm_name = "core_l4_clkdm",
  1025. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1026. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1027. .recalc = &followparent_recalc,
  1028. };
  1029. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1030. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1031. { .div = 0 }
  1032. };
  1033. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1034. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1035. { .div = 0 }
  1036. };
  1037. static const struct clksel mcbsp_fck_clksel[] = {
  1038. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1039. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1040. { .parent = NULL }
  1041. };
  1042. static struct clk mcbsp1_fck = {
  1043. .name = "mcbsp1_fck",
  1044. .ops = &clkops_omap2_dflt_wait,
  1045. .parent = &func_96m_ck,
  1046. .init = &omap2_init_clksel_parent,
  1047. .clkdm_name = "core_l4_clkdm",
  1048. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1049. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1050. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1051. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1052. .clksel = mcbsp_fck_clksel,
  1053. .recalc = &omap2_clksel_recalc,
  1054. };
  1055. static struct clk mcbsp2_ick = {
  1056. .name = "mcbsp2_ick",
  1057. .ops = &clkops_omap2_dflt_wait,
  1058. .parent = &l4_ck,
  1059. .clkdm_name = "core_l4_clkdm",
  1060. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1061. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1062. .recalc = &followparent_recalc,
  1063. };
  1064. static struct clk mcbsp2_fck = {
  1065. .name = "mcbsp2_fck",
  1066. .ops = &clkops_omap2_dflt_wait,
  1067. .parent = &func_96m_ck,
  1068. .init = &omap2_init_clksel_parent,
  1069. .clkdm_name = "core_l4_clkdm",
  1070. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1071. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1072. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1073. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1074. .clksel = mcbsp_fck_clksel,
  1075. .recalc = &omap2_clksel_recalc,
  1076. };
  1077. static struct clk mcspi1_ick = {
  1078. .name = "mcspi1_ick",
  1079. .ops = &clkops_omap2_dflt_wait,
  1080. .parent = &l4_ck,
  1081. .clkdm_name = "core_l4_clkdm",
  1082. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1083. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1084. .recalc = &followparent_recalc,
  1085. };
  1086. static struct clk mcspi1_fck = {
  1087. .name = "mcspi1_fck",
  1088. .ops = &clkops_omap2_dflt_wait,
  1089. .parent = &func_48m_ck,
  1090. .clkdm_name = "core_l4_clkdm",
  1091. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1092. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1093. .recalc = &followparent_recalc,
  1094. };
  1095. static struct clk mcspi2_ick = {
  1096. .name = "mcspi2_ick",
  1097. .ops = &clkops_omap2_dflt_wait,
  1098. .parent = &l4_ck,
  1099. .clkdm_name = "core_l4_clkdm",
  1100. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1101. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1102. .recalc = &followparent_recalc,
  1103. };
  1104. static struct clk mcspi2_fck = {
  1105. .name = "mcspi2_fck",
  1106. .ops = &clkops_omap2_dflt_wait,
  1107. .parent = &func_48m_ck,
  1108. .clkdm_name = "core_l4_clkdm",
  1109. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1110. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1111. .recalc = &followparent_recalc,
  1112. };
  1113. static struct clk uart1_ick = {
  1114. .name = "uart1_ick",
  1115. .ops = &clkops_omap2_dflt_wait,
  1116. .parent = &l4_ck,
  1117. .clkdm_name = "core_l4_clkdm",
  1118. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1119. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1120. .recalc = &followparent_recalc,
  1121. };
  1122. static struct clk uart1_fck = {
  1123. .name = "uart1_fck",
  1124. .ops = &clkops_omap2_dflt_wait,
  1125. .parent = &func_48m_ck,
  1126. .clkdm_name = "core_l4_clkdm",
  1127. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1128. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1129. .recalc = &followparent_recalc,
  1130. };
  1131. static struct clk uart2_ick = {
  1132. .name = "uart2_ick",
  1133. .ops = &clkops_omap2_dflt_wait,
  1134. .parent = &l4_ck,
  1135. .clkdm_name = "core_l4_clkdm",
  1136. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1137. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1138. .recalc = &followparent_recalc,
  1139. };
  1140. static struct clk uart2_fck = {
  1141. .name = "uart2_fck",
  1142. .ops = &clkops_omap2_dflt_wait,
  1143. .parent = &func_48m_ck,
  1144. .clkdm_name = "core_l4_clkdm",
  1145. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1146. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1147. .recalc = &followparent_recalc,
  1148. };
  1149. static struct clk uart3_ick = {
  1150. .name = "uart3_ick",
  1151. .ops = &clkops_omap2_dflt_wait,
  1152. .parent = &l4_ck,
  1153. .clkdm_name = "core_l4_clkdm",
  1154. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1155. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1156. .recalc = &followparent_recalc,
  1157. };
  1158. static struct clk uart3_fck = {
  1159. .name = "uart3_fck",
  1160. .ops = &clkops_omap2_dflt_wait,
  1161. .parent = &func_48m_ck,
  1162. .clkdm_name = "core_l4_clkdm",
  1163. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1164. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1165. .recalc = &followparent_recalc,
  1166. };
  1167. static struct clk gpios_ick = {
  1168. .name = "gpios_ick",
  1169. .ops = &clkops_omap2_dflt_wait,
  1170. .parent = &l4_ck,
  1171. .clkdm_name = "core_l4_clkdm",
  1172. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1173. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1174. .recalc = &followparent_recalc,
  1175. };
  1176. static struct clk gpios_fck = {
  1177. .name = "gpios_fck",
  1178. .ops = &clkops_omap2_dflt_wait,
  1179. .parent = &func_32k_ck,
  1180. .clkdm_name = "wkup_clkdm",
  1181. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1182. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1183. .recalc = &followparent_recalc,
  1184. };
  1185. static struct clk mpu_wdt_ick = {
  1186. .name = "mpu_wdt_ick",
  1187. .ops = &clkops_omap2_dflt_wait,
  1188. .parent = &l4_ck,
  1189. .clkdm_name = "core_l4_clkdm",
  1190. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1191. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1192. .recalc = &followparent_recalc,
  1193. };
  1194. static struct clk mpu_wdt_fck = {
  1195. .name = "mpu_wdt_fck",
  1196. .ops = &clkops_omap2_dflt_wait,
  1197. .parent = &func_32k_ck,
  1198. .clkdm_name = "wkup_clkdm",
  1199. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1200. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1201. .recalc = &followparent_recalc,
  1202. };
  1203. static struct clk sync_32k_ick = {
  1204. .name = "sync_32k_ick",
  1205. .ops = &clkops_omap2_dflt_wait,
  1206. .parent = &l4_ck,
  1207. .flags = ENABLE_ON_INIT,
  1208. .clkdm_name = "core_l4_clkdm",
  1209. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1210. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1211. .recalc = &followparent_recalc,
  1212. };
  1213. static struct clk wdt1_ick = {
  1214. .name = "wdt1_ick",
  1215. .ops = &clkops_omap2_dflt_wait,
  1216. .parent = &l4_ck,
  1217. .clkdm_name = "core_l4_clkdm",
  1218. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1219. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1220. .recalc = &followparent_recalc,
  1221. };
  1222. static struct clk omapctrl_ick = {
  1223. .name = "omapctrl_ick",
  1224. .ops = &clkops_omap2_dflt_wait,
  1225. .parent = &l4_ck,
  1226. .flags = ENABLE_ON_INIT,
  1227. .clkdm_name = "core_l4_clkdm",
  1228. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1229. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1230. .recalc = &followparent_recalc,
  1231. };
  1232. static struct clk cam_ick = {
  1233. .name = "cam_ick",
  1234. .ops = &clkops_omap2_dflt,
  1235. .parent = &l4_ck,
  1236. .clkdm_name = "core_l4_clkdm",
  1237. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1238. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1239. .recalc = &followparent_recalc,
  1240. };
  1241. /*
  1242. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1243. * split into two separate clocks, since the parent clocks are different
  1244. * and the clockdomains are also different.
  1245. */
  1246. static struct clk cam_fck = {
  1247. .name = "cam_fck",
  1248. .ops = &clkops_omap2_dflt,
  1249. .parent = &func_96m_ck,
  1250. .clkdm_name = "core_l3_clkdm",
  1251. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1252. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1253. .recalc = &followparent_recalc,
  1254. };
  1255. static struct clk mailboxes_ick = {
  1256. .name = "mailboxes_ick",
  1257. .ops = &clkops_omap2_dflt_wait,
  1258. .parent = &l4_ck,
  1259. .clkdm_name = "core_l4_clkdm",
  1260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1261. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1262. .recalc = &followparent_recalc,
  1263. };
  1264. static struct clk wdt4_ick = {
  1265. .name = "wdt4_ick",
  1266. .ops = &clkops_omap2_dflt_wait,
  1267. .parent = &l4_ck,
  1268. .clkdm_name = "core_l4_clkdm",
  1269. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1270. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1271. .recalc = &followparent_recalc,
  1272. };
  1273. static struct clk wdt4_fck = {
  1274. .name = "wdt4_fck",
  1275. .ops = &clkops_omap2_dflt_wait,
  1276. .parent = &func_32k_ck,
  1277. .clkdm_name = "core_l4_clkdm",
  1278. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1279. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1280. .recalc = &followparent_recalc,
  1281. };
  1282. static struct clk wdt3_ick = {
  1283. .name = "wdt3_ick",
  1284. .ops = &clkops_omap2_dflt_wait,
  1285. .parent = &l4_ck,
  1286. .clkdm_name = "core_l4_clkdm",
  1287. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1288. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1289. .recalc = &followparent_recalc,
  1290. };
  1291. static struct clk wdt3_fck = {
  1292. .name = "wdt3_fck",
  1293. .ops = &clkops_omap2_dflt_wait,
  1294. .parent = &func_32k_ck,
  1295. .clkdm_name = "core_l4_clkdm",
  1296. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1297. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1298. .recalc = &followparent_recalc,
  1299. };
  1300. static struct clk mspro_ick = {
  1301. .name = "mspro_ick",
  1302. .ops = &clkops_omap2_dflt_wait,
  1303. .parent = &l4_ck,
  1304. .clkdm_name = "core_l4_clkdm",
  1305. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1306. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. static struct clk mspro_fck = {
  1310. .name = "mspro_fck",
  1311. .ops = &clkops_omap2_dflt_wait,
  1312. .parent = &func_96m_ck,
  1313. .clkdm_name = "core_l4_clkdm",
  1314. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1315. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1316. .recalc = &followparent_recalc,
  1317. };
  1318. static struct clk mmc_ick = {
  1319. .name = "mmc_ick",
  1320. .ops = &clkops_omap2_dflt_wait,
  1321. .parent = &l4_ck,
  1322. .clkdm_name = "core_l4_clkdm",
  1323. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1324. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. static struct clk mmc_fck = {
  1328. .name = "mmc_fck",
  1329. .ops = &clkops_omap2_dflt_wait,
  1330. .parent = &func_96m_ck,
  1331. .clkdm_name = "core_l4_clkdm",
  1332. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1333. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1334. .recalc = &followparent_recalc,
  1335. };
  1336. static struct clk fac_ick = {
  1337. .name = "fac_ick",
  1338. .ops = &clkops_omap2_dflt_wait,
  1339. .parent = &l4_ck,
  1340. .clkdm_name = "core_l4_clkdm",
  1341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1342. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1343. .recalc = &followparent_recalc,
  1344. };
  1345. static struct clk fac_fck = {
  1346. .name = "fac_fck",
  1347. .ops = &clkops_omap2_dflt_wait,
  1348. .parent = &func_12m_ck,
  1349. .clkdm_name = "core_l4_clkdm",
  1350. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1351. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1352. .recalc = &followparent_recalc,
  1353. };
  1354. static struct clk eac_ick = {
  1355. .name = "eac_ick",
  1356. .ops = &clkops_omap2_dflt_wait,
  1357. .parent = &l4_ck,
  1358. .clkdm_name = "core_l4_clkdm",
  1359. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1360. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1361. .recalc = &followparent_recalc,
  1362. };
  1363. static struct clk eac_fck = {
  1364. .name = "eac_fck",
  1365. .ops = &clkops_omap2_dflt_wait,
  1366. .parent = &func_96m_ck,
  1367. .clkdm_name = "core_l4_clkdm",
  1368. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1369. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk hdq_ick = {
  1373. .name = "hdq_ick",
  1374. .ops = &clkops_omap2_dflt_wait,
  1375. .parent = &l4_ck,
  1376. .clkdm_name = "core_l4_clkdm",
  1377. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1378. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1379. .recalc = &followparent_recalc,
  1380. };
  1381. static struct clk hdq_fck = {
  1382. .name = "hdq_fck",
  1383. .ops = &clkops_omap2_dflt_wait,
  1384. .parent = &func_12m_ck,
  1385. .clkdm_name = "core_l4_clkdm",
  1386. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1387. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk i2c2_ick = {
  1391. .name = "i2c2_ick",
  1392. .ops = &clkops_omap2_dflt_wait,
  1393. .parent = &l4_ck,
  1394. .clkdm_name = "core_l4_clkdm",
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1396. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk i2c2_fck = {
  1400. .name = "i2c2_fck",
  1401. .ops = &clkops_omap2_dflt_wait,
  1402. .parent = &func_12m_ck,
  1403. .clkdm_name = "core_l4_clkdm",
  1404. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1405. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1406. .recalc = &followparent_recalc,
  1407. };
  1408. static struct clk i2c1_ick = {
  1409. .name = "i2c1_ick",
  1410. .ops = &clkops_omap2_dflt_wait,
  1411. .parent = &l4_ck,
  1412. .clkdm_name = "core_l4_clkdm",
  1413. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1414. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1415. .recalc = &followparent_recalc,
  1416. };
  1417. static struct clk i2c1_fck = {
  1418. .name = "i2c1_fck",
  1419. .ops = &clkops_omap2_dflt_wait,
  1420. .parent = &func_12m_ck,
  1421. .clkdm_name = "core_l4_clkdm",
  1422. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1423. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1424. .recalc = &followparent_recalc,
  1425. };
  1426. static struct clk gpmc_fck = {
  1427. .name = "gpmc_fck",
  1428. .ops = &clkops_null, /* RMK: missing? */
  1429. .parent = &core_l3_ck,
  1430. .flags = ENABLE_ON_INIT,
  1431. .clkdm_name = "core_l3_clkdm",
  1432. .recalc = &followparent_recalc,
  1433. };
  1434. static struct clk sdma_fck = {
  1435. .name = "sdma_fck",
  1436. .ops = &clkops_null, /* RMK: missing? */
  1437. .parent = &core_l3_ck,
  1438. .clkdm_name = "core_l3_clkdm",
  1439. .recalc = &followparent_recalc,
  1440. };
  1441. static struct clk sdma_ick = {
  1442. .name = "sdma_ick",
  1443. .ops = &clkops_null, /* RMK: missing? */
  1444. .parent = &l4_ck,
  1445. .clkdm_name = "core_l3_clkdm",
  1446. .recalc = &followparent_recalc,
  1447. };
  1448. static struct clk vlynq_ick = {
  1449. .name = "vlynq_ick",
  1450. .ops = &clkops_omap2_dflt_wait,
  1451. .parent = &core_l3_ck,
  1452. .clkdm_name = "core_l3_clkdm",
  1453. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1454. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1455. .recalc = &followparent_recalc,
  1456. };
  1457. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  1458. { .div = 1, .val = 0, .flags = RATE_IN_242X },
  1459. { .div = 0 }
  1460. };
  1461. static const struct clksel_rate vlynq_fck_core_rates[] = {
  1462. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  1463. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1464. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  1465. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  1466. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1467. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1468. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  1469. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1470. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1471. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  1472. { .div = 0 }
  1473. };
  1474. static const struct clksel vlynq_fck_clksel[] = {
  1475. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  1476. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  1477. { .parent = NULL }
  1478. };
  1479. static struct clk vlynq_fck = {
  1480. .name = "vlynq_fck",
  1481. .ops = &clkops_omap2_dflt_wait,
  1482. .parent = &func_96m_ck,
  1483. .clkdm_name = "core_l3_clkdm",
  1484. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1485. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1486. .init = &omap2_init_clksel_parent,
  1487. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1488. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  1489. .clksel = vlynq_fck_clksel,
  1490. .recalc = &omap2_clksel_recalc,
  1491. };
  1492. static struct clk des_ick = {
  1493. .name = "des_ick",
  1494. .ops = &clkops_omap2_dflt_wait,
  1495. .parent = &l4_ck,
  1496. .clkdm_name = "core_l4_clkdm",
  1497. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1498. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1499. .recalc = &followparent_recalc,
  1500. };
  1501. static struct clk sha_ick = {
  1502. .name = "sha_ick",
  1503. .ops = &clkops_omap2_dflt_wait,
  1504. .parent = &l4_ck,
  1505. .clkdm_name = "core_l4_clkdm",
  1506. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1507. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1508. .recalc = &followparent_recalc,
  1509. };
  1510. static struct clk rng_ick = {
  1511. .name = "rng_ick",
  1512. .ops = &clkops_omap2_dflt_wait,
  1513. .parent = &l4_ck,
  1514. .clkdm_name = "core_l4_clkdm",
  1515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1516. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1517. .recalc = &followparent_recalc,
  1518. };
  1519. static struct clk aes_ick = {
  1520. .name = "aes_ick",
  1521. .ops = &clkops_omap2_dflt_wait,
  1522. .parent = &l4_ck,
  1523. .clkdm_name = "core_l4_clkdm",
  1524. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1525. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1526. .recalc = &followparent_recalc,
  1527. };
  1528. static struct clk pka_ick = {
  1529. .name = "pka_ick",
  1530. .ops = &clkops_omap2_dflt_wait,
  1531. .parent = &l4_ck,
  1532. .clkdm_name = "core_l4_clkdm",
  1533. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1534. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1535. .recalc = &followparent_recalc,
  1536. };
  1537. static struct clk usb_fck = {
  1538. .name = "usb_fck",
  1539. .ops = &clkops_omap2_dflt_wait,
  1540. .parent = &func_48m_ck,
  1541. .clkdm_name = "core_l3_clkdm",
  1542. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1543. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1544. .recalc = &followparent_recalc,
  1545. };
  1546. /*
  1547. * This clock is a composite clock which does entire set changes then
  1548. * forces a rebalance. It keys on the MPU speed, but it really could
  1549. * be any key speed part of a set in the rate table.
  1550. *
  1551. * to really change a set, you need memory table sets which get changed
  1552. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1553. * having low level display recalc's won't work... this is why dpm notifiers
  1554. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1555. * the bus.
  1556. *
  1557. * This clock should have no parent. It embodies the entire upper level
  1558. * active set. A parent will mess up some of the init also.
  1559. */
  1560. static struct clk virt_prcm_set = {
  1561. .name = "virt_prcm_set",
  1562. .ops = &clkops_null,
  1563. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1564. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1565. .set_rate = &omap2_select_table_rate,
  1566. .round_rate = &omap2_round_to_table_rate,
  1567. };
  1568. /*
  1569. * clkdev integration
  1570. */
  1571. static struct omap_clk omap2420_clks[] = {
  1572. /* external root sources */
  1573. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
  1574. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
  1575. CLK(NULL, "osc_ck", &osc_ck, CK_242X),
  1576. CLK(NULL, "sys_ck", &sys_ck, CK_242X),
  1577. CLK(NULL, "alt_ck", &alt_ck, CK_242X),
  1578. CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
  1579. CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
  1580. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
  1581. /* internal analog sources */
  1582. CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
  1583. CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
  1584. CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
  1585. /* internal prcm root sources */
  1586. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
  1587. CLK(NULL, "core_ck", &core_ck, CK_242X),
  1588. CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
  1589. CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
  1590. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
  1591. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
  1592. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
  1593. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
  1594. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
  1595. CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
  1596. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  1597. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  1598. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  1599. /* mpu domain clocks */
  1600. CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
  1601. /* dsp domain clocks */
  1602. CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
  1603. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_242X),
  1604. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  1605. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  1606. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  1607. /* GFX domain clocks */
  1608. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
  1609. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
  1610. CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
  1611. /* DSS domain clocks */
  1612. CLK("omapdss", "ick", &dss_ick, CK_242X),
  1613. CLK("omapdss", "dss1_fck", &dss1_fck, CK_242X),
  1614. CLK("omapdss", "dss2_fck", &dss2_fck, CK_242X),
  1615. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_242X),
  1616. /* L3 domain clocks */
  1617. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
  1618. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
  1619. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
  1620. /* L4 domain clocks */
  1621. CLK(NULL, "l4_ck", &l4_ck, CK_242X),
  1622. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
  1623. /* virtual meta-group clock */
  1624. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
  1625. /* general l4 interface ck, multi-parent functional clk */
  1626. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
  1627. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
  1628. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
  1629. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
  1630. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
  1631. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
  1632. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
  1633. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
  1634. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
  1635. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
  1636. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
  1637. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
  1638. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
  1639. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
  1640. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
  1641. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
  1642. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
  1643. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
  1644. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
  1645. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
  1646. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
  1647. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
  1648. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
  1649. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
  1650. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
  1651. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_242X),
  1652. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
  1653. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_242X),
  1654. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
  1655. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_242X),
  1656. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
  1657. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_242X),
  1658. CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
  1659. CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
  1660. CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
  1661. CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
  1662. CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
  1663. CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
  1664. CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
  1665. CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
  1666. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
  1667. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_242X),
  1668. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
  1669. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
  1670. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
  1671. CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
  1672. CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
  1673. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
  1674. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
  1675. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
  1676. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  1677. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  1678. CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
  1679. CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
  1680. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  1681. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  1682. CLK(NULL, "fac_ick", &fac_ick, CK_242X),
  1683. CLK(NULL, "fac_fck", &fac_fck, CK_242X),
  1684. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  1685. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  1686. CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
  1687. CLK("omap_hdq.1", "fck", &hdq_fck, CK_242X),
  1688. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_242X),
  1689. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_242X),
  1690. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_242X),
  1691. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_242X),
  1692. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
  1693. CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
  1694. CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
  1695. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  1696. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  1697. CLK(NULL, "des_ick", &des_ick, CK_242X),
  1698. CLK("omap-sham", "ick", &sha_ick, CK_242X),
  1699. CLK("omap_rng", "ick", &rng_ick, CK_242X),
  1700. CLK("omap-aes", "ick", &aes_ick, CK_242X),
  1701. CLK(NULL, "pka_ick", &pka_ick, CK_242X),
  1702. CLK(NULL, "usb_fck", &usb_fck, CK_242X),
  1703. CLK("musb_hdrc", "fck", &osc_ck, CK_242X),
  1704. };
  1705. /*
  1706. * init code
  1707. */
  1708. int __init omap2420_clk_init(void)
  1709. {
  1710. const struct prcm_config *prcm;
  1711. struct omap_clk *c;
  1712. u32 clkrate;
  1713. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  1714. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1715. cpu_mask = RATE_IN_242X;
  1716. rate_table = omap2420_rate_table;
  1717. clk_init(&omap2_clk_functions);
  1718. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1719. c++)
  1720. clk_preinit(c->lk.clk);
  1721. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1722. propagate_rate(&osc_ck);
  1723. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1724. propagate_rate(&sys_ck);
  1725. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1726. c++) {
  1727. clkdev_add(&c->lk);
  1728. clk_register(c->lk.clk);
  1729. omap2_init_clk_clkdm(c->lk.clk);
  1730. }
  1731. /* Check the MPU rate set by bootloader */
  1732. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1733. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1734. if (!(prcm->flags & cpu_mask))
  1735. continue;
  1736. if (prcm->xtal_speed != sys_ck.rate)
  1737. continue;
  1738. if (prcm->dpll_speed <= clkrate)
  1739. break;
  1740. }
  1741. curr_prcm_set = prcm;
  1742. recalculate_root_clocks();
  1743. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1744. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1745. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1746. /*
  1747. * Only enable those clocks we will need, let the drivers
  1748. * enable other clocks as necessary
  1749. */
  1750. clk_enable_init_clocks();
  1751. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1752. vclk = clk_get(NULL, "virt_prcm_set");
  1753. sclk = clk_get(NULL, "sys_ck");
  1754. dclk = clk_get(NULL, "dpll_ck");
  1755. return 0;
  1756. }