clock-mx51.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk lp_apm_clk;
  31. static struct clk periph_apm_clk;
  32. static struct clk ahb_clk;
  33. static struct clk ipg_clk;
  34. static struct clk usboh3_clk;
  35. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  36. /* calculate best pre and post dividers to get the required divider */
  37. static void __calc_pre_post_dividers(u32 div, u32 *pre, u32 *post,
  38. u32 max_pre, u32 max_post)
  39. {
  40. if (div >= max_pre * max_post) {
  41. *pre = max_pre;
  42. *post = max_post;
  43. } else if (div >= max_pre) {
  44. u32 min_pre, temp_pre, old_err, err;
  45. min_pre = DIV_ROUND_UP(div, max_post);
  46. old_err = max_pre;
  47. for (temp_pre = max_pre; temp_pre >= min_pre; temp_pre--) {
  48. err = div % temp_pre;
  49. if (err == 0) {
  50. *pre = temp_pre;
  51. break;
  52. }
  53. err = temp_pre - err;
  54. if (err < old_err) {
  55. old_err = err;
  56. *pre = temp_pre;
  57. }
  58. }
  59. *post = DIV_ROUND_UP(div, *pre);
  60. } else {
  61. *pre = div;
  62. *post = 1;
  63. }
  64. }
  65. static void _clk_ccgr_setclk(struct clk *clk, unsigned mode)
  66. {
  67. u32 reg = __raw_readl(clk->enable_reg);
  68. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  69. reg |= mode << clk->enable_shift;
  70. __raw_writel(reg, clk->enable_reg);
  71. }
  72. static int _clk_ccgr_enable(struct clk *clk)
  73. {
  74. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_ON);
  75. return 0;
  76. }
  77. static void _clk_ccgr_disable(struct clk *clk)
  78. {
  79. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_OFF);
  80. }
  81. static int _clk_ccgr_enable_inrun(struct clk *clk)
  82. {
  83. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  84. return 0;
  85. }
  86. static void _clk_ccgr_disable_inwait(struct clk *clk)
  87. {
  88. _clk_ccgr_setclk(clk, MXC_CCM_CCGRx_MOD_IDLE);
  89. }
  90. /*
  91. * For the 4-to-1 muxed input clock
  92. */
  93. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  94. struct clk *m1, struct clk *m2, struct clk *m3)
  95. {
  96. if (parent == m0)
  97. return 0;
  98. else if (parent == m1)
  99. return 1;
  100. else if (parent == m2)
  101. return 2;
  102. else if (parent == m3)
  103. return 3;
  104. else
  105. BUG();
  106. return -EINVAL;
  107. }
  108. static inline void __iomem *_get_pll_base(struct clk *pll)
  109. {
  110. if (pll == &pll1_main_clk)
  111. return MX51_DPLL1_BASE;
  112. else if (pll == &pll2_sw_clk)
  113. return MX51_DPLL2_BASE;
  114. else if (pll == &pll3_sw_clk)
  115. return MX51_DPLL3_BASE;
  116. else
  117. BUG();
  118. return NULL;
  119. }
  120. static unsigned long clk_pll_get_rate(struct clk *clk)
  121. {
  122. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  123. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  124. void __iomem *pllbase;
  125. s64 temp;
  126. unsigned long parent_rate;
  127. parent_rate = clk_get_rate(clk->parent);
  128. pllbase = _get_pll_base(clk);
  129. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  130. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  131. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  132. if (pll_hfsm == 0) {
  133. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  134. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  135. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  136. } else {
  137. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  138. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  139. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  140. }
  141. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  142. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  143. mfi = (mfi <= 5) ? 5 : mfi;
  144. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  145. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  146. /* Sign extend to 32-bits */
  147. if (mfn >= 0x04000000) {
  148. mfn |= 0xFC000000;
  149. mfn_abs = -mfn;
  150. }
  151. ref_clk = 2 * parent_rate;
  152. if (dbl != 0)
  153. ref_clk *= 2;
  154. ref_clk /= (pdf + 1);
  155. temp = (u64) ref_clk * mfn_abs;
  156. do_div(temp, mfd + 1);
  157. if (mfn < 0)
  158. temp = -temp;
  159. temp = (ref_clk * mfi) + temp;
  160. return temp;
  161. }
  162. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  163. {
  164. u32 reg;
  165. void __iomem *pllbase;
  166. long mfi, pdf, mfn, mfd = 999999;
  167. s64 temp64;
  168. unsigned long quad_parent_rate;
  169. unsigned long pll_hfsm, dp_ctl;
  170. unsigned long parent_rate;
  171. parent_rate = clk_get_rate(clk->parent);
  172. pllbase = _get_pll_base(clk);
  173. quad_parent_rate = 4 * parent_rate;
  174. pdf = mfi = -1;
  175. while (++pdf < 16 && mfi < 5)
  176. mfi = rate * (pdf+1) / quad_parent_rate;
  177. if (mfi > 15)
  178. return -EINVAL;
  179. pdf--;
  180. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  181. do_div(temp64, quad_parent_rate/1000000);
  182. mfn = (long)temp64;
  183. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  184. /* use dpdck0_2 */
  185. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  186. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  187. if (pll_hfsm == 0) {
  188. reg = mfi << 4 | pdf;
  189. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  190. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  191. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  192. } else {
  193. reg = mfi << 4 | pdf;
  194. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  195. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  196. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  197. }
  198. return 0;
  199. }
  200. static int _clk_pll_enable(struct clk *clk)
  201. {
  202. u32 reg;
  203. void __iomem *pllbase;
  204. int i = 0;
  205. pllbase = _get_pll_base(clk);
  206. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  207. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  208. /* Wait for lock */
  209. do {
  210. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  211. if (reg & MXC_PLL_DP_CTL_LRF)
  212. break;
  213. udelay(1);
  214. } while (++i < MAX_DPLL_WAIT_TRIES);
  215. if (i == MAX_DPLL_WAIT_TRIES) {
  216. pr_err("MX5: pll locking failed\n");
  217. return -EINVAL;
  218. }
  219. return 0;
  220. }
  221. static void _clk_pll_disable(struct clk *clk)
  222. {
  223. u32 reg;
  224. void __iomem *pllbase;
  225. pllbase = _get_pll_base(clk);
  226. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  227. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  228. }
  229. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  230. {
  231. u32 reg, step;
  232. reg = __raw_readl(MXC_CCM_CCSR);
  233. /* When switching from pll_main_clk to a bypass clock, first select a
  234. * multiplexed clock in 'step_sel', then shift the glitchless mux
  235. * 'pll1_sw_clk_sel'.
  236. *
  237. * When switching back, do it in reverse order
  238. */
  239. if (parent == &pll1_main_clk) {
  240. /* Switch to pll1_main_clk */
  241. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  242. __raw_writel(reg, MXC_CCM_CCSR);
  243. /* step_clk mux switched to lp_apm, to save power. */
  244. reg = __raw_readl(MXC_CCM_CCSR);
  245. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  246. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  247. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  248. } else {
  249. if (parent == &lp_apm_clk) {
  250. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  251. } else if (parent == &pll2_sw_clk) {
  252. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  253. } else if (parent == &pll3_sw_clk) {
  254. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  255. } else
  256. return -EINVAL;
  257. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  258. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  259. __raw_writel(reg, MXC_CCM_CCSR);
  260. /* Switch to step_clk */
  261. reg = __raw_readl(MXC_CCM_CCSR);
  262. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  263. }
  264. __raw_writel(reg, MXC_CCM_CCSR);
  265. return 0;
  266. }
  267. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  268. {
  269. u32 reg, div;
  270. unsigned long parent_rate;
  271. parent_rate = clk_get_rate(clk->parent);
  272. reg = __raw_readl(MXC_CCM_CCSR);
  273. if (clk->parent == &pll2_sw_clk) {
  274. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  275. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  276. } else if (clk->parent == &pll3_sw_clk) {
  277. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  278. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  279. } else
  280. div = 1;
  281. return parent_rate / div;
  282. }
  283. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  284. {
  285. u32 reg;
  286. reg = __raw_readl(MXC_CCM_CCSR);
  287. if (parent == &pll2_sw_clk)
  288. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  289. else
  290. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  291. __raw_writel(reg, MXC_CCM_CCSR);
  292. return 0;
  293. }
  294. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  295. {
  296. u32 reg;
  297. if (parent == &osc_clk)
  298. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  299. else
  300. return -EINVAL;
  301. __raw_writel(reg, MXC_CCM_CCSR);
  302. return 0;
  303. }
  304. static unsigned long clk_cpu_get_rate(struct clk *clk)
  305. {
  306. u32 cacrr, div;
  307. unsigned long parent_rate;
  308. parent_rate = clk_get_rate(clk->parent);
  309. cacrr = __raw_readl(MXC_CCM_CACRR);
  310. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  311. return parent_rate / div;
  312. }
  313. static int clk_cpu_set_rate(struct clk *clk, unsigned long rate)
  314. {
  315. u32 reg, cpu_podf;
  316. unsigned long parent_rate;
  317. parent_rate = clk_get_rate(clk->parent);
  318. cpu_podf = parent_rate / rate - 1;
  319. /* use post divider to change freq */
  320. reg = __raw_readl(MXC_CCM_CACRR);
  321. reg &= ~MXC_CCM_CACRR_ARM_PODF_MASK;
  322. reg |= cpu_podf << MXC_CCM_CACRR_ARM_PODF_OFFSET;
  323. __raw_writel(reg, MXC_CCM_CACRR);
  324. return 0;
  325. }
  326. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  327. {
  328. u32 reg, mux;
  329. int i = 0;
  330. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  331. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  332. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  333. __raw_writel(reg, MXC_CCM_CBCMR);
  334. /* Wait for lock */
  335. do {
  336. reg = __raw_readl(MXC_CCM_CDHIPR);
  337. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  338. break;
  339. udelay(1);
  340. } while (++i < MAX_DPLL_WAIT_TRIES);
  341. if (i == MAX_DPLL_WAIT_TRIES) {
  342. pr_err("MX5: Set parent for periph_apm clock failed\n");
  343. return -EINVAL;
  344. }
  345. return 0;
  346. }
  347. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  348. {
  349. u32 reg;
  350. reg = __raw_readl(MXC_CCM_CBCDR);
  351. if (parent == &pll2_sw_clk)
  352. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  353. else if (parent == &periph_apm_clk)
  354. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  355. else
  356. return -EINVAL;
  357. __raw_writel(reg, MXC_CCM_CBCDR);
  358. return 0;
  359. }
  360. static struct clk main_bus_clk = {
  361. .parent = &pll2_sw_clk,
  362. .set_parent = _clk_main_bus_set_parent,
  363. };
  364. static unsigned long clk_ahb_get_rate(struct clk *clk)
  365. {
  366. u32 reg, div;
  367. unsigned long parent_rate;
  368. parent_rate = clk_get_rate(clk->parent);
  369. reg = __raw_readl(MXC_CCM_CBCDR);
  370. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  371. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  372. return parent_rate / div;
  373. }
  374. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  375. {
  376. u32 reg, div;
  377. unsigned long parent_rate;
  378. int i = 0;
  379. parent_rate = clk_get_rate(clk->parent);
  380. div = parent_rate / rate;
  381. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  382. return -EINVAL;
  383. reg = __raw_readl(MXC_CCM_CBCDR);
  384. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  385. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  386. __raw_writel(reg, MXC_CCM_CBCDR);
  387. /* Wait for lock */
  388. do {
  389. reg = __raw_readl(MXC_CCM_CDHIPR);
  390. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  391. break;
  392. udelay(1);
  393. } while (++i < MAX_DPLL_WAIT_TRIES);
  394. if (i == MAX_DPLL_WAIT_TRIES) {
  395. pr_err("MX5: clk_ahb_set_rate failed\n");
  396. return -EINVAL;
  397. }
  398. return 0;
  399. }
  400. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  401. unsigned long rate)
  402. {
  403. u32 div;
  404. unsigned long parent_rate;
  405. parent_rate = clk_get_rate(clk->parent);
  406. div = parent_rate / rate;
  407. if (div > 8)
  408. div = 8;
  409. else if (div == 0)
  410. div++;
  411. return parent_rate / div;
  412. }
  413. static int _clk_max_enable(struct clk *clk)
  414. {
  415. u32 reg;
  416. _clk_ccgr_enable(clk);
  417. /* Handshake with MAX when LPM is entered. */
  418. reg = __raw_readl(MXC_CCM_CLPCR);
  419. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  420. __raw_writel(reg, MXC_CCM_CLPCR);
  421. return 0;
  422. }
  423. static void _clk_max_disable(struct clk *clk)
  424. {
  425. u32 reg;
  426. _clk_ccgr_disable_inwait(clk);
  427. /* No Handshake with MAX when LPM is entered as its disabled. */
  428. reg = __raw_readl(MXC_CCM_CLPCR);
  429. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  430. __raw_writel(reg, MXC_CCM_CLPCR);
  431. }
  432. static unsigned long clk_ipg_get_rate(struct clk *clk)
  433. {
  434. u32 reg, div;
  435. unsigned long parent_rate;
  436. parent_rate = clk_get_rate(clk->parent);
  437. reg = __raw_readl(MXC_CCM_CBCDR);
  438. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  439. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  440. return parent_rate / div;
  441. }
  442. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  443. {
  444. u32 reg, prediv1, prediv2, podf;
  445. unsigned long parent_rate;
  446. parent_rate = clk_get_rate(clk->parent);
  447. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  448. /* the main_bus_clk is the one before the DVFS engine */
  449. reg = __raw_readl(MXC_CCM_CBCDR);
  450. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  451. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  452. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  453. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  454. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  455. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  456. return parent_rate / (prediv1 * prediv2 * podf);
  457. } else if (clk->parent == &ipg_clk)
  458. return parent_rate;
  459. else
  460. BUG();
  461. }
  462. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  463. {
  464. u32 reg;
  465. reg = __raw_readl(MXC_CCM_CBCMR);
  466. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  467. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  468. if (parent == &ipg_clk)
  469. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  470. else if (parent == &lp_apm_clk)
  471. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  472. else if (parent != &main_bus_clk)
  473. return -EINVAL;
  474. __raw_writel(reg, MXC_CCM_CBCMR);
  475. return 0;
  476. }
  477. #define clk_nfc_set_parent NULL
  478. static unsigned long clk_nfc_get_rate(struct clk *clk)
  479. {
  480. unsigned long rate;
  481. u32 reg, div;
  482. reg = __raw_readl(MXC_CCM_CBCDR);
  483. div = ((reg & MXC_CCM_CBCDR_NFC_PODF_MASK) >>
  484. MXC_CCM_CBCDR_NFC_PODF_OFFSET) + 1;
  485. rate = clk_get_rate(clk->parent) / div;
  486. WARN_ON(rate == 0);
  487. return rate;
  488. }
  489. static unsigned long clk_nfc_round_rate(struct clk *clk,
  490. unsigned long rate)
  491. {
  492. u32 div;
  493. unsigned long parent_rate = clk_get_rate(clk->parent);
  494. if (!rate)
  495. return -EINVAL;
  496. div = parent_rate / rate;
  497. if (parent_rate % rate)
  498. div++;
  499. if (div > 8)
  500. return -EINVAL;
  501. return parent_rate / div;
  502. }
  503. static int clk_nfc_set_rate(struct clk *clk, unsigned long rate)
  504. {
  505. u32 reg, div;
  506. div = clk_get_rate(clk->parent) / rate;
  507. if (div == 0)
  508. div++;
  509. if (((clk_get_rate(clk->parent) / div) != rate) || (div > 8))
  510. return -EINVAL;
  511. reg = __raw_readl(MXC_CCM_CBCDR);
  512. reg &= ~MXC_CCM_CBCDR_NFC_PODF_MASK;
  513. reg |= (div - 1) << MXC_CCM_CBCDR_NFC_PODF_OFFSET;
  514. __raw_writel(reg, MXC_CCM_CBCDR);
  515. while (__raw_readl(MXC_CCM_CDHIPR) &
  516. MXC_CCM_CDHIPR_NFC_IPG_INT_MEM_PODF_BUSY){
  517. }
  518. return 0;
  519. }
  520. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  521. {
  522. return external_high_reference;
  523. }
  524. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  525. {
  526. return external_low_reference;
  527. }
  528. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  529. {
  530. return oscillator_reference;
  531. }
  532. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  533. {
  534. return ckih2_reference;
  535. }
  536. static unsigned long clk_emi_slow_get_rate(struct clk *clk)
  537. {
  538. u32 reg, div;
  539. reg = __raw_readl(MXC_CCM_CBCDR);
  540. div = ((reg & MXC_CCM_CBCDR_EMI_PODF_MASK) >>
  541. MXC_CCM_CBCDR_EMI_PODF_OFFSET) + 1;
  542. return clk_get_rate(clk->parent) / div;
  543. }
  544. /* External high frequency clock */
  545. static struct clk ckih_clk = {
  546. .get_rate = get_high_reference_clock_rate,
  547. };
  548. static struct clk ckih2_clk = {
  549. .get_rate = get_ckih2_reference_clock_rate,
  550. };
  551. static struct clk osc_clk = {
  552. .get_rate = get_oscillator_reference_clock_rate,
  553. };
  554. /* External low frequency (32kHz) clock */
  555. static struct clk ckil_clk = {
  556. .get_rate = get_low_reference_clock_rate,
  557. };
  558. static struct clk pll1_main_clk = {
  559. .parent = &osc_clk,
  560. .get_rate = clk_pll_get_rate,
  561. .enable = _clk_pll_enable,
  562. .disable = _clk_pll_disable,
  563. };
  564. /* Clock tree block diagram (WIP):
  565. * CCM: Clock Controller Module
  566. *
  567. * PLL output -> |
  568. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  569. * PLL bypass -> |
  570. *
  571. */
  572. /* PLL1 SW supplies to ARM core */
  573. static struct clk pll1_sw_clk = {
  574. .parent = &pll1_main_clk,
  575. .set_parent = _clk_pll1_sw_set_parent,
  576. .get_rate = clk_pll1_sw_get_rate,
  577. };
  578. /* PLL2 SW supplies to AXI/AHB/IP buses */
  579. static struct clk pll2_sw_clk = {
  580. .parent = &osc_clk,
  581. .get_rate = clk_pll_get_rate,
  582. .set_rate = _clk_pll_set_rate,
  583. .set_parent = _clk_pll2_sw_set_parent,
  584. .enable = _clk_pll_enable,
  585. .disable = _clk_pll_disable,
  586. };
  587. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  588. static struct clk pll3_sw_clk = {
  589. .parent = &osc_clk,
  590. .set_rate = _clk_pll_set_rate,
  591. .get_rate = clk_pll_get_rate,
  592. .enable = _clk_pll_enable,
  593. .disable = _clk_pll_disable,
  594. };
  595. /* Low-power Audio Playback Mode clock */
  596. static struct clk lp_apm_clk = {
  597. .parent = &osc_clk,
  598. .set_parent = _clk_lp_apm_set_parent,
  599. };
  600. static struct clk periph_apm_clk = {
  601. .parent = &pll1_sw_clk,
  602. .set_parent = _clk_periph_apm_set_parent,
  603. };
  604. static struct clk cpu_clk = {
  605. .parent = &pll1_sw_clk,
  606. .get_rate = clk_cpu_get_rate,
  607. .set_rate = clk_cpu_set_rate,
  608. };
  609. static struct clk ahb_clk = {
  610. .parent = &main_bus_clk,
  611. .get_rate = clk_ahb_get_rate,
  612. .set_rate = _clk_ahb_set_rate,
  613. .round_rate = _clk_ahb_round_rate,
  614. };
  615. /* Main IP interface clock for access to registers */
  616. static struct clk ipg_clk = {
  617. .parent = &ahb_clk,
  618. .get_rate = clk_ipg_get_rate,
  619. };
  620. static struct clk ipg_perclk = {
  621. .parent = &lp_apm_clk,
  622. .get_rate = clk_ipg_per_get_rate,
  623. .set_parent = _clk_ipg_per_set_parent,
  624. };
  625. static struct clk ahb_max_clk = {
  626. .parent = &ahb_clk,
  627. .enable_reg = MXC_CCM_CCGR0,
  628. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  629. .enable = _clk_max_enable,
  630. .disable = _clk_max_disable,
  631. };
  632. static struct clk aips_tz1_clk = {
  633. .parent = &ahb_clk,
  634. .secondary = &ahb_max_clk,
  635. .enable_reg = MXC_CCM_CCGR0,
  636. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  637. .enable = _clk_ccgr_enable,
  638. .disable = _clk_ccgr_disable_inwait,
  639. };
  640. static struct clk aips_tz2_clk = {
  641. .parent = &ahb_clk,
  642. .secondary = &ahb_max_clk,
  643. .enable_reg = MXC_CCM_CCGR0,
  644. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  645. .enable = _clk_ccgr_enable,
  646. .disable = _clk_ccgr_disable_inwait,
  647. };
  648. static struct clk gpt_32k_clk = {
  649. .id = 0,
  650. .parent = &ckil_clk,
  651. };
  652. static struct clk kpp_clk = {
  653. .id = 0,
  654. };
  655. static struct clk emi_slow_clk = {
  656. .parent = &pll2_sw_clk,
  657. .enable_reg = MXC_CCM_CCGR5,
  658. .enable_shift = MXC_CCM_CCGRx_CG8_OFFSET,
  659. .enable = _clk_ccgr_enable,
  660. .disable = _clk_ccgr_disable_inwait,
  661. .get_rate = clk_emi_slow_get_rate,
  662. };
  663. #define DEFINE_CLOCK_CCGR(name, i, er, es, pfx, p, s) \
  664. static struct clk name = { \
  665. .id = i, \
  666. .enable_reg = er, \
  667. .enable_shift = es, \
  668. .get_rate = pfx##_get_rate, \
  669. .set_rate = pfx##_set_rate, \
  670. .round_rate = pfx##_round_rate, \
  671. .set_parent = pfx##_set_parent, \
  672. .enable = _clk_ccgr_enable, \
  673. .disable = _clk_ccgr_disable, \
  674. .parent = p, \
  675. .secondary = s, \
  676. }
  677. #define DEFINE_CLOCK_MAX(name, i, er, es, pfx, p, s) \
  678. static struct clk name = { \
  679. .id = i, \
  680. .enable_reg = er, \
  681. .enable_shift = es, \
  682. .get_rate = pfx##_get_rate, \
  683. .set_rate = pfx##_set_rate, \
  684. .set_parent = pfx##_set_parent, \
  685. .enable = _clk_max_enable, \
  686. .disable = _clk_max_disable, \
  687. .parent = p, \
  688. .secondary = s, \
  689. }
  690. #define CLK_GET_RATE(name, nr, bitsname) \
  691. static unsigned long clk_##name##_get_rate(struct clk *clk) \
  692. { \
  693. u32 reg, pred, podf; \
  694. \
  695. reg = __raw_readl(MXC_CCM_CSCDR##nr); \
  696. pred = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK) \
  697. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  698. podf = (reg & MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK) \
  699. >> MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  700. \
  701. return DIV_ROUND_CLOSEST(clk_get_rate(clk->parent), \
  702. (pred + 1) * (podf + 1)); \
  703. }
  704. #define CLK_SET_PARENT(name, nr, bitsname) \
  705. static int clk_##name##_set_parent(struct clk *clk, struct clk *parent) \
  706. { \
  707. u32 reg, mux; \
  708. \
  709. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, \
  710. &pll3_sw_clk, &lp_apm_clk); \
  711. reg = __raw_readl(MXC_CCM_CSCMR##nr) & \
  712. ~MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_MASK; \
  713. reg |= mux << MXC_CCM_CSCMR##nr##_##bitsname##_CLK_SEL_OFFSET; \
  714. __raw_writel(reg, MXC_CCM_CSCMR##nr); \
  715. \
  716. return 0; \
  717. }
  718. #define CLK_SET_RATE(name, nr, bitsname) \
  719. static int clk_##name##_set_rate(struct clk *clk, unsigned long rate) \
  720. { \
  721. u32 reg, div, parent_rate; \
  722. u32 pre = 0, post = 0; \
  723. \
  724. parent_rate = clk_get_rate(clk->parent); \
  725. div = parent_rate / rate; \
  726. \
  727. if ((parent_rate / div) != rate) \
  728. return -EINVAL; \
  729. \
  730. __calc_pre_post_dividers(div, &pre, &post, \
  731. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK >> \
  732. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET) + 1, \
  733. (MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK >> \
  734. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET) + 1);\
  735. \
  736. /* Set sdhc1 clock divider */ \
  737. reg = __raw_readl(MXC_CCM_CSCDR##nr) & \
  738. ~(MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_MASK \
  739. | MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_MASK); \
  740. reg |= (post - 1) << \
  741. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PODF_OFFSET; \
  742. reg |= (pre - 1) << \
  743. MXC_CCM_CSCDR##nr##_##bitsname##_CLK_PRED_OFFSET; \
  744. __raw_writel(reg, MXC_CCM_CSCDR##nr); \
  745. \
  746. return 0; \
  747. }
  748. /* UART */
  749. CLK_GET_RATE(uart, 1, UART)
  750. CLK_SET_PARENT(uart, 1, UART)
  751. static struct clk uart_root_clk = {
  752. .parent = &pll2_sw_clk,
  753. .get_rate = clk_uart_get_rate,
  754. .set_parent = clk_uart_set_parent,
  755. };
  756. /* USBOH3 */
  757. CLK_GET_RATE(usboh3, 1, USBOH3)
  758. CLK_SET_PARENT(usboh3, 1, USBOH3)
  759. static struct clk usboh3_clk = {
  760. .parent = &pll2_sw_clk,
  761. .get_rate = clk_usboh3_get_rate,
  762. .set_parent = clk_usboh3_set_parent,
  763. };
  764. /* eCSPI */
  765. CLK_GET_RATE(ecspi, 2, CSPI)
  766. CLK_SET_PARENT(ecspi, 1, CSPI)
  767. static struct clk ecspi_main_clk = {
  768. .parent = &pll3_sw_clk,
  769. .get_rate = clk_ecspi_get_rate,
  770. .set_parent = clk_ecspi_set_parent,
  771. };
  772. /* eSDHC */
  773. CLK_GET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  774. CLK_SET_PARENT(esdhc1, 1, ESDHC1_MSHC1)
  775. CLK_SET_RATE(esdhc1, 1, ESDHC1_MSHC1)
  776. CLK_GET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  777. CLK_SET_PARENT(esdhc2, 1, ESDHC2_MSHC2)
  778. CLK_SET_RATE(esdhc2, 1, ESDHC2_MSHC2)
  779. #define DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, e, d, p, s) \
  780. static struct clk name = { \
  781. .id = i, \
  782. .enable_reg = er, \
  783. .enable_shift = es, \
  784. .get_rate = gr, \
  785. .set_rate = sr, \
  786. .enable = e, \
  787. .disable = d, \
  788. .parent = p, \
  789. .secondary = s, \
  790. }
  791. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  792. DEFINE_CLOCK_FULL(name, i, er, es, gr, sr, _clk_ccgr_enable, _clk_ccgr_disable, p, s)
  793. /* Shared peripheral bus arbiter */
  794. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  795. NULL, NULL, &ipg_clk, NULL);
  796. /* UART */
  797. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  798. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  799. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  800. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  801. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  802. NULL, NULL, &ipg_clk, &spba_clk);
  803. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  804. NULL, NULL, &uart_root_clk, &uart1_ipg_clk);
  805. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  806. NULL, NULL, &uart_root_clk, &uart2_ipg_clk);
  807. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  808. NULL, NULL, &uart_root_clk, &uart3_ipg_clk);
  809. /* GPT */
  810. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  811. NULL, NULL, &ipg_clk, NULL);
  812. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  813. NULL, NULL, &ipg_clk, &gpt_ipg_clk);
  814. /* I2C */
  815. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  816. NULL, NULL, &ipg_clk, NULL);
  817. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  818. NULL, NULL, &ipg_clk, NULL);
  819. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  820. NULL, NULL, &ipg_clk, NULL);
  821. /* FEC */
  822. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  823. NULL, NULL, &ipg_clk, NULL);
  824. /* NFC */
  825. DEFINE_CLOCK_CCGR(nfc_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG10_OFFSET,
  826. clk_nfc, &emi_slow_clk, NULL);
  827. /* SSI */
  828. DEFINE_CLOCK(ssi1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG8_OFFSET,
  829. NULL, NULL, &ipg_clk, NULL);
  830. DEFINE_CLOCK(ssi1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG9_OFFSET,
  831. NULL, NULL, &pll3_sw_clk, &ssi1_ipg_clk);
  832. DEFINE_CLOCK(ssi2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG10_OFFSET,
  833. NULL, NULL, &ipg_clk, NULL);
  834. DEFINE_CLOCK(ssi2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG11_OFFSET,
  835. NULL, NULL, &pll3_sw_clk, &ssi2_ipg_clk);
  836. /* eCSPI */
  837. DEFINE_CLOCK_FULL(ecspi1_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  838. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  839. &ipg_clk, &spba_clk);
  840. DEFINE_CLOCK(ecspi1_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG10_OFFSET,
  841. NULL, NULL, &ecspi_main_clk, &ecspi1_ipg_clk);
  842. DEFINE_CLOCK_FULL(ecspi2_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG11_OFFSET,
  843. NULL, NULL, _clk_ccgr_enable_inrun, _clk_ccgr_disable,
  844. &ipg_clk, &aips_tz2_clk);
  845. DEFINE_CLOCK(ecspi2_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG12_OFFSET,
  846. NULL, NULL, &ecspi_main_clk, &ecspi2_ipg_clk);
  847. /* CSPI */
  848. DEFINE_CLOCK(cspi_ipg_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG9_OFFSET,
  849. NULL, NULL, &ipg_clk, &aips_tz2_clk);
  850. DEFINE_CLOCK(cspi_clk, 0, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG13_OFFSET,
  851. NULL, NULL, &ipg_clk, &cspi_ipg_clk);
  852. /* SDMA */
  853. DEFINE_CLOCK(sdma_clk, 1, MXC_CCM_CCGR4, MXC_CCM_CCGRx_CG15_OFFSET,
  854. NULL, NULL, &ahb_clk, NULL);
  855. /* eSDHC */
  856. DEFINE_CLOCK_FULL(esdhc1_ipg_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG0_OFFSET,
  857. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  858. DEFINE_CLOCK_MAX(esdhc1_clk, 0, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG1_OFFSET,
  859. clk_esdhc1, &pll2_sw_clk, &esdhc1_ipg_clk);
  860. DEFINE_CLOCK_FULL(esdhc2_ipg_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG2_OFFSET,
  861. NULL, NULL, _clk_max_enable, _clk_max_disable, &ipg_clk, NULL);
  862. DEFINE_CLOCK_MAX(esdhc2_clk, 1, MXC_CCM_CCGR3, MXC_CCM_CCGRx_CG3_OFFSET,
  863. clk_esdhc2, &pll2_sw_clk, &esdhc2_ipg_clk);
  864. #define _REGISTER_CLOCK(d, n, c) \
  865. { \
  866. .dev_id = d, \
  867. .con_id = n, \
  868. .clk = &c, \
  869. },
  870. static struct clk_lookup lookups[] = {
  871. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  872. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  873. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  874. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  875. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  876. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  877. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  878. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  879. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  880. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", ahb_clk)
  881. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  882. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", ahb_clk)
  883. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  884. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  885. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  886. _REGISTER_CLOCK("mxc_nand", NULL, nfc_clk)
  887. _REGISTER_CLOCK("imx-ssi.0", NULL, ssi1_clk)
  888. _REGISTER_CLOCK("imx-ssi.1", NULL, ssi2_clk)
  889. _REGISTER_CLOCK("imx-sdma", NULL, sdma_clk)
  890. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  891. _REGISTER_CLOCK(NULL, "ckih2", ckih2_clk)
  892. _REGISTER_CLOCK(NULL, "gpt_32k", gpt_32k_clk)
  893. _REGISTER_CLOCK("imx51-ecspi.0", NULL, ecspi1_clk)
  894. _REGISTER_CLOCK("imx51-ecspi.1", NULL, ecspi2_clk)
  895. _REGISTER_CLOCK("imx51-cspi.0", NULL, cspi_clk)
  896. _REGISTER_CLOCK("sdhci-esdhc-imx.0", NULL, esdhc1_clk)
  897. _REGISTER_CLOCK("sdhci-esdhc-imx.1", NULL, esdhc2_clk)
  898. _REGISTER_CLOCK(NULL, "cpu_clk", cpu_clk)
  899. };
  900. static void clk_tree_init(void)
  901. {
  902. u32 reg;
  903. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  904. /*
  905. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  906. * 8MHz, its derived from lp_apm.
  907. *
  908. * FIXME: Verify if true for all boards
  909. */
  910. reg = __raw_readl(MXC_CCM_CBCDR);
  911. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  912. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  913. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  914. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  915. __raw_writel(reg, MXC_CCM_CBCDR);
  916. }
  917. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  918. unsigned long ckih1, unsigned long ckih2)
  919. {
  920. int i;
  921. external_low_reference = ckil;
  922. external_high_reference = ckih1;
  923. ckih2_reference = ckih2;
  924. oscillator_reference = osc;
  925. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  926. clkdev_add(&lookups[i]);
  927. clk_tree_init();
  928. clk_enable(&cpu_clk);
  929. clk_enable(&main_bus_clk);
  930. /* set the usboh3_clk parent to pll2_sw_clk */
  931. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  932. /* Set SDHC parents to be PLL2 */
  933. clk_set_parent(&esdhc1_clk, &pll2_sw_clk);
  934. clk_set_parent(&esdhc2_clk, &pll2_sw_clk);
  935. /* set SDHC root clock as 166.25MHZ*/
  936. clk_set_rate(&esdhc1_clk, 166250000);
  937. clk_set_rate(&esdhc2_clk, 166250000);
  938. /* System timer */
  939. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  940. MX51_MXC_INT_GPT);
  941. return 0;
  942. }