head.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/domain.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/memory.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/system.h>
  23. #ifdef CONFIG_DEBUG_LL
  24. #include <mach/debug-macro.S>
  25. #endif
  26. #if (PHYS_OFFSET & 0x001fffff)
  27. #error "PHYS_OFFSET must be at an even 2MiB boundary!"
  28. #endif
  29. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  30. #define KERNEL_RAM_PADDR (PHYS_OFFSET + TEXT_OFFSET)
  31. /*
  32. * swapper_pg_dir is the virtual address of the initial page table.
  33. * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
  34. * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
  35. * the least significant 16 bits to be 0x8000, but we could probably
  36. * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
  37. */
  38. #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
  39. #error KERNEL_RAM_VADDR must start at 0xXXXX8000
  40. #endif
  41. .globl swapper_pg_dir
  42. .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
  43. .macro pgtbl, rd
  44. ldr \rd, =(KERNEL_RAM_PADDR - 0x4000)
  45. .endm
  46. #ifdef CONFIG_XIP_KERNEL
  47. #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  48. #define KERNEL_END _edata_loc
  49. #else
  50. #define KERNEL_START KERNEL_RAM_VADDR
  51. #define KERNEL_END _end
  52. #endif
  53. /*
  54. * Kernel startup entry point.
  55. * ---------------------------
  56. *
  57. * This is normally called from the decompressor code. The requirements
  58. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  59. * r1 = machine nr, r2 = atags pointer.
  60. *
  61. * This code is mostly position independent, so if you link the kernel at
  62. * 0xc0008000, you call this at __pa(0xc0008000).
  63. *
  64. * See linux/arch/arm/tools/mach-types for the complete list of machine
  65. * numbers for r1.
  66. *
  67. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  68. * crap here - that's what the boot loader (or in extreme, well justified
  69. * circumstances, zImage) is for.
  70. */
  71. __HEAD
  72. ENTRY(stext)
  73. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  74. @ and irqs disabled
  75. mrc p15, 0, r9, c0, c0 @ get processor id
  76. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  77. movs r10, r5 @ invalid processor (r5=0)?
  78. beq __error_p @ yes, error 'p'
  79. bl __lookup_machine_type @ r5=machinfo
  80. movs r8, r5 @ invalid machine (r5=0)?
  81. beq __error_a @ yes, error 'a'
  82. bl __vet_atags
  83. #ifdef CONFIG_SMP_ON_UP
  84. bl __fixup_smp
  85. #endif
  86. bl __create_page_tables
  87. /*
  88. * The following calls CPU specific code in a position independent
  89. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  90. * xxx_proc_info structure selected by __lookup_machine_type
  91. * above. On return, the CPU will be ready for the MMU to be
  92. * turned on, and r0 will hold the CPU control register value.
  93. */
  94. ldr r13, =__mmap_switched @ address to jump to after
  95. @ mmu has been enabled
  96. adr lr, BSYM(1f) @ return (PIC) address
  97. ARM( add pc, r10, #PROCINFO_INITFUNC )
  98. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  99. THUMB( mov pc, r12 )
  100. 1: b __enable_mmu
  101. ENDPROC(stext)
  102. .ltorg
  103. /*
  104. * Setup the initial page tables. We only setup the barest
  105. * amount which are required to get the kernel running, which
  106. * generally means mapping in the kernel code.
  107. *
  108. * r8 = machinfo
  109. * r9 = cpuid
  110. * r10 = procinfo
  111. *
  112. * Returns:
  113. * r0, r3, r5-r7 corrupted
  114. * r4 = physical page table address
  115. */
  116. __create_page_tables:
  117. pgtbl r4 @ page table address
  118. /*
  119. * Clear the 16K level 1 swapper page table
  120. */
  121. mov r0, r4
  122. mov r3, #0
  123. add r6, r0, #0x4000
  124. 1: str r3, [r0], #4
  125. str r3, [r0], #4
  126. str r3, [r0], #4
  127. str r3, [r0], #4
  128. teq r0, r6
  129. bne 1b
  130. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  131. /*
  132. * Create identity mapping to cater for __enable_mmu.
  133. * This identity mapping will be removed by paging_init().
  134. */
  135. adr r0, __enable_mmu_loc
  136. ldmia r0, {r3, r5, r6}
  137. sub r0, r0, r3 @ virt->phys offset
  138. add r5, r5, r0 @ phys __enable_mmu
  139. add r6, r6, r0 @ phys __enable_mmu_end
  140. mov r5, r5, lsr #20
  141. mov r6, r6, lsr #20
  142. 1: orr r3, r7, r5, lsl #20 @ flags + kernel base
  143. str r3, [r4, r5, lsl #2] @ identity mapping
  144. teq r5, r6
  145. addne r5, r5, #1 @ next section
  146. bne 1b
  147. /*
  148. * Now setup the pagetables for our kernel direct
  149. * mapped region.
  150. */
  151. mov r3, pc
  152. mov r3, r3, lsr #20
  153. orr r3, r7, r3, lsl #20
  154. add r0, r4, #(KERNEL_START & 0xff000000) >> 18
  155. str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
  156. ldr r6, =(KERNEL_END - 1)
  157. add r0, r0, #4
  158. add r6, r4, r6, lsr #18
  159. 1: cmp r0, r6
  160. add r3, r3, #1 << 20
  161. strls r3, [r0], #4
  162. bls 1b
  163. #ifdef CONFIG_XIP_KERNEL
  164. /*
  165. * Map some ram to cover our .data and .bss areas.
  166. */
  167. orr r3, r7, #(KERNEL_RAM_PADDR & 0xff000000)
  168. .if (KERNEL_RAM_PADDR & 0x00f00000)
  169. orr r3, r3, #(KERNEL_RAM_PADDR & 0x00f00000)
  170. .endif
  171. add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
  172. str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
  173. ldr r6, =(_end - 1)
  174. add r0, r0, #4
  175. add r6, r4, r6, lsr #18
  176. 1: cmp r0, r6
  177. add r3, r3, #1 << 20
  178. strls r3, [r0], #4
  179. bls 1b
  180. #endif
  181. /*
  182. * Then map first 1MB of ram in case it contains our boot params.
  183. */
  184. add r0, r4, #PAGE_OFFSET >> 18
  185. orr r6, r7, #(PHYS_OFFSET & 0xff000000)
  186. .if (PHYS_OFFSET & 0x00f00000)
  187. orr r6, r6, #(PHYS_OFFSET & 0x00f00000)
  188. .endif
  189. str r6, [r0]
  190. #ifdef CONFIG_DEBUG_LL
  191. #ifndef CONFIG_DEBUG_ICEDCC
  192. /*
  193. * Map in IO space for serial debugging.
  194. * This allows debug messages to be output
  195. * via a serial console before paging_init.
  196. */
  197. addruart r7, r3
  198. mov r3, r3, lsr #20
  199. mov r3, r3, lsl #2
  200. add r0, r4, r3
  201. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  202. cmp r3, #0x0800 @ limit to 512MB
  203. movhi r3, #0x0800
  204. add r6, r0, r3
  205. mov r3, r7, lsr #20
  206. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  207. orr r3, r7, r3, lsl #20
  208. 1: str r3, [r0], #4
  209. add r3, r3, #1 << 20
  210. teq r0, r6
  211. bne 1b
  212. #else /* CONFIG_DEBUG_ICEDCC */
  213. /* we don't need any serial debugging mappings for ICEDCC */
  214. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  215. #endif /* !CONFIG_DEBUG_ICEDCC */
  216. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  217. /*
  218. * If we're using the NetWinder or CATS, we also need to map
  219. * in the 16550-type serial port for the debug messages
  220. */
  221. add r0, r4, #0xff000000 >> 18
  222. orr r3, r7, #0x7c000000
  223. str r3, [r0]
  224. #endif
  225. #ifdef CONFIG_ARCH_RPC
  226. /*
  227. * Map in screen at 0x02000000 & SCREEN2_BASE
  228. * Similar reasons here - for debug. This is
  229. * only for Acorn RiscPC architectures.
  230. */
  231. add r0, r4, #0x02000000 >> 18
  232. orr r3, r7, #0x02000000
  233. str r3, [r0]
  234. add r0, r4, #0xd8000000 >> 18
  235. str r3, [r0]
  236. #endif
  237. #endif
  238. mov pc, lr
  239. ENDPROC(__create_page_tables)
  240. .ltorg
  241. __enable_mmu_loc:
  242. .long .
  243. .long __enable_mmu
  244. .long __enable_mmu_end
  245. #if defined(CONFIG_SMP)
  246. __CPUINIT
  247. ENTRY(secondary_startup)
  248. /*
  249. * Common entry point for secondary CPUs.
  250. *
  251. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  252. * the processor type - there is no need to check the machine type
  253. * as it has already been validated by the primary processor.
  254. */
  255. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  256. mrc p15, 0, r9, c0, c0 @ get processor id
  257. bl __lookup_processor_type
  258. movs r10, r5 @ invalid processor?
  259. moveq r0, #'p' @ yes, error 'p'
  260. beq __error_p
  261. /*
  262. * Use the page tables supplied from __cpu_up.
  263. */
  264. adr r4, __secondary_data
  265. ldmia r4, {r5, r7, r12} @ address to jump to after
  266. sub r4, r4, r5 @ mmu has been enabled
  267. ldr r4, [r7, r4] @ get secondary_data.pgdir
  268. adr lr, BSYM(__enable_mmu) @ return address
  269. mov r13, r12 @ __secondary_switched address
  270. ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
  271. @ (return control reg)
  272. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  273. THUMB( mov pc, r12 )
  274. ENDPROC(secondary_startup)
  275. /*
  276. * r6 = &secondary_data
  277. */
  278. ENTRY(__secondary_switched)
  279. ldr sp, [r7, #4] @ get secondary_data.stack
  280. mov fp, #0
  281. b secondary_start_kernel
  282. ENDPROC(__secondary_switched)
  283. .type __secondary_data, %object
  284. __secondary_data:
  285. .long .
  286. .long secondary_data
  287. .long __secondary_switched
  288. #endif /* defined(CONFIG_SMP) */
  289. /*
  290. * Setup common bits before finally enabling the MMU. Essentially
  291. * this is just loading the page table pointer and domain access
  292. * registers.
  293. *
  294. * r0 = cp#15 control register
  295. * r1 = machine ID
  296. * r2 = atags pointer
  297. * r4 = page table pointer
  298. * r9 = processor ID
  299. * r13 = *virtual* address to jump to upon completion
  300. */
  301. __enable_mmu:
  302. #ifdef CONFIG_ALIGNMENT_TRAP
  303. orr r0, r0, #CR_A
  304. #else
  305. bic r0, r0, #CR_A
  306. #endif
  307. #ifdef CONFIG_CPU_DCACHE_DISABLE
  308. bic r0, r0, #CR_C
  309. #endif
  310. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  311. bic r0, r0, #CR_Z
  312. #endif
  313. #ifdef CONFIG_CPU_ICACHE_DISABLE
  314. bic r0, r0, #CR_I
  315. #endif
  316. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  317. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  318. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  319. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  320. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  321. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  322. b __turn_mmu_on
  323. ENDPROC(__enable_mmu)
  324. /*
  325. * Enable the MMU. This completely changes the structure of the visible
  326. * memory space. You will not be able to trace execution through this.
  327. * If you have an enquiry about this, *please* check the linux-arm-kernel
  328. * mailing list archives BEFORE sending another post to the list.
  329. *
  330. * r0 = cp#15 control register
  331. * r1 = machine ID
  332. * r2 = atags pointer
  333. * r9 = processor ID
  334. * r13 = *virtual* address to jump to upon completion
  335. *
  336. * other registers depend on the function called upon completion
  337. */
  338. .align 5
  339. __turn_mmu_on:
  340. mov r0, r0
  341. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  342. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  343. mov r3, r3
  344. mov r3, r13
  345. mov pc, r3
  346. __enable_mmu_end:
  347. ENDPROC(__turn_mmu_on)
  348. #ifdef CONFIG_SMP_ON_UP
  349. __fixup_smp:
  350. mov r7, #0x00070000
  351. orr r6, r7, #0xff000000 @ mask 0xff070000
  352. orr r7, r7, #0x41000000 @ val 0x41070000
  353. and r0, r9, r6
  354. teq r0, r7 @ ARM CPU and ARMv6/v7?
  355. bne __fixup_smp_on_up @ no, assume UP
  356. orr r6, r6, #0x0000ff00
  357. orr r6, r6, #0x000000f0 @ mask 0xff07fff0
  358. orr r7, r7, #0x0000b000
  359. orr r7, r7, #0x00000020 @ val 0x4107b020
  360. and r0, r9, r6
  361. teq r0, r7 @ ARM 11MPCore?
  362. moveq pc, lr @ yes, assume SMP
  363. mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
  364. tst r0, #1 << 31
  365. movne pc, lr @ bit 31 => SMP
  366. __fixup_smp_on_up:
  367. adr r0, 1f
  368. ldmia r0, {r3, r6, r7}
  369. sub r3, r0, r3
  370. add r6, r6, r3
  371. add r7, r7, r3
  372. 2: cmp r6, r7
  373. ldmia r6!, {r0, r4}
  374. strlo r4, [r0, r3]
  375. blo 2b
  376. mov pc, lr
  377. ENDPROC(__fixup_smp)
  378. 1: .word .
  379. .word __smpalt_begin
  380. .word __smpalt_end
  381. .pushsection .data
  382. .globl smp_on_up
  383. smp_on_up:
  384. ALT_SMP(.long 1)
  385. ALT_UP(.long 0)
  386. .popsection
  387. #endif
  388. #include "head-common.S"