imx51.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. gpio0 = &gpio1;
  17. gpio1 = &gpio2;
  18. gpio2 = &gpio3;
  19. gpio3 = &gpio4;
  20. i2c0 = &i2c1;
  21. i2c1 = &i2c2;
  22. serial0 = &uart1;
  23. serial1 = &uart2;
  24. serial2 = &uart3;
  25. spi0 = &ecspi1;
  26. spi1 = &ecspi2;
  27. spi2 = &cspi;
  28. };
  29. tzic: tz-interrupt-controller@e0000000 {
  30. compatible = "fsl,imx51-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0xe0000000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <22579200>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. cpus {
  56. #address-cells = <1>;
  57. #size-cells = <0>;
  58. cpu@0 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a8";
  61. reg = <0>;
  62. clock-latency = <61036>; /* two CLK32 periods */
  63. clocks = <&clks 24>;
  64. clock-names = "cpu";
  65. operating-points = <
  66. /* kHz uV (No regulator support) */
  67. 160000 0
  68. 800000 0
  69. >;
  70. };
  71. };
  72. soc {
  73. #address-cells = <1>;
  74. #size-cells = <1>;
  75. compatible = "simple-bus";
  76. interrupt-parent = <&tzic>;
  77. ranges;
  78. ipu: ipu@40000000 {
  79. #crtc-cells = <1>;
  80. compatible = "fsl,imx51-ipu";
  81. reg = <0x40000000 0x20000000>;
  82. interrupts = <11 10>;
  83. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  84. clock-names = "bus", "di0", "di1";
  85. resets = <&src 2>;
  86. };
  87. aips@70000000 { /* AIPS1 */
  88. compatible = "fsl,aips-bus", "simple-bus";
  89. #address-cells = <1>;
  90. #size-cells = <1>;
  91. reg = <0x70000000 0x10000000>;
  92. ranges;
  93. spba@70000000 {
  94. compatible = "fsl,spba-bus", "simple-bus";
  95. #address-cells = <1>;
  96. #size-cells = <1>;
  97. reg = <0x70000000 0x40000>;
  98. ranges;
  99. esdhc1: esdhc@70004000 {
  100. compatible = "fsl,imx51-esdhc";
  101. reg = <0x70004000 0x4000>;
  102. interrupts = <1>;
  103. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  104. clock-names = "ipg", "ahb", "per";
  105. status = "disabled";
  106. };
  107. esdhc2: esdhc@70008000 {
  108. compatible = "fsl,imx51-esdhc";
  109. reg = <0x70008000 0x4000>;
  110. interrupts = <2>;
  111. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  112. clock-names = "ipg", "ahb", "per";
  113. bus-width = <4>;
  114. status = "disabled";
  115. };
  116. uart3: serial@7000c000 {
  117. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  118. reg = <0x7000c000 0x4000>;
  119. interrupts = <33>;
  120. clocks = <&clks 32>, <&clks 33>;
  121. clock-names = "ipg", "per";
  122. status = "disabled";
  123. };
  124. ecspi1: ecspi@70010000 {
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,imx51-ecspi";
  128. reg = <0x70010000 0x4000>;
  129. interrupts = <36>;
  130. clocks = <&clks 51>, <&clks 52>;
  131. clock-names = "ipg", "per";
  132. status = "disabled";
  133. };
  134. ssi2: ssi@70014000 {
  135. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  136. reg = <0x70014000 0x4000>;
  137. interrupts = <30>;
  138. clocks = <&clks 49>;
  139. fsl,fifo-depth = <15>;
  140. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  141. status = "disabled";
  142. };
  143. esdhc3: esdhc@70020000 {
  144. compatible = "fsl,imx51-esdhc";
  145. reg = <0x70020000 0x4000>;
  146. interrupts = <3>;
  147. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  148. clock-names = "ipg", "ahb", "per";
  149. bus-width = <4>;
  150. status = "disabled";
  151. };
  152. esdhc4: esdhc@70024000 {
  153. compatible = "fsl,imx51-esdhc";
  154. reg = <0x70024000 0x4000>;
  155. interrupts = <4>;
  156. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  157. clock-names = "ipg", "ahb", "per";
  158. bus-width = <4>;
  159. status = "disabled";
  160. };
  161. };
  162. usbphy0: usbphy@0 {
  163. compatible = "usb-nop-xceiv";
  164. clocks = <&clks 124>;
  165. clock-names = "main_clk";
  166. status = "okay";
  167. };
  168. usbotg: usb@73f80000 {
  169. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  170. reg = <0x73f80000 0x0200>;
  171. interrupts = <18>;
  172. clocks = <&clks 108>;
  173. fsl,usbmisc = <&usbmisc 0>;
  174. fsl,usbphy = <&usbphy0>;
  175. status = "disabled";
  176. };
  177. usbh1: usb@73f80200 {
  178. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  179. reg = <0x73f80200 0x0200>;
  180. interrupts = <14>;
  181. clocks = <&clks 108>;
  182. fsl,usbmisc = <&usbmisc 1>;
  183. status = "disabled";
  184. };
  185. usbh2: usb@73f80400 {
  186. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  187. reg = <0x73f80400 0x0200>;
  188. interrupts = <16>;
  189. clocks = <&clks 108>;
  190. fsl,usbmisc = <&usbmisc 2>;
  191. status = "disabled";
  192. };
  193. usbh3: usb@73f80600 {
  194. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  195. reg = <0x73f80600 0x0200>;
  196. interrupts = <17>;
  197. clocks = <&clks 108>;
  198. fsl,usbmisc = <&usbmisc 3>;
  199. status = "disabled";
  200. };
  201. usbmisc: usbmisc@73f80800 {
  202. #index-cells = <1>;
  203. compatible = "fsl,imx51-usbmisc";
  204. reg = <0x73f80800 0x200>;
  205. clocks = <&clks 108>;
  206. };
  207. gpio1: gpio@73f84000 {
  208. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  209. reg = <0x73f84000 0x4000>;
  210. interrupts = <50 51>;
  211. gpio-controller;
  212. #gpio-cells = <2>;
  213. interrupt-controller;
  214. #interrupt-cells = <2>;
  215. };
  216. gpio2: gpio@73f88000 {
  217. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  218. reg = <0x73f88000 0x4000>;
  219. interrupts = <52 53>;
  220. gpio-controller;
  221. #gpio-cells = <2>;
  222. interrupt-controller;
  223. #interrupt-cells = <2>;
  224. };
  225. gpio3: gpio@73f8c000 {
  226. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  227. reg = <0x73f8c000 0x4000>;
  228. interrupts = <54 55>;
  229. gpio-controller;
  230. #gpio-cells = <2>;
  231. interrupt-controller;
  232. #interrupt-cells = <2>;
  233. };
  234. gpio4: gpio@73f90000 {
  235. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  236. reg = <0x73f90000 0x4000>;
  237. interrupts = <56 57>;
  238. gpio-controller;
  239. #gpio-cells = <2>;
  240. interrupt-controller;
  241. #interrupt-cells = <2>;
  242. };
  243. kpp: kpp@73f94000 {
  244. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  245. reg = <0x73f94000 0x4000>;
  246. interrupts = <60>;
  247. clocks = <&clks 0>;
  248. status = "disabled";
  249. };
  250. wdog1: wdog@73f98000 {
  251. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  252. reg = <0x73f98000 0x4000>;
  253. interrupts = <58>;
  254. clocks = <&clks 0>;
  255. };
  256. wdog2: wdog@73f9c000 {
  257. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  258. reg = <0x73f9c000 0x4000>;
  259. interrupts = <59>;
  260. clocks = <&clks 0>;
  261. status = "disabled";
  262. };
  263. gpt: timer@73fa0000 {
  264. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  265. reg = <0x73fa0000 0x4000>;
  266. interrupts = <39>;
  267. clocks = <&clks 36>, <&clks 41>;
  268. clock-names = "ipg", "per";
  269. };
  270. iomuxc: iomuxc@73fa8000 {
  271. compatible = "fsl,imx51-iomuxc";
  272. reg = <0x73fa8000 0x4000>;
  273. audmux {
  274. pinctrl_audmux_1: audmuxgrp-1 {
  275. fsl,pins = <
  276. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  277. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  278. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  279. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  280. >;
  281. };
  282. };
  283. fec {
  284. pinctrl_fec_1: fecgrp-1 {
  285. fsl,pins = <
  286. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  287. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  288. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  289. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  290. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  291. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  292. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  293. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  294. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  295. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  296. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  297. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  298. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  299. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  300. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  301. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  302. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  303. >;
  304. };
  305. pinctrl_fec_2: fecgrp-2 {
  306. fsl,pins = <
  307. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  308. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  309. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  310. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  311. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  312. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  313. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  314. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  315. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  316. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  317. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  318. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  319. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  320. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  321. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  322. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  323. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  324. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  325. >;
  326. };
  327. };
  328. ecspi1 {
  329. pinctrl_ecspi1_1: ecspi1grp-1 {
  330. fsl,pins = <
  331. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  332. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  333. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  334. >;
  335. };
  336. };
  337. ecspi2 {
  338. pinctrl_ecspi2_1: ecspi2grp-1 {
  339. fsl,pins = <
  340. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  341. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  342. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  343. >;
  344. };
  345. };
  346. esdhc1 {
  347. pinctrl_esdhc1_1: esdhc1grp-1 {
  348. fsl,pins = <
  349. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  350. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  351. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  352. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  353. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  354. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  355. >;
  356. };
  357. };
  358. esdhc2 {
  359. pinctrl_esdhc2_1: esdhc2grp-1 {
  360. fsl,pins = <
  361. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  362. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  363. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  364. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  365. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  366. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  367. >;
  368. };
  369. };
  370. i2c2 {
  371. pinctrl_i2c2_1: i2c2grp-1 {
  372. fsl,pins = <
  373. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  374. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  375. >;
  376. };
  377. pinctrl_i2c2_2: i2c2grp-2 {
  378. fsl,pins = <
  379. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  380. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  381. >;
  382. };
  383. };
  384. ipu_disp1 {
  385. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  386. fsl,pins = <
  387. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  388. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  389. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  390. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  391. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  392. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  393. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  394. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  395. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  396. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  397. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  398. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  399. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  400. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  401. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  402. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  403. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  404. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  405. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  406. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  407. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  408. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  409. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  410. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  411. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  412. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  413. >;
  414. };
  415. };
  416. ipu_disp2 {
  417. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  418. fsl,pins = <
  419. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  420. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  421. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  422. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  423. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  424. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  425. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  426. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  427. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  428. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  429. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  430. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  431. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  432. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  433. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  434. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  435. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  436. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  437. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5
  438. MX51_PAD_DI_GP4__DI2_PIN15 0x5
  439. >;
  440. };
  441. };
  442. kpp {
  443. pinctrl_kpp_1: kppgrp-1 {
  444. fsl,pins = <
  445. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  446. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  447. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  448. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  449. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  450. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  451. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  452. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  453. >;
  454. };
  455. };
  456. pata {
  457. pinctrl_pata_1: patagrp-1 {
  458. fsl,pins = <
  459. MX51_PAD_NANDF_WE_B__PATA_DIOW 0x2004
  460. MX51_PAD_NANDF_RE_B__PATA_DIOR 0x2004
  461. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x2004
  462. MX51_PAD_NANDF_CLE__PATA_RESET_B 0x2004
  463. MX51_PAD_NANDF_WP_B__PATA_DMACK 0x2004
  464. MX51_PAD_NANDF_RB0__PATA_DMARQ 0x2004
  465. MX51_PAD_NANDF_RB1__PATA_IORDY 0x2004
  466. MX51_PAD_GPIO_NAND__PATA_INTRQ 0x2004
  467. MX51_PAD_NANDF_CS2__PATA_CS_0 0x2004
  468. MX51_PAD_NANDF_CS3__PATA_CS_1 0x2004
  469. MX51_PAD_NANDF_CS4__PATA_DA_0 0x2004
  470. MX51_PAD_NANDF_CS5__PATA_DA_1 0x2004
  471. MX51_PAD_NANDF_CS6__PATA_DA_2 0x2004
  472. MX51_PAD_NANDF_D15__PATA_DATA15 0x2004
  473. MX51_PAD_NANDF_D14__PATA_DATA14 0x2004
  474. MX51_PAD_NANDF_D13__PATA_DATA13 0x2004
  475. MX51_PAD_NANDF_D12__PATA_DATA12 0x2004
  476. MX51_PAD_NANDF_D11__PATA_DATA11 0x2004
  477. MX51_PAD_NANDF_D10__PATA_DATA10 0x2004
  478. MX51_PAD_NANDF_D9__PATA_DATA9 0x2004
  479. MX51_PAD_NANDF_D8__PATA_DATA8 0x2004
  480. MX51_PAD_NANDF_D7__PATA_DATA7 0x2004
  481. MX51_PAD_NANDF_D6__PATA_DATA6 0x2004
  482. MX51_PAD_NANDF_D5__PATA_DATA5 0x2004
  483. MX51_PAD_NANDF_D4__PATA_DATA4 0x2004
  484. MX51_PAD_NANDF_D3__PATA_DATA3 0x2004
  485. MX51_PAD_NANDF_D2__PATA_DATA2 0x2004
  486. MX51_PAD_NANDF_D1__PATA_DATA1 0x2004
  487. MX51_PAD_NANDF_D0__PATA_DATA0 0x2004
  488. >;
  489. };
  490. };
  491. uart1 {
  492. pinctrl_uart1_1: uart1grp-1 {
  493. fsl,pins = <
  494. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  495. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  496. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  497. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  498. >;
  499. };
  500. };
  501. uart2 {
  502. pinctrl_uart2_1: uart2grp-1 {
  503. fsl,pins = <
  504. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  505. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  506. >;
  507. };
  508. };
  509. uart3 {
  510. pinctrl_uart3_1: uart3grp-1 {
  511. fsl,pins = <
  512. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  513. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  514. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  515. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  516. >;
  517. };
  518. pinctrl_uart3_2: uart3grp-2 {
  519. fsl,pins = <
  520. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  521. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  522. >;
  523. };
  524. };
  525. usbh1 {
  526. pinctrl_usbh1_1: usbh1grp-1 {
  527. fsl,pins = <
  528. MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x1e5
  529. MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x1e5
  530. MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x1e5
  531. MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x1e5
  532. MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x1e5
  533. MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x1e5
  534. MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x1e5
  535. MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x1e5
  536. MX51_PAD_USBH1_CLK__USBH1_CLK 0x1e5
  537. MX51_PAD_USBH1_DIR__USBH1_DIR 0x1e5
  538. MX51_PAD_USBH1_NXT__USBH1_NXT 0x1e5
  539. MX51_PAD_USBH1_STP__USBH1_STP 0x1e5
  540. >;
  541. };
  542. };
  543. usbh2 {
  544. pinctrl_usbh2_1: usbh2grp-1 {
  545. fsl,pins = <
  546. MX51_PAD_EIM_D16__USBH2_DATA0 0x1e5
  547. MX51_PAD_EIM_D17__USBH2_DATA1 0x1e5
  548. MX51_PAD_EIM_D18__USBH2_DATA2 0x1e5
  549. MX51_PAD_EIM_D19__USBH2_DATA3 0x1e5
  550. MX51_PAD_EIM_D20__USBH2_DATA4 0x1e5
  551. MX51_PAD_EIM_D21__USBH2_DATA5 0x1e5
  552. MX51_PAD_EIM_D22__USBH2_DATA6 0x1e5
  553. MX51_PAD_EIM_D23__USBH2_DATA7 0x1e5
  554. MX51_PAD_EIM_A24__USBH2_CLK 0x1e5
  555. MX51_PAD_EIM_A25__USBH2_DIR 0x1e5
  556. MX51_PAD_EIM_A27__USBH2_NXT 0x1e5
  557. MX51_PAD_EIM_A26__USBH2_STP 0x1e5
  558. >;
  559. };
  560. };
  561. };
  562. pwm1: pwm@73fb4000 {
  563. #pwm-cells = <2>;
  564. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  565. reg = <0x73fb4000 0x4000>;
  566. clocks = <&clks 37>, <&clks 38>;
  567. clock-names = "ipg", "per";
  568. interrupts = <61>;
  569. };
  570. pwm2: pwm@73fb8000 {
  571. #pwm-cells = <2>;
  572. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  573. reg = <0x73fb8000 0x4000>;
  574. clocks = <&clks 39>, <&clks 40>;
  575. clock-names = "ipg", "per";
  576. interrupts = <94>;
  577. };
  578. uart1: serial@73fbc000 {
  579. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  580. reg = <0x73fbc000 0x4000>;
  581. interrupts = <31>;
  582. clocks = <&clks 28>, <&clks 29>;
  583. clock-names = "ipg", "per";
  584. status = "disabled";
  585. };
  586. uart2: serial@73fc0000 {
  587. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  588. reg = <0x73fc0000 0x4000>;
  589. interrupts = <32>;
  590. clocks = <&clks 30>, <&clks 31>;
  591. clock-names = "ipg", "per";
  592. status = "disabled";
  593. };
  594. src: src@73fd0000 {
  595. compatible = "fsl,imx51-src";
  596. reg = <0x73fd0000 0x4000>;
  597. #reset-cells = <1>;
  598. };
  599. clks: ccm@73fd4000{
  600. compatible = "fsl,imx51-ccm";
  601. reg = <0x73fd4000 0x4000>;
  602. interrupts = <0 71 0x04 0 72 0x04>;
  603. #clock-cells = <1>;
  604. };
  605. };
  606. aips@80000000 { /* AIPS2 */
  607. compatible = "fsl,aips-bus", "simple-bus";
  608. #address-cells = <1>;
  609. #size-cells = <1>;
  610. reg = <0x80000000 0x10000000>;
  611. ranges;
  612. iim: iim@83f98000 {
  613. compatible = "fsl,imx51-iim", "fsl,imx27-iim";
  614. reg = <0x83f98000 0x4000>;
  615. interrupts = <69>;
  616. clocks = <&clks 107>;
  617. };
  618. ecspi2: ecspi@83fac000 {
  619. #address-cells = <1>;
  620. #size-cells = <0>;
  621. compatible = "fsl,imx51-ecspi";
  622. reg = <0x83fac000 0x4000>;
  623. interrupts = <37>;
  624. clocks = <&clks 53>, <&clks 54>;
  625. clock-names = "ipg", "per";
  626. status = "disabled";
  627. };
  628. sdma: sdma@83fb0000 {
  629. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  630. reg = <0x83fb0000 0x4000>;
  631. interrupts = <6>;
  632. clocks = <&clks 56>, <&clks 56>;
  633. clock-names = "ipg", "ahb";
  634. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  635. };
  636. cspi: cspi@83fc0000 {
  637. #address-cells = <1>;
  638. #size-cells = <0>;
  639. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  640. reg = <0x83fc0000 0x4000>;
  641. interrupts = <38>;
  642. clocks = <&clks 55>, <&clks 55>;
  643. clock-names = "ipg", "per";
  644. status = "disabled";
  645. };
  646. i2c2: i2c@83fc4000 {
  647. #address-cells = <1>;
  648. #size-cells = <0>;
  649. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  650. reg = <0x83fc4000 0x4000>;
  651. interrupts = <63>;
  652. clocks = <&clks 35>;
  653. status = "disabled";
  654. };
  655. i2c1: i2c@83fc8000 {
  656. #address-cells = <1>;
  657. #size-cells = <0>;
  658. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  659. reg = <0x83fc8000 0x4000>;
  660. interrupts = <62>;
  661. clocks = <&clks 34>;
  662. status = "disabled";
  663. };
  664. ssi1: ssi@83fcc000 {
  665. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  666. reg = <0x83fcc000 0x4000>;
  667. interrupts = <29>;
  668. clocks = <&clks 48>;
  669. fsl,fifo-depth = <15>;
  670. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  671. status = "disabled";
  672. };
  673. audmux: audmux@83fd0000 {
  674. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  675. reg = <0x83fd0000 0x4000>;
  676. status = "disabled";
  677. };
  678. nfc: nand@83fdb000 {
  679. compatible = "fsl,imx51-nand";
  680. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  681. interrupts = <8>;
  682. clocks = <&clks 60>;
  683. status = "disabled";
  684. };
  685. pata: pata@83fe0000 {
  686. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  687. reg = <0x83fe0000 0x4000>;
  688. interrupts = <70>;
  689. clocks = <&clks 161>;
  690. status = "disabled";
  691. };
  692. ssi3: ssi@83fe8000 {
  693. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  694. reg = <0x83fe8000 0x4000>;
  695. interrupts = <96>;
  696. clocks = <&clks 50>;
  697. fsl,fifo-depth = <15>;
  698. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  699. status = "disabled";
  700. };
  701. fec: ethernet@83fec000 {
  702. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  703. reg = <0x83fec000 0x4000>;
  704. interrupts = <87>;
  705. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  706. clock-names = "ipg", "ahb", "ptp";
  707. status = "disabled";
  708. };
  709. };
  710. };
  711. };