mthca_qp.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. *
  35. * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $
  36. */
  37. #include <linux/init.h>
  38. #include <linux/string.h>
  39. #include <linux/slab.h>
  40. #include <rdma/ib_verbs.h>
  41. #include <rdma/ib_cache.h>
  42. #include <rdma/ib_pack.h>
  43. #include "mthca_dev.h"
  44. #include "mthca_cmd.h"
  45. #include "mthca_memfree.h"
  46. #include "mthca_wqe.h"
  47. enum {
  48. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  49. MTHCA_ACK_REQ_FREQ = 10,
  50. MTHCA_FLIGHT_LIMIT = 9,
  51. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  52. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  53. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  54. };
  55. enum {
  56. MTHCA_QP_STATE_RST = 0,
  57. MTHCA_QP_STATE_INIT = 1,
  58. MTHCA_QP_STATE_RTR = 2,
  59. MTHCA_QP_STATE_RTS = 3,
  60. MTHCA_QP_STATE_SQE = 4,
  61. MTHCA_QP_STATE_SQD = 5,
  62. MTHCA_QP_STATE_ERR = 6,
  63. MTHCA_QP_STATE_DRAINING = 7
  64. };
  65. enum {
  66. MTHCA_QP_ST_RC = 0x0,
  67. MTHCA_QP_ST_UC = 0x1,
  68. MTHCA_QP_ST_RD = 0x2,
  69. MTHCA_QP_ST_UD = 0x3,
  70. MTHCA_QP_ST_MLX = 0x7
  71. };
  72. enum {
  73. MTHCA_QP_PM_MIGRATED = 0x3,
  74. MTHCA_QP_PM_ARMED = 0x0,
  75. MTHCA_QP_PM_REARM = 0x1
  76. };
  77. enum {
  78. /* qp_context flags */
  79. MTHCA_QP_BIT_DE = 1 << 8,
  80. /* params1 */
  81. MTHCA_QP_BIT_SRE = 1 << 15,
  82. MTHCA_QP_BIT_SWE = 1 << 14,
  83. MTHCA_QP_BIT_SAE = 1 << 13,
  84. MTHCA_QP_BIT_SIC = 1 << 4,
  85. MTHCA_QP_BIT_SSC = 1 << 3,
  86. /* params2 */
  87. MTHCA_QP_BIT_RRE = 1 << 15,
  88. MTHCA_QP_BIT_RWE = 1 << 14,
  89. MTHCA_QP_BIT_RAE = 1 << 13,
  90. MTHCA_QP_BIT_RIC = 1 << 4,
  91. MTHCA_QP_BIT_RSC = 1 << 3
  92. };
  93. struct mthca_qp_path {
  94. __be32 port_pkey;
  95. u8 rnr_retry;
  96. u8 g_mylmc;
  97. __be16 rlid;
  98. u8 ackto;
  99. u8 mgid_index;
  100. u8 static_rate;
  101. u8 hop_limit;
  102. __be32 sl_tclass_flowlabel;
  103. u8 rgid[16];
  104. } __attribute__((packed));
  105. struct mthca_qp_context {
  106. __be32 flags;
  107. __be32 tavor_sched_queue; /* Reserved on Arbel */
  108. u8 mtu_msgmax;
  109. u8 rq_size_stride; /* Reserved on Tavor */
  110. u8 sq_size_stride; /* Reserved on Tavor */
  111. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  112. __be32 usr_page;
  113. __be32 local_qpn;
  114. __be32 remote_qpn;
  115. u32 reserved1[2];
  116. struct mthca_qp_path pri_path;
  117. struct mthca_qp_path alt_path;
  118. __be32 rdd;
  119. __be32 pd;
  120. __be32 wqe_base;
  121. __be32 wqe_lkey;
  122. __be32 params1;
  123. __be32 reserved2;
  124. __be32 next_send_psn;
  125. __be32 cqn_snd;
  126. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  127. __be32 snd_db_index; /* (debugging only entries) */
  128. __be32 last_acked_psn;
  129. __be32 ssn;
  130. __be32 params2;
  131. __be32 rnr_nextrecvpsn;
  132. __be32 ra_buff_indx;
  133. __be32 cqn_rcv;
  134. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  135. __be32 rcv_db_index; /* (debugging only entries) */
  136. __be32 qkey;
  137. __be32 srqn;
  138. __be32 rmsn;
  139. __be16 rq_wqe_counter; /* reserved on Tavor */
  140. __be16 sq_wqe_counter; /* reserved on Tavor */
  141. u32 reserved3[18];
  142. } __attribute__((packed));
  143. struct mthca_qp_param {
  144. __be32 opt_param_mask;
  145. u32 reserved1;
  146. struct mthca_qp_context context;
  147. u32 reserved2[62];
  148. } __attribute__((packed));
  149. enum {
  150. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  151. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  152. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  153. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  154. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  155. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  156. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  157. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  158. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  159. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  160. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  161. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  162. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  163. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  164. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  165. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  166. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  167. };
  168. static const u8 mthca_opcode[] = {
  169. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  170. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  171. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  172. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  173. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  174. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  175. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  176. };
  177. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  178. {
  179. return qp->qpn >= dev->qp_table.sqp_start &&
  180. qp->qpn <= dev->qp_table.sqp_start + 3;
  181. }
  182. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  183. {
  184. return qp->qpn >= dev->qp_table.sqp_start &&
  185. qp->qpn <= dev->qp_table.sqp_start + 1;
  186. }
  187. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  188. {
  189. if (qp->is_direct)
  190. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  191. else
  192. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  193. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  194. }
  195. static void *get_send_wqe(struct mthca_qp *qp, int n)
  196. {
  197. if (qp->is_direct)
  198. return qp->queue.direct.buf + qp->send_wqe_offset +
  199. (n << qp->sq.wqe_shift);
  200. else
  201. return qp->queue.page_list[(qp->send_wqe_offset +
  202. (n << qp->sq.wqe_shift)) >>
  203. PAGE_SHIFT].buf +
  204. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  205. (PAGE_SIZE - 1));
  206. }
  207. static void mthca_wq_init(struct mthca_wq *wq)
  208. {
  209. spin_lock_init(&wq->lock);
  210. wq->next_ind = 0;
  211. wq->last_comp = wq->max - 1;
  212. wq->head = 0;
  213. wq->tail = 0;
  214. }
  215. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  216. enum ib_event_type event_type)
  217. {
  218. struct mthca_qp *qp;
  219. struct ib_event event;
  220. spin_lock(&dev->qp_table.lock);
  221. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  222. if (qp)
  223. ++qp->refcount;
  224. spin_unlock(&dev->qp_table.lock);
  225. if (!qp) {
  226. mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
  227. return;
  228. }
  229. if (event_type == IB_EVENT_PATH_MIG)
  230. qp->port = qp->alt_port;
  231. event.device = &dev->ib_dev;
  232. event.event = event_type;
  233. event.element.qp = &qp->ibqp;
  234. if (qp->ibqp.event_handler)
  235. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  236. spin_lock(&dev->qp_table.lock);
  237. if (!--qp->refcount)
  238. wake_up(&qp->wait);
  239. spin_unlock(&dev->qp_table.lock);
  240. }
  241. static int to_mthca_state(enum ib_qp_state ib_state)
  242. {
  243. switch (ib_state) {
  244. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  245. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  246. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  247. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  248. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  249. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  250. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  251. default: return -1;
  252. }
  253. }
  254. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  255. static int to_mthca_st(int transport)
  256. {
  257. switch (transport) {
  258. case RC: return MTHCA_QP_ST_RC;
  259. case UC: return MTHCA_QP_ST_UC;
  260. case UD: return MTHCA_QP_ST_UD;
  261. case RD: return MTHCA_QP_ST_RD;
  262. case MLX: return MTHCA_QP_ST_MLX;
  263. default: return -1;
  264. }
  265. }
  266. static void store_attrs(struct mthca_sqp *sqp, struct ib_qp_attr *attr,
  267. int attr_mask)
  268. {
  269. if (attr_mask & IB_QP_PKEY_INDEX)
  270. sqp->pkey_index = attr->pkey_index;
  271. if (attr_mask & IB_QP_QKEY)
  272. sqp->qkey = attr->qkey;
  273. if (attr_mask & IB_QP_SQ_PSN)
  274. sqp->send_psn = attr->sq_psn;
  275. }
  276. static void init_port(struct mthca_dev *dev, int port)
  277. {
  278. int err;
  279. u8 status;
  280. struct mthca_init_ib_param param;
  281. memset(&param, 0, sizeof param);
  282. param.port_width = dev->limits.port_width_cap;
  283. param.vl_cap = dev->limits.vl_cap;
  284. param.mtu_cap = dev->limits.mtu_cap;
  285. param.gid_cap = dev->limits.gid_table_len;
  286. param.pkey_cap = dev->limits.pkey_table_len;
  287. err = mthca_INIT_IB(dev, &param, port, &status);
  288. if (err)
  289. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  290. if (status)
  291. mthca_warn(dev, "INIT_IB returned status %02x.\n", status);
  292. }
  293. static __be32 get_hw_access_flags(struct mthca_qp *qp, struct ib_qp_attr *attr,
  294. int attr_mask)
  295. {
  296. u8 dest_rd_atomic;
  297. u32 access_flags;
  298. u32 hw_access_flags = 0;
  299. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  300. dest_rd_atomic = attr->max_dest_rd_atomic;
  301. else
  302. dest_rd_atomic = qp->resp_depth;
  303. if (attr_mask & IB_QP_ACCESS_FLAGS)
  304. access_flags = attr->qp_access_flags;
  305. else
  306. access_flags = qp->atomic_rd_en;
  307. if (!dest_rd_atomic)
  308. access_flags &= IB_ACCESS_REMOTE_WRITE;
  309. if (access_flags & IB_ACCESS_REMOTE_READ)
  310. hw_access_flags |= MTHCA_QP_BIT_RRE;
  311. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  312. hw_access_flags |= MTHCA_QP_BIT_RAE;
  313. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  314. hw_access_flags |= MTHCA_QP_BIT_RWE;
  315. return cpu_to_be32(hw_access_flags);
  316. }
  317. static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
  318. {
  319. switch (mthca_state) {
  320. case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
  321. case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
  322. case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
  323. case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
  324. case MTHCA_QP_STATE_DRAINING:
  325. case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
  326. case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
  327. case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
  328. default: return -1;
  329. }
  330. }
  331. static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
  332. {
  333. switch (mthca_mig_state) {
  334. case 0: return IB_MIG_ARMED;
  335. case 1: return IB_MIG_REARM;
  336. case 3: return IB_MIG_MIGRATED;
  337. default: return -1;
  338. }
  339. }
  340. static int to_ib_qp_access_flags(int mthca_flags)
  341. {
  342. int ib_flags = 0;
  343. if (mthca_flags & MTHCA_QP_BIT_RRE)
  344. ib_flags |= IB_ACCESS_REMOTE_READ;
  345. if (mthca_flags & MTHCA_QP_BIT_RWE)
  346. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  347. if (mthca_flags & MTHCA_QP_BIT_RAE)
  348. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  349. return ib_flags;
  350. }
  351. static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
  352. struct mthca_qp_path *path)
  353. {
  354. memset(ib_ah_attr, 0, sizeof *path);
  355. ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
  356. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
  357. return;
  358. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  359. ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
  360. ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
  361. ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
  362. path->static_rate & 0x7,
  363. ib_ah_attr->port_num);
  364. ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  365. if (ib_ah_attr->ah_flags) {
  366. ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
  367. ib_ah_attr->grh.hop_limit = path->hop_limit;
  368. ib_ah_attr->grh.traffic_class =
  369. (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
  370. ib_ah_attr->grh.flow_label =
  371. be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
  372. memcpy(ib_ah_attr->grh.dgid.raw,
  373. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  374. }
  375. }
  376. int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  377. struct ib_qp_init_attr *qp_init_attr)
  378. {
  379. struct mthca_dev *dev = to_mdev(ibqp->device);
  380. struct mthca_qp *qp = to_mqp(ibqp);
  381. int err;
  382. struct mthca_mailbox *mailbox;
  383. struct mthca_qp_param *qp_param;
  384. struct mthca_qp_context *context;
  385. int mthca_state;
  386. u8 status;
  387. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  388. if (IS_ERR(mailbox))
  389. return PTR_ERR(mailbox);
  390. err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox, &status);
  391. if (err)
  392. goto out;
  393. if (status) {
  394. mthca_warn(dev, "QUERY_QP returned status %02x\n", status);
  395. err = -EINVAL;
  396. goto out;
  397. }
  398. qp_param = mailbox->buf;
  399. context = &qp_param->context;
  400. mthca_state = be32_to_cpu(context->flags) >> 28;
  401. qp_attr->qp_state = to_ib_qp_state(mthca_state);
  402. qp_attr->cur_qp_state = qp_attr->qp_state;
  403. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  404. qp_attr->path_mig_state =
  405. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  406. qp_attr->qkey = be32_to_cpu(context->qkey);
  407. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  408. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  409. qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
  410. qp_attr->qp_access_flags =
  411. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  412. qp_attr->cap.max_send_wr = qp->sq.max;
  413. qp_attr->cap.max_recv_wr = qp->rq.max;
  414. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  415. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  416. qp_attr->cap.max_inline_data = qp->max_inline_data;
  417. if (qp->transport == RC || qp->transport == UC) {
  418. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  419. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  420. }
  421. qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
  422. qp_attr->alt_pkey_index = be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
  423. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  424. qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
  425. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  426. qp_attr->max_dest_rd_atomic =
  427. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  428. qp_attr->min_rnr_timer =
  429. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  430. qp_attr->port_num = qp_attr->ah_attr.port_num;
  431. qp_attr->timeout = context->pri_path.ackto >> 3;
  432. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  433. qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
  434. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  435. qp_attr->alt_timeout = context->alt_path.ackto >> 3;
  436. qp_init_attr->cap = qp_attr->cap;
  437. out:
  438. mthca_free_mailbox(dev, mailbox);
  439. return err;
  440. }
  441. static int mthca_path_set(struct mthca_dev *dev, struct ib_ah_attr *ah,
  442. struct mthca_qp_path *path, u8 port)
  443. {
  444. path->g_mylmc = ah->src_path_bits & 0x7f;
  445. path->rlid = cpu_to_be16(ah->dlid);
  446. path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
  447. if (ah->ah_flags & IB_AH_GRH) {
  448. if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
  449. mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
  450. ah->grh.sgid_index, dev->limits.gid_table_len-1);
  451. return -1;
  452. }
  453. path->g_mylmc |= 1 << 7;
  454. path->mgid_index = ah->grh.sgid_index;
  455. path->hop_limit = ah->grh.hop_limit;
  456. path->sl_tclass_flowlabel =
  457. cpu_to_be32((ah->sl << 28) |
  458. (ah->grh.traffic_class << 20) |
  459. (ah->grh.flow_label));
  460. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  461. } else
  462. path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
  463. return 0;
  464. }
  465. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask)
  466. {
  467. struct mthca_dev *dev = to_mdev(ibqp->device);
  468. struct mthca_qp *qp = to_mqp(ibqp);
  469. enum ib_qp_state cur_state, new_state;
  470. struct mthca_mailbox *mailbox;
  471. struct mthca_qp_param *qp_param;
  472. struct mthca_qp_context *qp_context;
  473. u32 sqd_event = 0;
  474. u8 status;
  475. int err = -EINVAL;
  476. mutex_lock(&qp->mutex);
  477. if (attr_mask & IB_QP_CUR_STATE) {
  478. cur_state = attr->cur_qp_state;
  479. } else {
  480. spin_lock_irq(&qp->sq.lock);
  481. spin_lock(&qp->rq.lock);
  482. cur_state = qp->state;
  483. spin_unlock(&qp->rq.lock);
  484. spin_unlock_irq(&qp->sq.lock);
  485. }
  486. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  487. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
  488. mthca_dbg(dev, "Bad QP transition (transport %d) "
  489. "%d->%d with attr 0x%08x\n",
  490. qp->transport, cur_state, new_state,
  491. attr_mask);
  492. goto out;
  493. }
  494. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  495. attr->pkey_index >= dev->limits.pkey_table_len) {
  496. mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
  497. attr->pkey_index, dev->limits.pkey_table_len-1);
  498. goto out;
  499. }
  500. if ((attr_mask & IB_QP_PORT) &&
  501. (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
  502. mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
  503. goto out;
  504. }
  505. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  506. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  507. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  508. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  509. goto out;
  510. }
  511. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  512. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  513. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  514. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  515. goto out;
  516. }
  517. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  518. if (IS_ERR(mailbox)) {
  519. err = PTR_ERR(mailbox);
  520. goto out;
  521. }
  522. qp_param = mailbox->buf;
  523. qp_context = &qp_param->context;
  524. memset(qp_param, 0, sizeof *qp_param);
  525. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  526. (to_mthca_st(qp->transport) << 16));
  527. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  528. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  529. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  530. else {
  531. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  532. switch (attr->path_mig_state) {
  533. case IB_MIG_MIGRATED:
  534. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  535. break;
  536. case IB_MIG_REARM:
  537. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  538. break;
  539. case IB_MIG_ARMED:
  540. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  541. break;
  542. }
  543. }
  544. /* leave tavor_sched_queue as 0 */
  545. if (qp->transport == MLX || qp->transport == UD)
  546. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  547. else if (attr_mask & IB_QP_PATH_MTU) {
  548. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
  549. mthca_dbg(dev, "path MTU (%u) is invalid\n",
  550. attr->path_mtu);
  551. goto out_mailbox;
  552. }
  553. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  554. }
  555. if (mthca_is_memfree(dev)) {
  556. if (qp->rq.max)
  557. qp_context->rq_size_stride = long_log2(qp->rq.max) << 3;
  558. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  559. if (qp->sq.max)
  560. qp_context->sq_size_stride = long_log2(qp->sq.max) << 3;
  561. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  562. }
  563. /* leave arbel_sched_queue as 0 */
  564. if (qp->ibqp.uobject)
  565. qp_context->usr_page =
  566. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  567. else
  568. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  569. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  570. if (attr_mask & IB_QP_DEST_QPN) {
  571. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  572. }
  573. if (qp->transport == MLX)
  574. qp_context->pri_path.port_pkey |=
  575. cpu_to_be32(qp->port << 24);
  576. else {
  577. if (attr_mask & IB_QP_PORT) {
  578. qp_context->pri_path.port_pkey |=
  579. cpu_to_be32(attr->port_num << 24);
  580. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  581. }
  582. }
  583. if (attr_mask & IB_QP_PKEY_INDEX) {
  584. qp_context->pri_path.port_pkey |=
  585. cpu_to_be32(attr->pkey_index);
  586. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  587. }
  588. if (attr_mask & IB_QP_RNR_RETRY) {
  589. qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
  590. attr->rnr_retry << 5;
  591. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
  592. MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
  593. }
  594. if (attr_mask & IB_QP_AV) {
  595. if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
  596. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  597. goto out_mailbox;
  598. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  599. }
  600. if (attr_mask & IB_QP_TIMEOUT) {
  601. qp_context->pri_path.ackto = attr->timeout << 3;
  602. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  603. }
  604. if (attr_mask & IB_QP_ALT_PATH) {
  605. if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
  606. mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
  607. attr->alt_pkey_index, dev->limits.pkey_table_len-1);
  608. goto out_mailbox;
  609. }
  610. if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
  611. mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
  612. attr->alt_port_num);
  613. goto out_mailbox;
  614. }
  615. if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
  616. attr->alt_ah_attr.port_num))
  617. goto out_mailbox;
  618. qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
  619. attr->alt_port_num << 24);
  620. qp_context->alt_path.ackto = attr->alt_timeout << 3;
  621. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
  622. }
  623. /* leave rdd as 0 */
  624. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  625. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  626. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  627. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  628. (MTHCA_FLIGHT_LIMIT << 24) |
  629. MTHCA_QP_BIT_SWE);
  630. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  631. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  632. if (attr_mask & IB_QP_RETRY_CNT) {
  633. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  634. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  635. }
  636. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  637. if (attr->max_rd_atomic) {
  638. qp_context->params1 |=
  639. cpu_to_be32(MTHCA_QP_BIT_SRE |
  640. MTHCA_QP_BIT_SAE);
  641. qp_context->params1 |=
  642. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  643. }
  644. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  645. }
  646. if (attr_mask & IB_QP_SQ_PSN)
  647. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  648. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  649. if (mthca_is_memfree(dev)) {
  650. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  651. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  652. }
  653. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  654. if (attr->max_dest_rd_atomic)
  655. qp_context->params2 |=
  656. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  657. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  658. }
  659. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  660. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  661. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  662. MTHCA_QP_OPTPAR_RRE |
  663. MTHCA_QP_OPTPAR_RAE);
  664. }
  665. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  666. if (ibqp->srq)
  667. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  668. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  669. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  670. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  671. }
  672. if (attr_mask & IB_QP_RQ_PSN)
  673. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  674. qp_context->ra_buff_indx =
  675. cpu_to_be32(dev->qp_table.rdb_base +
  676. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  677. dev->qp_table.rdb_shift));
  678. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  679. if (mthca_is_memfree(dev))
  680. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  681. if (attr_mask & IB_QP_QKEY) {
  682. qp_context->qkey = cpu_to_be32(attr->qkey);
  683. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  684. }
  685. if (ibqp->srq)
  686. qp_context->srqn = cpu_to_be32(1 << 24 |
  687. to_msrq(ibqp->srq)->srqn);
  688. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  689. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
  690. attr->en_sqd_async_notify)
  691. sqd_event = 1 << 31;
  692. err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
  693. mailbox, sqd_event, &status);
  694. if (err)
  695. goto out_mailbox;
  696. if (status) {
  697. mthca_warn(dev, "modify QP %d->%d returned status %02x.\n",
  698. cur_state, new_state, status);
  699. err = -EINVAL;
  700. goto out_mailbox;
  701. }
  702. qp->state = new_state;
  703. if (attr_mask & IB_QP_ACCESS_FLAGS)
  704. qp->atomic_rd_en = attr->qp_access_flags;
  705. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  706. qp->resp_depth = attr->max_dest_rd_atomic;
  707. if (attr_mask & IB_QP_PORT)
  708. qp->port = attr->port_num;
  709. if (attr_mask & IB_QP_ALT_PATH)
  710. qp->alt_port = attr->alt_port_num;
  711. if (is_sqp(dev, qp))
  712. store_attrs(to_msqp(qp), attr, attr_mask);
  713. /*
  714. * If we moved QP0 to RTR, bring the IB link up; if we moved
  715. * QP0 to RESET or ERROR, bring the link back down.
  716. */
  717. if (is_qp0(dev, qp)) {
  718. if (cur_state != IB_QPS_RTR &&
  719. new_state == IB_QPS_RTR)
  720. init_port(dev, qp->port);
  721. if (cur_state != IB_QPS_RESET &&
  722. cur_state != IB_QPS_ERR &&
  723. (new_state == IB_QPS_RESET ||
  724. new_state == IB_QPS_ERR))
  725. mthca_CLOSE_IB(dev, qp->port, &status);
  726. }
  727. /*
  728. * If we moved a kernel QP to RESET, clean up all old CQ
  729. * entries and reinitialize the QP.
  730. */
  731. if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  732. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn,
  733. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  734. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  735. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  736. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  737. mthca_wq_init(&qp->sq);
  738. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  739. mthca_wq_init(&qp->rq);
  740. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  741. if (mthca_is_memfree(dev)) {
  742. *qp->sq.db = 0;
  743. *qp->rq.db = 0;
  744. }
  745. }
  746. out_mailbox:
  747. mthca_free_mailbox(dev, mailbox);
  748. out:
  749. mutex_unlock(&qp->mutex);
  750. return err;
  751. }
  752. static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
  753. {
  754. /*
  755. * Calculate the maximum size of WQE s/g segments, excluding
  756. * the next segment and other non-data segments.
  757. */
  758. int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
  759. switch (qp->transport) {
  760. case MLX:
  761. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  762. break;
  763. case UD:
  764. if (mthca_is_memfree(dev))
  765. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  766. else
  767. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  768. break;
  769. default:
  770. max_data_size -= sizeof (struct mthca_raddr_seg);
  771. break;
  772. }
  773. return max_data_size;
  774. }
  775. static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
  776. {
  777. /* We don't support inline data for kernel QPs (yet). */
  778. return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
  779. }
  780. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  781. struct mthca_pd *pd,
  782. struct mthca_qp *qp)
  783. {
  784. int max_data_size = mthca_max_data_size(dev, qp,
  785. min(dev->limits.max_desc_sz,
  786. 1 << qp->sq.wqe_shift));
  787. qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
  788. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  789. max_data_size / sizeof (struct mthca_data_seg));
  790. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  791. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  792. sizeof (struct mthca_next_seg)) /
  793. sizeof (struct mthca_data_seg));
  794. }
  795. /*
  796. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  797. * rq.max_gs and sq.max_gs must all be assigned.
  798. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  799. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  800. * queue)
  801. */
  802. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  803. struct mthca_pd *pd,
  804. struct mthca_qp *qp)
  805. {
  806. int size;
  807. int err = -ENOMEM;
  808. size = sizeof (struct mthca_next_seg) +
  809. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  810. if (size > dev->limits.max_desc_sz)
  811. return -EINVAL;
  812. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  813. qp->rq.wqe_shift++)
  814. ; /* nothing */
  815. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  816. switch (qp->transport) {
  817. case MLX:
  818. size += 2 * sizeof (struct mthca_data_seg);
  819. break;
  820. case UD:
  821. size += mthca_is_memfree(dev) ?
  822. sizeof (struct mthca_arbel_ud_seg) :
  823. sizeof (struct mthca_tavor_ud_seg);
  824. break;
  825. case UC:
  826. size += sizeof (struct mthca_raddr_seg);
  827. break;
  828. case RC:
  829. size += sizeof (struct mthca_raddr_seg);
  830. /*
  831. * An atomic op will require an atomic segment, a
  832. * remote address segment and one scatter entry.
  833. */
  834. size = max_t(int, size,
  835. sizeof (struct mthca_atomic_seg) +
  836. sizeof (struct mthca_raddr_seg) +
  837. sizeof (struct mthca_data_seg));
  838. break;
  839. default:
  840. break;
  841. }
  842. /* Make sure that we have enough space for a bind request */
  843. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  844. size += sizeof (struct mthca_next_seg);
  845. if (size > dev->limits.max_desc_sz)
  846. return -EINVAL;
  847. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  848. qp->sq.wqe_shift++)
  849. ; /* nothing */
  850. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  851. 1 << qp->sq.wqe_shift);
  852. /*
  853. * If this is a userspace QP, we don't actually have to
  854. * allocate anything. All we need is to calculate the WQE
  855. * sizes and the send_wqe_offset, so we're done now.
  856. */
  857. if (pd->ibpd.uobject)
  858. return 0;
  859. size = PAGE_ALIGN(qp->send_wqe_offset +
  860. (qp->sq.max << qp->sq.wqe_shift));
  861. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  862. GFP_KERNEL);
  863. if (!qp->wrid)
  864. goto err_out;
  865. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  866. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  867. if (err)
  868. goto err_out;
  869. return 0;
  870. err_out:
  871. kfree(qp->wrid);
  872. return err;
  873. }
  874. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  875. struct mthca_qp *qp)
  876. {
  877. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  878. (qp->sq.max << qp->sq.wqe_shift)),
  879. &qp->queue, qp->is_direct, &qp->mr);
  880. kfree(qp->wrid);
  881. }
  882. static int mthca_map_memfree(struct mthca_dev *dev,
  883. struct mthca_qp *qp)
  884. {
  885. int ret;
  886. if (mthca_is_memfree(dev)) {
  887. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  888. if (ret)
  889. return ret;
  890. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  891. if (ret)
  892. goto err_qpc;
  893. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  894. qp->qpn << dev->qp_table.rdb_shift);
  895. if (ret)
  896. goto err_eqpc;
  897. }
  898. return 0;
  899. err_eqpc:
  900. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  901. err_qpc:
  902. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  903. return ret;
  904. }
  905. static void mthca_unmap_memfree(struct mthca_dev *dev,
  906. struct mthca_qp *qp)
  907. {
  908. mthca_table_put(dev, dev->qp_table.rdb_table,
  909. qp->qpn << dev->qp_table.rdb_shift);
  910. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  911. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  912. }
  913. static int mthca_alloc_memfree(struct mthca_dev *dev,
  914. struct mthca_qp *qp)
  915. {
  916. int ret = 0;
  917. if (mthca_is_memfree(dev)) {
  918. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  919. qp->qpn, &qp->rq.db);
  920. if (qp->rq.db_index < 0)
  921. return ret;
  922. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  923. qp->qpn, &qp->sq.db);
  924. if (qp->sq.db_index < 0)
  925. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  926. }
  927. return ret;
  928. }
  929. static void mthca_free_memfree(struct mthca_dev *dev,
  930. struct mthca_qp *qp)
  931. {
  932. if (mthca_is_memfree(dev)) {
  933. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  934. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  935. }
  936. }
  937. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  938. struct mthca_pd *pd,
  939. struct mthca_cq *send_cq,
  940. struct mthca_cq *recv_cq,
  941. enum ib_sig_type send_policy,
  942. struct mthca_qp *qp)
  943. {
  944. int ret;
  945. int i;
  946. qp->refcount = 1;
  947. init_waitqueue_head(&qp->wait);
  948. mutex_init(&qp->mutex);
  949. qp->state = IB_QPS_RESET;
  950. qp->atomic_rd_en = 0;
  951. qp->resp_depth = 0;
  952. qp->sq_policy = send_policy;
  953. mthca_wq_init(&qp->sq);
  954. mthca_wq_init(&qp->rq);
  955. ret = mthca_map_memfree(dev, qp);
  956. if (ret)
  957. return ret;
  958. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  959. if (ret) {
  960. mthca_unmap_memfree(dev, qp);
  961. return ret;
  962. }
  963. mthca_adjust_qp_caps(dev, pd, qp);
  964. /*
  965. * If this is a userspace QP, we're done now. The doorbells
  966. * will be allocated and buffers will be initialized in
  967. * userspace.
  968. */
  969. if (pd->ibpd.uobject)
  970. return 0;
  971. ret = mthca_alloc_memfree(dev, qp);
  972. if (ret) {
  973. mthca_free_wqe_buf(dev, qp);
  974. mthca_unmap_memfree(dev, qp);
  975. return ret;
  976. }
  977. if (mthca_is_memfree(dev)) {
  978. struct mthca_next_seg *next;
  979. struct mthca_data_seg *scatter;
  980. int size = (sizeof (struct mthca_next_seg) +
  981. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  982. for (i = 0; i < qp->rq.max; ++i) {
  983. next = get_recv_wqe(qp, i);
  984. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  985. qp->rq.wqe_shift);
  986. next->ee_nds = cpu_to_be32(size);
  987. for (scatter = (void *) (next + 1);
  988. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  989. ++scatter)
  990. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  991. }
  992. for (i = 0; i < qp->sq.max; ++i) {
  993. next = get_send_wqe(qp, i);
  994. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  995. qp->sq.wqe_shift) +
  996. qp->send_wqe_offset);
  997. }
  998. }
  999. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  1000. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  1001. return 0;
  1002. }
  1003. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1004. struct mthca_pd *pd, struct mthca_qp *qp)
  1005. {
  1006. int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
  1007. /* Sanity check QP size before proceeding */
  1008. if (cap->max_send_wr > dev->limits.max_wqes ||
  1009. cap->max_recv_wr > dev->limits.max_wqes ||
  1010. cap->max_send_sge > dev->limits.max_sg ||
  1011. cap->max_recv_sge > dev->limits.max_sg ||
  1012. cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
  1013. return -EINVAL;
  1014. /*
  1015. * For MLX transport we need 2 extra S/G entries:
  1016. * one for the header and one for the checksum at the end
  1017. */
  1018. if (qp->transport == MLX && cap->max_recv_sge + 2 > dev->limits.max_sg)
  1019. return -EINVAL;
  1020. if (mthca_is_memfree(dev)) {
  1021. qp->rq.max = cap->max_recv_wr ?
  1022. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1023. qp->sq.max = cap->max_send_wr ?
  1024. roundup_pow_of_two(cap->max_send_wr) : 0;
  1025. } else {
  1026. qp->rq.max = cap->max_recv_wr;
  1027. qp->sq.max = cap->max_send_wr;
  1028. }
  1029. qp->rq.max_gs = cap->max_recv_sge;
  1030. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1031. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1032. MTHCA_INLINE_CHUNK_SIZE) /
  1033. sizeof (struct mthca_data_seg));
  1034. return 0;
  1035. }
  1036. int mthca_alloc_qp(struct mthca_dev *dev,
  1037. struct mthca_pd *pd,
  1038. struct mthca_cq *send_cq,
  1039. struct mthca_cq *recv_cq,
  1040. enum ib_qp_type type,
  1041. enum ib_sig_type send_policy,
  1042. struct ib_qp_cap *cap,
  1043. struct mthca_qp *qp)
  1044. {
  1045. int err;
  1046. switch (type) {
  1047. case IB_QPT_RC: qp->transport = RC; break;
  1048. case IB_QPT_UC: qp->transport = UC; break;
  1049. case IB_QPT_UD: qp->transport = UD; break;
  1050. default: return -EINVAL;
  1051. }
  1052. err = mthca_set_qp_size(dev, cap, pd, qp);
  1053. if (err)
  1054. return err;
  1055. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1056. if (qp->qpn == -1)
  1057. return -ENOMEM;
  1058. /* initialize port to zero for error-catching. */
  1059. qp->port = 0;
  1060. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1061. send_policy, qp);
  1062. if (err) {
  1063. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1064. return err;
  1065. }
  1066. spin_lock_irq(&dev->qp_table.lock);
  1067. mthca_array_set(&dev->qp_table.qp,
  1068. qp->qpn & (dev->limits.num_qps - 1), qp);
  1069. spin_unlock_irq(&dev->qp_table.lock);
  1070. return 0;
  1071. }
  1072. int mthca_alloc_sqp(struct mthca_dev *dev,
  1073. struct mthca_pd *pd,
  1074. struct mthca_cq *send_cq,
  1075. struct mthca_cq *recv_cq,
  1076. enum ib_sig_type send_policy,
  1077. struct ib_qp_cap *cap,
  1078. int qpn,
  1079. int port,
  1080. struct mthca_sqp *sqp)
  1081. {
  1082. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1083. int err;
  1084. sqp->qp.transport = MLX;
  1085. err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
  1086. if (err)
  1087. return err;
  1088. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1089. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1090. &sqp->header_dma, GFP_KERNEL);
  1091. if (!sqp->header_buf)
  1092. return -ENOMEM;
  1093. spin_lock_irq(&dev->qp_table.lock);
  1094. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1095. err = -EBUSY;
  1096. else
  1097. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1098. spin_unlock_irq(&dev->qp_table.lock);
  1099. if (err)
  1100. goto err_out;
  1101. sqp->qp.port = port;
  1102. sqp->qp.qpn = mqpn;
  1103. sqp->qp.transport = MLX;
  1104. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1105. send_policy, &sqp->qp);
  1106. if (err)
  1107. goto err_out_free;
  1108. atomic_inc(&pd->sqp_count);
  1109. return 0;
  1110. err_out_free:
  1111. /*
  1112. * Lock CQs here, so that CQ polling code can do QP lookup
  1113. * without taking a lock.
  1114. */
  1115. spin_lock_irq(&send_cq->lock);
  1116. if (send_cq != recv_cq)
  1117. spin_lock(&recv_cq->lock);
  1118. spin_lock(&dev->qp_table.lock);
  1119. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1120. spin_unlock(&dev->qp_table.lock);
  1121. if (send_cq != recv_cq)
  1122. spin_unlock(&recv_cq->lock);
  1123. spin_unlock_irq(&send_cq->lock);
  1124. err_out:
  1125. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1126. sqp->header_buf, sqp->header_dma);
  1127. return err;
  1128. }
  1129. static inline int get_qp_refcount(struct mthca_dev *dev, struct mthca_qp *qp)
  1130. {
  1131. int c;
  1132. spin_lock_irq(&dev->qp_table.lock);
  1133. c = qp->refcount;
  1134. spin_unlock_irq(&dev->qp_table.lock);
  1135. return c;
  1136. }
  1137. void mthca_free_qp(struct mthca_dev *dev,
  1138. struct mthca_qp *qp)
  1139. {
  1140. u8 status;
  1141. struct mthca_cq *send_cq;
  1142. struct mthca_cq *recv_cq;
  1143. send_cq = to_mcq(qp->ibqp.send_cq);
  1144. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1145. /*
  1146. * Lock CQs here, so that CQ polling code can do QP lookup
  1147. * without taking a lock.
  1148. */
  1149. spin_lock_irq(&send_cq->lock);
  1150. if (send_cq != recv_cq)
  1151. spin_lock(&recv_cq->lock);
  1152. spin_lock(&dev->qp_table.lock);
  1153. mthca_array_clear(&dev->qp_table.qp,
  1154. qp->qpn & (dev->limits.num_qps - 1));
  1155. --qp->refcount;
  1156. spin_unlock(&dev->qp_table.lock);
  1157. if (send_cq != recv_cq)
  1158. spin_unlock(&recv_cq->lock);
  1159. spin_unlock_irq(&send_cq->lock);
  1160. wait_event(qp->wait, !get_qp_refcount(dev, qp));
  1161. if (qp->state != IB_QPS_RESET)
  1162. mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
  1163. NULL, 0, &status);
  1164. /*
  1165. * If this is a userspace QP, the buffers, MR, CQs and so on
  1166. * will be cleaned up in userspace, so all we have to do is
  1167. * unref the mem-free tables and free the QPN in our table.
  1168. */
  1169. if (!qp->ibqp.uobject) {
  1170. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn,
  1171. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1172. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  1173. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  1174. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1175. mthca_free_memfree(dev, qp);
  1176. mthca_free_wqe_buf(dev, qp);
  1177. }
  1178. mthca_unmap_memfree(dev, qp);
  1179. if (is_sqp(dev, qp)) {
  1180. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1181. dma_free_coherent(&dev->pdev->dev,
  1182. to_msqp(qp)->header_buf_size,
  1183. to_msqp(qp)->header_buf,
  1184. to_msqp(qp)->header_dma);
  1185. } else
  1186. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1187. }
  1188. /* Create UD header for an MLX send and build a data segment for it */
  1189. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1190. int ind, struct ib_send_wr *wr,
  1191. struct mthca_mlx_seg *mlx,
  1192. struct mthca_data_seg *data)
  1193. {
  1194. int header_size;
  1195. int err;
  1196. u16 pkey;
  1197. ib_ud_header_init(256, /* assume a MAD */
  1198. mthca_ah_grh_present(to_mah(wr->wr.ud.ah)),
  1199. &sqp->ud_header);
  1200. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1201. if (err)
  1202. return err;
  1203. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1204. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1205. (sqp->ud_header.lrh.destination_lid ==
  1206. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1207. (sqp->ud_header.lrh.service_level << 8));
  1208. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1209. mlx->vcrc = 0;
  1210. switch (wr->opcode) {
  1211. case IB_WR_SEND:
  1212. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1213. sqp->ud_header.immediate_present = 0;
  1214. break;
  1215. case IB_WR_SEND_WITH_IMM:
  1216. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1217. sqp->ud_header.immediate_present = 1;
  1218. sqp->ud_header.immediate_data = wr->imm_data;
  1219. break;
  1220. default:
  1221. return -EINVAL;
  1222. }
  1223. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1224. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1225. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1226. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1227. if (!sqp->qp.ibqp.qp_num)
  1228. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1229. sqp->pkey_index, &pkey);
  1230. else
  1231. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1232. wr->wr.ud.pkey_index, &pkey);
  1233. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1234. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1235. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1236. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1237. sqp->qkey : wr->wr.ud.remote_qkey);
  1238. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1239. header_size = ib_ud_header_pack(&sqp->ud_header,
  1240. sqp->header_buf +
  1241. ind * MTHCA_UD_HEADER_SIZE);
  1242. data->byte_count = cpu_to_be32(header_size);
  1243. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1244. data->addr = cpu_to_be64(sqp->header_dma +
  1245. ind * MTHCA_UD_HEADER_SIZE);
  1246. return 0;
  1247. }
  1248. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1249. struct ib_cq *ib_cq)
  1250. {
  1251. unsigned cur;
  1252. struct mthca_cq *cq;
  1253. cur = wq->head - wq->tail;
  1254. if (likely(cur + nreq < wq->max))
  1255. return 0;
  1256. cq = to_mcq(ib_cq);
  1257. spin_lock(&cq->lock);
  1258. cur = wq->head - wq->tail;
  1259. spin_unlock(&cq->lock);
  1260. return cur + nreq >= wq->max;
  1261. }
  1262. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1263. struct ib_send_wr **bad_wr)
  1264. {
  1265. struct mthca_dev *dev = to_mdev(ibqp->device);
  1266. struct mthca_qp *qp = to_mqp(ibqp);
  1267. void *wqe;
  1268. void *prev_wqe;
  1269. unsigned long flags;
  1270. int err = 0;
  1271. int nreq;
  1272. int i;
  1273. int size;
  1274. int size0 = 0;
  1275. u32 f0 = 0;
  1276. int ind;
  1277. u8 op0 = 0;
  1278. spin_lock_irqsave(&qp->sq.lock, flags);
  1279. /* XXX check that state is OK to post send */
  1280. ind = qp->sq.next_ind;
  1281. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1282. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1283. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1284. " %d max, %d nreq)\n", qp->qpn,
  1285. qp->sq.head, qp->sq.tail,
  1286. qp->sq.max, nreq);
  1287. err = -ENOMEM;
  1288. *bad_wr = wr;
  1289. goto out;
  1290. }
  1291. wqe = get_send_wqe(qp, ind);
  1292. prev_wqe = qp->sq.last;
  1293. qp->sq.last = wqe;
  1294. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1295. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1296. ((struct mthca_next_seg *) wqe)->flags =
  1297. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1298. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1299. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1300. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1301. cpu_to_be32(1);
  1302. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1303. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1304. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1305. wqe += sizeof (struct mthca_next_seg);
  1306. size = sizeof (struct mthca_next_seg) / 16;
  1307. switch (qp->transport) {
  1308. case RC:
  1309. switch (wr->opcode) {
  1310. case IB_WR_ATOMIC_CMP_AND_SWP:
  1311. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1312. ((struct mthca_raddr_seg *) wqe)->raddr =
  1313. cpu_to_be64(wr->wr.atomic.remote_addr);
  1314. ((struct mthca_raddr_seg *) wqe)->rkey =
  1315. cpu_to_be32(wr->wr.atomic.rkey);
  1316. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1317. wqe += sizeof (struct mthca_raddr_seg);
  1318. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1319. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1320. cpu_to_be64(wr->wr.atomic.swap);
  1321. ((struct mthca_atomic_seg *) wqe)->compare =
  1322. cpu_to_be64(wr->wr.atomic.compare_add);
  1323. } else {
  1324. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1325. cpu_to_be64(wr->wr.atomic.compare_add);
  1326. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1327. }
  1328. wqe += sizeof (struct mthca_atomic_seg);
  1329. size += (sizeof (struct mthca_raddr_seg) +
  1330. sizeof (struct mthca_atomic_seg)) / 16;
  1331. break;
  1332. case IB_WR_RDMA_WRITE:
  1333. case IB_WR_RDMA_WRITE_WITH_IMM:
  1334. case IB_WR_RDMA_READ:
  1335. ((struct mthca_raddr_seg *) wqe)->raddr =
  1336. cpu_to_be64(wr->wr.rdma.remote_addr);
  1337. ((struct mthca_raddr_seg *) wqe)->rkey =
  1338. cpu_to_be32(wr->wr.rdma.rkey);
  1339. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1340. wqe += sizeof (struct mthca_raddr_seg);
  1341. size += sizeof (struct mthca_raddr_seg) / 16;
  1342. break;
  1343. default:
  1344. /* No extra segments required for sends */
  1345. break;
  1346. }
  1347. break;
  1348. case UC:
  1349. switch (wr->opcode) {
  1350. case IB_WR_RDMA_WRITE:
  1351. case IB_WR_RDMA_WRITE_WITH_IMM:
  1352. ((struct mthca_raddr_seg *) wqe)->raddr =
  1353. cpu_to_be64(wr->wr.rdma.remote_addr);
  1354. ((struct mthca_raddr_seg *) wqe)->rkey =
  1355. cpu_to_be32(wr->wr.rdma.rkey);
  1356. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1357. wqe += sizeof (struct mthca_raddr_seg);
  1358. size += sizeof (struct mthca_raddr_seg) / 16;
  1359. break;
  1360. default:
  1361. /* No extra segments required for sends */
  1362. break;
  1363. }
  1364. break;
  1365. case UD:
  1366. ((struct mthca_tavor_ud_seg *) wqe)->lkey =
  1367. cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1368. ((struct mthca_tavor_ud_seg *) wqe)->av_addr =
  1369. cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1370. ((struct mthca_tavor_ud_seg *) wqe)->dqpn =
  1371. cpu_to_be32(wr->wr.ud.remote_qpn);
  1372. ((struct mthca_tavor_ud_seg *) wqe)->qkey =
  1373. cpu_to_be32(wr->wr.ud.remote_qkey);
  1374. wqe += sizeof (struct mthca_tavor_ud_seg);
  1375. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1376. break;
  1377. case MLX:
  1378. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1379. wqe - sizeof (struct mthca_next_seg),
  1380. wqe);
  1381. if (err) {
  1382. *bad_wr = wr;
  1383. goto out;
  1384. }
  1385. wqe += sizeof (struct mthca_data_seg);
  1386. size += sizeof (struct mthca_data_seg) / 16;
  1387. break;
  1388. }
  1389. if (wr->num_sge > qp->sq.max_gs) {
  1390. mthca_err(dev, "too many gathers\n");
  1391. err = -EINVAL;
  1392. *bad_wr = wr;
  1393. goto out;
  1394. }
  1395. for (i = 0; i < wr->num_sge; ++i) {
  1396. ((struct mthca_data_seg *) wqe)->byte_count =
  1397. cpu_to_be32(wr->sg_list[i].length);
  1398. ((struct mthca_data_seg *) wqe)->lkey =
  1399. cpu_to_be32(wr->sg_list[i].lkey);
  1400. ((struct mthca_data_seg *) wqe)->addr =
  1401. cpu_to_be64(wr->sg_list[i].addr);
  1402. wqe += sizeof (struct mthca_data_seg);
  1403. size += sizeof (struct mthca_data_seg) / 16;
  1404. }
  1405. /* Add one more inline data segment for ICRC */
  1406. if (qp->transport == MLX) {
  1407. ((struct mthca_data_seg *) wqe)->byte_count =
  1408. cpu_to_be32((1 << 31) | 4);
  1409. ((u32 *) wqe)[1] = 0;
  1410. wqe += sizeof (struct mthca_data_seg);
  1411. size += sizeof (struct mthca_data_seg) / 16;
  1412. }
  1413. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1414. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1415. mthca_err(dev, "opcode invalid\n");
  1416. err = -EINVAL;
  1417. *bad_wr = wr;
  1418. goto out;
  1419. }
  1420. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1421. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1422. qp->send_wqe_offset) |
  1423. mthca_opcode[wr->opcode]);
  1424. wmb();
  1425. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1426. cpu_to_be32((size0 ? 0 : MTHCA_NEXT_DBD) | size |
  1427. ((wr->send_flags & IB_SEND_FENCE) ?
  1428. MTHCA_NEXT_FENCE : 0));
  1429. if (!size0) {
  1430. size0 = size;
  1431. op0 = mthca_opcode[wr->opcode];
  1432. }
  1433. ++ind;
  1434. if (unlikely(ind >= qp->sq.max))
  1435. ind -= qp->sq.max;
  1436. }
  1437. out:
  1438. if (likely(nreq)) {
  1439. __be32 doorbell[2];
  1440. doorbell[0] = cpu_to_be32(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1441. qp->send_wqe_offset) | f0 | op0);
  1442. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1443. wmb();
  1444. mthca_write64(doorbell,
  1445. dev->kar + MTHCA_SEND_DOORBELL,
  1446. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1447. }
  1448. qp->sq.next_ind = ind;
  1449. qp->sq.head += nreq;
  1450. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1451. return err;
  1452. }
  1453. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1454. struct ib_recv_wr **bad_wr)
  1455. {
  1456. struct mthca_dev *dev = to_mdev(ibqp->device);
  1457. struct mthca_qp *qp = to_mqp(ibqp);
  1458. __be32 doorbell[2];
  1459. unsigned long flags;
  1460. int err = 0;
  1461. int nreq;
  1462. int i;
  1463. int size;
  1464. int size0 = 0;
  1465. int ind;
  1466. void *wqe;
  1467. void *prev_wqe;
  1468. spin_lock_irqsave(&qp->rq.lock, flags);
  1469. /* XXX check that state is OK to post receive */
  1470. ind = qp->rq.next_ind;
  1471. for (nreq = 0; wr; wr = wr->next) {
  1472. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1473. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1474. " %d max, %d nreq)\n", qp->qpn,
  1475. qp->rq.head, qp->rq.tail,
  1476. qp->rq.max, nreq);
  1477. err = -ENOMEM;
  1478. *bad_wr = wr;
  1479. goto out;
  1480. }
  1481. wqe = get_recv_wqe(qp, ind);
  1482. prev_wqe = qp->rq.last;
  1483. qp->rq.last = wqe;
  1484. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1485. ((struct mthca_next_seg *) wqe)->ee_nds =
  1486. cpu_to_be32(MTHCA_NEXT_DBD);
  1487. ((struct mthca_next_seg *) wqe)->flags = 0;
  1488. wqe += sizeof (struct mthca_next_seg);
  1489. size = sizeof (struct mthca_next_seg) / 16;
  1490. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1491. err = -EINVAL;
  1492. *bad_wr = wr;
  1493. goto out;
  1494. }
  1495. for (i = 0; i < wr->num_sge; ++i) {
  1496. ((struct mthca_data_seg *) wqe)->byte_count =
  1497. cpu_to_be32(wr->sg_list[i].length);
  1498. ((struct mthca_data_seg *) wqe)->lkey =
  1499. cpu_to_be32(wr->sg_list[i].lkey);
  1500. ((struct mthca_data_seg *) wqe)->addr =
  1501. cpu_to_be64(wr->sg_list[i].addr);
  1502. wqe += sizeof (struct mthca_data_seg);
  1503. size += sizeof (struct mthca_data_seg) / 16;
  1504. }
  1505. qp->wrid[ind] = wr->wr_id;
  1506. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1507. cpu_to_be32((ind << qp->rq.wqe_shift) | 1);
  1508. wmb();
  1509. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1510. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1511. if (!size0)
  1512. size0 = size;
  1513. ++ind;
  1514. if (unlikely(ind >= qp->rq.max))
  1515. ind -= qp->rq.max;
  1516. ++nreq;
  1517. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1518. nreq = 0;
  1519. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1520. doorbell[1] = cpu_to_be32(qp->qpn << 8);
  1521. wmb();
  1522. mthca_write64(doorbell,
  1523. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1524. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1525. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1526. size0 = 0;
  1527. }
  1528. }
  1529. out:
  1530. if (likely(nreq)) {
  1531. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1532. doorbell[1] = cpu_to_be32((qp->qpn << 8) | nreq);
  1533. wmb();
  1534. mthca_write64(doorbell,
  1535. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1536. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1537. }
  1538. qp->rq.next_ind = ind;
  1539. qp->rq.head += nreq;
  1540. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1541. return err;
  1542. }
  1543. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1544. struct ib_send_wr **bad_wr)
  1545. {
  1546. struct mthca_dev *dev = to_mdev(ibqp->device);
  1547. struct mthca_qp *qp = to_mqp(ibqp);
  1548. __be32 doorbell[2];
  1549. void *wqe;
  1550. void *prev_wqe;
  1551. unsigned long flags;
  1552. int err = 0;
  1553. int nreq;
  1554. int i;
  1555. int size;
  1556. int size0 = 0;
  1557. u32 f0 = 0;
  1558. int ind;
  1559. u8 op0 = 0;
  1560. spin_lock_irqsave(&qp->sq.lock, flags);
  1561. /* XXX check that state is OK to post send */
  1562. ind = qp->sq.head & (qp->sq.max - 1);
  1563. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1564. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1565. nreq = 0;
  1566. doorbell[0] = cpu_to_be32((MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1567. ((qp->sq.head & 0xffff) << 8) |
  1568. f0 | op0);
  1569. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1570. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1571. size0 = 0;
  1572. /*
  1573. * Make sure that descriptors are written before
  1574. * doorbell record.
  1575. */
  1576. wmb();
  1577. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1578. /*
  1579. * Make sure doorbell record is written before we
  1580. * write MMIO send doorbell.
  1581. */
  1582. wmb();
  1583. mthca_write64(doorbell,
  1584. dev->kar + MTHCA_SEND_DOORBELL,
  1585. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1586. }
  1587. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1588. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1589. " %d max, %d nreq)\n", qp->qpn,
  1590. qp->sq.head, qp->sq.tail,
  1591. qp->sq.max, nreq);
  1592. err = -ENOMEM;
  1593. *bad_wr = wr;
  1594. goto out;
  1595. }
  1596. wqe = get_send_wqe(qp, ind);
  1597. prev_wqe = qp->sq.last;
  1598. qp->sq.last = wqe;
  1599. ((struct mthca_next_seg *) wqe)->flags =
  1600. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1601. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1602. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1603. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1604. cpu_to_be32(1);
  1605. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1606. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1607. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1608. wqe += sizeof (struct mthca_next_seg);
  1609. size = sizeof (struct mthca_next_seg) / 16;
  1610. switch (qp->transport) {
  1611. case RC:
  1612. switch (wr->opcode) {
  1613. case IB_WR_ATOMIC_CMP_AND_SWP:
  1614. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1615. ((struct mthca_raddr_seg *) wqe)->raddr =
  1616. cpu_to_be64(wr->wr.atomic.remote_addr);
  1617. ((struct mthca_raddr_seg *) wqe)->rkey =
  1618. cpu_to_be32(wr->wr.atomic.rkey);
  1619. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1620. wqe += sizeof (struct mthca_raddr_seg);
  1621. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1622. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1623. cpu_to_be64(wr->wr.atomic.swap);
  1624. ((struct mthca_atomic_seg *) wqe)->compare =
  1625. cpu_to_be64(wr->wr.atomic.compare_add);
  1626. } else {
  1627. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1628. cpu_to_be64(wr->wr.atomic.compare_add);
  1629. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1630. }
  1631. wqe += sizeof (struct mthca_atomic_seg);
  1632. size += (sizeof (struct mthca_raddr_seg) +
  1633. sizeof (struct mthca_atomic_seg)) / 16;
  1634. break;
  1635. case IB_WR_RDMA_READ:
  1636. case IB_WR_RDMA_WRITE:
  1637. case IB_WR_RDMA_WRITE_WITH_IMM:
  1638. ((struct mthca_raddr_seg *) wqe)->raddr =
  1639. cpu_to_be64(wr->wr.rdma.remote_addr);
  1640. ((struct mthca_raddr_seg *) wqe)->rkey =
  1641. cpu_to_be32(wr->wr.rdma.rkey);
  1642. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1643. wqe += sizeof (struct mthca_raddr_seg);
  1644. size += sizeof (struct mthca_raddr_seg) / 16;
  1645. break;
  1646. default:
  1647. /* No extra segments required for sends */
  1648. break;
  1649. }
  1650. break;
  1651. case UC:
  1652. switch (wr->opcode) {
  1653. case IB_WR_RDMA_WRITE:
  1654. case IB_WR_RDMA_WRITE_WITH_IMM:
  1655. ((struct mthca_raddr_seg *) wqe)->raddr =
  1656. cpu_to_be64(wr->wr.rdma.remote_addr);
  1657. ((struct mthca_raddr_seg *) wqe)->rkey =
  1658. cpu_to_be32(wr->wr.rdma.rkey);
  1659. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1660. wqe += sizeof (struct mthca_raddr_seg);
  1661. size += sizeof (struct mthca_raddr_seg) / 16;
  1662. break;
  1663. default:
  1664. /* No extra segments required for sends */
  1665. break;
  1666. }
  1667. break;
  1668. case UD:
  1669. memcpy(((struct mthca_arbel_ud_seg *) wqe)->av,
  1670. to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1671. ((struct mthca_arbel_ud_seg *) wqe)->dqpn =
  1672. cpu_to_be32(wr->wr.ud.remote_qpn);
  1673. ((struct mthca_arbel_ud_seg *) wqe)->qkey =
  1674. cpu_to_be32(wr->wr.ud.remote_qkey);
  1675. wqe += sizeof (struct mthca_arbel_ud_seg);
  1676. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1677. break;
  1678. case MLX:
  1679. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1680. wqe - sizeof (struct mthca_next_seg),
  1681. wqe);
  1682. if (err) {
  1683. *bad_wr = wr;
  1684. goto out;
  1685. }
  1686. wqe += sizeof (struct mthca_data_seg);
  1687. size += sizeof (struct mthca_data_seg) / 16;
  1688. break;
  1689. }
  1690. if (wr->num_sge > qp->sq.max_gs) {
  1691. mthca_err(dev, "too many gathers\n");
  1692. err = -EINVAL;
  1693. *bad_wr = wr;
  1694. goto out;
  1695. }
  1696. for (i = 0; i < wr->num_sge; ++i) {
  1697. ((struct mthca_data_seg *) wqe)->byte_count =
  1698. cpu_to_be32(wr->sg_list[i].length);
  1699. ((struct mthca_data_seg *) wqe)->lkey =
  1700. cpu_to_be32(wr->sg_list[i].lkey);
  1701. ((struct mthca_data_seg *) wqe)->addr =
  1702. cpu_to_be64(wr->sg_list[i].addr);
  1703. wqe += sizeof (struct mthca_data_seg);
  1704. size += sizeof (struct mthca_data_seg) / 16;
  1705. }
  1706. /* Add one more inline data segment for ICRC */
  1707. if (qp->transport == MLX) {
  1708. ((struct mthca_data_seg *) wqe)->byte_count =
  1709. cpu_to_be32((1 << 31) | 4);
  1710. ((u32 *) wqe)[1] = 0;
  1711. wqe += sizeof (struct mthca_data_seg);
  1712. size += sizeof (struct mthca_data_seg) / 16;
  1713. }
  1714. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1715. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1716. mthca_err(dev, "opcode invalid\n");
  1717. err = -EINVAL;
  1718. *bad_wr = wr;
  1719. goto out;
  1720. }
  1721. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1722. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1723. qp->send_wqe_offset) |
  1724. mthca_opcode[wr->opcode]);
  1725. wmb();
  1726. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1727. cpu_to_be32(MTHCA_NEXT_DBD | size |
  1728. ((wr->send_flags & IB_SEND_FENCE) ?
  1729. MTHCA_NEXT_FENCE : 0));
  1730. if (!size0) {
  1731. size0 = size;
  1732. op0 = mthca_opcode[wr->opcode];
  1733. }
  1734. ++ind;
  1735. if (unlikely(ind >= qp->sq.max))
  1736. ind -= qp->sq.max;
  1737. }
  1738. out:
  1739. if (likely(nreq)) {
  1740. doorbell[0] = cpu_to_be32((nreq << 24) |
  1741. ((qp->sq.head & 0xffff) << 8) |
  1742. f0 | op0);
  1743. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1744. qp->sq.head += nreq;
  1745. /*
  1746. * Make sure that descriptors are written before
  1747. * doorbell record.
  1748. */
  1749. wmb();
  1750. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1751. /*
  1752. * Make sure doorbell record is written before we
  1753. * write MMIO send doorbell.
  1754. */
  1755. wmb();
  1756. mthca_write64(doorbell,
  1757. dev->kar + MTHCA_SEND_DOORBELL,
  1758. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1759. }
  1760. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1761. return err;
  1762. }
  1763. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1764. struct ib_recv_wr **bad_wr)
  1765. {
  1766. struct mthca_dev *dev = to_mdev(ibqp->device);
  1767. struct mthca_qp *qp = to_mqp(ibqp);
  1768. unsigned long flags;
  1769. int err = 0;
  1770. int nreq;
  1771. int ind;
  1772. int i;
  1773. void *wqe;
  1774. spin_lock_irqsave(&qp->rq.lock, flags);
  1775. /* XXX check that state is OK to post receive */
  1776. ind = qp->rq.head & (qp->rq.max - 1);
  1777. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1778. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1779. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1780. " %d max, %d nreq)\n", qp->qpn,
  1781. qp->rq.head, qp->rq.tail,
  1782. qp->rq.max, nreq);
  1783. err = -ENOMEM;
  1784. *bad_wr = wr;
  1785. goto out;
  1786. }
  1787. wqe = get_recv_wqe(qp, ind);
  1788. ((struct mthca_next_seg *) wqe)->flags = 0;
  1789. wqe += sizeof (struct mthca_next_seg);
  1790. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1791. err = -EINVAL;
  1792. *bad_wr = wr;
  1793. goto out;
  1794. }
  1795. for (i = 0; i < wr->num_sge; ++i) {
  1796. ((struct mthca_data_seg *) wqe)->byte_count =
  1797. cpu_to_be32(wr->sg_list[i].length);
  1798. ((struct mthca_data_seg *) wqe)->lkey =
  1799. cpu_to_be32(wr->sg_list[i].lkey);
  1800. ((struct mthca_data_seg *) wqe)->addr =
  1801. cpu_to_be64(wr->sg_list[i].addr);
  1802. wqe += sizeof (struct mthca_data_seg);
  1803. }
  1804. if (i < qp->rq.max_gs) {
  1805. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  1806. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1807. ((struct mthca_data_seg *) wqe)->addr = 0;
  1808. }
  1809. qp->wrid[ind] = wr->wr_id;
  1810. ++ind;
  1811. if (unlikely(ind >= qp->rq.max))
  1812. ind -= qp->rq.max;
  1813. }
  1814. out:
  1815. if (likely(nreq)) {
  1816. qp->rq.head += nreq;
  1817. /*
  1818. * Make sure that descriptors are written before
  1819. * doorbell record.
  1820. */
  1821. wmb();
  1822. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1823. }
  1824. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1825. return err;
  1826. }
  1827. void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1828. int index, int *dbd, __be32 *new_wqe)
  1829. {
  1830. struct mthca_next_seg *next;
  1831. /*
  1832. * For SRQs, all WQEs generate a CQE, so we're always at the
  1833. * end of the doorbell chain.
  1834. */
  1835. if (qp->ibqp.srq) {
  1836. *new_wqe = 0;
  1837. return;
  1838. }
  1839. if (is_send)
  1840. next = get_send_wqe(qp, index);
  1841. else
  1842. next = get_recv_wqe(qp, index);
  1843. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1844. if (next->ee_nds & cpu_to_be32(0x3f))
  1845. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1846. (next->ee_nds & cpu_to_be32(0x3f));
  1847. else
  1848. *new_wqe = 0;
  1849. }
  1850. int __devinit mthca_init_qp_table(struct mthca_dev *dev)
  1851. {
  1852. int err;
  1853. u8 status;
  1854. int i;
  1855. spin_lock_init(&dev->qp_table.lock);
  1856. /*
  1857. * We reserve 2 extra QPs per port for the special QPs. The
  1858. * special QP for port 1 has to be even, so round up.
  1859. */
  1860. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1861. err = mthca_alloc_init(&dev->qp_table.alloc,
  1862. dev->limits.num_qps,
  1863. (1 << 24) - 1,
  1864. dev->qp_table.sqp_start +
  1865. MTHCA_MAX_PORTS * 2);
  1866. if (err)
  1867. return err;
  1868. err = mthca_array_init(&dev->qp_table.qp,
  1869. dev->limits.num_qps);
  1870. if (err) {
  1871. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1872. return err;
  1873. }
  1874. for (i = 0; i < 2; ++i) {
  1875. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1876. dev->qp_table.sqp_start + i * 2,
  1877. &status);
  1878. if (err)
  1879. goto err_out;
  1880. if (status) {
  1881. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1882. "status %02x, aborting.\n",
  1883. status);
  1884. err = -EINVAL;
  1885. goto err_out;
  1886. }
  1887. }
  1888. return 0;
  1889. err_out:
  1890. for (i = 0; i < 2; ++i)
  1891. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1892. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1893. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1894. return err;
  1895. }
  1896. void mthca_cleanup_qp_table(struct mthca_dev *dev)
  1897. {
  1898. int i;
  1899. u8 status;
  1900. for (i = 0; i < 2; ++i)
  1901. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1902. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1903. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1904. }