fw.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../base.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "fw.h"
  35. #include "sw.h"
  36. static bool _rtl92d_is_fw_downloaded(struct rtl_priv *rtlpriv)
  37. {
  38. return (rtl_read_dword(rtlpriv, REG_MCUFWDL) & MCUFWDL_RDY) ?
  39. true : false;
  40. }
  41. static void _rtl92d_enable_fw_download(struct ieee80211_hw *hw, bool enable)
  42. {
  43. struct rtl_priv *rtlpriv = rtl_priv(hw);
  44. u8 tmp;
  45. if (enable) {
  46. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  47. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp | 0x04);
  48. tmp = rtl_read_byte(rtlpriv, REG_MCUFWDL);
  49. rtl_write_byte(rtlpriv, REG_MCUFWDL, tmp | 0x01);
  50. tmp = rtl_read_byte(rtlpriv, REG_MCUFWDL + 2);
  51. rtl_write_byte(rtlpriv, REG_MCUFWDL + 2, tmp & 0xf7);
  52. } else {
  53. tmp = rtl_read_byte(rtlpriv, REG_MCUFWDL);
  54. rtl_write_byte(rtlpriv, REG_MCUFWDL, tmp & 0xfe);
  55. /* Reserved for fw extension.
  56. * 0x81[7] is used for mac0 status ,
  57. * so don't write this reg here
  58. * rtl_write_byte(rtlpriv, REG_MCUFWDL + 1, 0x00);*/
  59. }
  60. }
  61. static void _rtl92d_fw_block_write(struct ieee80211_hw *hw,
  62. const u8 *buffer, u32 size)
  63. {
  64. struct rtl_priv *rtlpriv = rtl_priv(hw);
  65. u32 blocksize = sizeof(u32);
  66. u8 *bufferptr = (u8 *) buffer;
  67. u32 *pu4BytePtr = (u32 *) buffer;
  68. u32 i, offset, blockCount, remainSize;
  69. blockCount = size / blocksize;
  70. remainSize = size % blocksize;
  71. for (i = 0; i < blockCount; i++) {
  72. offset = i * blocksize;
  73. rtl_write_dword(rtlpriv, (FW_8192D_START_ADDRESS + offset),
  74. *(pu4BytePtr + i));
  75. }
  76. if (remainSize) {
  77. offset = blockCount * blocksize;
  78. bufferptr += offset;
  79. for (i = 0; i < remainSize; i++) {
  80. rtl_write_byte(rtlpriv, (FW_8192D_START_ADDRESS +
  81. offset + i), *(bufferptr + i));
  82. }
  83. }
  84. }
  85. static void _rtl92d_fw_page_write(struct ieee80211_hw *hw,
  86. u32 page, const u8 *buffer, u32 size)
  87. {
  88. struct rtl_priv *rtlpriv = rtl_priv(hw);
  89. u8 value8;
  90. u8 u8page = (u8) (page & 0x07);
  91. value8 = (rtl_read_byte(rtlpriv, REG_MCUFWDL + 2) & 0xF8) | u8page;
  92. rtl_write_byte(rtlpriv, (REG_MCUFWDL + 2), value8);
  93. _rtl92d_fw_block_write(hw, buffer, size);
  94. }
  95. static void _rtl92d_fill_dummy(u8 *pfwbuf, u32 *pfwlen)
  96. {
  97. u32 fwlen = *pfwlen;
  98. u8 remain = (u8) (fwlen % 4);
  99. remain = (remain == 0) ? 0 : (4 - remain);
  100. while (remain > 0) {
  101. pfwbuf[fwlen] = 0;
  102. fwlen++;
  103. remain--;
  104. }
  105. *pfwlen = fwlen;
  106. }
  107. static void _rtl92d_write_fw(struct ieee80211_hw *hw,
  108. enum version_8192d version, u8 *buffer, u32 size)
  109. {
  110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  111. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  112. u8 *bufferPtr = (u8 *) buffer;
  113. u32 pagenums, remainSize;
  114. u32 page, offset;
  115. RT_TRACE(rtlpriv, COMP_FW, DBG_TRACE, "FW size is %d bytes,\n", size);
  116. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
  117. _rtl92d_fill_dummy(bufferPtr, &size);
  118. pagenums = size / FW_8192D_PAGE_SIZE;
  119. remainSize = size % FW_8192D_PAGE_SIZE;
  120. if (pagenums > 8) {
  121. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  122. "Page numbers should not greater then 8\n");
  123. }
  124. for (page = 0; page < pagenums; page++) {
  125. offset = page * FW_8192D_PAGE_SIZE;
  126. _rtl92d_fw_page_write(hw, page, (bufferPtr + offset),
  127. FW_8192D_PAGE_SIZE);
  128. }
  129. if (remainSize) {
  130. offset = pagenums * FW_8192D_PAGE_SIZE;
  131. page = pagenums;
  132. _rtl92d_fw_page_write(hw, page, (bufferPtr + offset),
  133. remainSize);
  134. }
  135. }
  136. static int _rtl92d_fw_free_to_go(struct ieee80211_hw *hw)
  137. {
  138. struct rtl_priv *rtlpriv = rtl_priv(hw);
  139. u32 counter = 0;
  140. u32 value32;
  141. do {
  142. value32 = rtl_read_dword(rtlpriv, REG_MCUFWDL);
  143. } while ((counter++ < FW_8192D_POLLING_TIMEOUT_COUNT) &&
  144. (!(value32 & FWDL_ChkSum_rpt)));
  145. if (counter >= FW_8192D_POLLING_TIMEOUT_COUNT) {
  146. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  147. "chksum report faill ! REG_MCUFWDL:0x%08x\n",
  148. value32);
  149. return -EIO;
  150. }
  151. RT_TRACE(rtlpriv, COMP_FW, DBG_TRACE,
  152. "Checksum report OK ! REG_MCUFWDL:0x%08x\n", value32);
  153. value32 = rtl_read_dword(rtlpriv, REG_MCUFWDL);
  154. value32 |= MCUFWDL_RDY;
  155. rtl_write_dword(rtlpriv, REG_MCUFWDL, value32);
  156. return 0;
  157. }
  158. void rtl92d_firmware_selfreset(struct ieee80211_hw *hw)
  159. {
  160. struct rtl_priv *rtlpriv = rtl_priv(hw);
  161. u8 u1b_tmp;
  162. u8 delay = 100;
  163. /* Set (REG_HMETFR + 3) to 0x20 is reset 8051 */
  164. rtl_write_byte(rtlpriv, REG_HMETFR + 3, 0x20);
  165. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  166. while (u1b_tmp & BIT(2)) {
  167. delay--;
  168. if (delay == 0)
  169. break;
  170. udelay(50);
  171. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  172. }
  173. RT_ASSERT((delay > 0), "8051 reset failed!\n");
  174. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  175. "=====> 8051 reset success (%d)\n", delay);
  176. }
  177. static int _rtl92d_fw_init(struct ieee80211_hw *hw)
  178. {
  179. struct rtl_priv *rtlpriv = rtl_priv(hw);
  180. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  181. u32 counter;
  182. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG, "FW already have download\n");
  183. /* polling for FW ready */
  184. counter = 0;
  185. do {
  186. if (rtlhal->interfaceindex == 0) {
  187. if (rtl_read_byte(rtlpriv, FW_MAC0_READY) &
  188. MAC0_READY) {
  189. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  190. "Polling FW ready success!! REG_MCUFWDL: 0x%x\n",
  191. rtl_read_byte(rtlpriv,
  192. FW_MAC0_READY));
  193. return 0;
  194. }
  195. udelay(5);
  196. } else {
  197. if (rtl_read_byte(rtlpriv, FW_MAC1_READY) &
  198. MAC1_READY) {
  199. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  200. "Polling FW ready success!! REG_MCUFWDL: 0x%x\n",
  201. rtl_read_byte(rtlpriv,
  202. FW_MAC1_READY));
  203. return 0;
  204. }
  205. udelay(5);
  206. }
  207. } while (counter++ < POLLING_READY_TIMEOUT_COUNT);
  208. if (rtlhal->interfaceindex == 0) {
  209. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  210. "Polling FW ready fail!! MAC0 FW init not ready: 0x%x\n",
  211. rtl_read_byte(rtlpriv, FW_MAC0_READY));
  212. } else {
  213. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  214. "Polling FW ready fail!! MAC1 FW init not ready: 0x%x\n",
  215. rtl_read_byte(rtlpriv, FW_MAC1_READY));
  216. }
  217. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  218. "Polling FW ready fail!! REG_MCUFWDL:0x%08ul\n",
  219. rtl_read_dword(rtlpriv, REG_MCUFWDL));
  220. return -1;
  221. }
  222. int rtl92d_download_fw(struct ieee80211_hw *hw)
  223. {
  224. struct rtl_priv *rtlpriv = rtl_priv(hw);
  225. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  226. u8 *pfwheader;
  227. u8 *pfwdata;
  228. u32 fwsize;
  229. int err;
  230. enum version_8192d version = rtlhal->version;
  231. u8 value;
  232. u32 count;
  233. bool fw_downloaded = false, fwdl_in_process = false;
  234. unsigned long flags;
  235. if (rtlpriv->max_fw_size == 0 || !rtlhal->pfirmware)
  236. return 1;
  237. fwsize = rtlhal->fwsize;
  238. pfwheader = (u8 *) rtlhal->pfirmware;
  239. pfwdata = (u8 *) rtlhal->pfirmware;
  240. rtlhal->fw_version = (u16) GET_FIRMWARE_HDR_VERSION(pfwheader);
  241. rtlhal->fw_subversion = (u16) GET_FIRMWARE_HDR_SUB_VER(pfwheader);
  242. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  243. "FirmwareVersion(%d), FirmwareSubVersion(%d), Signature(%#x)\n",
  244. rtlhal->fw_version, rtlhal->fw_subversion,
  245. GET_FIRMWARE_HDR_SIGNATURE(pfwheader));
  246. if (IS_FW_HEADER_EXIST(pfwheader)) {
  247. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  248. "Shift 32 bytes for FW header!!\n");
  249. pfwdata = pfwdata + 32;
  250. fwsize = fwsize - 32;
  251. }
  252. spin_lock_irqsave(&globalmutex_for_fwdownload, flags);
  253. fw_downloaded = _rtl92d_is_fw_downloaded(rtlpriv);
  254. if ((rtl_read_byte(rtlpriv, 0x1f) & BIT(5)) == BIT(5))
  255. fwdl_in_process = true;
  256. else
  257. fwdl_in_process = false;
  258. if (fw_downloaded) {
  259. spin_unlock_irqrestore(&globalmutex_for_fwdownload, flags);
  260. goto exit;
  261. } else if (fwdl_in_process) {
  262. spin_unlock_irqrestore(&globalmutex_for_fwdownload, flags);
  263. for (count = 0; count < 5000; count++) {
  264. udelay(500);
  265. spin_lock_irqsave(&globalmutex_for_fwdownload, flags);
  266. fw_downloaded = _rtl92d_is_fw_downloaded(rtlpriv);
  267. if ((rtl_read_byte(rtlpriv, 0x1f) & BIT(5)) == BIT(5))
  268. fwdl_in_process = true;
  269. else
  270. fwdl_in_process = false;
  271. spin_unlock_irqrestore(&globalmutex_for_fwdownload,
  272. flags);
  273. if (fw_downloaded)
  274. goto exit;
  275. else if (!fwdl_in_process)
  276. break;
  277. else
  278. RT_TRACE(rtlpriv, COMP_FW, DBG_DMESG,
  279. "Wait for another mac download fw\n");
  280. }
  281. spin_lock_irqsave(&globalmutex_for_fwdownload, flags);
  282. value = rtl_read_byte(rtlpriv, 0x1f);
  283. value |= BIT(5);
  284. rtl_write_byte(rtlpriv, 0x1f, value);
  285. spin_unlock_irqrestore(&globalmutex_for_fwdownload, flags);
  286. } else {
  287. value = rtl_read_byte(rtlpriv, 0x1f);
  288. value |= BIT(5);
  289. rtl_write_byte(rtlpriv, 0x1f, value);
  290. spin_unlock_irqrestore(&globalmutex_for_fwdownload, flags);
  291. }
  292. /* If 8051 is running in RAM code, driver should
  293. * inform Fw to reset by itself, or it will cause
  294. * download Fw fail.*/
  295. /* 8051 RAM code */
  296. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) {
  297. rtl92d_firmware_selfreset(hw);
  298. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  299. }
  300. _rtl92d_enable_fw_download(hw, true);
  301. _rtl92d_write_fw(hw, version, pfwdata, fwsize);
  302. _rtl92d_enable_fw_download(hw, false);
  303. spin_lock_irqsave(&globalmutex_for_fwdownload, flags);
  304. err = _rtl92d_fw_free_to_go(hw);
  305. /* download fw over,clear 0x1f[5] */
  306. value = rtl_read_byte(rtlpriv, 0x1f);
  307. value &= (~BIT(5));
  308. rtl_write_byte(rtlpriv, 0x1f, value);
  309. spin_unlock_irqrestore(&globalmutex_for_fwdownload, flags);
  310. if (err) {
  311. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  312. "fw is not ready to run!\n");
  313. goto exit;
  314. } else {
  315. RT_TRACE(rtlpriv, COMP_FW, DBG_TRACE, "fw is ready to run!\n");
  316. }
  317. exit:
  318. err = _rtl92d_fw_init(hw);
  319. return err;
  320. }
  321. static bool _rtl92d_check_fw_read_last_h2c(struct ieee80211_hw *hw, u8 boxnum)
  322. {
  323. struct rtl_priv *rtlpriv = rtl_priv(hw);
  324. u8 val_hmetfr;
  325. bool result = false;
  326. val_hmetfr = rtl_read_byte(rtlpriv, REG_HMETFR);
  327. if (((val_hmetfr >> boxnum) & BIT(0)) == 0)
  328. result = true;
  329. return result;
  330. }
  331. static void _rtl92d_fill_h2c_command(struct ieee80211_hw *hw,
  332. u8 element_id, u32 cmd_len, u8 *cmdbuffer)
  333. {
  334. struct rtl_priv *rtlpriv = rtl_priv(hw);
  335. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  336. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  337. u8 boxnum;
  338. u16 box_reg = 0, box_extreg = 0;
  339. u8 u1b_tmp;
  340. bool isfw_read = false;
  341. u8 buf_index = 0;
  342. bool bwrite_sucess = false;
  343. u8 wait_h2c_limmit = 100;
  344. u8 wait_writeh2c_limmit = 100;
  345. u8 boxcontent[4], boxextcontent[2];
  346. u32 h2c_waitcounter = 0;
  347. unsigned long flag;
  348. u8 idx;
  349. if (ppsc->rfpwr_state == ERFOFF || ppsc->inactive_pwrstate == ERFOFF) {
  350. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  351. "Return as RF is off!!!\n");
  352. return;
  353. }
  354. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD, "come in\n");
  355. while (true) {
  356. spin_lock_irqsave(&rtlpriv->locks.h2c_lock, flag);
  357. if (rtlhal->h2c_setinprogress) {
  358. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  359. "H2C set in progress! Wait to set..element_id(%d)\n",
  360. element_id);
  361. while (rtlhal->h2c_setinprogress) {
  362. spin_unlock_irqrestore(&rtlpriv->locks.h2c_lock,
  363. flag);
  364. h2c_waitcounter++;
  365. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  366. "Wait 100 us (%d times)...\n",
  367. h2c_waitcounter);
  368. udelay(100);
  369. if (h2c_waitcounter > 1000)
  370. return;
  371. spin_lock_irqsave(&rtlpriv->locks.h2c_lock,
  372. flag);
  373. }
  374. spin_unlock_irqrestore(&rtlpriv->locks.h2c_lock, flag);
  375. } else {
  376. rtlhal->h2c_setinprogress = true;
  377. spin_unlock_irqrestore(&rtlpriv->locks.h2c_lock, flag);
  378. break;
  379. }
  380. }
  381. while (!bwrite_sucess) {
  382. wait_writeh2c_limmit--;
  383. if (wait_writeh2c_limmit == 0) {
  384. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  385. "Write H2C fail because no trigger for FW INT!\n");
  386. break;
  387. }
  388. boxnum = rtlhal->last_hmeboxnum;
  389. switch (boxnum) {
  390. case 0:
  391. box_reg = REG_HMEBOX_0;
  392. box_extreg = REG_HMEBOX_EXT_0;
  393. break;
  394. case 1:
  395. box_reg = REG_HMEBOX_1;
  396. box_extreg = REG_HMEBOX_EXT_1;
  397. break;
  398. case 2:
  399. box_reg = REG_HMEBOX_2;
  400. box_extreg = REG_HMEBOX_EXT_2;
  401. break;
  402. case 3:
  403. box_reg = REG_HMEBOX_3;
  404. box_extreg = REG_HMEBOX_EXT_3;
  405. break;
  406. default:
  407. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  408. "switch case not processed\n");
  409. break;
  410. }
  411. isfw_read = _rtl92d_check_fw_read_last_h2c(hw, boxnum);
  412. while (!isfw_read) {
  413. wait_h2c_limmit--;
  414. if (wait_h2c_limmit == 0) {
  415. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  416. "Waiting too long for FW read clear HMEBox(%d)!\n",
  417. boxnum);
  418. break;
  419. }
  420. udelay(10);
  421. isfw_read = _rtl92d_check_fw_read_last_h2c(hw, boxnum);
  422. u1b_tmp = rtl_read_byte(rtlpriv, 0x1BF);
  423. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  424. "Waiting for FW read clear HMEBox(%d)!!! 0x1BF = %2x\n",
  425. boxnum, u1b_tmp);
  426. }
  427. if (!isfw_read) {
  428. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  429. "Write H2C register BOX[%d] fail!!!!! Fw do not read.\n",
  430. boxnum);
  431. break;
  432. }
  433. memset(boxcontent, 0, sizeof(boxcontent));
  434. memset(boxextcontent, 0, sizeof(boxextcontent));
  435. boxcontent[0] = element_id;
  436. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  437. "Write element_id box_reg(%4x) = %2x\n",
  438. box_reg, element_id);
  439. switch (cmd_len) {
  440. case 1:
  441. boxcontent[0] &= ~(BIT(7));
  442. memcpy(boxcontent + 1, cmdbuffer + buf_index, 1);
  443. for (idx = 0; idx < 4; idx++)
  444. rtl_write_byte(rtlpriv, box_reg + idx,
  445. boxcontent[idx]);
  446. break;
  447. case 2:
  448. boxcontent[0] &= ~(BIT(7));
  449. memcpy(boxcontent + 1, cmdbuffer + buf_index, 2);
  450. for (idx = 0; idx < 4; idx++)
  451. rtl_write_byte(rtlpriv, box_reg + idx,
  452. boxcontent[idx]);
  453. break;
  454. case 3:
  455. boxcontent[0] &= ~(BIT(7));
  456. memcpy(boxcontent + 1, cmdbuffer + buf_index, 3);
  457. for (idx = 0; idx < 4; idx++)
  458. rtl_write_byte(rtlpriv, box_reg + idx,
  459. boxcontent[idx]);
  460. break;
  461. case 4:
  462. boxcontent[0] |= (BIT(7));
  463. memcpy(boxextcontent, cmdbuffer + buf_index, 2);
  464. memcpy(boxcontent + 1, cmdbuffer + buf_index + 2, 2);
  465. for (idx = 0; idx < 2; idx++)
  466. rtl_write_byte(rtlpriv, box_extreg + idx,
  467. boxextcontent[idx]);
  468. for (idx = 0; idx < 4; idx++)
  469. rtl_write_byte(rtlpriv, box_reg + idx,
  470. boxcontent[idx]);
  471. break;
  472. case 5:
  473. boxcontent[0] |= (BIT(7));
  474. memcpy(boxextcontent, cmdbuffer + buf_index, 2);
  475. memcpy(boxcontent + 1, cmdbuffer + buf_index + 2, 3);
  476. for (idx = 0; idx < 2; idx++)
  477. rtl_write_byte(rtlpriv, box_extreg + idx,
  478. boxextcontent[idx]);
  479. for (idx = 0; idx < 4; idx++)
  480. rtl_write_byte(rtlpriv, box_reg + idx,
  481. boxcontent[idx]);
  482. break;
  483. default:
  484. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  485. "switch case not processed\n");
  486. break;
  487. }
  488. bwrite_sucess = true;
  489. rtlhal->last_hmeboxnum = boxnum + 1;
  490. if (rtlhal->last_hmeboxnum == 4)
  491. rtlhal->last_hmeboxnum = 0;
  492. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  493. "pHalData->last_hmeboxnum = %d\n",
  494. rtlhal->last_hmeboxnum);
  495. }
  496. spin_lock_irqsave(&rtlpriv->locks.h2c_lock, flag);
  497. rtlhal->h2c_setinprogress = false;
  498. spin_unlock_irqrestore(&rtlpriv->locks.h2c_lock, flag);
  499. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD, "go out\n");
  500. }
  501. void rtl92d_fill_h2c_cmd(struct ieee80211_hw *hw,
  502. u8 element_id, u32 cmd_len, u8 *cmdbuffer)
  503. {
  504. u32 tmp_cmdbuf[2];
  505. memset(tmp_cmdbuf, 0, 8);
  506. memcpy(tmp_cmdbuf, cmdbuffer, cmd_len);
  507. _rtl92d_fill_h2c_command(hw, element_id, cmd_len, (u8 *)&tmp_cmdbuf);
  508. return;
  509. }
  510. void rtl92d_set_fw_pwrmode_cmd(struct ieee80211_hw *hw, u8 mode)
  511. {
  512. struct rtl_priv *rtlpriv = rtl_priv(hw);
  513. u8 u1_h2c_set_pwrmode[3] = { 0 };
  514. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  515. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "FW LPS mode = %d\n", mode);
  516. SET_H2CCMD_PWRMODE_PARM_MODE(u1_h2c_set_pwrmode, mode);
  517. SET_H2CCMD_PWRMODE_PARM_SMART_PS(u1_h2c_set_pwrmode, 1);
  518. SET_H2CCMD_PWRMODE_PARM_BCN_PASS_TIME(u1_h2c_set_pwrmode,
  519. ppsc->reg_max_lps_awakeintvl);
  520. RT_PRINT_DATA(rtlpriv, COMP_CMD, DBG_DMESG,
  521. "rtl92d_set_fw_rsvdpagepkt(): u1_h2c_set_pwrmode",
  522. u1_h2c_set_pwrmode, 3);
  523. rtl92d_fill_h2c_cmd(hw, H2C_SETPWRMODE, 3, u1_h2c_set_pwrmode);
  524. }
  525. static bool _rtl92d_cmd_send_packet(struct ieee80211_hw *hw,
  526. struct sk_buff *skb)
  527. {
  528. struct rtl_priv *rtlpriv = rtl_priv(hw);
  529. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  530. struct rtl8192_tx_ring *ring;
  531. struct rtl_tx_desc *pdesc;
  532. u8 idx = 0;
  533. unsigned long flags;
  534. struct sk_buff *pskb;
  535. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  536. pskb = __skb_dequeue(&ring->queue);
  537. if (pskb)
  538. kfree_skb(pskb);
  539. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  540. pdesc = &ring->desc[idx];
  541. /* discard output from call below */
  542. rtlpriv->cfg->ops->get_desc((u8 *) pdesc, true, HW_DESC_OWN);
  543. rtlpriv->cfg->ops->fill_tx_cmddesc(hw, (u8 *) pdesc, 1, 1, skb);
  544. __skb_queue_tail(&ring->queue, skb);
  545. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  546. rtlpriv->cfg->ops->tx_polling(hw, BEACON_QUEUE);
  547. return true;
  548. }
  549. #define BEACON_PG 0 /*->1 */
  550. #define PSPOLL_PG 2
  551. #define NULL_PG 3
  552. #define PROBERSP_PG 4 /*->5 */
  553. #define TOTAL_RESERVED_PKT_LEN 768
  554. static u8 reserved_page_packet[TOTAL_RESERVED_PKT_LEN] = {
  555. /* page 0 beacon */
  556. 0x80, 0x00, 0x00, 0x00, 0xFF, 0xFF, 0xFF, 0xFF,
  557. 0xFF, 0xFF, 0x00, 0xE0, 0x4C, 0x76, 0x00, 0x42,
  558. 0x00, 0x40, 0x10, 0x10, 0x00, 0x03, 0x50, 0x08,
  559. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  560. 0x64, 0x00, 0x00, 0x04, 0x00, 0x0C, 0x6C, 0x69,
  561. 0x6E, 0x6B, 0x73, 0x79, 0x73, 0x5F, 0x77, 0x6C,
  562. 0x61, 0x6E, 0x01, 0x04, 0x82, 0x84, 0x8B, 0x96,
  563. 0x03, 0x01, 0x01, 0x06, 0x02, 0x00, 0x00, 0x2A,
  564. 0x01, 0x00, 0x32, 0x08, 0x24, 0x30, 0x48, 0x6C,
  565. 0x0C, 0x12, 0x18, 0x60, 0x2D, 0x1A, 0x6C, 0x18,
  566. 0x03, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  567. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  568. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  569. 0x3D, 0x00, 0xDD, 0x06, 0x00, 0xE0, 0x4C, 0x02,
  570. 0x01, 0x70, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  571. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  572. /* page 1 beacon */
  573. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  574. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  575. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  576. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  577. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  578. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  579. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  580. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  581. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  582. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  583. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  584. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  585. 0x10, 0x00, 0x20, 0x8C, 0x00, 0x12, 0x10, 0x00,
  586. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  587. 0x00, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  588. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  589. /* page 2 ps-poll */
  590. 0xA4, 0x10, 0x01, 0xC0, 0x00, 0x40, 0x10, 0x10,
  591. 0x00, 0x03, 0x00, 0xE0, 0x4C, 0x76, 0x00, 0x42,
  592. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  593. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  594. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  595. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  596. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  597. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  598. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  599. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  600. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  601. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  602. 0x18, 0x00, 0x20, 0x8C, 0x00, 0x12, 0x00, 0x00,
  603. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80,
  604. 0x80, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  605. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  606. /* page 3 null */
  607. 0x48, 0x01, 0x00, 0x00, 0x00, 0x40, 0x10, 0x10,
  608. 0x00, 0x03, 0x00, 0xE0, 0x4C, 0x76, 0x00, 0x42,
  609. 0x00, 0x40, 0x10, 0x10, 0x00, 0x03, 0x00, 0x00,
  610. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  611. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  612. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  613. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  614. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  615. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  616. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  617. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  618. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  619. 0x72, 0x00, 0x20, 0x8C, 0x00, 0x12, 0x00, 0x00,
  620. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80,
  621. 0x80, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  622. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  623. /* page 4 probe_resp */
  624. 0x50, 0x00, 0x00, 0x00, 0x00, 0x40, 0x10, 0x10,
  625. 0x00, 0x03, 0x00, 0xE0, 0x4C, 0x76, 0x00, 0x42,
  626. 0x00, 0x40, 0x10, 0x10, 0x00, 0x03, 0x00, 0x00,
  627. 0x9E, 0x46, 0x15, 0x32, 0x27, 0xF2, 0x2D, 0x00,
  628. 0x64, 0x00, 0x00, 0x04, 0x00, 0x0C, 0x6C, 0x69,
  629. 0x6E, 0x6B, 0x73, 0x79, 0x73, 0x5F, 0x77, 0x6C,
  630. 0x61, 0x6E, 0x01, 0x04, 0x82, 0x84, 0x8B, 0x96,
  631. 0x03, 0x01, 0x01, 0x06, 0x02, 0x00, 0x00, 0x2A,
  632. 0x01, 0x00, 0x32, 0x08, 0x24, 0x30, 0x48, 0x6C,
  633. 0x0C, 0x12, 0x18, 0x60, 0x2D, 0x1A, 0x6C, 0x18,
  634. 0x03, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  635. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  636. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  637. 0x3D, 0x00, 0xDD, 0x06, 0x00, 0xE0, 0x4C, 0x02,
  638. 0x01, 0x70, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  639. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  640. /* page 5 probe_resp */
  641. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  642. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  643. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  644. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  645. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  646. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  647. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  648. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  649. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  650. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  651. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  652. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  653. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  654. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  655. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  656. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  657. };
  658. void rtl92d_set_fw_rsvdpagepkt(struct ieee80211_hw *hw, bool dl_finished)
  659. {
  660. struct rtl_priv *rtlpriv = rtl_priv(hw);
  661. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  662. struct sk_buff *skb = NULL;
  663. u32 totalpacketlen;
  664. bool rtstatus;
  665. u8 u1RsvdPageLoc[3] = { 0 };
  666. bool dlok = false;
  667. u8 *beacon;
  668. u8 *p_pspoll;
  669. u8 *nullfunc;
  670. u8 *p_probersp;
  671. /*---------------------------------------------------------
  672. (1) beacon
  673. ---------------------------------------------------------*/
  674. beacon = &reserved_page_packet[BEACON_PG * 128];
  675. SET_80211_HDR_ADDRESS2(beacon, mac->mac_addr);
  676. SET_80211_HDR_ADDRESS3(beacon, mac->bssid);
  677. /*-------------------------------------------------------
  678. (2) ps-poll
  679. --------------------------------------------------------*/
  680. p_pspoll = &reserved_page_packet[PSPOLL_PG * 128];
  681. SET_80211_PS_POLL_AID(p_pspoll, (mac->assoc_id | 0xc000));
  682. SET_80211_PS_POLL_BSSID(p_pspoll, mac->bssid);
  683. SET_80211_PS_POLL_TA(p_pspoll, mac->mac_addr);
  684. SET_H2CCMD_RSVDPAGE_LOC_PSPOLL(u1RsvdPageLoc, PSPOLL_PG);
  685. /*--------------------------------------------------------
  686. (3) null data
  687. ---------------------------------------------------------*/
  688. nullfunc = &reserved_page_packet[NULL_PG * 128];
  689. SET_80211_HDR_ADDRESS1(nullfunc, mac->bssid);
  690. SET_80211_HDR_ADDRESS2(nullfunc, mac->mac_addr);
  691. SET_80211_HDR_ADDRESS3(nullfunc, mac->bssid);
  692. SET_H2CCMD_RSVDPAGE_LOC_NULL_DATA(u1RsvdPageLoc, NULL_PG);
  693. /*---------------------------------------------------------
  694. (4) probe response
  695. ----------------------------------------------------------*/
  696. p_probersp = &reserved_page_packet[PROBERSP_PG * 128];
  697. SET_80211_HDR_ADDRESS1(p_probersp, mac->bssid);
  698. SET_80211_HDR_ADDRESS2(p_probersp, mac->mac_addr);
  699. SET_80211_HDR_ADDRESS3(p_probersp, mac->bssid);
  700. SET_H2CCMD_RSVDPAGE_LOC_PROBE_RSP(u1RsvdPageLoc, PROBERSP_PG);
  701. totalpacketlen = TOTAL_RESERVED_PKT_LEN;
  702. RT_PRINT_DATA(rtlpriv, COMP_CMD, DBG_LOUD,
  703. "rtl92d_set_fw_rsvdpagepkt(): HW_VAR_SET_TX_CMD: ALL",
  704. &reserved_page_packet[0], totalpacketlen);
  705. RT_PRINT_DATA(rtlpriv, COMP_CMD, DBG_DMESG,
  706. "rtl92d_set_fw_rsvdpagepkt(): HW_VAR_SET_TX_CMD: ALL",
  707. u1RsvdPageLoc, 3);
  708. skb = dev_alloc_skb(totalpacketlen);
  709. if (!skb) {
  710. dlok = false;
  711. } else {
  712. memcpy((u8 *) skb_put(skb, totalpacketlen),
  713. &reserved_page_packet, totalpacketlen);
  714. rtstatus = _rtl92d_cmd_send_packet(hw, skb);
  715. if (rtstatus)
  716. dlok = true;
  717. }
  718. if (dlok) {
  719. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  720. "Set RSVD page location to Fw\n");
  721. RT_PRINT_DATA(rtlpriv, COMP_CMD, DBG_DMESG,
  722. "H2C_RSVDPAGE", u1RsvdPageLoc, 3);
  723. rtl92d_fill_h2c_cmd(hw, H2C_RSVDPAGE,
  724. sizeof(u1RsvdPageLoc), u1RsvdPageLoc);
  725. } else
  726. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  727. "Set RSVD page location to Fw FAIL!!!!!!\n");
  728. }
  729. void rtl92d_set_fw_joinbss_report_cmd(struct ieee80211_hw *hw, u8 mstatus)
  730. {
  731. u8 u1_joinbssrpt_parm[1] = {0};
  732. SET_H2CCMD_JOINBSSRPT_PARM_OPMODE(u1_joinbssrpt_parm, mstatus);
  733. rtl92d_fill_h2c_cmd(hw, H2C_JOINBSSRPT, 1, u1_joinbssrpt_parm);
  734. }