iwl-trans-pcie-tx.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/slab.h>
  31. #include <linux/sched.h>
  32. #include "iwl-debug.h"
  33. #include "iwl-csr.h"
  34. #include "iwl-prph.h"
  35. #include "iwl-io.h"
  36. #include "iwl-agn-hw.h"
  37. #include "iwl-op-mode.h"
  38. #include "iwl-trans-pcie-int.h"
  39. #define IWL_TX_CRC_SIZE 4
  40. #define IWL_TX_DELIMITER_SIZE 4
  41. /**
  42. * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  43. */
  44. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  45. struct iwl_tx_queue *txq,
  46. u16 byte_cnt)
  47. {
  48. struct iwlagn_scd_bc_tbl *scd_bc_tbl;
  49. struct iwl_trans_pcie *trans_pcie =
  50. IWL_TRANS_GET_PCIE_TRANS(trans);
  51. int write_ptr = txq->q.write_ptr;
  52. int txq_id = txq->q.id;
  53. u8 sec_ctl = 0;
  54. u8 sta_id = 0;
  55. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  56. __le16 bc_ent;
  57. struct iwl_tx_cmd *tx_cmd =
  58. (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
  59. scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  60. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  61. sta_id = tx_cmd->sta_id;
  62. sec_ctl = tx_cmd->sec_ctl;
  63. switch (sec_ctl & TX_CMD_SEC_MSK) {
  64. case TX_CMD_SEC_CCM:
  65. len += CCMP_MIC_LEN;
  66. break;
  67. case TX_CMD_SEC_TKIP:
  68. len += TKIP_ICV_LEN;
  69. break;
  70. case TX_CMD_SEC_WEP:
  71. len += WEP_IV_LEN + WEP_ICV_LEN;
  72. break;
  73. }
  74. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  75. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  76. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  77. scd_bc_tbl[txq_id].
  78. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  79. }
  80. /**
  81. * iwl_txq_update_write_ptr - Send new write index to hardware
  82. */
  83. void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
  84. {
  85. u32 reg = 0;
  86. int txq_id = txq->q.id;
  87. if (txq->need_update == 0)
  88. return;
  89. if (cfg(trans)->base_params->shadow_reg_enable) {
  90. /* shadow register enabled */
  91. iwl_write32(trans, HBUS_TARG_WRPTR,
  92. txq->q.write_ptr | (txq_id << 8));
  93. } else {
  94. struct iwl_trans_pcie *trans_pcie =
  95. IWL_TRANS_GET_PCIE_TRANS(trans);
  96. /* if we're trying to save power */
  97. if (test_bit(STATUS_POWER_PMI, &trans_pcie->status)) {
  98. /* wake up nic if it's powered down ...
  99. * uCode will wake up, and interrupt us again, so next
  100. * time we'll skip this part. */
  101. reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
  102. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  103. IWL_DEBUG_INFO(trans,
  104. "Tx queue %d requesting wakeup,"
  105. " GP1 = 0x%x\n", txq_id, reg);
  106. iwl_set_bit(trans, CSR_GP_CNTRL,
  107. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  108. return;
  109. }
  110. iwl_write_direct32(trans, HBUS_TARG_WRPTR,
  111. txq->q.write_ptr | (txq_id << 8));
  112. /*
  113. * else not in power-save mode,
  114. * uCode will never sleep when we're
  115. * trying to tx (during RFKILL, we're not trying to tx).
  116. */
  117. } else
  118. iwl_write32(trans, HBUS_TARG_WRPTR,
  119. txq->q.write_ptr | (txq_id << 8));
  120. }
  121. txq->need_update = 0;
  122. }
  123. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  124. {
  125. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  126. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  127. if (sizeof(dma_addr_t) > sizeof(u32))
  128. addr |=
  129. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  130. return addr;
  131. }
  132. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  133. {
  134. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  135. return le16_to_cpu(tb->hi_n_len) >> 4;
  136. }
  137. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  138. dma_addr_t addr, u16 len)
  139. {
  140. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  141. u16 hi_n_len = len << 4;
  142. put_unaligned_le32(addr, &tb->lo);
  143. if (sizeof(dma_addr_t) > sizeof(u32))
  144. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  145. tb->hi_n_len = cpu_to_le16(hi_n_len);
  146. tfd->num_tbs = idx + 1;
  147. }
  148. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  149. {
  150. return tfd->num_tbs & 0x1f;
  151. }
  152. static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
  153. struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
  154. {
  155. int i;
  156. int num_tbs;
  157. /* Sanity check on number of chunks */
  158. num_tbs = iwl_tfd_get_num_tbs(tfd);
  159. if (num_tbs >= IWL_NUM_OF_TBS) {
  160. IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
  161. /* @todo issue fatal error, it is quite serious situation */
  162. return;
  163. }
  164. /* Unmap tx_cmd */
  165. if (num_tbs)
  166. dma_unmap_single(trans->dev,
  167. dma_unmap_addr(meta, mapping),
  168. dma_unmap_len(meta, len),
  169. DMA_BIDIRECTIONAL);
  170. /* Unmap chunks, if any. */
  171. for (i = 1; i < num_tbs; i++)
  172. dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
  173. iwl_tfd_tb_get_len(tfd, i), dma_dir);
  174. }
  175. /**
  176. * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  177. * @trans - transport private data
  178. * @txq - tx queue
  179. * @index - the index of the TFD to be freed
  180. *@dma_dir - the direction of the DMA mapping
  181. *
  182. * Does NOT advance any TFD circular buffer read/write indexes
  183. * Does NOT free the TFD itself (which is within circular buffer)
  184. */
  185. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  186. int index, enum dma_data_direction dma_dir)
  187. {
  188. struct iwl_tfd *tfd_tmp = txq->tfds;
  189. lockdep_assert_held(&txq->lock);
  190. iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
  191. /* free SKB */
  192. if (txq->skbs) {
  193. struct sk_buff *skb;
  194. skb = txq->skbs[index];
  195. /* Can be called from irqs-disabled context
  196. * If skb is not NULL, it means that the whole queue is being
  197. * freed and that the queue is not empty - free the skb
  198. */
  199. if (skb) {
  200. iwl_op_mode_free_skb(trans->op_mode, skb);
  201. txq->skbs[index] = NULL;
  202. }
  203. }
  204. }
  205. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  206. struct iwl_tx_queue *txq,
  207. dma_addr_t addr, u16 len,
  208. u8 reset)
  209. {
  210. struct iwl_queue *q;
  211. struct iwl_tfd *tfd, *tfd_tmp;
  212. u32 num_tbs;
  213. q = &txq->q;
  214. tfd_tmp = txq->tfds;
  215. tfd = &tfd_tmp[q->write_ptr];
  216. if (reset)
  217. memset(tfd, 0, sizeof(*tfd));
  218. num_tbs = iwl_tfd_get_num_tbs(tfd);
  219. /* Each TFD can point to a maximum 20 Tx buffers */
  220. if (num_tbs >= IWL_NUM_OF_TBS) {
  221. IWL_ERR(trans, "Error can not send more than %d chunks\n",
  222. IWL_NUM_OF_TBS);
  223. return -EINVAL;
  224. }
  225. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  226. return -EINVAL;
  227. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  228. IWL_ERR(trans, "Unaligned address = %llx\n",
  229. (unsigned long long)addr);
  230. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  231. return 0;
  232. }
  233. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  234. * DMA services
  235. *
  236. * Theory of operation
  237. *
  238. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  239. * of buffer descriptors, each of which points to one or more data buffers for
  240. * the device to read from or fill. Driver and device exchange status of each
  241. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  242. * entries in each circular buffer, to protect against confusing empty and full
  243. * queue states.
  244. *
  245. * The device reads or writes the data in the queues via the device's several
  246. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  247. *
  248. * For Tx queue, there are low mark and high mark limits. If, after queuing
  249. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  250. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  251. * Tx queue resumed.
  252. *
  253. ***************************************************/
  254. int iwl_queue_space(const struct iwl_queue *q)
  255. {
  256. int s = q->read_ptr - q->write_ptr;
  257. if (q->read_ptr > q->write_ptr)
  258. s -= q->n_bd;
  259. if (s <= 0)
  260. s += q->n_window;
  261. /* keep some reserve to not confuse empty and full situations */
  262. s -= 2;
  263. if (s < 0)
  264. s = 0;
  265. return s;
  266. }
  267. /**
  268. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  269. */
  270. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
  271. {
  272. q->n_bd = count;
  273. q->n_window = slots_num;
  274. q->id = id;
  275. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  276. * and iwl_queue_dec_wrap are broken. */
  277. if (WARN_ON(!is_power_of_2(count)))
  278. return -EINVAL;
  279. /* slots_num must be power-of-two size, otherwise
  280. * get_cmd_index is broken. */
  281. if (WARN_ON(!is_power_of_2(slots_num)))
  282. return -EINVAL;
  283. q->low_mark = q->n_window / 4;
  284. if (q->low_mark < 4)
  285. q->low_mark = 4;
  286. q->high_mark = q->n_window / 8;
  287. if (q->high_mark < 2)
  288. q->high_mark = 2;
  289. q->write_ptr = q->read_ptr = 0;
  290. return 0;
  291. }
  292. static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
  293. struct iwl_tx_queue *txq)
  294. {
  295. struct iwl_trans_pcie *trans_pcie =
  296. IWL_TRANS_GET_PCIE_TRANS(trans);
  297. struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  298. int txq_id = txq->q.id;
  299. int read_ptr = txq->q.read_ptr;
  300. u8 sta_id = 0;
  301. __le16 bc_ent;
  302. struct iwl_tx_cmd *tx_cmd =
  303. (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
  304. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  305. if (txq_id != trans_pcie->cmd_queue)
  306. sta_id = tx_cmd->sta_id;
  307. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  308. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  309. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  310. scd_bc_tbl[txq_id].
  311. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  312. }
  313. static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
  314. u16 txq_id)
  315. {
  316. u32 tbl_dw_addr;
  317. u32 tbl_dw;
  318. u16 scd_q2ratid;
  319. struct iwl_trans_pcie *trans_pcie =
  320. IWL_TRANS_GET_PCIE_TRANS(trans);
  321. scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  322. tbl_dw_addr = trans_pcie->scd_base_addr +
  323. SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
  324. tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
  325. if (txq_id & 0x1)
  326. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  327. else
  328. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  329. iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
  330. return 0;
  331. }
  332. static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
  333. {
  334. /* Simply stop the queue, but don't change any configuration;
  335. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  336. iwl_write_prph(trans,
  337. SCD_QUEUE_STATUS_BITS(txq_id),
  338. (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  339. (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  340. }
  341. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
  342. int txq_id, u32 index)
  343. {
  344. IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff);
  345. iwl_write_direct32(trans, HBUS_TARG_WRPTR,
  346. (index & 0xff) | (txq_id << 8));
  347. iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
  348. }
  349. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  350. struct iwl_tx_queue *txq,
  351. int tx_fifo_id, bool active)
  352. {
  353. int txq_id = txq->q.id;
  354. iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
  355. (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  356. (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
  357. (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
  358. SCD_QUEUE_STTS_REG_MSK);
  359. if (active)
  360. IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
  361. txq_id, tx_fifo_id);
  362. else
  363. IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
  364. }
  365. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
  366. int sta_id, int tid, int frame_limit, u16 ssn)
  367. {
  368. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  369. unsigned long flags;
  370. u16 ra_tid = BUILD_RAxTID(sta_id, tid);
  371. if (test_and_set_bit(txq_id, trans_pcie->queue_used))
  372. WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
  373. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  374. /* Stop this Tx queue before configuring it */
  375. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  376. /* Map receiver-address / traffic-ID to this queue */
  377. iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
  378. /* Set this queue as a chain-building queue */
  379. iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
  380. /* enable aggregations for the queue */
  381. iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
  382. /* Place first TFD at index corresponding to start sequence number.
  383. * Assumes that ssn_idx is valid (!= 0xFFF) */
  384. trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
  385. trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
  386. iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
  387. /* Set up Tx window size and frame limit for this queue */
  388. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  389. SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  390. ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  391. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  392. ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  393. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  394. iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
  395. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  396. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  397. fifo, true);
  398. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  399. }
  400. void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
  401. {
  402. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  403. if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
  404. WARN_ONCE(1, "queue %d not used", txq_id);
  405. return;
  406. }
  407. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  408. iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
  409. trans_pcie->txq[txq_id].q.read_ptr = 0;
  410. trans_pcie->txq[txq_id].q.write_ptr = 0;
  411. iwl_trans_set_wr_ptrs(trans, txq_id, 0);
  412. iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));
  413. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  414. 0, false);
  415. }
  416. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  417. /**
  418. * iwl_enqueue_hcmd - enqueue a uCode command
  419. * @priv: device private data point
  420. * @cmd: a point to the ucode command structure
  421. *
  422. * The function returns < 0 values to indicate the operation is
  423. * failed. On success, it turns the index (> 0) of command in the
  424. * command queue.
  425. */
  426. static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  427. {
  428. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  429. struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
  430. struct iwl_queue *q = &txq->q;
  431. struct iwl_device_cmd *out_cmd;
  432. struct iwl_cmd_meta *out_meta;
  433. dma_addr_t phys_addr;
  434. u32 idx;
  435. u16 copy_size, cmd_size;
  436. bool had_nocopy = false;
  437. int i;
  438. u8 *cmd_dest;
  439. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  440. const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
  441. int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
  442. int trace_idx;
  443. #endif
  444. copy_size = sizeof(out_cmd->hdr);
  445. cmd_size = sizeof(out_cmd->hdr);
  446. /* need one for the header if the first is NOCOPY */
  447. BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
  448. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  449. if (!cmd->len[i])
  450. continue;
  451. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
  452. had_nocopy = true;
  453. } else {
  454. /* NOCOPY must not be followed by normal! */
  455. if (WARN_ON(had_nocopy))
  456. return -EINVAL;
  457. copy_size += cmd->len[i];
  458. }
  459. cmd_size += cmd->len[i];
  460. }
  461. /*
  462. * If any of the command structures end up being larger than
  463. * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
  464. * allocated into separate TFDs, then we will need to
  465. * increase the size of the buffers.
  466. */
  467. if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
  468. return -EINVAL;
  469. spin_lock_bh(&txq->lock);
  470. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  471. spin_unlock_bh(&txq->lock);
  472. IWL_ERR(trans, "No space in command queue\n");
  473. iwl_op_mode_cmd_queue_full(trans->op_mode);
  474. return -ENOSPC;
  475. }
  476. idx = get_cmd_index(q, q->write_ptr);
  477. out_cmd = txq->cmd[idx];
  478. out_meta = &txq->meta[idx];
  479. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  480. if (cmd->flags & CMD_WANT_SKB)
  481. out_meta->source = cmd;
  482. /* set up the header */
  483. out_cmd->hdr.cmd = cmd->id;
  484. out_cmd->hdr.flags = 0;
  485. out_cmd->hdr.sequence =
  486. cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
  487. INDEX_TO_SEQ(q->write_ptr));
  488. /* and copy the data that needs to be copied */
  489. cmd_dest = out_cmd->payload;
  490. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  491. if (!cmd->len[i])
  492. continue;
  493. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
  494. break;
  495. memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
  496. cmd_dest += cmd->len[i];
  497. }
  498. IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
  499. "%d bytes at %d[%d]:%d\n",
  500. get_cmd_string(out_cmd->hdr.cmd),
  501. out_cmd->hdr.cmd,
  502. le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
  503. q->write_ptr, idx, trans_pcie->cmd_queue);
  504. phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
  505. DMA_BIDIRECTIONAL);
  506. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  507. idx = -ENOMEM;
  508. goto out;
  509. }
  510. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  511. dma_unmap_len_set(out_meta, len, copy_size);
  512. iwlagn_txq_attach_buf_to_tfd(trans, txq,
  513. phys_addr, copy_size, 1);
  514. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  515. trace_bufs[0] = &out_cmd->hdr;
  516. trace_lens[0] = copy_size;
  517. trace_idx = 1;
  518. #endif
  519. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  520. if (!cmd->len[i])
  521. continue;
  522. if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
  523. continue;
  524. phys_addr = dma_map_single(trans->dev,
  525. (void *)cmd->data[i],
  526. cmd->len[i], DMA_BIDIRECTIONAL);
  527. if (dma_mapping_error(trans->dev, phys_addr)) {
  528. iwlagn_unmap_tfd(trans, out_meta,
  529. &txq->tfds[q->write_ptr],
  530. DMA_BIDIRECTIONAL);
  531. idx = -ENOMEM;
  532. goto out;
  533. }
  534. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  535. cmd->len[i], 0);
  536. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  537. trace_bufs[trace_idx] = cmd->data[i];
  538. trace_lens[trace_idx] = cmd->len[i];
  539. trace_idx++;
  540. #endif
  541. }
  542. out_meta->flags = cmd->flags;
  543. txq->need_update = 1;
  544. /* check that tracing gets all possible blocks */
  545. BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
  546. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  547. trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
  548. trace_bufs[0], trace_lens[0],
  549. trace_bufs[1], trace_lens[1],
  550. trace_bufs[2], trace_lens[2]);
  551. #endif
  552. /* Increment and update queue's write index */
  553. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  554. iwl_txq_update_write_ptr(trans, txq);
  555. out:
  556. spin_unlock_bh(&txq->lock);
  557. return idx;
  558. }
  559. /**
  560. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  561. *
  562. * When FW advances 'R' index, all entries between old and new 'R' index
  563. * need to be reclaimed. As result, some free space forms. If there is
  564. * enough free space (> low mark), wake the stack that feeds us.
  565. */
  566. static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
  567. int idx)
  568. {
  569. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  570. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  571. struct iwl_queue *q = &txq->q;
  572. int nfreed = 0;
  573. lockdep_assert_held(&txq->lock);
  574. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  575. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  576. "index %d is out of range [0-%d] %d %d.\n", __func__,
  577. txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
  578. return;
  579. }
  580. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  581. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  582. if (nfreed++ > 0) {
  583. IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
  584. q->write_ptr, q->read_ptr);
  585. iwl_op_mode_nic_error(trans->op_mode);
  586. }
  587. }
  588. }
  589. /**
  590. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  591. * @rxb: Rx buffer to reclaim
  592. * @handler_status: return value of the handler of the command
  593. * (put in setup_rx_handlers)
  594. *
  595. * If an Rx buffer has an async callback associated with it the callback
  596. * will be executed. The attached skb (if present) will only be freed
  597. * if the callback returns 1
  598. */
  599. void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
  600. int handler_status)
  601. {
  602. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  603. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  604. int txq_id = SEQ_TO_QUEUE(sequence);
  605. int index = SEQ_TO_INDEX(sequence);
  606. int cmd_index;
  607. struct iwl_device_cmd *cmd;
  608. struct iwl_cmd_meta *meta;
  609. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  610. struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
  611. /* If a Tx command is being handled and it isn't in the actual
  612. * command queue then there a command routing bug has been introduced
  613. * in the queue management code. */
  614. if (WARN(txq_id != trans_pcie->cmd_queue,
  615. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  616. txq_id, trans_pcie->cmd_queue, sequence,
  617. trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
  618. trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
  619. iwl_print_hex_error(trans, pkt, 32);
  620. return;
  621. }
  622. spin_lock(&txq->lock);
  623. cmd_index = get_cmd_index(&txq->q, index);
  624. cmd = txq->cmd[cmd_index];
  625. meta = &txq->meta[cmd_index];
  626. txq->time_stamp = jiffies;
  627. iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
  628. DMA_BIDIRECTIONAL);
  629. /* Input error checking is done when commands are added to queue. */
  630. if (meta->flags & CMD_WANT_SKB) {
  631. struct page *p = rxb_steal_page(rxb);
  632. meta->source->resp_pkt = pkt;
  633. meta->source->_rx_page_addr = (unsigned long)page_address(p);
  634. meta->source->_rx_page_order = hw_params(trans).rx_page_order;
  635. meta->source->handler_status = handler_status;
  636. }
  637. iwl_hcmd_queue_reclaim(trans, txq_id, index);
  638. if (!(meta->flags & CMD_ASYNC)) {
  639. if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  640. IWL_WARN(trans,
  641. "HCMD_ACTIVE already clear for command %s\n",
  642. get_cmd_string(cmd->hdr.cmd));
  643. }
  644. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  645. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
  646. get_cmd_string(cmd->hdr.cmd));
  647. wake_up(&trans->wait_command_queue);
  648. }
  649. meta->flags = 0;
  650. spin_unlock(&txq->lock);
  651. }
  652. #define HOST_COMPLETE_TIMEOUT (2 * HZ)
  653. static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  654. {
  655. int ret;
  656. /* An asynchronous command can not expect an SKB to be set. */
  657. if (WARN_ON(cmd->flags & CMD_WANT_SKB))
  658. return -EINVAL;
  659. ret = iwl_enqueue_hcmd(trans, cmd);
  660. if (ret < 0) {
  661. IWL_ERR(trans,
  662. "Error sending %s: enqueue_hcmd failed: %d\n",
  663. get_cmd_string(cmd->id), ret);
  664. return ret;
  665. }
  666. return 0;
  667. }
  668. static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  669. {
  670. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  671. int cmd_idx;
  672. int ret;
  673. IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
  674. get_cmd_string(cmd->id));
  675. if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
  676. &trans->shrd->status))) {
  677. IWL_ERR(trans, "Command %s: a command is already active!\n",
  678. get_cmd_string(cmd->id));
  679. return -EIO;
  680. }
  681. IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
  682. get_cmd_string(cmd->id));
  683. cmd_idx = iwl_enqueue_hcmd(trans, cmd);
  684. if (cmd_idx < 0) {
  685. ret = cmd_idx;
  686. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  687. IWL_ERR(trans,
  688. "Error sending %s: enqueue_hcmd failed: %d\n",
  689. get_cmd_string(cmd->id), ret);
  690. return ret;
  691. }
  692. ret = wait_event_timeout(trans->wait_command_queue,
  693. !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
  694. HOST_COMPLETE_TIMEOUT);
  695. if (!ret) {
  696. if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  697. struct iwl_tx_queue *txq =
  698. &trans_pcie->txq[trans_pcie->cmd_queue];
  699. struct iwl_queue *q = &txq->q;
  700. IWL_ERR(trans,
  701. "Error sending %s: time out after %dms.\n",
  702. get_cmd_string(cmd->id),
  703. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  704. IWL_ERR(trans,
  705. "Current CMD queue read_ptr %d write_ptr %d\n",
  706. q->read_ptr, q->write_ptr);
  707. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  708. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
  709. "%s\n", get_cmd_string(cmd->id));
  710. ret = -ETIMEDOUT;
  711. goto cancel;
  712. }
  713. }
  714. if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
  715. IWL_ERR(trans, "Error: Response NULL in '%s'\n",
  716. get_cmd_string(cmd->id));
  717. ret = -EIO;
  718. goto cancel;
  719. }
  720. return 0;
  721. cancel:
  722. if (cmd->flags & CMD_WANT_SKB) {
  723. /*
  724. * Cancel the CMD_WANT_SKB flag for the cmd in the
  725. * TX cmd queue. Otherwise in case the cmd comes
  726. * in later, it will possibly set an invalid
  727. * address (cmd->meta.source).
  728. */
  729. trans_pcie->txq[trans_pcie->cmd_queue].meta[cmd_idx].flags &=
  730. ~CMD_WANT_SKB;
  731. }
  732. if (cmd->resp_pkt) {
  733. iwl_free_resp(cmd);
  734. cmd->resp_pkt = NULL;
  735. }
  736. return ret;
  737. }
  738. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  739. {
  740. if (cmd->flags & CMD_ASYNC)
  741. return iwl_send_cmd_async(trans, cmd);
  742. return iwl_send_cmd_sync(trans, cmd);
  743. }
  744. /* Frees buffers until index _not_ inclusive */
  745. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  746. struct sk_buff_head *skbs)
  747. {
  748. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  749. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  750. struct iwl_queue *q = &txq->q;
  751. int last_to_free;
  752. int freed = 0;
  753. /* This function is not meant to release cmd queue*/
  754. if (WARN_ON(txq_id == trans_pcie->cmd_queue))
  755. return 0;
  756. lockdep_assert_held(&txq->lock);
  757. /*Since we free until index _not_ inclusive, the one before index is
  758. * the last we will free. This one must be used */
  759. last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
  760. if ((index >= q->n_bd) ||
  761. (iwl_queue_used(q, last_to_free) == 0)) {
  762. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  763. "last_to_free %d is out of range [0-%d] %d %d.\n",
  764. __func__, txq_id, last_to_free, q->n_bd,
  765. q->write_ptr, q->read_ptr);
  766. return 0;
  767. }
  768. if (WARN_ON(!skb_queue_empty(skbs)))
  769. return 0;
  770. for (;
  771. q->read_ptr != index;
  772. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  773. if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
  774. continue;
  775. __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
  776. txq->skbs[txq->q.read_ptr] = NULL;
  777. iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
  778. iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
  779. freed++;
  780. }
  781. return freed;
  782. }