sdio_chip.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* ***** SDIO interface chip backplane handle functions ***** */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/types.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/mmc/card.h>
  21. #include <linux/ssb/ssb_regs.h>
  22. #include <linux/bcma/bcma.h>
  23. #include <chipcommon.h>
  24. #include <brcm_hw_ids.h>
  25. #include <brcmu_wifi.h>
  26. #include <brcmu_utils.h>
  27. #include <soc.h>
  28. #include "dhd_dbg.h"
  29. #include "sdio_host.h"
  30. #include "sdio_chip.h"
  31. /* chip core base & ramsize */
  32. /* bcm4329 */
  33. /* SDIO device core, ID 0x829 */
  34. #define BCM4329_CORE_BUS_BASE 0x18011000
  35. /* internal memory core, ID 0x80e */
  36. #define BCM4329_CORE_SOCRAM_BASE 0x18003000
  37. /* ARM Cortex M3 core, ID 0x82a */
  38. #define BCM4329_CORE_ARM_BASE 0x18002000
  39. #define BCM4329_RAMSIZE 0x48000
  40. #define SBCOREREV(sbidh) \
  41. ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
  42. ((sbidh) & SSB_IDHIGH_RCLO))
  43. /* SOC Interconnect types (aka chip types) */
  44. #define SOCI_SB 0
  45. #define SOCI_AI 1
  46. /* EROM CompIdentB */
  47. #define CIB_REV_MASK 0xff000000
  48. #define CIB_REV_SHIFT 24
  49. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  50. /* SDIO Pad drive strength to select value mappings */
  51. struct sdiod_drive_str {
  52. u8 strength; /* Pad Drive Strength in mA */
  53. u8 sel; /* Chip-specific select value */
  54. };
  55. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  56. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  57. {32, 0x6},
  58. {26, 0x7},
  59. {22, 0x4},
  60. {16, 0x5},
  61. {12, 0x2},
  62. {8, 0x3},
  63. {4, 0x0},
  64. {0, 0x1}
  65. };
  66. u8
  67. brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
  68. {
  69. u8 idx;
  70. for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
  71. if (coreid == ci->c_inf[idx].id)
  72. return idx;
  73. return BRCMF_MAX_CORENUM;
  74. }
  75. static u32
  76. brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
  77. struct chip_info *ci, u16 coreid)
  78. {
  79. u32 regdata;
  80. u8 idx;
  81. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  82. regdata = brcmf_sdcard_reg_read(sdiodev,
  83. CORE_SB(ci->c_inf[idx].base, sbidhigh), 4);
  84. return SBCOREREV(regdata);
  85. }
  86. static u32
  87. brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
  88. struct chip_info *ci, u16 coreid)
  89. {
  90. u8 idx;
  91. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  92. return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
  93. }
  94. static bool
  95. brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
  96. struct chip_info *ci, u16 coreid)
  97. {
  98. u32 regdata;
  99. u8 idx;
  100. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  101. regdata = brcmf_sdcard_reg_read(sdiodev,
  102. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  103. regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
  104. SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
  105. return (SSB_TMSLOW_CLOCK == regdata);
  106. }
  107. static bool
  108. brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
  109. struct chip_info *ci, u16 coreid)
  110. {
  111. u32 regdata;
  112. u8 idx;
  113. bool ret;
  114. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  115. regdata = brcmf_sdcard_reg_read(sdiodev,
  116. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  117. ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
  118. regdata = brcmf_sdcard_reg_read(sdiodev,
  119. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  120. 4);
  121. ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
  122. return ret;
  123. }
  124. static void
  125. brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
  126. struct chip_info *ci, u16 coreid)
  127. {
  128. u32 regdata;
  129. u8 idx;
  130. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  131. regdata = brcmf_sdcard_reg_read(sdiodev,
  132. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  133. if (regdata & SSB_TMSLOW_RESET)
  134. return;
  135. regdata = brcmf_sdcard_reg_read(sdiodev,
  136. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  137. if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
  138. /*
  139. * set target reject and spin until busy is clear
  140. * (preserve core-specific bits)
  141. */
  142. regdata = brcmf_sdcard_reg_read(sdiodev,
  143. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  144. brcmf_sdcard_reg_write(sdiodev,
  145. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  146. 4, regdata | SSB_TMSLOW_REJECT);
  147. regdata = brcmf_sdcard_reg_read(sdiodev,
  148. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  149. udelay(1);
  150. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  151. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4) &
  152. SSB_TMSHIGH_BUSY), 100000);
  153. regdata = brcmf_sdcard_reg_read(sdiodev,
  154. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
  155. if (regdata & SSB_TMSHIGH_BUSY)
  156. brcmf_dbg(ERROR, "core state still busy\n");
  157. regdata = brcmf_sdcard_reg_read(sdiodev,
  158. CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
  159. if (regdata & SSB_IDLOW_INITIATOR) {
  160. regdata = brcmf_sdcard_reg_read(sdiodev,
  161. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) |
  162. SSB_IMSTATE_REJECT;
  163. brcmf_sdcard_reg_write(sdiodev,
  164. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  165. regdata);
  166. regdata = brcmf_sdcard_reg_read(sdiodev,
  167. CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
  168. udelay(1);
  169. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  170. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
  171. SSB_IMSTATE_BUSY), 100000);
  172. }
  173. /* set reset and reject while enabling the clocks */
  174. brcmf_sdcard_reg_write(sdiodev,
  175. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  176. (SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  177. SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  178. regdata = brcmf_sdcard_reg_read(sdiodev,
  179. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  180. udelay(10);
  181. /* clear the initiator reject bit */
  182. regdata = brcmf_sdcard_reg_read(sdiodev,
  183. CORE_SB(ci->c_inf[idx].base, sbidlow), 4);
  184. if (regdata & SSB_IDLOW_INITIATOR) {
  185. regdata = brcmf_sdcard_reg_read(sdiodev,
  186. CORE_SB(ci->c_inf[idx].base, sbimstate), 4) &
  187. ~SSB_IMSTATE_REJECT;
  188. brcmf_sdcard_reg_write(sdiodev,
  189. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  190. regdata);
  191. }
  192. }
  193. /* leave reset and reject asserted */
  194. brcmf_sdcard_reg_write(sdiodev,
  195. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  196. (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  197. udelay(1);
  198. }
  199. static void
  200. brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
  201. struct chip_info *ci, u16 coreid)
  202. {
  203. u8 idx;
  204. u32 regdata;
  205. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  206. /* if core is already in reset, just return */
  207. regdata = brcmf_sdcard_reg_read(sdiodev,
  208. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  209. 4);
  210. if ((regdata & BCMA_RESET_CTL_RESET) != 0)
  211. return;
  212. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  213. 4, 0);
  214. regdata = brcmf_sdcard_reg_read(sdiodev,
  215. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  216. udelay(10);
  217. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  218. 4, BCMA_RESET_CTL_RESET);
  219. udelay(1);
  220. }
  221. static void
  222. brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
  223. struct chip_info *ci, u16 coreid)
  224. {
  225. u32 regdata;
  226. u8 idx;
  227. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  228. /*
  229. * Must do the disable sequence first to work for
  230. * arbitrary current core state.
  231. */
  232. brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
  233. /*
  234. * Now do the initialization sequence.
  235. * set reset while enabling the clock and
  236. * forcing them on throughout the core
  237. */
  238. brcmf_sdcard_reg_write(sdiodev,
  239. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  240. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
  241. regdata = brcmf_sdcard_reg_read(sdiodev,
  242. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  243. udelay(1);
  244. /* clear any serror */
  245. regdata = brcmf_sdcard_reg_read(sdiodev,
  246. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4);
  247. if (regdata & SSB_TMSHIGH_SERR)
  248. brcmf_sdcard_reg_write(sdiodev,
  249. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh), 4, 0);
  250. regdata = brcmf_sdcard_reg_read(sdiodev,
  251. CORE_SB(ci->c_inf[idx].base, sbimstate), 4);
  252. if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
  253. brcmf_sdcard_reg_write(sdiodev,
  254. CORE_SB(ci->c_inf[idx].base, sbimstate), 4,
  255. regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
  256. /* clear reset and allow it to propagate throughout the core */
  257. brcmf_sdcard_reg_write(sdiodev,
  258. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4,
  259. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
  260. regdata = brcmf_sdcard_reg_read(sdiodev,
  261. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  262. udelay(1);
  263. /* leave clock enabled */
  264. brcmf_sdcard_reg_write(sdiodev,
  265. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  266. 4, SSB_TMSLOW_CLOCK);
  267. regdata = brcmf_sdcard_reg_read(sdiodev,
  268. CORE_SB(ci->c_inf[idx].base, sbtmstatelow), 4);
  269. udelay(1);
  270. }
  271. static void
  272. brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
  273. struct chip_info *ci, u16 coreid)
  274. {
  275. u8 idx;
  276. u32 regdata;
  277. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  278. /* must disable first to work for arbitrary current core state */
  279. brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);
  280. /* now do initialization sequence */
  281. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  282. 4, BCMA_IOCTL_FGC | BCMA_IOCTL_CLK);
  283. regdata = brcmf_sdcard_reg_read(sdiodev,
  284. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  285. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  286. 4, 0);
  287. udelay(1);
  288. brcmf_sdcard_reg_write(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  289. 4, BCMA_IOCTL_CLK);
  290. regdata = brcmf_sdcard_reg_read(sdiodev,
  291. ci->c_inf[idx].wrapbase+BCMA_IOCTL, 4);
  292. udelay(1);
  293. }
  294. static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  295. struct chip_info *ci, u32 regs)
  296. {
  297. u32 regdata;
  298. /*
  299. * Get CC core rev
  300. * Chipid is assume to be at offset 0 from regs arg
  301. * For different chiptypes or old sdio hosts w/o chipcommon,
  302. * other ways of recognition should be added here.
  303. */
  304. ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
  305. ci->c_inf[0].base = regs;
  306. regdata = brcmf_sdcard_reg_read(sdiodev,
  307. CORE_CC_REG(ci->c_inf[0].base, chipid), 4);
  308. ci->chip = regdata & CID_ID_MASK;
  309. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  310. ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  311. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  312. /* Address of cores for new chips should be added here */
  313. switch (ci->chip) {
  314. case BCM4329_CHIP_ID:
  315. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  316. ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
  317. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  318. ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
  319. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  320. ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
  321. ci->ramsize = BCM4329_RAMSIZE;
  322. break;
  323. case BCM4330_CHIP_ID:
  324. ci->c_inf[0].wrapbase = 0x18100000;
  325. ci->c_inf[0].cib = 0x27004211;
  326. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  327. ci->c_inf[1].base = 0x18002000;
  328. ci->c_inf[1].wrapbase = 0x18102000;
  329. ci->c_inf[1].cib = 0x07004211;
  330. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  331. ci->c_inf[2].base = 0x18004000;
  332. ci->c_inf[2].wrapbase = 0x18104000;
  333. ci->c_inf[2].cib = 0x0d080401;
  334. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  335. ci->c_inf[3].base = 0x18003000;
  336. ci->c_inf[3].wrapbase = 0x18103000;
  337. ci->c_inf[3].cib = 0x03004211;
  338. ci->ramsize = 0x48000;
  339. break;
  340. default:
  341. brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
  342. return -ENODEV;
  343. }
  344. switch (ci->socitype) {
  345. case SOCI_SB:
  346. ci->iscoreup = brcmf_sdio_sb_iscoreup;
  347. ci->corerev = brcmf_sdio_sb_corerev;
  348. ci->coredisable = brcmf_sdio_sb_coredisable;
  349. ci->resetcore = brcmf_sdio_sb_resetcore;
  350. break;
  351. case SOCI_AI:
  352. ci->iscoreup = brcmf_sdio_ai_iscoreup;
  353. ci->corerev = brcmf_sdio_ai_corerev;
  354. ci->coredisable = brcmf_sdio_ai_coredisable;
  355. ci->resetcore = brcmf_sdio_ai_resetcore;
  356. break;
  357. default:
  358. brcmf_dbg(ERROR, "socitype %u not supported\n", ci->socitype);
  359. return -ENODEV;
  360. }
  361. return 0;
  362. }
  363. static int
  364. brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
  365. {
  366. int err = 0;
  367. u8 clkval, clkset;
  368. /* Try forcing SDIO core to do ALPAvail request only */
  369. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  370. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  371. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  372. if (err) {
  373. brcmf_dbg(ERROR, "error writing for HT off\n");
  374. return err;
  375. }
  376. /* If register supported, wait for ALPAvail and then force ALP */
  377. /* This may take up to 15 milliseconds */
  378. clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  379. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  380. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  381. brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  382. clkset, clkval);
  383. return -EACCES;
  384. }
  385. SPINWAIT(((clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  386. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  387. !SBSDIO_ALPAV(clkval)),
  388. PMU_MAX_TRANSITION_DLY);
  389. if (!SBSDIO_ALPAV(clkval)) {
  390. brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
  391. clkval);
  392. return -EBUSY;
  393. }
  394. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  395. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  396. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  397. udelay(65);
  398. /* Also, disable the extra SDIO pull-ups */
  399. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  400. SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  401. return 0;
  402. }
  403. static void
  404. brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
  405. struct chip_info *ci)
  406. {
  407. /* get chipcommon rev */
  408. ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
  409. /* get chipcommon capabilites */
  410. ci->c_inf[0].caps =
  411. brcmf_sdcard_reg_read(sdiodev,
  412. CORE_CC_REG(ci->c_inf[0].base, capabilities), 4);
  413. /* get pmu caps & rev */
  414. if (ci->c_inf[0].caps & CC_CAP_PMU) {
  415. ci->pmucaps = brcmf_sdcard_reg_read(sdiodev,
  416. CORE_CC_REG(ci->c_inf[0].base, pmucapabilities), 4);
  417. ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
  418. }
  419. ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
  420. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  421. ci->c_inf[0].rev, ci->pmurev,
  422. ci->c_inf[1].rev, ci->c_inf[1].id);
  423. /*
  424. * Make sure any on-chip ARM is off (in case strapping is wrong),
  425. * or downloaded code was already running.
  426. */
  427. ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
  428. }
  429. int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  430. struct chip_info **ci_ptr, u32 regs)
  431. {
  432. int ret;
  433. struct chip_info *ci;
  434. brcmf_dbg(TRACE, "Enter\n");
  435. /* alloc chip_info_t */
  436. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  437. if (!ci)
  438. return -ENOMEM;
  439. ret = brcmf_sdio_chip_buscoreprep(sdiodev);
  440. if (ret != 0)
  441. goto err;
  442. ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
  443. if (ret != 0)
  444. goto err;
  445. brcmf_sdio_chip_buscoresetup(sdiodev, ci);
  446. brcmf_sdcard_reg_write(sdiodev,
  447. CORE_CC_REG(ci->c_inf[0].base, gpiopullup), 4, 0);
  448. brcmf_sdcard_reg_write(sdiodev,
  449. CORE_CC_REG(ci->c_inf[0].base, gpiopulldown), 4, 0);
  450. *ci_ptr = ci;
  451. return 0;
  452. err:
  453. kfree(ci);
  454. return ret;
  455. }
  456. void
  457. brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
  458. {
  459. brcmf_dbg(TRACE, "Enter\n");
  460. kfree(*ci_ptr);
  461. *ci_ptr = NULL;
  462. }
  463. static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
  464. {
  465. const char *fmt;
  466. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  467. snprintf(buf, len, fmt, chipid);
  468. return buf;
  469. }
  470. void
  471. brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  472. struct chip_info *ci, u32 drivestrength)
  473. {
  474. struct sdiod_drive_str *str_tab = NULL;
  475. u32 str_mask = 0;
  476. u32 str_shift = 0;
  477. char chn[8];
  478. if (!(ci->c_inf[0].caps & CC_CAP_PMU))
  479. return;
  480. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  481. case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
  482. str_tab = (struct sdiod_drive_str *)&sdiod_drvstr_tab1_1v8;
  483. str_mask = 0x00003800;
  484. str_shift = 11;
  485. break;
  486. default:
  487. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  488. brcmf_sdio_chip_name(ci->chip, chn, 8),
  489. ci->chiprev, ci->pmurev);
  490. break;
  491. }
  492. if (str_tab != NULL) {
  493. u32 drivestrength_sel = 0;
  494. u32 cc_data_temp;
  495. int i;
  496. for (i = 0; str_tab[i].strength != 0; i++) {
  497. if (drivestrength >= str_tab[i].strength) {
  498. drivestrength_sel = str_tab[i].sel;
  499. break;
  500. }
  501. }
  502. brcmf_sdcard_reg_write(sdiodev,
  503. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  504. 4, 1);
  505. cc_data_temp = brcmf_sdcard_reg_read(sdiodev,
  506. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr), 4);
  507. cc_data_temp &= ~str_mask;
  508. drivestrength_sel <<= str_shift;
  509. cc_data_temp |= drivestrength_sel;
  510. brcmf_sdcard_reg_write(sdiodev,
  511. CORE_CC_REG(ci->c_inf[0].base, chipcontrol_addr),
  512. 4, cc_data_temp);
  513. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  514. drivestrength, cc_data_temp);
  515. }
  516. }