btcoex.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * Copyright (c) 2009-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/export.h>
  17. #include "hw.h"
  18. enum ath_bt_mode {
  19. ATH_BT_COEX_MODE_LEGACY, /* legacy rx_clear mode */
  20. ATH_BT_COEX_MODE_UNSLOTTED, /* untimed/unslotted mode */
  21. ATH_BT_COEX_MODE_SLOTTED, /* slotted mode */
  22. ATH_BT_COEX_MODE_DISABLED, /* coexistence disabled */
  23. };
  24. struct ath_btcoex_config {
  25. u8 bt_time_extend;
  26. bool bt_txstate_extend;
  27. bool bt_txframe_extend;
  28. enum ath_bt_mode bt_mode; /* coexistence mode */
  29. bool bt_quiet_collision;
  30. bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/
  31. u8 bt_priority_time;
  32. u8 bt_first_slot_time;
  33. bool bt_hold_rx_clear;
  34. };
  35. static const u32 ar9003_wlan_weights[ATH_BTCOEX_STOMP_MAX]
  36. [AR9300_NUM_WLAN_WEIGHTS] = {
  37. { 0xfffffff0, 0xfffffff0, 0xfffffff0, 0xfffffff0 }, /* STOMP_ALL */
  38. { 0x88888880, 0x88888880, 0x88888880, 0x88888880 }, /* STOMP_LOW */
  39. { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* STOMP_NONE */
  40. };
  41. static const u32 ar9462_wlan_weights[ATH_BTCOEX_STOMP_MAX]
  42. [AR9300_NUM_WLAN_WEIGHTS] = {
  43. { 0x01017d01, 0x41414101, 0x41414101, 0x41414141 }, /* STOMP_ALL */
  44. { 0x01017d01, 0x3b3b3b01, 0x3b3b3b01, 0x3b3b3b3b }, /* STOMP_LOW */
  45. { 0x01017d01, 0x01010101, 0x01010101, 0x01010101 }, /* STOMP_NONE */
  46. { 0x01017d01, 0x013b0101, 0x3b3b0101, 0x3b3b013b }, /* STOMP_LOW_FTP */
  47. };
  48. void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum)
  49. {
  50. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  51. const struct ath_btcoex_config ath_bt_config = {
  52. .bt_time_extend = 0,
  53. .bt_txstate_extend = true,
  54. .bt_txframe_extend = true,
  55. .bt_mode = ATH_BT_COEX_MODE_SLOTTED,
  56. .bt_quiet_collision = true,
  57. .bt_rxclear_polarity = true,
  58. .bt_priority_time = 2,
  59. .bt_first_slot_time = 5,
  60. .bt_hold_rx_clear = true,
  61. };
  62. u32 i, idx;
  63. bool rxclear_polarity = ath_bt_config.bt_rxclear_polarity;
  64. if (AR_SREV_9300_20_OR_LATER(ah))
  65. rxclear_polarity = !ath_bt_config.bt_rxclear_polarity;
  66. btcoex_hw->bt_coex_mode =
  67. (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) |
  68. SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) |
  69. SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) |
  70. SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) |
  71. SM(ath_bt_config.bt_mode, AR_BT_MODE) |
  72. SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) |
  73. SM(rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) |
  74. SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) |
  75. SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) |
  76. SM(qnum, AR_BT_QCU_THRESH);
  77. btcoex_hw->bt_coex_mode2 =
  78. SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) |
  79. SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) |
  80. AR_BT_DISABLE_BT_ANT;
  81. for (i = 0; i < 32; i++) {
  82. idx = (debruijn32 << i) >> 27;
  83. ah->hw_gen_timers.gen_timer_index[idx] = i;
  84. }
  85. }
  86. EXPORT_SYMBOL(ath9k_hw_init_btcoex_hw);
  87. void ath9k_hw_btcoex_init_scheme(struct ath_hw *ah)
  88. {
  89. struct ath_common *common = ath9k_hw_common(ah);
  90. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  91. /*
  92. * Check if BTCOEX is globally disabled.
  93. */
  94. if (!common->btcoex_enabled) {
  95. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  96. return;
  97. }
  98. if (AR_SREV_9462(ah)) {
  99. btcoex_hw->scheme = ATH_BTCOEX_CFG_MCI;
  100. } else if (AR_SREV_9300_20_OR_LATER(ah)) {
  101. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  102. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
  103. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
  104. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
  105. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  106. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
  107. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;
  108. if (AR_SREV_9285(ah)) {
  109. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  110. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9285;
  111. } else {
  112. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  113. }
  114. }
  115. }
  116. EXPORT_SYMBOL(ath9k_hw_btcoex_init_scheme);
  117. void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah)
  118. {
  119. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  120. /* connect bt_active to baseband */
  121. REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  122. (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
  123. AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
  124. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  125. AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
  126. /* Set input mux for bt_active to gpio pin */
  127. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  128. AR_GPIO_INPUT_MUX1_BT_ACTIVE,
  129. btcoex_hw->btactive_gpio);
  130. /* Configure the desired gpio port for input */
  131. ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
  132. }
  133. EXPORT_SYMBOL(ath9k_hw_btcoex_init_2wire);
  134. void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah)
  135. {
  136. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  137. /* btcoex 3-wire */
  138. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  139. (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB |
  140. AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB));
  141. /* Set input mux for bt_prority_async and
  142. * bt_active_async to GPIO pins */
  143. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  144. AR_GPIO_INPUT_MUX1_BT_ACTIVE,
  145. btcoex_hw->btactive_gpio);
  146. REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
  147. AR_GPIO_INPUT_MUX1_BT_PRIORITY,
  148. btcoex_hw->btpriority_gpio);
  149. /* Configure the desired GPIO ports for input */
  150. ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
  151. ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio);
  152. }
  153. EXPORT_SYMBOL(ath9k_hw_btcoex_init_3wire);
  154. void ath9k_hw_btcoex_init_mci(struct ath_hw *ah)
  155. {
  156. ah->btcoex_hw.mci.ready = false;
  157. ah->btcoex_hw.mci.bt_state = 0;
  158. ah->btcoex_hw.mci.bt_ver_major = 3;
  159. ah->btcoex_hw.mci.bt_ver_minor = 0;
  160. ah->btcoex_hw.mci.bt_version_known = false;
  161. ah->btcoex_hw.mci.update_2g5g = true;
  162. ah->btcoex_hw.mci.is_2g = true;
  163. ah->btcoex_hw.mci.wlan_channels_update = false;
  164. ah->btcoex_hw.mci.wlan_channels[0] = 0x00000000;
  165. ah->btcoex_hw.mci.wlan_channels[1] = 0xffffffff;
  166. ah->btcoex_hw.mci.wlan_channels[2] = 0xffffffff;
  167. ah->btcoex_hw.mci.wlan_channels[3] = 0x7fffffff;
  168. ah->btcoex_hw.mci.query_bt = true;
  169. ah->btcoex_hw.mci.unhalt_bt_gpm = true;
  170. ah->btcoex_hw.mci.halted_bt_gpm = false;
  171. ah->btcoex_hw.mci.need_flush_btinfo = false;
  172. ah->btcoex_hw.mci.wlan_cal_seq = 0;
  173. ah->btcoex_hw.mci.wlan_cal_done = 0;
  174. ah->btcoex_hw.mci.config = 0x2201;
  175. }
  176. EXPORT_SYMBOL(ath9k_hw_btcoex_init_mci);
  177. static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah)
  178. {
  179. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  180. /* Configure the desired GPIO port for TX_FRAME output */
  181. ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
  182. AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
  183. }
  184. void ath9k_hw_btcoex_set_weight(struct ath_hw *ah,
  185. u32 bt_weight,
  186. u32 wlan_weight)
  187. {
  188. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  189. btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) |
  190. SM(wlan_weight, AR_BTCOEX_WL_WGHT);
  191. }
  192. EXPORT_SYMBOL(ath9k_hw_btcoex_set_weight);
  193. static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah)
  194. {
  195. struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
  196. u32 val;
  197. int i;
  198. /*
  199. * Program coex mode and weight registers to
  200. * enable coex 3-wire
  201. */
  202. REG_WRITE(ah, AR_BT_COEX_MODE, btcoex->bt_coex_mode);
  203. REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex->bt_coex_mode2);
  204. if (AR_SREV_9300_20_OR_LATER(ah)) {
  205. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, btcoex->wlan_weight[0]);
  206. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, btcoex->wlan_weight[1]);
  207. for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
  208. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS(i),
  209. btcoex->bt_weight[i]);
  210. } else
  211. REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex->bt_coex_weights);
  212. if (AR_SREV_9271(ah)) {
  213. val = REG_READ(ah, 0x50040);
  214. val &= 0xFFFFFEFF;
  215. REG_WRITE(ah, 0x50040, val);
  216. }
  217. REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
  218. REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
  219. ath9k_hw_cfg_output(ah, btcoex->wlanactive_gpio,
  220. AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL);
  221. }
  222. static void ath9k_hw_btcoex_enable_mci(struct ath_hw *ah)
  223. {
  224. struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
  225. int i;
  226. for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
  227. REG_WRITE(ah, AR_MCI_COEX_WL_WEIGHTS(i),
  228. btcoex->wlan_weight[i]);
  229. REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
  230. btcoex->enabled = true;
  231. }
  232. void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  233. {
  234. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  235. switch (ath9k_hw_get_btcoex_scheme(ah)) {
  236. case ATH_BTCOEX_CFG_NONE:
  237. return;
  238. case ATH_BTCOEX_CFG_2WIRE:
  239. ath9k_hw_btcoex_enable_2wire(ah);
  240. break;
  241. case ATH_BTCOEX_CFG_3WIRE:
  242. ath9k_hw_btcoex_enable_3wire(ah);
  243. break;
  244. case ATH_BTCOEX_CFG_MCI:
  245. ath9k_hw_btcoex_enable_mci(ah);
  246. return;
  247. }
  248. REG_RMW(ah, AR_GPIO_PDPU,
  249. (0x2 << (btcoex_hw->btactive_gpio * 2)),
  250. (0x3 << (btcoex_hw->btactive_gpio * 2)));
  251. ah->btcoex_hw.enabled = true;
  252. }
  253. EXPORT_SYMBOL(ath9k_hw_btcoex_enable);
  254. void ath9k_hw_btcoex_disable(struct ath_hw *ah)
  255. {
  256. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  257. int i;
  258. btcoex_hw->enabled = false;
  259. if (btcoex_hw->scheme == ATH_BTCOEX_CFG_MCI) {
  260. ath9k_hw_btcoex_bt_stomp(ah, ATH_BTCOEX_STOMP_NONE);
  261. for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
  262. REG_WRITE(ah, AR_MCI_COEX_WL_WEIGHTS(i),
  263. btcoex_hw->wlan_weight[i]);
  264. }
  265. ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0);
  266. ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
  267. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  268. if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) {
  269. REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE);
  270. REG_WRITE(ah, AR_BT_COEX_MODE2, 0);
  271. if (AR_SREV_9300_20_OR_LATER(ah)) {
  272. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, 0);
  273. REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, 0);
  274. for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++)
  275. REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS(i), 0);
  276. } else
  277. REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0);
  278. }
  279. }
  280. EXPORT_SYMBOL(ath9k_hw_btcoex_disable);
  281. static void ar9003_btcoex_bt_stomp(struct ath_hw *ah,
  282. enum ath_stomp_type stomp_type)
  283. {
  284. struct ath_btcoex_hw *btcoex = &ah->btcoex_hw;
  285. const u32 *weight = AR_SREV_9462(ah) ? ar9003_wlan_weights[stomp_type] :
  286. ar9462_wlan_weights[stomp_type];
  287. int i;
  288. for (i = 0; i < AR9300_NUM_WLAN_WEIGHTS; i++) {
  289. btcoex->bt_weight[i] = AR9300_BT_WGHT;
  290. btcoex->wlan_weight[i] = weight[i];
  291. }
  292. }
  293. /*
  294. * Configures appropriate weight based on stomp type.
  295. */
  296. void ath9k_hw_btcoex_bt_stomp(struct ath_hw *ah,
  297. enum ath_stomp_type stomp_type)
  298. {
  299. if (AR_SREV_9300_20_OR_LATER(ah)) {
  300. ar9003_btcoex_bt_stomp(ah, stomp_type);
  301. return;
  302. }
  303. switch (stomp_type) {
  304. case ATH_BTCOEX_STOMP_ALL:
  305. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  306. AR_STOMP_ALL_WLAN_WGHT);
  307. break;
  308. case ATH_BTCOEX_STOMP_LOW:
  309. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  310. AR_STOMP_LOW_WLAN_WGHT);
  311. break;
  312. case ATH_BTCOEX_STOMP_NONE:
  313. ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
  314. AR_STOMP_NONE_WLAN_WGHT);
  315. break;
  316. default:
  317. ath_dbg(ath9k_hw_common(ah), BTCOEX, "Invalid Stomptype\n");
  318. break;
  319. }
  320. }
  321. EXPORT_SYMBOL(ath9k_hw_btcoex_bt_stomp);