ar9003_mac.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/export.h>
  17. #include "hw.h"
  18. #include "ar9003_mac.h"
  19. #include "ar9003_mci.h"
  20. static void ar9003_hw_rx_enable(struct ath_hw *hw)
  21. {
  22. REG_WRITE(hw, AR_CR, 0);
  23. }
  24. static void
  25. ar9003_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
  26. {
  27. struct ar9003_txc *ads = ds;
  28. int checksum = 0;
  29. u32 val, ctl12, ctl17;
  30. u8 desc_len;
  31. desc_len = (AR_SREV_9462(ah) ? 0x18 : 0x17);
  32. val = (ATHEROS_VENDOR_ID << AR_DescId_S) |
  33. (1 << AR_TxRxDesc_S) |
  34. (1 << AR_CtrlStat_S) |
  35. (i->qcu << AR_TxQcuNum_S) | desc_len;
  36. checksum += val;
  37. ACCESS_ONCE(ads->info) = val;
  38. checksum += i->link;
  39. ACCESS_ONCE(ads->link) = i->link;
  40. checksum += i->buf_addr[0];
  41. ACCESS_ONCE(ads->data0) = i->buf_addr[0];
  42. checksum += i->buf_addr[1];
  43. ACCESS_ONCE(ads->data1) = i->buf_addr[1];
  44. checksum += i->buf_addr[2];
  45. ACCESS_ONCE(ads->data2) = i->buf_addr[2];
  46. checksum += i->buf_addr[3];
  47. ACCESS_ONCE(ads->data3) = i->buf_addr[3];
  48. checksum += (val = (i->buf_len[0] << AR_BufLen_S) & AR_BufLen);
  49. ACCESS_ONCE(ads->ctl3) = val;
  50. checksum += (val = (i->buf_len[1] << AR_BufLen_S) & AR_BufLen);
  51. ACCESS_ONCE(ads->ctl5) = val;
  52. checksum += (val = (i->buf_len[2] << AR_BufLen_S) & AR_BufLen);
  53. ACCESS_ONCE(ads->ctl7) = val;
  54. checksum += (val = (i->buf_len[3] << AR_BufLen_S) & AR_BufLen);
  55. ACCESS_ONCE(ads->ctl9) = val;
  56. checksum = (u16) (((checksum & 0xffff) + (checksum >> 16)) & 0xffff);
  57. ACCESS_ONCE(ads->ctl10) = checksum;
  58. if (i->is_first || i->is_last) {
  59. ACCESS_ONCE(ads->ctl13) = set11nTries(i->rates, 0)
  60. | set11nTries(i->rates, 1)
  61. | set11nTries(i->rates, 2)
  62. | set11nTries(i->rates, 3)
  63. | (i->dur_update ? AR_DurUpdateEna : 0)
  64. | SM(0, AR_BurstDur);
  65. ACCESS_ONCE(ads->ctl14) = set11nRate(i->rates, 0)
  66. | set11nRate(i->rates, 1)
  67. | set11nRate(i->rates, 2)
  68. | set11nRate(i->rates, 3);
  69. } else {
  70. ACCESS_ONCE(ads->ctl13) = 0;
  71. ACCESS_ONCE(ads->ctl14) = 0;
  72. }
  73. ads->ctl20 = 0;
  74. ads->ctl21 = 0;
  75. ads->ctl22 = 0;
  76. ads->ctl23 = 0;
  77. ctl17 = SM(i->keytype, AR_EncrType);
  78. if (!i->is_first) {
  79. ACCESS_ONCE(ads->ctl11) = 0;
  80. ACCESS_ONCE(ads->ctl12) = i->is_last ? 0 : AR_TxMore;
  81. ACCESS_ONCE(ads->ctl15) = 0;
  82. ACCESS_ONCE(ads->ctl16) = 0;
  83. ACCESS_ONCE(ads->ctl17) = ctl17;
  84. ACCESS_ONCE(ads->ctl18) = 0;
  85. ACCESS_ONCE(ads->ctl19) = 0;
  86. return;
  87. }
  88. ACCESS_ONCE(ads->ctl11) = (i->pkt_len & AR_FrameLen)
  89. | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
  90. | SM(i->txpower, AR_XmitPower)
  91. | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
  92. | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
  93. | (i->flags & ATH9K_TXDESC_LOWRXCHAIN ? AR_LowRxChain : 0)
  94. | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
  95. | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
  96. (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0));
  97. ctl12 = (i->keyix != ATH9K_TXKEYIX_INVALID ?
  98. SM(i->keyix, AR_DestIdx) : 0)
  99. | SM(i->type, AR_FrameType)
  100. | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
  101. | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
  102. | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
  103. ctl17 |= (i->flags & ATH9K_TXDESC_LDPC ? AR_LDPC : 0);
  104. switch (i->aggr) {
  105. case AGGR_BUF_FIRST:
  106. ctl17 |= SM(i->aggr_len, AR_AggrLen);
  107. /* fall through */
  108. case AGGR_BUF_MIDDLE:
  109. ctl12 |= AR_IsAggr | AR_MoreAggr;
  110. ctl17 |= SM(i->ndelim, AR_PadDelim);
  111. break;
  112. case AGGR_BUF_LAST:
  113. ctl12 |= AR_IsAggr;
  114. break;
  115. case AGGR_BUF_NONE:
  116. break;
  117. }
  118. val = (i->flags & ATH9K_TXDESC_PAPRD) >> ATH9K_TXDESC_PAPRD_S;
  119. ctl12 |= SM(val, AR_PAPRDChainMask);
  120. ACCESS_ONCE(ads->ctl12) = ctl12;
  121. ACCESS_ONCE(ads->ctl17) = ctl17;
  122. ACCESS_ONCE(ads->ctl15) = set11nPktDurRTSCTS(i->rates, 0)
  123. | set11nPktDurRTSCTS(i->rates, 1);
  124. ACCESS_ONCE(ads->ctl16) = set11nPktDurRTSCTS(i->rates, 2)
  125. | set11nPktDurRTSCTS(i->rates, 3);
  126. ACCESS_ONCE(ads->ctl18) = set11nRateFlags(i->rates, 0)
  127. | set11nRateFlags(i->rates, 1)
  128. | set11nRateFlags(i->rates, 2)
  129. | set11nRateFlags(i->rates, 3)
  130. | SM(i->rtscts_rate, AR_RTSCTSRate);
  131. ACCESS_ONCE(ads->ctl19) = AR_Not_Sounding;
  132. }
  133. static u16 ar9003_calc_ptr_chksum(struct ar9003_txc *ads)
  134. {
  135. int checksum;
  136. checksum = ads->info + ads->link
  137. + ads->data0 + ads->ctl3
  138. + ads->data1 + ads->ctl5
  139. + ads->data2 + ads->ctl7
  140. + ads->data3 + ads->ctl9;
  141. return ((checksum & 0xffff) + (checksum >> 16)) & AR_TxPtrChkSum;
  142. }
  143. static void ar9003_hw_set_desc_link(void *ds, u32 ds_link)
  144. {
  145. struct ar9003_txc *ads = ds;
  146. ads->link = ds_link;
  147. ads->ctl10 &= ~AR_TxPtrChkSum;
  148. ads->ctl10 |= ar9003_calc_ptr_chksum(ads);
  149. }
  150. static bool ar9003_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
  151. {
  152. u32 isr = 0;
  153. u32 mask2 = 0;
  154. struct ath9k_hw_capabilities *pCap = &ah->caps;
  155. struct ath_common *common = ath9k_hw_common(ah);
  156. u32 sync_cause = 0, async_cause;
  157. async_cause = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
  158. if (async_cause & (AR_INTR_MAC_IRQ | AR_INTR_ASYNC_MASK_MCI)) {
  159. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  160. == AR_RTC_STATUS_ON)
  161. isr = REG_READ(ah, AR_ISR);
  162. }
  163. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) & AR_INTR_SYNC_DEFAULT;
  164. *masked = 0;
  165. if (!isr && !sync_cause && !async_cause)
  166. return false;
  167. if (isr) {
  168. if (isr & AR_ISR_BCNMISC) {
  169. u32 isr2;
  170. isr2 = REG_READ(ah, AR_ISR_S2);
  171. mask2 |= ((isr2 & AR_ISR_S2_TIM) >>
  172. MAP_ISR_S2_TIM);
  173. mask2 |= ((isr2 & AR_ISR_S2_DTIM) >>
  174. MAP_ISR_S2_DTIM);
  175. mask2 |= ((isr2 & AR_ISR_S2_DTIMSYNC) >>
  176. MAP_ISR_S2_DTIMSYNC);
  177. mask2 |= ((isr2 & AR_ISR_S2_CABEND) >>
  178. MAP_ISR_S2_CABEND);
  179. mask2 |= ((isr2 & AR_ISR_S2_GTT) <<
  180. MAP_ISR_S2_GTT);
  181. mask2 |= ((isr2 & AR_ISR_S2_CST) <<
  182. MAP_ISR_S2_CST);
  183. mask2 |= ((isr2 & AR_ISR_S2_TSFOOR) >>
  184. MAP_ISR_S2_TSFOOR);
  185. mask2 |= ((isr2 & AR_ISR_S2_BB_WATCHDOG) >>
  186. MAP_ISR_S2_BB_WATCHDOG);
  187. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  188. REG_WRITE(ah, AR_ISR_S2, isr2);
  189. isr &= ~AR_ISR_BCNMISC;
  190. }
  191. }
  192. if ((pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED))
  193. isr = REG_READ(ah, AR_ISR_RAC);
  194. if (isr == 0xffffffff) {
  195. *masked = 0;
  196. return false;
  197. }
  198. *masked = isr & ATH9K_INT_COMMON;
  199. if (ah->config.rx_intr_mitigation)
  200. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  201. *masked |= ATH9K_INT_RXLP;
  202. if (ah->config.tx_intr_mitigation)
  203. if (isr & (AR_ISR_TXMINTR | AR_ISR_TXINTM))
  204. *masked |= ATH9K_INT_TX;
  205. if (isr & (AR_ISR_LP_RXOK | AR_ISR_RXERR))
  206. *masked |= ATH9K_INT_RXLP;
  207. if (isr & AR_ISR_HP_RXOK)
  208. *masked |= ATH9K_INT_RXHP;
  209. if (isr & (AR_ISR_TXOK | AR_ISR_TXERR | AR_ISR_TXEOL)) {
  210. *masked |= ATH9K_INT_TX;
  211. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  212. u32 s0, s1;
  213. s0 = REG_READ(ah, AR_ISR_S0);
  214. REG_WRITE(ah, AR_ISR_S0, s0);
  215. s1 = REG_READ(ah, AR_ISR_S1);
  216. REG_WRITE(ah, AR_ISR_S1, s1);
  217. isr &= ~(AR_ISR_TXOK | AR_ISR_TXERR |
  218. AR_ISR_TXEOL);
  219. }
  220. }
  221. if (isr & AR_ISR_GENTMR) {
  222. u32 s5;
  223. if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
  224. s5 = REG_READ(ah, AR_ISR_S5_S);
  225. else
  226. s5 = REG_READ(ah, AR_ISR_S5);
  227. ah->intr_gen_timer_trigger =
  228. MS(s5, AR_ISR_S5_GENTIMER_TRIG);
  229. ah->intr_gen_timer_thresh =
  230. MS(s5, AR_ISR_S5_GENTIMER_THRESH);
  231. if (ah->intr_gen_timer_trigger)
  232. *masked |= ATH9K_INT_GENTIMER;
  233. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  234. REG_WRITE(ah, AR_ISR_S5, s5);
  235. isr &= ~AR_ISR_GENTMR;
  236. }
  237. }
  238. *masked |= mask2;
  239. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  240. REG_WRITE(ah, AR_ISR, isr);
  241. (void) REG_READ(ah, AR_ISR);
  242. }
  243. if (*masked & ATH9K_INT_BB_WATCHDOG)
  244. ar9003_hw_bb_watchdog_read(ah);
  245. }
  246. if (async_cause & AR_INTR_ASYNC_MASK_MCI)
  247. ar9003_mci_get_isr(ah, masked);
  248. if (sync_cause) {
  249. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  250. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  251. REG_WRITE(ah, AR_RC, 0);
  252. *masked |= ATH9K_INT_FATAL;
  253. }
  254. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
  255. ath_dbg(common, INTERRUPT,
  256. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  257. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  258. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  259. }
  260. return true;
  261. }
  262. static int ar9003_hw_proc_txdesc(struct ath_hw *ah, void *ds,
  263. struct ath_tx_status *ts)
  264. {
  265. struct ar9003_txs *ads;
  266. u32 status;
  267. ads = &ah->ts_ring[ah->ts_tail];
  268. status = ACCESS_ONCE(ads->status8);
  269. if ((status & AR_TxDone) == 0)
  270. return -EINPROGRESS;
  271. ah->ts_tail = (ah->ts_tail + 1) % ah->ts_size;
  272. if ((MS(ads->ds_info, AR_DescId) != ATHEROS_VENDOR_ID) ||
  273. (MS(ads->ds_info, AR_TxRxDesc) != 1)) {
  274. ath_dbg(ath9k_hw_common(ah), XMIT,
  275. "Tx Descriptor error %x\n", ads->ds_info);
  276. memset(ads, 0, sizeof(*ads));
  277. return -EIO;
  278. }
  279. ts->ts_rateindex = MS(status, AR_FinalTxIdx);
  280. ts->ts_seqnum = MS(status, AR_SeqNum);
  281. ts->tid = MS(status, AR_TxTid);
  282. ts->qid = MS(ads->ds_info, AR_TxQcuNum);
  283. ts->desc_id = MS(ads->status1, AR_TxDescId);
  284. ts->ts_tstamp = ads->status4;
  285. ts->ts_status = 0;
  286. ts->ts_flags = 0;
  287. if (status & AR_TxOpExceeded)
  288. ts->ts_status |= ATH9K_TXERR_XTXOP;
  289. status = ACCESS_ONCE(ads->status2);
  290. ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
  291. ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
  292. ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
  293. if (status & AR_TxBaStatus) {
  294. ts->ts_flags |= ATH9K_TX_BA;
  295. ts->ba_low = ads->status5;
  296. ts->ba_high = ads->status6;
  297. }
  298. status = ACCESS_ONCE(ads->status3);
  299. if (status & AR_ExcessiveRetries)
  300. ts->ts_status |= ATH9K_TXERR_XRETRY;
  301. if (status & AR_Filtered)
  302. ts->ts_status |= ATH9K_TXERR_FILT;
  303. if (status & AR_FIFOUnderrun) {
  304. ts->ts_status |= ATH9K_TXERR_FIFO;
  305. ath9k_hw_updatetxtriglevel(ah, true);
  306. }
  307. if (status & AR_TxTimerExpired)
  308. ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
  309. if (status & AR_DescCfgErr)
  310. ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
  311. if (status & AR_TxDataUnderrun) {
  312. ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
  313. ath9k_hw_updatetxtriglevel(ah, true);
  314. }
  315. if (status & AR_TxDelimUnderrun) {
  316. ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
  317. ath9k_hw_updatetxtriglevel(ah, true);
  318. }
  319. ts->ts_shortretry = MS(status, AR_RTSFailCnt);
  320. ts->ts_longretry = MS(status, AR_DataFailCnt);
  321. ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
  322. status = ACCESS_ONCE(ads->status7);
  323. ts->ts_rssi = MS(status, AR_TxRSSICombined);
  324. ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
  325. ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
  326. ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
  327. memset(ads, 0, sizeof(*ads));
  328. return 0;
  329. }
  330. void ar9003_hw_attach_mac_ops(struct ath_hw *hw)
  331. {
  332. struct ath_hw_ops *ops = ath9k_hw_ops(hw);
  333. ops->rx_enable = ar9003_hw_rx_enable;
  334. ops->set_desc_link = ar9003_hw_set_desc_link;
  335. ops->get_isr = ar9003_hw_get_isr;
  336. ops->set_txdesc = ar9003_set_txdesc;
  337. ops->proc_txdesc = ar9003_hw_proc_txdesc;
  338. }
  339. void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size)
  340. {
  341. REG_WRITE(ah, AR_DATABUF_SIZE, buf_size & AR_DATABUF_SIZE_MASK);
  342. }
  343. EXPORT_SYMBOL(ath9k_hw_set_rx_bufsize);
  344. void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
  345. enum ath9k_rx_qtype qtype)
  346. {
  347. if (qtype == ATH9K_RX_QUEUE_HP)
  348. REG_WRITE(ah, AR_HP_RXDP, rxdp);
  349. else
  350. REG_WRITE(ah, AR_LP_RXDP, rxdp);
  351. }
  352. EXPORT_SYMBOL(ath9k_hw_addrxbuf_edma);
  353. int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah, struct ath_rx_status *rxs,
  354. void *buf_addr)
  355. {
  356. struct ar9003_rxs *rxsp = (struct ar9003_rxs *) buf_addr;
  357. unsigned int phyerr;
  358. if ((rxsp->status11 & AR_RxDone) == 0)
  359. return -EINPROGRESS;
  360. if (MS(rxsp->ds_info, AR_DescId) != 0x168c)
  361. return -EINVAL;
  362. if ((rxsp->ds_info & (AR_TxRxDesc | AR_CtrlStat)) != 0)
  363. return -EINPROGRESS;
  364. rxs->rs_status = 0;
  365. rxs->rs_flags = 0;
  366. rxs->rs_datalen = rxsp->status2 & AR_DataLen;
  367. rxs->rs_tstamp = rxsp->status3;
  368. /* XXX: Keycache */
  369. rxs->rs_rssi = MS(rxsp->status5, AR_RxRSSICombined);
  370. rxs->rs_rssi_ctl0 = MS(rxsp->status1, AR_RxRSSIAnt00);
  371. rxs->rs_rssi_ctl1 = MS(rxsp->status1, AR_RxRSSIAnt01);
  372. rxs->rs_rssi_ctl2 = MS(rxsp->status1, AR_RxRSSIAnt02);
  373. rxs->rs_rssi_ext0 = MS(rxsp->status5, AR_RxRSSIAnt10);
  374. rxs->rs_rssi_ext1 = MS(rxsp->status5, AR_RxRSSIAnt11);
  375. rxs->rs_rssi_ext2 = MS(rxsp->status5, AR_RxRSSIAnt12);
  376. if (rxsp->status11 & AR_RxKeyIdxValid)
  377. rxs->rs_keyix = MS(rxsp->status11, AR_KeyIdx);
  378. else
  379. rxs->rs_keyix = ATH9K_RXKEYIX_INVALID;
  380. rxs->rs_rate = MS(rxsp->status1, AR_RxRate);
  381. rxs->rs_more = (rxsp->status2 & AR_RxMore) ? 1 : 0;
  382. rxs->rs_isaggr = (rxsp->status11 & AR_RxAggr) ? 1 : 0;
  383. rxs->rs_moreaggr = (rxsp->status11 & AR_RxMoreAggr) ? 1 : 0;
  384. rxs->rs_antenna = (MS(rxsp->status4, AR_RxAntenna) & 0x7);
  385. rxs->rs_flags = (rxsp->status4 & AR_GI) ? ATH9K_RX_GI : 0;
  386. rxs->rs_flags |= (rxsp->status4 & AR_2040) ? ATH9K_RX_2040 : 0;
  387. rxs->evm0 = rxsp->status6;
  388. rxs->evm1 = rxsp->status7;
  389. rxs->evm2 = rxsp->status8;
  390. rxs->evm3 = rxsp->status9;
  391. rxs->evm4 = (rxsp->status10 & 0xffff);
  392. if (rxsp->status11 & AR_PreDelimCRCErr)
  393. rxs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
  394. if (rxsp->status11 & AR_PostDelimCRCErr)
  395. rxs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
  396. if (rxsp->status11 & AR_DecryptBusyErr)
  397. rxs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
  398. if ((rxsp->status11 & AR_RxFrameOK) == 0) {
  399. /*
  400. * AR_CRCErr will bet set to true if we're on the last
  401. * subframe and the AR_PostDelimCRCErr is caught.
  402. * In a way this also gives us a guarantee that when
  403. * (!(AR_CRCErr) && (AR_PostDelimCRCErr)) we cannot
  404. * possibly be reviewing the last subframe. AR_CRCErr
  405. * is the CRC of the actual data.
  406. */
  407. if (rxsp->status11 & AR_CRCErr)
  408. rxs->rs_status |= ATH9K_RXERR_CRC;
  409. else if (rxsp->status11 & AR_DecryptCRCErr)
  410. rxs->rs_status |= ATH9K_RXERR_DECRYPT;
  411. else if (rxsp->status11 & AR_MichaelErr)
  412. rxs->rs_status |= ATH9K_RXERR_MIC;
  413. if (rxsp->status11 & AR_PHYErr) {
  414. phyerr = MS(rxsp->status11, AR_PHYErrCode);
  415. /*
  416. * If we reach a point here where AR_PostDelimCRCErr is
  417. * true it implies we're *not* on the last subframe. In
  418. * in that case that we know already that the CRC of
  419. * the frame was OK, and MAC would send an ACK for that
  420. * subframe, even if we did get a phy error of type
  421. * ATH9K_PHYERR_OFDM_RESTART. This is only applicable
  422. * to frame that are prior to the last subframe.
  423. * The AR_PostDelimCRCErr is the CRC for the MPDU
  424. * delimiter, which contains the 4 reserved bits,
  425. * the MPDU length (12 bits), and follows the MPDU
  426. * delimiter for an A-MPDU subframe (0x4E = 'N' ASCII).
  427. */
  428. if ((phyerr == ATH9K_PHYERR_OFDM_RESTART) &&
  429. (rxsp->status11 & AR_PostDelimCRCErr)) {
  430. rxs->rs_phyerr = 0;
  431. } else {
  432. rxs->rs_status |= ATH9K_RXERR_PHY;
  433. rxs->rs_phyerr = phyerr;
  434. }
  435. };
  436. }
  437. if (rxsp->status11 & AR_KeyMiss)
  438. rxs->rs_status |= ATH9K_RXERR_KEYMISS;
  439. return 0;
  440. }
  441. EXPORT_SYMBOL(ath9k_hw_process_rxdesc_edma);
  442. void ath9k_hw_reset_txstatus_ring(struct ath_hw *ah)
  443. {
  444. ah->ts_tail = 0;
  445. memset((void *) ah->ts_ring, 0,
  446. ah->ts_size * sizeof(struct ar9003_txs));
  447. ath_dbg(ath9k_hw_common(ah), XMIT,
  448. "TS Start 0x%x End 0x%x Virt %p, Size %d\n",
  449. ah->ts_paddr_start, ah->ts_paddr_end,
  450. ah->ts_ring, ah->ts_size);
  451. REG_WRITE(ah, AR_Q_STATUS_RING_START, ah->ts_paddr_start);
  452. REG_WRITE(ah, AR_Q_STATUS_RING_END, ah->ts_paddr_end);
  453. }
  454. void ath9k_hw_setup_statusring(struct ath_hw *ah, void *ts_start,
  455. u32 ts_paddr_start,
  456. u16 size)
  457. {
  458. ah->ts_paddr_start = ts_paddr_start;
  459. ah->ts_paddr_end = ts_paddr_start + (size * sizeof(struct ar9003_txs));
  460. ah->ts_size = size;
  461. ah->ts_ring = (struct ar9003_txs *) ts_start;
  462. ath9k_hw_reset_txstatus_ring(ah);
  463. }
  464. EXPORT_SYMBOL(ath9k_hw_setup_statusring);