tg3.c 418 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 123
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "March 21, 2012"
  83. #define RESET_KIND_SHUTDOWN 0
  84. #define RESET_KIND_INIT 1
  85. #define RESET_KIND_SUSPEND 2
  86. #define TG3_DEF_RX_MODE 0
  87. #define TG3_DEF_TX_MODE 0
  88. #define TG3_DEF_MSG_ENABLE \
  89. (NETIF_MSG_DRV | \
  90. NETIF_MSG_PROBE | \
  91. NETIF_MSG_LINK | \
  92. NETIF_MSG_TIMER | \
  93. NETIF_MSG_IFDOWN | \
  94. NETIF_MSG_IFUP | \
  95. NETIF_MSG_RX_ERR | \
  96. NETIF_MSG_TX_ERR)
  97. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  98. /* length of time before we decide the hardware is borked,
  99. * and dev->tx_timeout() should be called to fix the problem
  100. */
  101. #define TG3_TX_TIMEOUT (5 * HZ)
  102. /* hardware minimum and maximum for a single frame's data payload */
  103. #define TG3_MIN_MTU 60
  104. #define TG3_MAX_MTU(tp) \
  105. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  106. /* These numbers seem to be hard coded in the NIC firmware somehow.
  107. * You can't change the ring sizes, but you can change where you place
  108. * them in the NIC onboard memory.
  109. */
  110. #define TG3_RX_STD_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_RING_PENDING 200
  114. #define TG3_RX_JMB_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  118. /* Do not place this n-ring entries value into the tp struct itself,
  119. * we really want to expose these constants to GCC so that modulo et
  120. * al. operations are done with shifts and masks instead of with
  121. * hw multiply/modulo instructions. Another solution would be to
  122. * replace things like '% foo' with '& (foo - 1)'.
  123. */
  124. #define TG3_TX_RING_SIZE 512
  125. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  126. #define TG3_RX_STD_RING_BYTES(tp) \
  127. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  128. #define TG3_RX_JMB_RING_BYTES(tp) \
  129. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  130. #define TG3_RX_RCB_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  132. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  133. TG3_TX_RING_SIZE)
  134. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  135. #define TG3_DMA_BYTE_ENAB 64
  136. #define TG3_RX_STD_DMA_SZ 1536
  137. #define TG3_RX_JMB_DMA_SZ 9046
  138. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  139. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  140. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  141. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  142. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  143. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  144. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  145. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  146. * that are at least dword aligned when used in PCIX mode. The driver
  147. * works around this bug by double copying the packet. This workaround
  148. * is built into the normal double copy length check for efficiency.
  149. *
  150. * However, the double copy is only necessary on those architectures
  151. * where unaligned memory accesses are inefficient. For those architectures
  152. * where unaligned memory accesses incur little penalty, we can reintegrate
  153. * the 5701 in the normal rx path. Doing so saves a device structure
  154. * dereference by hardcoding the double copy threshold in place.
  155. */
  156. #define TG3_RX_COPY_THRESHOLD 256
  157. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  158. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  159. #else
  160. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  161. #endif
  162. #if (NET_IP_ALIGN != 0)
  163. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  164. #else
  165. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  166. #endif
  167. /* minimum number of free TX descriptors required to wake up TX process */
  168. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  169. #define TG3_TX_BD_DMA_MAX_2K 2048
  170. #define TG3_TX_BD_DMA_MAX_4K 4096
  171. #define TG3_RAW_IP_ALIGN 2
  172. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  173. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  174. #define FIRMWARE_TG3 "tigon/tg3.bin"
  175. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  176. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  177. static char version[] __devinitdata =
  178. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  179. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  180. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  181. MODULE_LICENSE("GPL");
  182. MODULE_VERSION(DRV_MODULE_VERSION);
  183. MODULE_FIRMWARE(FIRMWARE_TG3);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  186. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  187. module_param(tg3_debug, int, 0);
  188. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  189. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  270. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  271. {}
  272. };
  273. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  274. static const struct {
  275. const char string[ETH_GSTRING_LEN];
  276. } ethtool_stats_keys[] = {
  277. { "rx_octets" },
  278. { "rx_fragments" },
  279. { "rx_ucast_packets" },
  280. { "rx_mcast_packets" },
  281. { "rx_bcast_packets" },
  282. { "rx_fcs_errors" },
  283. { "rx_align_errors" },
  284. { "rx_xon_pause_rcvd" },
  285. { "rx_xoff_pause_rcvd" },
  286. { "rx_mac_ctrl_rcvd" },
  287. { "rx_xoff_entered" },
  288. { "rx_frame_too_long_errors" },
  289. { "rx_jabbers" },
  290. { "rx_undersize_packets" },
  291. { "rx_in_length_errors" },
  292. { "rx_out_length_errors" },
  293. { "rx_64_or_less_octet_packets" },
  294. { "rx_65_to_127_octet_packets" },
  295. { "rx_128_to_255_octet_packets" },
  296. { "rx_256_to_511_octet_packets" },
  297. { "rx_512_to_1023_octet_packets" },
  298. { "rx_1024_to_1522_octet_packets" },
  299. { "rx_1523_to_2047_octet_packets" },
  300. { "rx_2048_to_4095_octet_packets" },
  301. { "rx_4096_to_8191_octet_packets" },
  302. { "rx_8192_to_9022_octet_packets" },
  303. { "tx_octets" },
  304. { "tx_collisions" },
  305. { "tx_xon_sent" },
  306. { "tx_xoff_sent" },
  307. { "tx_flow_control" },
  308. { "tx_mac_errors" },
  309. { "tx_single_collisions" },
  310. { "tx_mult_collisions" },
  311. { "tx_deferred" },
  312. { "tx_excessive_collisions" },
  313. { "tx_late_collisions" },
  314. { "tx_collide_2times" },
  315. { "tx_collide_3times" },
  316. { "tx_collide_4times" },
  317. { "tx_collide_5times" },
  318. { "tx_collide_6times" },
  319. { "tx_collide_7times" },
  320. { "tx_collide_8times" },
  321. { "tx_collide_9times" },
  322. { "tx_collide_10times" },
  323. { "tx_collide_11times" },
  324. { "tx_collide_12times" },
  325. { "tx_collide_13times" },
  326. { "tx_collide_14times" },
  327. { "tx_collide_15times" },
  328. { "tx_ucast_packets" },
  329. { "tx_mcast_packets" },
  330. { "tx_bcast_packets" },
  331. { "tx_carrier_sense_errors" },
  332. { "tx_discards" },
  333. { "tx_errors" },
  334. { "dma_writeq_full" },
  335. { "dma_write_prioq_full" },
  336. { "rxbds_empty" },
  337. { "rx_discards" },
  338. { "rx_errors" },
  339. { "rx_threshold_hit" },
  340. { "dma_readq_full" },
  341. { "dma_read_prioq_full" },
  342. { "tx_comp_queue_full" },
  343. { "ring_set_send_prod_index" },
  344. { "ring_status_update" },
  345. { "nic_irqs" },
  346. { "nic_avoided_irqs" },
  347. { "nic_tx_threshold_hit" },
  348. { "mbuf_lwm_thresh_hit" },
  349. };
  350. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  351. static const struct {
  352. const char string[ETH_GSTRING_LEN];
  353. } ethtool_test_keys[] = {
  354. { "nvram test (online) " },
  355. { "link test (online) " },
  356. { "register test (offline)" },
  357. { "memory test (offline)" },
  358. { "mac loopback test (offline)" },
  359. { "phy loopback test (offline)" },
  360. { "ext loopback test (offline)" },
  361. { "interrupt test (offline)" },
  362. };
  363. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  364. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  365. {
  366. writel(val, tp->regs + off);
  367. }
  368. static u32 tg3_read32(struct tg3 *tp, u32 off)
  369. {
  370. return readl(tp->regs + off);
  371. }
  372. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  373. {
  374. writel(val, tp->aperegs + off);
  375. }
  376. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  377. {
  378. return readl(tp->aperegs + off);
  379. }
  380. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  381. {
  382. unsigned long flags;
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. }
  388. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  389. {
  390. writel(val, tp->regs + off);
  391. readl(tp->regs + off);
  392. }
  393. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  394. {
  395. unsigned long flags;
  396. u32 val;
  397. spin_lock_irqsave(&tp->indirect_lock, flags);
  398. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  399. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  400. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  401. return val;
  402. }
  403. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  404. {
  405. unsigned long flags;
  406. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  407. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  408. TG3_64BIT_REG_LOW, val);
  409. return;
  410. }
  411. if (off == TG3_RX_STD_PROD_IDX_REG) {
  412. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  413. TG3_64BIT_REG_LOW, val);
  414. return;
  415. }
  416. spin_lock_irqsave(&tp->indirect_lock, flags);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  418. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  419. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  420. /* In indirect mode when disabling interrupts, we also need
  421. * to clear the interrupt bit in the GRC local ctrl register.
  422. */
  423. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  424. (val == 0x1)) {
  425. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  426. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  427. }
  428. }
  429. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  430. {
  431. unsigned long flags;
  432. u32 val;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  435. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  436. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  437. return val;
  438. }
  439. /* usec_wait specifies the wait time in usec when writing to certain registers
  440. * where it is unsafe to read back the register without some delay.
  441. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  442. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  443. */
  444. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  445. {
  446. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  447. /* Non-posted methods */
  448. tp->write32(tp, off, val);
  449. else {
  450. /* Posted method */
  451. tg3_write32(tp, off, val);
  452. if (usec_wait)
  453. udelay(usec_wait);
  454. tp->read32(tp, off);
  455. }
  456. /* Wait again after the read for the posted method to guarantee that
  457. * the wait time is met.
  458. */
  459. if (usec_wait)
  460. udelay(usec_wait);
  461. }
  462. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  463. {
  464. tp->write32_mbox(tp, off, val);
  465. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  466. tp->read32_mbox(tp, off);
  467. }
  468. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  469. {
  470. void __iomem *mbox = tp->regs + off;
  471. writel(val, mbox);
  472. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  473. writel(val, mbox);
  474. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  475. readl(mbox);
  476. }
  477. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  478. {
  479. return readl(tp->regs + off + GRCMBOX_BASE);
  480. }
  481. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  482. {
  483. writel(val, tp->regs + off + GRCMBOX_BASE);
  484. }
  485. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  486. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  487. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  488. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  489. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  490. #define tw32(reg, val) tp->write32(tp, reg, val)
  491. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  492. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  493. #define tr32(reg) tp->read32(tp, reg)
  494. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  495. {
  496. unsigned long flags;
  497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  498. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  499. return;
  500. spin_lock_irqsave(&tp->indirect_lock, flags);
  501. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  504. /* Always leave this as zero. */
  505. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  506. } else {
  507. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  508. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  509. /* Always leave this as zero. */
  510. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  511. }
  512. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  513. }
  514. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  515. {
  516. unsigned long flags;
  517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  518. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  519. *val = 0;
  520. return;
  521. }
  522. spin_lock_irqsave(&tp->indirect_lock, flags);
  523. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  524. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  525. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  526. /* Always leave this as zero. */
  527. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  528. } else {
  529. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  530. *val = tr32(TG3PCI_MEM_WIN_DATA);
  531. /* Always leave this as zero. */
  532. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  533. }
  534. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  535. }
  536. static void tg3_ape_lock_init(struct tg3 *tp)
  537. {
  538. int i;
  539. u32 regbase, bit;
  540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  541. regbase = TG3_APE_LOCK_GRANT;
  542. else
  543. regbase = TG3_APE_PER_LOCK_GRANT;
  544. /* Make sure the driver hasn't any stale locks. */
  545. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  546. switch (i) {
  547. case TG3_APE_LOCK_PHY0:
  548. case TG3_APE_LOCK_PHY1:
  549. case TG3_APE_LOCK_PHY2:
  550. case TG3_APE_LOCK_PHY3:
  551. bit = APE_LOCK_GRANT_DRIVER;
  552. break;
  553. default:
  554. if (!tp->pci_fn)
  555. bit = APE_LOCK_GRANT_DRIVER;
  556. else
  557. bit = 1 << tp->pci_fn;
  558. }
  559. tg3_ape_write32(tp, regbase + 4 * i, bit);
  560. }
  561. }
  562. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  563. {
  564. int i, off;
  565. int ret = 0;
  566. u32 status, req, gnt, bit;
  567. if (!tg3_flag(tp, ENABLE_APE))
  568. return 0;
  569. switch (locknum) {
  570. case TG3_APE_LOCK_GPIO:
  571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  572. return 0;
  573. case TG3_APE_LOCK_GRC:
  574. case TG3_APE_LOCK_MEM:
  575. if (!tp->pci_fn)
  576. bit = APE_LOCK_REQ_DRIVER;
  577. else
  578. bit = 1 << tp->pci_fn;
  579. break;
  580. default:
  581. return -EINVAL;
  582. }
  583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  584. req = TG3_APE_LOCK_REQ;
  585. gnt = TG3_APE_LOCK_GRANT;
  586. } else {
  587. req = TG3_APE_PER_LOCK_REQ;
  588. gnt = TG3_APE_PER_LOCK_GRANT;
  589. }
  590. off = 4 * locknum;
  591. tg3_ape_write32(tp, req + off, bit);
  592. /* Wait for up to 1 millisecond to acquire lock. */
  593. for (i = 0; i < 100; i++) {
  594. status = tg3_ape_read32(tp, gnt + off);
  595. if (status == bit)
  596. break;
  597. udelay(10);
  598. }
  599. if (status != bit) {
  600. /* Revoke the lock request. */
  601. tg3_ape_write32(tp, gnt + off, bit);
  602. ret = -EBUSY;
  603. }
  604. return ret;
  605. }
  606. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  607. {
  608. u32 gnt, bit;
  609. if (!tg3_flag(tp, ENABLE_APE))
  610. return;
  611. switch (locknum) {
  612. case TG3_APE_LOCK_GPIO:
  613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  614. return;
  615. case TG3_APE_LOCK_GRC:
  616. case TG3_APE_LOCK_MEM:
  617. if (!tp->pci_fn)
  618. bit = APE_LOCK_GRANT_DRIVER;
  619. else
  620. bit = 1 << tp->pci_fn;
  621. break;
  622. default:
  623. return;
  624. }
  625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  626. gnt = TG3_APE_LOCK_GRANT;
  627. else
  628. gnt = TG3_APE_PER_LOCK_GRANT;
  629. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  630. }
  631. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  632. {
  633. int i;
  634. u32 apedata;
  635. /* NCSI does not support APE events */
  636. if (tg3_flag(tp, APE_HAS_NCSI))
  637. return;
  638. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  639. if (apedata != APE_SEG_SIG_MAGIC)
  640. return;
  641. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  642. if (!(apedata & APE_FW_STATUS_READY))
  643. return;
  644. /* Wait for up to 1 millisecond for APE to service previous event. */
  645. for (i = 0; i < 10; i++) {
  646. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  647. return;
  648. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  649. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  650. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  651. event | APE_EVENT_STATUS_EVENT_PENDING);
  652. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  653. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  654. break;
  655. udelay(100);
  656. }
  657. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  658. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  659. }
  660. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  661. {
  662. u32 event;
  663. u32 apedata;
  664. if (!tg3_flag(tp, ENABLE_APE))
  665. return;
  666. switch (kind) {
  667. case RESET_KIND_INIT:
  668. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  669. APE_HOST_SEG_SIG_MAGIC);
  670. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  671. APE_HOST_SEG_LEN_MAGIC);
  672. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  673. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  674. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  675. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  676. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  677. APE_HOST_BEHAV_NO_PHYLOCK);
  678. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  679. TG3_APE_HOST_DRVR_STATE_START);
  680. event = APE_EVENT_STATUS_STATE_START;
  681. break;
  682. case RESET_KIND_SHUTDOWN:
  683. /* With the interface we are currently using,
  684. * APE does not track driver state. Wiping
  685. * out the HOST SEGMENT SIGNATURE forces
  686. * the APE to assume OS absent status.
  687. */
  688. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  689. if (device_may_wakeup(&tp->pdev->dev) &&
  690. tg3_flag(tp, WOL_ENABLE)) {
  691. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  692. TG3_APE_HOST_WOL_SPEED_AUTO);
  693. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  694. } else
  695. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  696. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  697. event = APE_EVENT_STATUS_STATE_UNLOAD;
  698. break;
  699. case RESET_KIND_SUSPEND:
  700. event = APE_EVENT_STATUS_STATE_SUSPEND;
  701. break;
  702. default:
  703. return;
  704. }
  705. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  706. tg3_ape_send_event(tp, event);
  707. }
  708. static void tg3_disable_ints(struct tg3 *tp)
  709. {
  710. int i;
  711. tw32(TG3PCI_MISC_HOST_CTRL,
  712. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  713. for (i = 0; i < tp->irq_max; i++)
  714. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  715. }
  716. static void tg3_enable_ints(struct tg3 *tp)
  717. {
  718. int i;
  719. tp->irq_sync = 0;
  720. wmb();
  721. tw32(TG3PCI_MISC_HOST_CTRL,
  722. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  723. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  724. for (i = 0; i < tp->irq_cnt; i++) {
  725. struct tg3_napi *tnapi = &tp->napi[i];
  726. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  727. if (tg3_flag(tp, 1SHOT_MSI))
  728. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  729. tp->coal_now |= tnapi->coal_now;
  730. }
  731. /* Force an initial interrupt */
  732. if (!tg3_flag(tp, TAGGED_STATUS) &&
  733. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  734. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  735. else
  736. tw32(HOSTCC_MODE, tp->coal_now);
  737. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  738. }
  739. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  740. {
  741. struct tg3 *tp = tnapi->tp;
  742. struct tg3_hw_status *sblk = tnapi->hw_status;
  743. unsigned int work_exists = 0;
  744. /* check for phy events */
  745. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  746. if (sblk->status & SD_STATUS_LINK_CHG)
  747. work_exists = 1;
  748. }
  749. /* check for RX/TX work to do */
  750. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  751. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  752. work_exists = 1;
  753. return work_exists;
  754. }
  755. /* tg3_int_reenable
  756. * similar to tg3_enable_ints, but it accurately determines whether there
  757. * is new work pending and can return without flushing the PIO write
  758. * which reenables interrupts
  759. */
  760. static void tg3_int_reenable(struct tg3_napi *tnapi)
  761. {
  762. struct tg3 *tp = tnapi->tp;
  763. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  764. mmiowb();
  765. /* When doing tagged status, this work check is unnecessary.
  766. * The last_tag we write above tells the chip which piece of
  767. * work we've completed.
  768. */
  769. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  770. tw32(HOSTCC_MODE, tp->coalesce_mode |
  771. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  772. }
  773. static void tg3_switch_clocks(struct tg3 *tp)
  774. {
  775. u32 clock_ctrl;
  776. u32 orig_clock_ctrl;
  777. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  778. return;
  779. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  780. orig_clock_ctrl = clock_ctrl;
  781. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  782. CLOCK_CTRL_CLKRUN_OENABLE |
  783. 0x1f);
  784. tp->pci_clock_ctrl = clock_ctrl;
  785. if (tg3_flag(tp, 5705_PLUS)) {
  786. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  787. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  788. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  789. }
  790. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  791. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  792. clock_ctrl |
  793. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  794. 40);
  795. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  796. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  797. 40);
  798. }
  799. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  800. }
  801. #define PHY_BUSY_LOOPS 5000
  802. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  803. {
  804. u32 frame_val;
  805. unsigned int loops;
  806. int ret;
  807. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  808. tw32_f(MAC_MI_MODE,
  809. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  810. udelay(80);
  811. }
  812. *val = 0x0;
  813. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  814. MI_COM_PHY_ADDR_MASK);
  815. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  816. MI_COM_REG_ADDR_MASK);
  817. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  818. tw32_f(MAC_MI_COM, frame_val);
  819. loops = PHY_BUSY_LOOPS;
  820. while (loops != 0) {
  821. udelay(10);
  822. frame_val = tr32(MAC_MI_COM);
  823. if ((frame_val & MI_COM_BUSY) == 0) {
  824. udelay(5);
  825. frame_val = tr32(MAC_MI_COM);
  826. break;
  827. }
  828. loops -= 1;
  829. }
  830. ret = -EBUSY;
  831. if (loops != 0) {
  832. *val = frame_val & MI_COM_DATA_MASK;
  833. ret = 0;
  834. }
  835. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  836. tw32_f(MAC_MI_MODE, tp->mi_mode);
  837. udelay(80);
  838. }
  839. return ret;
  840. }
  841. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  842. {
  843. u32 frame_val;
  844. unsigned int loops;
  845. int ret;
  846. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  847. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  848. return 0;
  849. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  850. tw32_f(MAC_MI_MODE,
  851. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  852. udelay(80);
  853. }
  854. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  855. MI_COM_PHY_ADDR_MASK);
  856. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  857. MI_COM_REG_ADDR_MASK);
  858. frame_val |= (val & MI_COM_DATA_MASK);
  859. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  860. tw32_f(MAC_MI_COM, frame_val);
  861. loops = PHY_BUSY_LOOPS;
  862. while (loops != 0) {
  863. udelay(10);
  864. frame_val = tr32(MAC_MI_COM);
  865. if ((frame_val & MI_COM_BUSY) == 0) {
  866. udelay(5);
  867. frame_val = tr32(MAC_MI_COM);
  868. break;
  869. }
  870. loops -= 1;
  871. }
  872. ret = -EBUSY;
  873. if (loops != 0)
  874. ret = 0;
  875. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  876. tw32_f(MAC_MI_MODE, tp->mi_mode);
  877. udelay(80);
  878. }
  879. return ret;
  880. }
  881. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  882. {
  883. int err;
  884. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  885. if (err)
  886. goto done;
  887. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  888. if (err)
  889. goto done;
  890. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  891. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  892. if (err)
  893. goto done;
  894. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  895. done:
  896. return err;
  897. }
  898. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  899. {
  900. int err;
  901. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  902. if (err)
  903. goto done;
  904. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  905. if (err)
  906. goto done;
  907. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  908. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  909. if (err)
  910. goto done;
  911. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  912. done:
  913. return err;
  914. }
  915. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  916. {
  917. int err;
  918. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  919. if (!err)
  920. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  921. return err;
  922. }
  923. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  924. {
  925. int err;
  926. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  927. if (!err)
  928. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  929. return err;
  930. }
  931. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  932. {
  933. int err;
  934. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  935. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  936. MII_TG3_AUXCTL_SHDWSEL_MISC);
  937. if (!err)
  938. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  939. return err;
  940. }
  941. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  942. {
  943. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  944. set |= MII_TG3_AUXCTL_MISC_WREN;
  945. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  946. }
  947. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  948. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  949. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  950. MII_TG3_AUXCTL_ACTL_TX_6DB)
  951. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  952. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  953. MII_TG3_AUXCTL_ACTL_TX_6DB);
  954. static int tg3_bmcr_reset(struct tg3 *tp)
  955. {
  956. u32 phy_control;
  957. int limit, err;
  958. /* OK, reset it, and poll the BMCR_RESET bit until it
  959. * clears or we time out.
  960. */
  961. phy_control = BMCR_RESET;
  962. err = tg3_writephy(tp, MII_BMCR, phy_control);
  963. if (err != 0)
  964. return -EBUSY;
  965. limit = 5000;
  966. while (limit--) {
  967. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  968. if (err != 0)
  969. return -EBUSY;
  970. if ((phy_control & BMCR_RESET) == 0) {
  971. udelay(40);
  972. break;
  973. }
  974. udelay(10);
  975. }
  976. if (limit < 0)
  977. return -EBUSY;
  978. return 0;
  979. }
  980. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  981. {
  982. struct tg3 *tp = bp->priv;
  983. u32 val;
  984. spin_lock_bh(&tp->lock);
  985. if (tg3_readphy(tp, reg, &val))
  986. val = -EIO;
  987. spin_unlock_bh(&tp->lock);
  988. return val;
  989. }
  990. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  991. {
  992. struct tg3 *tp = bp->priv;
  993. u32 ret = 0;
  994. spin_lock_bh(&tp->lock);
  995. if (tg3_writephy(tp, reg, val))
  996. ret = -EIO;
  997. spin_unlock_bh(&tp->lock);
  998. return ret;
  999. }
  1000. static int tg3_mdio_reset(struct mii_bus *bp)
  1001. {
  1002. return 0;
  1003. }
  1004. static void tg3_mdio_config_5785(struct tg3 *tp)
  1005. {
  1006. u32 val;
  1007. struct phy_device *phydev;
  1008. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1009. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1010. case PHY_ID_BCM50610:
  1011. case PHY_ID_BCM50610M:
  1012. val = MAC_PHYCFG2_50610_LED_MODES;
  1013. break;
  1014. case PHY_ID_BCMAC131:
  1015. val = MAC_PHYCFG2_AC131_LED_MODES;
  1016. break;
  1017. case PHY_ID_RTL8211C:
  1018. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1019. break;
  1020. case PHY_ID_RTL8201E:
  1021. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1022. break;
  1023. default:
  1024. return;
  1025. }
  1026. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1027. tw32(MAC_PHYCFG2, val);
  1028. val = tr32(MAC_PHYCFG1);
  1029. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1030. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1031. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1032. tw32(MAC_PHYCFG1, val);
  1033. return;
  1034. }
  1035. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1036. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1037. MAC_PHYCFG2_FMODE_MASK_MASK |
  1038. MAC_PHYCFG2_GMODE_MASK_MASK |
  1039. MAC_PHYCFG2_ACT_MASK_MASK |
  1040. MAC_PHYCFG2_QUAL_MASK_MASK |
  1041. MAC_PHYCFG2_INBAND_ENABLE;
  1042. tw32(MAC_PHYCFG2, val);
  1043. val = tr32(MAC_PHYCFG1);
  1044. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1045. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1046. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1047. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1048. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1049. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1050. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1051. }
  1052. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1053. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1054. tw32(MAC_PHYCFG1, val);
  1055. val = tr32(MAC_EXT_RGMII_MODE);
  1056. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1057. MAC_RGMII_MODE_RX_QUALITY |
  1058. MAC_RGMII_MODE_RX_ACTIVITY |
  1059. MAC_RGMII_MODE_RX_ENG_DET |
  1060. MAC_RGMII_MODE_TX_ENABLE |
  1061. MAC_RGMII_MODE_TX_LOWPWR |
  1062. MAC_RGMII_MODE_TX_RESET);
  1063. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1064. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1065. val |= MAC_RGMII_MODE_RX_INT_B |
  1066. MAC_RGMII_MODE_RX_QUALITY |
  1067. MAC_RGMII_MODE_RX_ACTIVITY |
  1068. MAC_RGMII_MODE_RX_ENG_DET;
  1069. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1070. val |= MAC_RGMII_MODE_TX_ENABLE |
  1071. MAC_RGMII_MODE_TX_LOWPWR |
  1072. MAC_RGMII_MODE_TX_RESET;
  1073. }
  1074. tw32(MAC_EXT_RGMII_MODE, val);
  1075. }
  1076. static void tg3_mdio_start(struct tg3 *tp)
  1077. {
  1078. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1079. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1080. udelay(80);
  1081. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1083. tg3_mdio_config_5785(tp);
  1084. }
  1085. static int tg3_mdio_init(struct tg3 *tp)
  1086. {
  1087. int i;
  1088. u32 reg;
  1089. struct phy_device *phydev;
  1090. if (tg3_flag(tp, 5717_PLUS)) {
  1091. u32 is_serdes;
  1092. tp->phy_addr = tp->pci_fn + 1;
  1093. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1094. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1095. else
  1096. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1097. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1098. if (is_serdes)
  1099. tp->phy_addr += 7;
  1100. } else
  1101. tp->phy_addr = TG3_PHY_MII_ADDR;
  1102. tg3_mdio_start(tp);
  1103. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1104. return 0;
  1105. tp->mdio_bus = mdiobus_alloc();
  1106. if (tp->mdio_bus == NULL)
  1107. return -ENOMEM;
  1108. tp->mdio_bus->name = "tg3 mdio bus";
  1109. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1110. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1111. tp->mdio_bus->priv = tp;
  1112. tp->mdio_bus->parent = &tp->pdev->dev;
  1113. tp->mdio_bus->read = &tg3_mdio_read;
  1114. tp->mdio_bus->write = &tg3_mdio_write;
  1115. tp->mdio_bus->reset = &tg3_mdio_reset;
  1116. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1117. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1118. for (i = 0; i < PHY_MAX_ADDR; i++)
  1119. tp->mdio_bus->irq[i] = PHY_POLL;
  1120. /* The bus registration will look for all the PHYs on the mdio bus.
  1121. * Unfortunately, it does not ensure the PHY is powered up before
  1122. * accessing the PHY ID registers. A chip reset is the
  1123. * quickest way to bring the device back to an operational state..
  1124. */
  1125. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1126. tg3_bmcr_reset(tp);
  1127. i = mdiobus_register(tp->mdio_bus);
  1128. if (i) {
  1129. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1130. mdiobus_free(tp->mdio_bus);
  1131. return i;
  1132. }
  1133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1134. if (!phydev || !phydev->drv) {
  1135. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1136. mdiobus_unregister(tp->mdio_bus);
  1137. mdiobus_free(tp->mdio_bus);
  1138. return -ENODEV;
  1139. }
  1140. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1141. case PHY_ID_BCM57780:
  1142. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1143. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1144. break;
  1145. case PHY_ID_BCM50610:
  1146. case PHY_ID_BCM50610M:
  1147. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1148. PHY_BRCM_RX_REFCLK_UNUSED |
  1149. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1150. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1151. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1152. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1153. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1154. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1155. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1156. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1157. /* fallthru */
  1158. case PHY_ID_RTL8211C:
  1159. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1160. break;
  1161. case PHY_ID_RTL8201E:
  1162. case PHY_ID_BCMAC131:
  1163. phydev->interface = PHY_INTERFACE_MODE_MII;
  1164. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1165. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1166. break;
  1167. }
  1168. tg3_flag_set(tp, MDIOBUS_INITED);
  1169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1170. tg3_mdio_config_5785(tp);
  1171. return 0;
  1172. }
  1173. static void tg3_mdio_fini(struct tg3 *tp)
  1174. {
  1175. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1176. tg3_flag_clear(tp, MDIOBUS_INITED);
  1177. mdiobus_unregister(tp->mdio_bus);
  1178. mdiobus_free(tp->mdio_bus);
  1179. }
  1180. }
  1181. /* tp->lock is held. */
  1182. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1183. {
  1184. u32 val;
  1185. val = tr32(GRC_RX_CPU_EVENT);
  1186. val |= GRC_RX_CPU_DRIVER_EVENT;
  1187. tw32_f(GRC_RX_CPU_EVENT, val);
  1188. tp->last_event_jiffies = jiffies;
  1189. }
  1190. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1191. /* tp->lock is held. */
  1192. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1193. {
  1194. int i;
  1195. unsigned int delay_cnt;
  1196. long time_remain;
  1197. /* If enough time has passed, no wait is necessary. */
  1198. time_remain = (long)(tp->last_event_jiffies + 1 +
  1199. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1200. (long)jiffies;
  1201. if (time_remain < 0)
  1202. return;
  1203. /* Check if we can shorten the wait time. */
  1204. delay_cnt = jiffies_to_usecs(time_remain);
  1205. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1206. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1207. delay_cnt = (delay_cnt >> 3) + 1;
  1208. for (i = 0; i < delay_cnt; i++) {
  1209. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1210. break;
  1211. udelay(8);
  1212. }
  1213. }
  1214. /* tp->lock is held. */
  1215. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1216. {
  1217. u32 reg, val;
  1218. val = 0;
  1219. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1220. val = reg << 16;
  1221. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1222. val |= (reg & 0xffff);
  1223. *data++ = val;
  1224. val = 0;
  1225. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1226. val = reg << 16;
  1227. if (!tg3_readphy(tp, MII_LPA, &reg))
  1228. val |= (reg & 0xffff);
  1229. *data++ = val;
  1230. val = 0;
  1231. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1232. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1233. val = reg << 16;
  1234. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1235. val |= (reg & 0xffff);
  1236. }
  1237. *data++ = val;
  1238. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1239. val = reg << 16;
  1240. else
  1241. val = 0;
  1242. *data++ = val;
  1243. }
  1244. /* tp->lock is held. */
  1245. static void tg3_ump_link_report(struct tg3 *tp)
  1246. {
  1247. u32 data[4];
  1248. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1249. return;
  1250. tg3_phy_gather_ump_data(tp, data);
  1251. tg3_wait_for_event_ack(tp);
  1252. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1253. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1254. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1255. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1256. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1257. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1258. tg3_generate_fw_event(tp);
  1259. }
  1260. /* tp->lock is held. */
  1261. static void tg3_stop_fw(struct tg3 *tp)
  1262. {
  1263. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1264. /* Wait for RX cpu to ACK the previous event. */
  1265. tg3_wait_for_event_ack(tp);
  1266. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1267. tg3_generate_fw_event(tp);
  1268. /* Wait for RX cpu to ACK this event. */
  1269. tg3_wait_for_event_ack(tp);
  1270. }
  1271. }
  1272. /* tp->lock is held. */
  1273. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1274. {
  1275. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1276. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1277. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1278. switch (kind) {
  1279. case RESET_KIND_INIT:
  1280. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1281. DRV_STATE_START);
  1282. break;
  1283. case RESET_KIND_SHUTDOWN:
  1284. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1285. DRV_STATE_UNLOAD);
  1286. break;
  1287. case RESET_KIND_SUSPEND:
  1288. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1289. DRV_STATE_SUSPEND);
  1290. break;
  1291. default:
  1292. break;
  1293. }
  1294. }
  1295. if (kind == RESET_KIND_INIT ||
  1296. kind == RESET_KIND_SUSPEND)
  1297. tg3_ape_driver_state_change(tp, kind);
  1298. }
  1299. /* tp->lock is held. */
  1300. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1301. {
  1302. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1303. switch (kind) {
  1304. case RESET_KIND_INIT:
  1305. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1306. DRV_STATE_START_DONE);
  1307. break;
  1308. case RESET_KIND_SHUTDOWN:
  1309. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1310. DRV_STATE_UNLOAD_DONE);
  1311. break;
  1312. default:
  1313. break;
  1314. }
  1315. }
  1316. if (kind == RESET_KIND_SHUTDOWN)
  1317. tg3_ape_driver_state_change(tp, kind);
  1318. }
  1319. /* tp->lock is held. */
  1320. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1321. {
  1322. if (tg3_flag(tp, ENABLE_ASF)) {
  1323. switch (kind) {
  1324. case RESET_KIND_INIT:
  1325. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1326. DRV_STATE_START);
  1327. break;
  1328. case RESET_KIND_SHUTDOWN:
  1329. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1330. DRV_STATE_UNLOAD);
  1331. break;
  1332. case RESET_KIND_SUSPEND:
  1333. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1334. DRV_STATE_SUSPEND);
  1335. break;
  1336. default:
  1337. break;
  1338. }
  1339. }
  1340. }
  1341. static int tg3_poll_fw(struct tg3 *tp)
  1342. {
  1343. int i;
  1344. u32 val;
  1345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1346. /* Wait up to 20ms for init done. */
  1347. for (i = 0; i < 200; i++) {
  1348. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1349. return 0;
  1350. udelay(100);
  1351. }
  1352. return -ENODEV;
  1353. }
  1354. /* Wait for firmware initialization to complete. */
  1355. for (i = 0; i < 100000; i++) {
  1356. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1357. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1358. break;
  1359. udelay(10);
  1360. }
  1361. /* Chip might not be fitted with firmware. Some Sun onboard
  1362. * parts are configured like that. So don't signal the timeout
  1363. * of the above loop as an error, but do report the lack of
  1364. * running firmware once.
  1365. */
  1366. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1367. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1368. netdev_info(tp->dev, "No firmware running\n");
  1369. }
  1370. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1371. /* The 57765 A0 needs a little more
  1372. * time to do some important work.
  1373. */
  1374. mdelay(10);
  1375. }
  1376. return 0;
  1377. }
  1378. static void tg3_link_report(struct tg3 *tp)
  1379. {
  1380. if (!netif_carrier_ok(tp->dev)) {
  1381. netif_info(tp, link, tp->dev, "Link is down\n");
  1382. tg3_ump_link_report(tp);
  1383. } else if (netif_msg_link(tp)) {
  1384. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1385. (tp->link_config.active_speed == SPEED_1000 ?
  1386. 1000 :
  1387. (tp->link_config.active_speed == SPEED_100 ?
  1388. 100 : 10)),
  1389. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1390. "full" : "half"));
  1391. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1392. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1393. "on" : "off",
  1394. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1395. "on" : "off");
  1396. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1397. netdev_info(tp->dev, "EEE is %s\n",
  1398. tp->setlpicnt ? "enabled" : "disabled");
  1399. tg3_ump_link_report(tp);
  1400. }
  1401. }
  1402. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1403. {
  1404. u16 miireg;
  1405. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1406. miireg = ADVERTISE_1000XPAUSE;
  1407. else if (flow_ctrl & FLOW_CTRL_TX)
  1408. miireg = ADVERTISE_1000XPSE_ASYM;
  1409. else if (flow_ctrl & FLOW_CTRL_RX)
  1410. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1411. else
  1412. miireg = 0;
  1413. return miireg;
  1414. }
  1415. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1416. {
  1417. u8 cap = 0;
  1418. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1419. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1420. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1421. if (lcladv & ADVERTISE_1000XPAUSE)
  1422. cap = FLOW_CTRL_RX;
  1423. if (rmtadv & ADVERTISE_1000XPAUSE)
  1424. cap = FLOW_CTRL_TX;
  1425. }
  1426. return cap;
  1427. }
  1428. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1429. {
  1430. u8 autoneg;
  1431. u8 flowctrl = 0;
  1432. u32 old_rx_mode = tp->rx_mode;
  1433. u32 old_tx_mode = tp->tx_mode;
  1434. if (tg3_flag(tp, USE_PHYLIB))
  1435. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1436. else
  1437. autoneg = tp->link_config.autoneg;
  1438. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1439. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1440. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1441. else
  1442. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1443. } else
  1444. flowctrl = tp->link_config.flowctrl;
  1445. tp->link_config.active_flowctrl = flowctrl;
  1446. if (flowctrl & FLOW_CTRL_RX)
  1447. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1448. else
  1449. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1450. if (old_rx_mode != tp->rx_mode)
  1451. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1452. if (flowctrl & FLOW_CTRL_TX)
  1453. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1454. else
  1455. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1456. if (old_tx_mode != tp->tx_mode)
  1457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1458. }
  1459. static void tg3_adjust_link(struct net_device *dev)
  1460. {
  1461. u8 oldflowctrl, linkmesg = 0;
  1462. u32 mac_mode, lcl_adv, rmt_adv;
  1463. struct tg3 *tp = netdev_priv(dev);
  1464. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1465. spin_lock_bh(&tp->lock);
  1466. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1467. MAC_MODE_HALF_DUPLEX);
  1468. oldflowctrl = tp->link_config.active_flowctrl;
  1469. if (phydev->link) {
  1470. lcl_adv = 0;
  1471. rmt_adv = 0;
  1472. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1473. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1474. else if (phydev->speed == SPEED_1000 ||
  1475. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1476. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1477. else
  1478. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1479. if (phydev->duplex == DUPLEX_HALF)
  1480. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1481. else {
  1482. lcl_adv = mii_advertise_flowctrl(
  1483. tp->link_config.flowctrl);
  1484. if (phydev->pause)
  1485. rmt_adv = LPA_PAUSE_CAP;
  1486. if (phydev->asym_pause)
  1487. rmt_adv |= LPA_PAUSE_ASYM;
  1488. }
  1489. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1490. } else
  1491. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1492. if (mac_mode != tp->mac_mode) {
  1493. tp->mac_mode = mac_mode;
  1494. tw32_f(MAC_MODE, tp->mac_mode);
  1495. udelay(40);
  1496. }
  1497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1498. if (phydev->speed == SPEED_10)
  1499. tw32(MAC_MI_STAT,
  1500. MAC_MI_STAT_10MBPS_MODE |
  1501. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1502. else
  1503. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1504. }
  1505. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1506. tw32(MAC_TX_LENGTHS,
  1507. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1508. (6 << TX_LENGTHS_IPG_SHIFT) |
  1509. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1510. else
  1511. tw32(MAC_TX_LENGTHS,
  1512. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1513. (6 << TX_LENGTHS_IPG_SHIFT) |
  1514. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1515. if (phydev->link != tp->old_link ||
  1516. phydev->speed != tp->link_config.active_speed ||
  1517. phydev->duplex != tp->link_config.active_duplex ||
  1518. oldflowctrl != tp->link_config.active_flowctrl)
  1519. linkmesg = 1;
  1520. tp->old_link = phydev->link;
  1521. tp->link_config.active_speed = phydev->speed;
  1522. tp->link_config.active_duplex = phydev->duplex;
  1523. spin_unlock_bh(&tp->lock);
  1524. if (linkmesg)
  1525. tg3_link_report(tp);
  1526. }
  1527. static int tg3_phy_init(struct tg3 *tp)
  1528. {
  1529. struct phy_device *phydev;
  1530. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1531. return 0;
  1532. /* Bring the PHY back to a known state. */
  1533. tg3_bmcr_reset(tp);
  1534. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1535. /* Attach the MAC to the PHY. */
  1536. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1537. phydev->dev_flags, phydev->interface);
  1538. if (IS_ERR(phydev)) {
  1539. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1540. return PTR_ERR(phydev);
  1541. }
  1542. /* Mask with MAC supported features. */
  1543. switch (phydev->interface) {
  1544. case PHY_INTERFACE_MODE_GMII:
  1545. case PHY_INTERFACE_MODE_RGMII:
  1546. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1547. phydev->supported &= (PHY_GBIT_FEATURES |
  1548. SUPPORTED_Pause |
  1549. SUPPORTED_Asym_Pause);
  1550. break;
  1551. }
  1552. /* fallthru */
  1553. case PHY_INTERFACE_MODE_MII:
  1554. phydev->supported &= (PHY_BASIC_FEATURES |
  1555. SUPPORTED_Pause |
  1556. SUPPORTED_Asym_Pause);
  1557. break;
  1558. default:
  1559. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1560. return -EINVAL;
  1561. }
  1562. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1563. phydev->advertising = phydev->supported;
  1564. return 0;
  1565. }
  1566. static void tg3_phy_start(struct tg3 *tp)
  1567. {
  1568. struct phy_device *phydev;
  1569. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1570. return;
  1571. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1572. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1573. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1574. phydev->speed = tp->link_config.speed;
  1575. phydev->duplex = tp->link_config.duplex;
  1576. phydev->autoneg = tp->link_config.autoneg;
  1577. phydev->advertising = tp->link_config.advertising;
  1578. }
  1579. phy_start(phydev);
  1580. phy_start_aneg(phydev);
  1581. }
  1582. static void tg3_phy_stop(struct tg3 *tp)
  1583. {
  1584. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1585. return;
  1586. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1587. }
  1588. static void tg3_phy_fini(struct tg3 *tp)
  1589. {
  1590. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1591. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1592. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1593. }
  1594. }
  1595. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1596. {
  1597. int err;
  1598. u32 val;
  1599. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1600. return 0;
  1601. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1602. /* Cannot do read-modify-write on 5401 */
  1603. err = tg3_phy_auxctl_write(tp,
  1604. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1605. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1606. 0x4c20);
  1607. goto done;
  1608. }
  1609. err = tg3_phy_auxctl_read(tp,
  1610. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1611. if (err)
  1612. return err;
  1613. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1614. err = tg3_phy_auxctl_write(tp,
  1615. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1616. done:
  1617. return err;
  1618. }
  1619. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1620. {
  1621. u32 phytest;
  1622. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1623. u32 phy;
  1624. tg3_writephy(tp, MII_TG3_FET_TEST,
  1625. phytest | MII_TG3_FET_SHADOW_EN);
  1626. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1627. if (enable)
  1628. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1629. else
  1630. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1631. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1632. }
  1633. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1634. }
  1635. }
  1636. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1637. {
  1638. u32 reg;
  1639. if (!tg3_flag(tp, 5705_PLUS) ||
  1640. (tg3_flag(tp, 5717_PLUS) &&
  1641. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1642. return;
  1643. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1644. tg3_phy_fet_toggle_apd(tp, enable);
  1645. return;
  1646. }
  1647. reg = MII_TG3_MISC_SHDW_WREN |
  1648. MII_TG3_MISC_SHDW_SCR5_SEL |
  1649. MII_TG3_MISC_SHDW_SCR5_LPED |
  1650. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1651. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1652. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1653. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1654. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1655. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1656. reg = MII_TG3_MISC_SHDW_WREN |
  1657. MII_TG3_MISC_SHDW_APD_SEL |
  1658. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1659. if (enable)
  1660. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1661. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1662. }
  1663. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1664. {
  1665. u32 phy;
  1666. if (!tg3_flag(tp, 5705_PLUS) ||
  1667. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1668. return;
  1669. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1670. u32 ephy;
  1671. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1672. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1673. tg3_writephy(tp, MII_TG3_FET_TEST,
  1674. ephy | MII_TG3_FET_SHADOW_EN);
  1675. if (!tg3_readphy(tp, reg, &phy)) {
  1676. if (enable)
  1677. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1678. else
  1679. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1680. tg3_writephy(tp, reg, phy);
  1681. }
  1682. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1683. }
  1684. } else {
  1685. int ret;
  1686. ret = tg3_phy_auxctl_read(tp,
  1687. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1688. if (!ret) {
  1689. if (enable)
  1690. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1691. else
  1692. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1693. tg3_phy_auxctl_write(tp,
  1694. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1695. }
  1696. }
  1697. }
  1698. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1699. {
  1700. int ret;
  1701. u32 val;
  1702. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1703. return;
  1704. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1705. if (!ret)
  1706. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1707. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1708. }
  1709. static void tg3_phy_apply_otp(struct tg3 *tp)
  1710. {
  1711. u32 otp, phy;
  1712. if (!tp->phy_otp)
  1713. return;
  1714. otp = tp->phy_otp;
  1715. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1716. return;
  1717. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1718. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1719. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1720. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1721. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1722. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1723. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1724. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1725. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1726. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1727. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1728. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1729. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1730. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1731. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1732. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1733. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1734. }
  1735. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1736. {
  1737. u32 val;
  1738. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1739. return;
  1740. tp->setlpicnt = 0;
  1741. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1742. current_link_up == 1 &&
  1743. tp->link_config.active_duplex == DUPLEX_FULL &&
  1744. (tp->link_config.active_speed == SPEED_100 ||
  1745. tp->link_config.active_speed == SPEED_1000)) {
  1746. u32 eeectl;
  1747. if (tp->link_config.active_speed == SPEED_1000)
  1748. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1749. else
  1750. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1751. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1752. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1753. TG3_CL45_D7_EEERES_STAT, &val);
  1754. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1755. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1756. tp->setlpicnt = 2;
  1757. }
  1758. if (!tp->setlpicnt) {
  1759. if (current_link_up == 1 &&
  1760. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1761. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1762. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1763. }
  1764. val = tr32(TG3_CPMU_EEE_MODE);
  1765. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1766. }
  1767. }
  1768. static void tg3_phy_eee_enable(struct tg3 *tp)
  1769. {
  1770. u32 val;
  1771. if (tp->link_config.active_speed == SPEED_1000 &&
  1772. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1774. tg3_flag(tp, 57765_CLASS)) &&
  1775. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1776. val = MII_TG3_DSP_TAP26_ALNOKO |
  1777. MII_TG3_DSP_TAP26_RMRXSTO;
  1778. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1779. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1780. }
  1781. val = tr32(TG3_CPMU_EEE_MODE);
  1782. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1783. }
  1784. static int tg3_wait_macro_done(struct tg3 *tp)
  1785. {
  1786. int limit = 100;
  1787. while (limit--) {
  1788. u32 tmp32;
  1789. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1790. if ((tmp32 & 0x1000) == 0)
  1791. break;
  1792. }
  1793. }
  1794. if (limit < 0)
  1795. return -EBUSY;
  1796. return 0;
  1797. }
  1798. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1799. {
  1800. static const u32 test_pat[4][6] = {
  1801. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1802. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1803. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1804. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1805. };
  1806. int chan;
  1807. for (chan = 0; chan < 4; chan++) {
  1808. int i;
  1809. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1810. (chan * 0x2000) | 0x0200);
  1811. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1812. for (i = 0; i < 6; i++)
  1813. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1814. test_pat[chan][i]);
  1815. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1816. if (tg3_wait_macro_done(tp)) {
  1817. *resetp = 1;
  1818. return -EBUSY;
  1819. }
  1820. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1821. (chan * 0x2000) | 0x0200);
  1822. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1823. if (tg3_wait_macro_done(tp)) {
  1824. *resetp = 1;
  1825. return -EBUSY;
  1826. }
  1827. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1828. if (tg3_wait_macro_done(tp)) {
  1829. *resetp = 1;
  1830. return -EBUSY;
  1831. }
  1832. for (i = 0; i < 6; i += 2) {
  1833. u32 low, high;
  1834. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1835. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1836. tg3_wait_macro_done(tp)) {
  1837. *resetp = 1;
  1838. return -EBUSY;
  1839. }
  1840. low &= 0x7fff;
  1841. high &= 0x000f;
  1842. if (low != test_pat[chan][i] ||
  1843. high != test_pat[chan][i+1]) {
  1844. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1845. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1846. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1847. return -EBUSY;
  1848. }
  1849. }
  1850. }
  1851. return 0;
  1852. }
  1853. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1854. {
  1855. int chan;
  1856. for (chan = 0; chan < 4; chan++) {
  1857. int i;
  1858. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1859. (chan * 0x2000) | 0x0200);
  1860. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1861. for (i = 0; i < 6; i++)
  1862. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1863. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1864. if (tg3_wait_macro_done(tp))
  1865. return -EBUSY;
  1866. }
  1867. return 0;
  1868. }
  1869. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1870. {
  1871. u32 reg32, phy9_orig;
  1872. int retries, do_phy_reset, err;
  1873. retries = 10;
  1874. do_phy_reset = 1;
  1875. do {
  1876. if (do_phy_reset) {
  1877. err = tg3_bmcr_reset(tp);
  1878. if (err)
  1879. return err;
  1880. do_phy_reset = 0;
  1881. }
  1882. /* Disable transmitter and interrupt. */
  1883. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1884. continue;
  1885. reg32 |= 0x3000;
  1886. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1887. /* Set full-duplex, 1000 mbps. */
  1888. tg3_writephy(tp, MII_BMCR,
  1889. BMCR_FULLDPLX | BMCR_SPEED1000);
  1890. /* Set to master mode. */
  1891. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1892. continue;
  1893. tg3_writephy(tp, MII_CTRL1000,
  1894. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1895. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1896. if (err)
  1897. return err;
  1898. /* Block the PHY control access. */
  1899. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1900. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1901. if (!err)
  1902. break;
  1903. } while (--retries);
  1904. err = tg3_phy_reset_chanpat(tp);
  1905. if (err)
  1906. return err;
  1907. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1908. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1909. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1910. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1911. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1912. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1913. reg32 &= ~0x3000;
  1914. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1915. } else if (!err)
  1916. err = -EBUSY;
  1917. return err;
  1918. }
  1919. /* This will reset the tigon3 PHY if there is no valid
  1920. * link unless the FORCE argument is non-zero.
  1921. */
  1922. static int tg3_phy_reset(struct tg3 *tp)
  1923. {
  1924. u32 val, cpmuctrl;
  1925. int err;
  1926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1927. val = tr32(GRC_MISC_CFG);
  1928. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1929. udelay(40);
  1930. }
  1931. err = tg3_readphy(tp, MII_BMSR, &val);
  1932. err |= tg3_readphy(tp, MII_BMSR, &val);
  1933. if (err != 0)
  1934. return -EBUSY;
  1935. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1936. netif_carrier_off(tp->dev);
  1937. tg3_link_report(tp);
  1938. }
  1939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1942. err = tg3_phy_reset_5703_4_5(tp);
  1943. if (err)
  1944. return err;
  1945. goto out;
  1946. }
  1947. cpmuctrl = 0;
  1948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1949. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1950. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1951. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1952. tw32(TG3_CPMU_CTRL,
  1953. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1954. }
  1955. err = tg3_bmcr_reset(tp);
  1956. if (err)
  1957. return err;
  1958. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1959. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1960. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1961. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1962. }
  1963. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1964. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1965. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1966. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1967. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1968. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1969. udelay(40);
  1970. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1971. }
  1972. }
  1973. if (tg3_flag(tp, 5717_PLUS) &&
  1974. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1975. return 0;
  1976. tg3_phy_apply_otp(tp);
  1977. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1978. tg3_phy_toggle_apd(tp, true);
  1979. else
  1980. tg3_phy_toggle_apd(tp, false);
  1981. out:
  1982. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1983. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1984. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1985. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1986. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1987. }
  1988. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1989. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1990. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1991. }
  1992. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1993. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1994. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1995. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1996. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1997. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1998. }
  1999. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2000. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2001. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2002. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2003. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2004. tg3_writephy(tp, MII_TG3_TEST1,
  2005. MII_TG3_TEST1_TRIM_EN | 0x4);
  2006. } else
  2007. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2008. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2009. }
  2010. }
  2011. /* Set Extended packet length bit (bit 14) on all chips that */
  2012. /* support jumbo frames */
  2013. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2014. /* Cannot do read-modify-write on 5401 */
  2015. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2016. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2017. /* Set bit 14 with read-modify-write to preserve other bits */
  2018. err = tg3_phy_auxctl_read(tp,
  2019. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2020. if (!err)
  2021. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2022. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2023. }
  2024. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2025. * jumbo frames transmission.
  2026. */
  2027. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2028. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2029. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2030. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2031. }
  2032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2033. /* adjust output voltage */
  2034. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2035. }
  2036. tg3_phy_toggle_automdix(tp, 1);
  2037. tg3_phy_set_wirespeed(tp);
  2038. return 0;
  2039. }
  2040. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2041. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2042. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2043. TG3_GPIO_MSG_NEED_VAUX)
  2044. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2045. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2046. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2047. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2048. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2049. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2050. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2051. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2052. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2053. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2054. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2055. {
  2056. u32 status, shift;
  2057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2059. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2060. else
  2061. status = tr32(TG3_CPMU_DRV_STATUS);
  2062. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2063. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2064. status |= (newstat << shift);
  2065. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2067. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2068. else
  2069. tw32(TG3_CPMU_DRV_STATUS, status);
  2070. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2071. }
  2072. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2073. {
  2074. if (!tg3_flag(tp, IS_NIC))
  2075. return 0;
  2076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2078. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2079. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2080. return -EIO;
  2081. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2082. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2083. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2084. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2085. } else {
  2086. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2087. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2088. }
  2089. return 0;
  2090. }
  2091. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2092. {
  2093. u32 grc_local_ctrl;
  2094. if (!tg3_flag(tp, IS_NIC) ||
  2095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2097. return;
  2098. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2099. tw32_wait_f(GRC_LOCAL_CTRL,
  2100. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2101. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2102. tw32_wait_f(GRC_LOCAL_CTRL,
  2103. grc_local_ctrl,
  2104. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2105. tw32_wait_f(GRC_LOCAL_CTRL,
  2106. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2107. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2108. }
  2109. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2110. {
  2111. if (!tg3_flag(tp, IS_NIC))
  2112. return;
  2113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2115. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2116. (GRC_LCLCTRL_GPIO_OE0 |
  2117. GRC_LCLCTRL_GPIO_OE1 |
  2118. GRC_LCLCTRL_GPIO_OE2 |
  2119. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2120. GRC_LCLCTRL_GPIO_OUTPUT1),
  2121. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2122. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2123. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2124. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2125. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2126. GRC_LCLCTRL_GPIO_OE1 |
  2127. GRC_LCLCTRL_GPIO_OE2 |
  2128. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2129. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2130. tp->grc_local_ctrl;
  2131. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2132. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2133. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2134. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2135. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2136. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2137. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2138. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2139. } else {
  2140. u32 no_gpio2;
  2141. u32 grc_local_ctrl = 0;
  2142. /* Workaround to prevent overdrawing Amps. */
  2143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2144. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2145. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2146. grc_local_ctrl,
  2147. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2148. }
  2149. /* On 5753 and variants, GPIO2 cannot be used. */
  2150. no_gpio2 = tp->nic_sram_data_cfg &
  2151. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2152. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2153. GRC_LCLCTRL_GPIO_OE1 |
  2154. GRC_LCLCTRL_GPIO_OE2 |
  2155. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2156. GRC_LCLCTRL_GPIO_OUTPUT2;
  2157. if (no_gpio2) {
  2158. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2159. GRC_LCLCTRL_GPIO_OUTPUT2);
  2160. }
  2161. tw32_wait_f(GRC_LOCAL_CTRL,
  2162. tp->grc_local_ctrl | grc_local_ctrl,
  2163. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2164. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2165. tw32_wait_f(GRC_LOCAL_CTRL,
  2166. tp->grc_local_ctrl | grc_local_ctrl,
  2167. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2168. if (!no_gpio2) {
  2169. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2170. tw32_wait_f(GRC_LOCAL_CTRL,
  2171. tp->grc_local_ctrl | grc_local_ctrl,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. }
  2174. }
  2175. }
  2176. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2177. {
  2178. u32 msg = 0;
  2179. /* Serialize power state transitions */
  2180. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2181. return;
  2182. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2183. msg = TG3_GPIO_MSG_NEED_VAUX;
  2184. msg = tg3_set_function_status(tp, msg);
  2185. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2186. goto done;
  2187. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2188. tg3_pwrsrc_switch_to_vaux(tp);
  2189. else
  2190. tg3_pwrsrc_die_with_vmain(tp);
  2191. done:
  2192. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2193. }
  2194. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2195. {
  2196. bool need_vaux = false;
  2197. /* The GPIOs do something completely different on 57765. */
  2198. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2199. return;
  2200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2203. tg3_frob_aux_power_5717(tp, include_wol ?
  2204. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2205. return;
  2206. }
  2207. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2208. struct net_device *dev_peer;
  2209. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2210. /* remove_one() may have been run on the peer. */
  2211. if (dev_peer) {
  2212. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2213. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2214. return;
  2215. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2216. tg3_flag(tp_peer, ENABLE_ASF))
  2217. need_vaux = true;
  2218. }
  2219. }
  2220. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2221. tg3_flag(tp, ENABLE_ASF))
  2222. need_vaux = true;
  2223. if (need_vaux)
  2224. tg3_pwrsrc_switch_to_vaux(tp);
  2225. else
  2226. tg3_pwrsrc_die_with_vmain(tp);
  2227. }
  2228. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2229. {
  2230. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2231. return 1;
  2232. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2233. if (speed != SPEED_10)
  2234. return 1;
  2235. } else if (speed == SPEED_10)
  2236. return 1;
  2237. return 0;
  2238. }
  2239. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2240. {
  2241. u32 val;
  2242. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2244. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2245. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2246. sg_dig_ctrl |=
  2247. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2248. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2249. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2250. }
  2251. return;
  2252. }
  2253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2254. tg3_bmcr_reset(tp);
  2255. val = tr32(GRC_MISC_CFG);
  2256. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2257. udelay(40);
  2258. return;
  2259. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2260. u32 phytest;
  2261. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2262. u32 phy;
  2263. tg3_writephy(tp, MII_ADVERTISE, 0);
  2264. tg3_writephy(tp, MII_BMCR,
  2265. BMCR_ANENABLE | BMCR_ANRESTART);
  2266. tg3_writephy(tp, MII_TG3_FET_TEST,
  2267. phytest | MII_TG3_FET_SHADOW_EN);
  2268. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2269. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2270. tg3_writephy(tp,
  2271. MII_TG3_FET_SHDW_AUXMODE4,
  2272. phy);
  2273. }
  2274. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2275. }
  2276. return;
  2277. } else if (do_low_power) {
  2278. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2279. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2280. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2281. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2282. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2283. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2284. }
  2285. /* The PHY should not be powered down on some chips because
  2286. * of bugs.
  2287. */
  2288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2290. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2291. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2292. return;
  2293. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2294. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2295. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2296. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2297. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2298. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2299. }
  2300. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2301. }
  2302. /* tp->lock is held. */
  2303. static int tg3_nvram_lock(struct tg3 *tp)
  2304. {
  2305. if (tg3_flag(tp, NVRAM)) {
  2306. int i;
  2307. if (tp->nvram_lock_cnt == 0) {
  2308. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2309. for (i = 0; i < 8000; i++) {
  2310. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2311. break;
  2312. udelay(20);
  2313. }
  2314. if (i == 8000) {
  2315. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2316. return -ENODEV;
  2317. }
  2318. }
  2319. tp->nvram_lock_cnt++;
  2320. }
  2321. return 0;
  2322. }
  2323. /* tp->lock is held. */
  2324. static void tg3_nvram_unlock(struct tg3 *tp)
  2325. {
  2326. if (tg3_flag(tp, NVRAM)) {
  2327. if (tp->nvram_lock_cnt > 0)
  2328. tp->nvram_lock_cnt--;
  2329. if (tp->nvram_lock_cnt == 0)
  2330. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2331. }
  2332. }
  2333. /* tp->lock is held. */
  2334. static void tg3_enable_nvram_access(struct tg3 *tp)
  2335. {
  2336. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2337. u32 nvaccess = tr32(NVRAM_ACCESS);
  2338. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2339. }
  2340. }
  2341. /* tp->lock is held. */
  2342. static void tg3_disable_nvram_access(struct tg3 *tp)
  2343. {
  2344. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2345. u32 nvaccess = tr32(NVRAM_ACCESS);
  2346. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2347. }
  2348. }
  2349. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2350. u32 offset, u32 *val)
  2351. {
  2352. u32 tmp;
  2353. int i;
  2354. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2355. return -EINVAL;
  2356. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2357. EEPROM_ADDR_DEVID_MASK |
  2358. EEPROM_ADDR_READ);
  2359. tw32(GRC_EEPROM_ADDR,
  2360. tmp |
  2361. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2362. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2363. EEPROM_ADDR_ADDR_MASK) |
  2364. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2365. for (i = 0; i < 1000; i++) {
  2366. tmp = tr32(GRC_EEPROM_ADDR);
  2367. if (tmp & EEPROM_ADDR_COMPLETE)
  2368. break;
  2369. msleep(1);
  2370. }
  2371. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2372. return -EBUSY;
  2373. tmp = tr32(GRC_EEPROM_DATA);
  2374. /*
  2375. * The data will always be opposite the native endian
  2376. * format. Perform a blind byteswap to compensate.
  2377. */
  2378. *val = swab32(tmp);
  2379. return 0;
  2380. }
  2381. #define NVRAM_CMD_TIMEOUT 10000
  2382. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2383. {
  2384. int i;
  2385. tw32(NVRAM_CMD, nvram_cmd);
  2386. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2387. udelay(10);
  2388. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2389. udelay(10);
  2390. break;
  2391. }
  2392. }
  2393. if (i == NVRAM_CMD_TIMEOUT)
  2394. return -EBUSY;
  2395. return 0;
  2396. }
  2397. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2398. {
  2399. if (tg3_flag(tp, NVRAM) &&
  2400. tg3_flag(tp, NVRAM_BUFFERED) &&
  2401. tg3_flag(tp, FLASH) &&
  2402. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2403. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2404. addr = ((addr / tp->nvram_pagesize) <<
  2405. ATMEL_AT45DB0X1B_PAGE_POS) +
  2406. (addr % tp->nvram_pagesize);
  2407. return addr;
  2408. }
  2409. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2410. {
  2411. if (tg3_flag(tp, NVRAM) &&
  2412. tg3_flag(tp, NVRAM_BUFFERED) &&
  2413. tg3_flag(tp, FLASH) &&
  2414. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2415. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2416. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2417. tp->nvram_pagesize) +
  2418. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2419. return addr;
  2420. }
  2421. /* NOTE: Data read in from NVRAM is byteswapped according to
  2422. * the byteswapping settings for all other register accesses.
  2423. * tg3 devices are BE devices, so on a BE machine, the data
  2424. * returned will be exactly as it is seen in NVRAM. On a LE
  2425. * machine, the 32-bit value will be byteswapped.
  2426. */
  2427. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2428. {
  2429. int ret;
  2430. if (!tg3_flag(tp, NVRAM))
  2431. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2432. offset = tg3_nvram_phys_addr(tp, offset);
  2433. if (offset > NVRAM_ADDR_MSK)
  2434. return -EINVAL;
  2435. ret = tg3_nvram_lock(tp);
  2436. if (ret)
  2437. return ret;
  2438. tg3_enable_nvram_access(tp);
  2439. tw32(NVRAM_ADDR, offset);
  2440. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2441. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2442. if (ret == 0)
  2443. *val = tr32(NVRAM_RDDATA);
  2444. tg3_disable_nvram_access(tp);
  2445. tg3_nvram_unlock(tp);
  2446. return ret;
  2447. }
  2448. /* Ensures NVRAM data is in bytestream format. */
  2449. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2450. {
  2451. u32 v;
  2452. int res = tg3_nvram_read(tp, offset, &v);
  2453. if (!res)
  2454. *val = cpu_to_be32(v);
  2455. return res;
  2456. }
  2457. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2458. u32 offset, u32 len, u8 *buf)
  2459. {
  2460. int i, j, rc = 0;
  2461. u32 val;
  2462. for (i = 0; i < len; i += 4) {
  2463. u32 addr;
  2464. __be32 data;
  2465. addr = offset + i;
  2466. memcpy(&data, buf + i, 4);
  2467. /*
  2468. * The SEEPROM interface expects the data to always be opposite
  2469. * the native endian format. We accomplish this by reversing
  2470. * all the operations that would have been performed on the
  2471. * data from a call to tg3_nvram_read_be32().
  2472. */
  2473. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2474. val = tr32(GRC_EEPROM_ADDR);
  2475. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2476. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2477. EEPROM_ADDR_READ);
  2478. tw32(GRC_EEPROM_ADDR, val |
  2479. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2480. (addr & EEPROM_ADDR_ADDR_MASK) |
  2481. EEPROM_ADDR_START |
  2482. EEPROM_ADDR_WRITE);
  2483. for (j = 0; j < 1000; j++) {
  2484. val = tr32(GRC_EEPROM_ADDR);
  2485. if (val & EEPROM_ADDR_COMPLETE)
  2486. break;
  2487. msleep(1);
  2488. }
  2489. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2490. rc = -EBUSY;
  2491. break;
  2492. }
  2493. }
  2494. return rc;
  2495. }
  2496. /* offset and length are dword aligned */
  2497. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2498. u8 *buf)
  2499. {
  2500. int ret = 0;
  2501. u32 pagesize = tp->nvram_pagesize;
  2502. u32 pagemask = pagesize - 1;
  2503. u32 nvram_cmd;
  2504. u8 *tmp;
  2505. tmp = kmalloc(pagesize, GFP_KERNEL);
  2506. if (tmp == NULL)
  2507. return -ENOMEM;
  2508. while (len) {
  2509. int j;
  2510. u32 phy_addr, page_off, size;
  2511. phy_addr = offset & ~pagemask;
  2512. for (j = 0; j < pagesize; j += 4) {
  2513. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2514. (__be32 *) (tmp + j));
  2515. if (ret)
  2516. break;
  2517. }
  2518. if (ret)
  2519. break;
  2520. page_off = offset & pagemask;
  2521. size = pagesize;
  2522. if (len < size)
  2523. size = len;
  2524. len -= size;
  2525. memcpy(tmp + page_off, buf, size);
  2526. offset = offset + (pagesize - page_off);
  2527. tg3_enable_nvram_access(tp);
  2528. /*
  2529. * Before we can erase the flash page, we need
  2530. * to issue a special "write enable" command.
  2531. */
  2532. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2533. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2534. break;
  2535. /* Erase the target page */
  2536. tw32(NVRAM_ADDR, phy_addr);
  2537. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2538. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2539. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2540. break;
  2541. /* Issue another write enable to start the write. */
  2542. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2543. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2544. break;
  2545. for (j = 0; j < pagesize; j += 4) {
  2546. __be32 data;
  2547. data = *((__be32 *) (tmp + j));
  2548. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2549. tw32(NVRAM_ADDR, phy_addr + j);
  2550. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2551. NVRAM_CMD_WR;
  2552. if (j == 0)
  2553. nvram_cmd |= NVRAM_CMD_FIRST;
  2554. else if (j == (pagesize - 4))
  2555. nvram_cmd |= NVRAM_CMD_LAST;
  2556. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2557. if (ret)
  2558. break;
  2559. }
  2560. if (ret)
  2561. break;
  2562. }
  2563. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2564. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2565. kfree(tmp);
  2566. return ret;
  2567. }
  2568. /* offset and length are dword aligned */
  2569. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2570. u8 *buf)
  2571. {
  2572. int i, ret = 0;
  2573. for (i = 0; i < len; i += 4, offset += 4) {
  2574. u32 page_off, phy_addr, nvram_cmd;
  2575. __be32 data;
  2576. memcpy(&data, buf + i, 4);
  2577. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2578. page_off = offset % tp->nvram_pagesize;
  2579. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2580. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2581. if (page_off == 0 || i == 0)
  2582. nvram_cmd |= NVRAM_CMD_FIRST;
  2583. if (page_off == (tp->nvram_pagesize - 4))
  2584. nvram_cmd |= NVRAM_CMD_LAST;
  2585. if (i == (len - 4))
  2586. nvram_cmd |= NVRAM_CMD_LAST;
  2587. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2588. !tg3_flag(tp, FLASH) ||
  2589. !tg3_flag(tp, 57765_PLUS))
  2590. tw32(NVRAM_ADDR, phy_addr);
  2591. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2592. !tg3_flag(tp, 5755_PLUS) &&
  2593. (tp->nvram_jedecnum == JEDEC_ST) &&
  2594. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2595. u32 cmd;
  2596. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2597. ret = tg3_nvram_exec_cmd(tp, cmd);
  2598. if (ret)
  2599. break;
  2600. }
  2601. if (!tg3_flag(tp, FLASH)) {
  2602. /* We always do complete word writes to eeprom. */
  2603. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2604. }
  2605. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2606. if (ret)
  2607. break;
  2608. }
  2609. return ret;
  2610. }
  2611. /* offset and length are dword aligned */
  2612. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2613. {
  2614. int ret;
  2615. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2616. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2617. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2618. udelay(40);
  2619. }
  2620. if (!tg3_flag(tp, NVRAM)) {
  2621. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2622. } else {
  2623. u32 grc_mode;
  2624. ret = tg3_nvram_lock(tp);
  2625. if (ret)
  2626. return ret;
  2627. tg3_enable_nvram_access(tp);
  2628. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2629. tw32(NVRAM_WRITE1, 0x406);
  2630. grc_mode = tr32(GRC_MODE);
  2631. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2632. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2633. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2634. buf);
  2635. } else {
  2636. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2637. buf);
  2638. }
  2639. grc_mode = tr32(GRC_MODE);
  2640. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2641. tg3_disable_nvram_access(tp);
  2642. tg3_nvram_unlock(tp);
  2643. }
  2644. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2645. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2646. udelay(40);
  2647. }
  2648. return ret;
  2649. }
  2650. #define RX_CPU_SCRATCH_BASE 0x30000
  2651. #define RX_CPU_SCRATCH_SIZE 0x04000
  2652. #define TX_CPU_SCRATCH_BASE 0x34000
  2653. #define TX_CPU_SCRATCH_SIZE 0x04000
  2654. /* tp->lock is held. */
  2655. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2656. {
  2657. int i;
  2658. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2660. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2661. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2662. return 0;
  2663. }
  2664. if (offset == RX_CPU_BASE) {
  2665. for (i = 0; i < 10000; i++) {
  2666. tw32(offset + CPU_STATE, 0xffffffff);
  2667. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2668. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2669. break;
  2670. }
  2671. tw32(offset + CPU_STATE, 0xffffffff);
  2672. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2673. udelay(10);
  2674. } else {
  2675. for (i = 0; i < 10000; i++) {
  2676. tw32(offset + CPU_STATE, 0xffffffff);
  2677. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2678. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2679. break;
  2680. }
  2681. }
  2682. if (i >= 10000) {
  2683. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2684. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2685. return -ENODEV;
  2686. }
  2687. /* Clear firmware's nvram arbitration. */
  2688. if (tg3_flag(tp, NVRAM))
  2689. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2690. return 0;
  2691. }
  2692. struct fw_info {
  2693. unsigned int fw_base;
  2694. unsigned int fw_len;
  2695. const __be32 *fw_data;
  2696. };
  2697. /* tp->lock is held. */
  2698. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2699. u32 cpu_scratch_base, int cpu_scratch_size,
  2700. struct fw_info *info)
  2701. {
  2702. int err, lock_err, i;
  2703. void (*write_op)(struct tg3 *, u32, u32);
  2704. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2705. netdev_err(tp->dev,
  2706. "%s: Trying to load TX cpu firmware which is 5705\n",
  2707. __func__);
  2708. return -EINVAL;
  2709. }
  2710. if (tg3_flag(tp, 5705_PLUS))
  2711. write_op = tg3_write_mem;
  2712. else
  2713. write_op = tg3_write_indirect_reg32;
  2714. /* It is possible that bootcode is still loading at this point.
  2715. * Get the nvram lock first before halting the cpu.
  2716. */
  2717. lock_err = tg3_nvram_lock(tp);
  2718. err = tg3_halt_cpu(tp, cpu_base);
  2719. if (!lock_err)
  2720. tg3_nvram_unlock(tp);
  2721. if (err)
  2722. goto out;
  2723. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2724. write_op(tp, cpu_scratch_base + i, 0);
  2725. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2726. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2727. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2728. write_op(tp, (cpu_scratch_base +
  2729. (info->fw_base & 0xffff) +
  2730. (i * sizeof(u32))),
  2731. be32_to_cpu(info->fw_data[i]));
  2732. err = 0;
  2733. out:
  2734. return err;
  2735. }
  2736. /* tp->lock is held. */
  2737. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2738. {
  2739. struct fw_info info;
  2740. const __be32 *fw_data;
  2741. int err, i;
  2742. fw_data = (void *)tp->fw->data;
  2743. /* Firmware blob starts with version numbers, followed by
  2744. start address and length. We are setting complete length.
  2745. length = end_address_of_bss - start_address_of_text.
  2746. Remainder is the blob to be loaded contiguously
  2747. from start address. */
  2748. info.fw_base = be32_to_cpu(fw_data[1]);
  2749. info.fw_len = tp->fw->size - 12;
  2750. info.fw_data = &fw_data[3];
  2751. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2752. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2753. &info);
  2754. if (err)
  2755. return err;
  2756. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2757. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2758. &info);
  2759. if (err)
  2760. return err;
  2761. /* Now startup only the RX cpu. */
  2762. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2763. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2764. for (i = 0; i < 5; i++) {
  2765. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2766. break;
  2767. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2768. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2769. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2770. udelay(1000);
  2771. }
  2772. if (i >= 5) {
  2773. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2774. "should be %08x\n", __func__,
  2775. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2776. return -ENODEV;
  2777. }
  2778. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2779. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2780. return 0;
  2781. }
  2782. /* tp->lock is held. */
  2783. static int tg3_load_tso_firmware(struct tg3 *tp)
  2784. {
  2785. struct fw_info info;
  2786. const __be32 *fw_data;
  2787. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2788. int err, i;
  2789. if (tg3_flag(tp, HW_TSO_1) ||
  2790. tg3_flag(tp, HW_TSO_2) ||
  2791. tg3_flag(tp, HW_TSO_3))
  2792. return 0;
  2793. fw_data = (void *)tp->fw->data;
  2794. /* Firmware blob starts with version numbers, followed by
  2795. start address and length. We are setting complete length.
  2796. length = end_address_of_bss - start_address_of_text.
  2797. Remainder is the blob to be loaded contiguously
  2798. from start address. */
  2799. info.fw_base = be32_to_cpu(fw_data[1]);
  2800. cpu_scratch_size = tp->fw_len;
  2801. info.fw_len = tp->fw->size - 12;
  2802. info.fw_data = &fw_data[3];
  2803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2804. cpu_base = RX_CPU_BASE;
  2805. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2806. } else {
  2807. cpu_base = TX_CPU_BASE;
  2808. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2809. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2810. }
  2811. err = tg3_load_firmware_cpu(tp, cpu_base,
  2812. cpu_scratch_base, cpu_scratch_size,
  2813. &info);
  2814. if (err)
  2815. return err;
  2816. /* Now startup the cpu. */
  2817. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2818. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2819. for (i = 0; i < 5; i++) {
  2820. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2821. break;
  2822. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2823. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2824. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2825. udelay(1000);
  2826. }
  2827. if (i >= 5) {
  2828. netdev_err(tp->dev,
  2829. "%s fails to set CPU PC, is %08x should be %08x\n",
  2830. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2831. return -ENODEV;
  2832. }
  2833. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2834. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2835. return 0;
  2836. }
  2837. /* tp->lock is held. */
  2838. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2839. {
  2840. u32 addr_high, addr_low;
  2841. int i;
  2842. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2843. tp->dev->dev_addr[1]);
  2844. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2845. (tp->dev->dev_addr[3] << 16) |
  2846. (tp->dev->dev_addr[4] << 8) |
  2847. (tp->dev->dev_addr[5] << 0));
  2848. for (i = 0; i < 4; i++) {
  2849. if (i == 1 && skip_mac_1)
  2850. continue;
  2851. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2852. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2853. }
  2854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2856. for (i = 0; i < 12; i++) {
  2857. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2858. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2859. }
  2860. }
  2861. addr_high = (tp->dev->dev_addr[0] +
  2862. tp->dev->dev_addr[1] +
  2863. tp->dev->dev_addr[2] +
  2864. tp->dev->dev_addr[3] +
  2865. tp->dev->dev_addr[4] +
  2866. tp->dev->dev_addr[5]) &
  2867. TX_BACKOFF_SEED_MASK;
  2868. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2869. }
  2870. static void tg3_enable_register_access(struct tg3 *tp)
  2871. {
  2872. /*
  2873. * Make sure register accesses (indirect or otherwise) will function
  2874. * correctly.
  2875. */
  2876. pci_write_config_dword(tp->pdev,
  2877. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2878. }
  2879. static int tg3_power_up(struct tg3 *tp)
  2880. {
  2881. int err;
  2882. tg3_enable_register_access(tp);
  2883. err = pci_set_power_state(tp->pdev, PCI_D0);
  2884. if (!err) {
  2885. /* Switch out of Vaux if it is a NIC */
  2886. tg3_pwrsrc_switch_to_vmain(tp);
  2887. } else {
  2888. netdev_err(tp->dev, "Transition to D0 failed\n");
  2889. }
  2890. return err;
  2891. }
  2892. static int tg3_setup_phy(struct tg3 *, int);
  2893. static int tg3_power_down_prepare(struct tg3 *tp)
  2894. {
  2895. u32 misc_host_ctrl;
  2896. bool device_should_wake, do_low_power;
  2897. tg3_enable_register_access(tp);
  2898. /* Restore the CLKREQ setting. */
  2899. if (tg3_flag(tp, CLKREQ_BUG)) {
  2900. u16 lnkctl;
  2901. pci_read_config_word(tp->pdev,
  2902. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2903. &lnkctl);
  2904. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2905. pci_write_config_word(tp->pdev,
  2906. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2907. lnkctl);
  2908. }
  2909. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2910. tw32(TG3PCI_MISC_HOST_CTRL,
  2911. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2912. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2913. tg3_flag(tp, WOL_ENABLE);
  2914. if (tg3_flag(tp, USE_PHYLIB)) {
  2915. do_low_power = false;
  2916. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2917. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2918. struct phy_device *phydev;
  2919. u32 phyid, advertising;
  2920. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2921. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2922. tp->link_config.speed = phydev->speed;
  2923. tp->link_config.duplex = phydev->duplex;
  2924. tp->link_config.autoneg = phydev->autoneg;
  2925. tp->link_config.advertising = phydev->advertising;
  2926. advertising = ADVERTISED_TP |
  2927. ADVERTISED_Pause |
  2928. ADVERTISED_Autoneg |
  2929. ADVERTISED_10baseT_Half;
  2930. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2931. if (tg3_flag(tp, WOL_SPEED_100MB))
  2932. advertising |=
  2933. ADVERTISED_100baseT_Half |
  2934. ADVERTISED_100baseT_Full |
  2935. ADVERTISED_10baseT_Full;
  2936. else
  2937. advertising |= ADVERTISED_10baseT_Full;
  2938. }
  2939. phydev->advertising = advertising;
  2940. phy_start_aneg(phydev);
  2941. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2942. if (phyid != PHY_ID_BCMAC131) {
  2943. phyid &= PHY_BCM_OUI_MASK;
  2944. if (phyid == PHY_BCM_OUI_1 ||
  2945. phyid == PHY_BCM_OUI_2 ||
  2946. phyid == PHY_BCM_OUI_3)
  2947. do_low_power = true;
  2948. }
  2949. }
  2950. } else {
  2951. do_low_power = true;
  2952. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  2953. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2954. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  2955. tg3_setup_phy(tp, 0);
  2956. }
  2957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2958. u32 val;
  2959. val = tr32(GRC_VCPU_EXT_CTRL);
  2960. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2961. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2962. int i;
  2963. u32 val;
  2964. for (i = 0; i < 200; i++) {
  2965. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2966. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2967. break;
  2968. msleep(1);
  2969. }
  2970. }
  2971. if (tg3_flag(tp, WOL_CAP))
  2972. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2973. WOL_DRV_STATE_SHUTDOWN |
  2974. WOL_DRV_WOL |
  2975. WOL_SET_MAGIC_PKT);
  2976. if (device_should_wake) {
  2977. u32 mac_mode;
  2978. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2979. if (do_low_power &&
  2980. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2981. tg3_phy_auxctl_write(tp,
  2982. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2983. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2984. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2985. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2986. udelay(40);
  2987. }
  2988. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2989. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2990. else
  2991. mac_mode = MAC_MODE_PORT_MODE_MII;
  2992. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2993. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2994. ASIC_REV_5700) {
  2995. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2996. SPEED_100 : SPEED_10;
  2997. if (tg3_5700_link_polarity(tp, speed))
  2998. mac_mode |= MAC_MODE_LINK_POLARITY;
  2999. else
  3000. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3001. }
  3002. } else {
  3003. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3004. }
  3005. if (!tg3_flag(tp, 5750_PLUS))
  3006. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3007. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3008. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3009. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3010. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3011. if (tg3_flag(tp, ENABLE_APE))
  3012. mac_mode |= MAC_MODE_APE_TX_EN |
  3013. MAC_MODE_APE_RX_EN |
  3014. MAC_MODE_TDE_ENABLE;
  3015. tw32_f(MAC_MODE, mac_mode);
  3016. udelay(100);
  3017. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3018. udelay(10);
  3019. }
  3020. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3021. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3023. u32 base_val;
  3024. base_val = tp->pci_clock_ctrl;
  3025. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3026. CLOCK_CTRL_TXCLK_DISABLE);
  3027. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3028. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3029. } else if (tg3_flag(tp, 5780_CLASS) ||
  3030. tg3_flag(tp, CPMU_PRESENT) ||
  3031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3032. /* do nothing */
  3033. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3034. u32 newbits1, newbits2;
  3035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3037. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3038. CLOCK_CTRL_TXCLK_DISABLE |
  3039. CLOCK_CTRL_ALTCLK);
  3040. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3041. } else if (tg3_flag(tp, 5705_PLUS)) {
  3042. newbits1 = CLOCK_CTRL_625_CORE;
  3043. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3044. } else {
  3045. newbits1 = CLOCK_CTRL_ALTCLK;
  3046. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3047. }
  3048. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3049. 40);
  3050. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3051. 40);
  3052. if (!tg3_flag(tp, 5705_PLUS)) {
  3053. u32 newbits3;
  3054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3055. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3056. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3057. CLOCK_CTRL_TXCLK_DISABLE |
  3058. CLOCK_CTRL_44MHZ_CORE);
  3059. } else {
  3060. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3061. }
  3062. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3063. tp->pci_clock_ctrl | newbits3, 40);
  3064. }
  3065. }
  3066. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3067. tg3_power_down_phy(tp, do_low_power);
  3068. tg3_frob_aux_power(tp, true);
  3069. /* Workaround for unstable PLL clock */
  3070. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3071. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3072. u32 val = tr32(0x7d00);
  3073. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3074. tw32(0x7d00, val);
  3075. if (!tg3_flag(tp, ENABLE_ASF)) {
  3076. int err;
  3077. err = tg3_nvram_lock(tp);
  3078. tg3_halt_cpu(tp, RX_CPU_BASE);
  3079. if (!err)
  3080. tg3_nvram_unlock(tp);
  3081. }
  3082. }
  3083. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3084. return 0;
  3085. }
  3086. static void tg3_power_down(struct tg3 *tp)
  3087. {
  3088. tg3_power_down_prepare(tp);
  3089. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3090. pci_set_power_state(tp->pdev, PCI_D3hot);
  3091. }
  3092. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3093. {
  3094. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3095. case MII_TG3_AUX_STAT_10HALF:
  3096. *speed = SPEED_10;
  3097. *duplex = DUPLEX_HALF;
  3098. break;
  3099. case MII_TG3_AUX_STAT_10FULL:
  3100. *speed = SPEED_10;
  3101. *duplex = DUPLEX_FULL;
  3102. break;
  3103. case MII_TG3_AUX_STAT_100HALF:
  3104. *speed = SPEED_100;
  3105. *duplex = DUPLEX_HALF;
  3106. break;
  3107. case MII_TG3_AUX_STAT_100FULL:
  3108. *speed = SPEED_100;
  3109. *duplex = DUPLEX_FULL;
  3110. break;
  3111. case MII_TG3_AUX_STAT_1000HALF:
  3112. *speed = SPEED_1000;
  3113. *duplex = DUPLEX_HALF;
  3114. break;
  3115. case MII_TG3_AUX_STAT_1000FULL:
  3116. *speed = SPEED_1000;
  3117. *duplex = DUPLEX_FULL;
  3118. break;
  3119. default:
  3120. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3121. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3122. SPEED_10;
  3123. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3124. DUPLEX_HALF;
  3125. break;
  3126. }
  3127. *speed = SPEED_UNKNOWN;
  3128. *duplex = DUPLEX_UNKNOWN;
  3129. break;
  3130. }
  3131. }
  3132. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3133. {
  3134. int err = 0;
  3135. u32 val, new_adv;
  3136. new_adv = ADVERTISE_CSMA;
  3137. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3138. new_adv |= mii_advertise_flowctrl(flowctrl);
  3139. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3140. if (err)
  3141. goto done;
  3142. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3143. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3144. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3145. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3146. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3147. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3148. if (err)
  3149. goto done;
  3150. }
  3151. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3152. goto done;
  3153. tw32(TG3_CPMU_EEE_MODE,
  3154. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3155. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3156. if (!err) {
  3157. u32 err2;
  3158. val = 0;
  3159. /* Advertise 100-BaseTX EEE ability */
  3160. if (advertise & ADVERTISED_100baseT_Full)
  3161. val |= MDIO_AN_EEE_ADV_100TX;
  3162. /* Advertise 1000-BaseT EEE ability */
  3163. if (advertise & ADVERTISED_1000baseT_Full)
  3164. val |= MDIO_AN_EEE_ADV_1000T;
  3165. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3166. if (err)
  3167. val = 0;
  3168. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3169. case ASIC_REV_5717:
  3170. case ASIC_REV_57765:
  3171. case ASIC_REV_57766:
  3172. case ASIC_REV_5719:
  3173. /* If we advertised any eee advertisements above... */
  3174. if (val)
  3175. val = MII_TG3_DSP_TAP26_ALNOKO |
  3176. MII_TG3_DSP_TAP26_RMRXSTO |
  3177. MII_TG3_DSP_TAP26_OPCSINPT;
  3178. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3179. /* Fall through */
  3180. case ASIC_REV_5720:
  3181. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3182. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3183. MII_TG3_DSP_CH34TP2_HIBW01);
  3184. }
  3185. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3186. if (!err)
  3187. err = err2;
  3188. }
  3189. done:
  3190. return err;
  3191. }
  3192. static void tg3_phy_copper_begin(struct tg3 *tp)
  3193. {
  3194. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3195. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3196. u32 adv, fc;
  3197. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3198. adv = ADVERTISED_10baseT_Half |
  3199. ADVERTISED_10baseT_Full;
  3200. if (tg3_flag(tp, WOL_SPEED_100MB))
  3201. adv |= ADVERTISED_100baseT_Half |
  3202. ADVERTISED_100baseT_Full;
  3203. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3204. } else {
  3205. adv = tp->link_config.advertising;
  3206. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3207. adv &= ~(ADVERTISED_1000baseT_Half |
  3208. ADVERTISED_1000baseT_Full);
  3209. fc = tp->link_config.flowctrl;
  3210. }
  3211. tg3_phy_autoneg_cfg(tp, adv, fc);
  3212. tg3_writephy(tp, MII_BMCR,
  3213. BMCR_ANENABLE | BMCR_ANRESTART);
  3214. } else {
  3215. int i;
  3216. u32 bmcr, orig_bmcr;
  3217. tp->link_config.active_speed = tp->link_config.speed;
  3218. tp->link_config.active_duplex = tp->link_config.duplex;
  3219. bmcr = 0;
  3220. switch (tp->link_config.speed) {
  3221. default:
  3222. case SPEED_10:
  3223. break;
  3224. case SPEED_100:
  3225. bmcr |= BMCR_SPEED100;
  3226. break;
  3227. case SPEED_1000:
  3228. bmcr |= BMCR_SPEED1000;
  3229. break;
  3230. }
  3231. if (tp->link_config.duplex == DUPLEX_FULL)
  3232. bmcr |= BMCR_FULLDPLX;
  3233. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3234. (bmcr != orig_bmcr)) {
  3235. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3236. for (i = 0; i < 1500; i++) {
  3237. u32 tmp;
  3238. udelay(10);
  3239. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3240. tg3_readphy(tp, MII_BMSR, &tmp))
  3241. continue;
  3242. if (!(tmp & BMSR_LSTATUS)) {
  3243. udelay(40);
  3244. break;
  3245. }
  3246. }
  3247. tg3_writephy(tp, MII_BMCR, bmcr);
  3248. udelay(40);
  3249. }
  3250. }
  3251. }
  3252. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3253. {
  3254. int err;
  3255. /* Turn off tap power management. */
  3256. /* Set Extended packet length bit */
  3257. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3258. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3259. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3260. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3261. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3262. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3263. udelay(40);
  3264. return err;
  3265. }
  3266. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3267. {
  3268. u32 advmsk, tgtadv, advertising;
  3269. advertising = tp->link_config.advertising;
  3270. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3271. advmsk = ADVERTISE_ALL;
  3272. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3273. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3274. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3275. }
  3276. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3277. return false;
  3278. if ((*lcladv & advmsk) != tgtadv)
  3279. return false;
  3280. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3281. u32 tg3_ctrl;
  3282. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3283. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3284. return false;
  3285. if (tgtadv &&
  3286. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3287. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3288. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3289. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3290. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3291. } else {
  3292. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3293. }
  3294. if (tg3_ctrl != tgtadv)
  3295. return false;
  3296. }
  3297. return true;
  3298. }
  3299. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3300. {
  3301. u32 lpeth = 0;
  3302. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3303. u32 val;
  3304. if (tg3_readphy(tp, MII_STAT1000, &val))
  3305. return false;
  3306. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3307. }
  3308. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3309. return false;
  3310. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3311. tp->link_config.rmt_adv = lpeth;
  3312. return true;
  3313. }
  3314. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3315. {
  3316. int current_link_up;
  3317. u32 bmsr, val;
  3318. u32 lcl_adv, rmt_adv;
  3319. u16 current_speed;
  3320. u8 current_duplex;
  3321. int i, err;
  3322. tw32(MAC_EVENT, 0);
  3323. tw32_f(MAC_STATUS,
  3324. (MAC_STATUS_SYNC_CHANGED |
  3325. MAC_STATUS_CFG_CHANGED |
  3326. MAC_STATUS_MI_COMPLETION |
  3327. MAC_STATUS_LNKSTATE_CHANGED));
  3328. udelay(40);
  3329. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3330. tw32_f(MAC_MI_MODE,
  3331. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3332. udelay(80);
  3333. }
  3334. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3335. /* Some third-party PHYs need to be reset on link going
  3336. * down.
  3337. */
  3338. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3341. netif_carrier_ok(tp->dev)) {
  3342. tg3_readphy(tp, MII_BMSR, &bmsr);
  3343. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3344. !(bmsr & BMSR_LSTATUS))
  3345. force_reset = 1;
  3346. }
  3347. if (force_reset)
  3348. tg3_phy_reset(tp);
  3349. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3350. tg3_readphy(tp, MII_BMSR, &bmsr);
  3351. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3352. !tg3_flag(tp, INIT_COMPLETE))
  3353. bmsr = 0;
  3354. if (!(bmsr & BMSR_LSTATUS)) {
  3355. err = tg3_init_5401phy_dsp(tp);
  3356. if (err)
  3357. return err;
  3358. tg3_readphy(tp, MII_BMSR, &bmsr);
  3359. for (i = 0; i < 1000; i++) {
  3360. udelay(10);
  3361. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3362. (bmsr & BMSR_LSTATUS)) {
  3363. udelay(40);
  3364. break;
  3365. }
  3366. }
  3367. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3368. TG3_PHY_REV_BCM5401_B0 &&
  3369. !(bmsr & BMSR_LSTATUS) &&
  3370. tp->link_config.active_speed == SPEED_1000) {
  3371. err = tg3_phy_reset(tp);
  3372. if (!err)
  3373. err = tg3_init_5401phy_dsp(tp);
  3374. if (err)
  3375. return err;
  3376. }
  3377. }
  3378. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3379. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3380. /* 5701 {A0,B0} CRC bug workaround */
  3381. tg3_writephy(tp, 0x15, 0x0a75);
  3382. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3383. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3384. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3385. }
  3386. /* Clear pending interrupts... */
  3387. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3388. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3389. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3390. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3391. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3392. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3395. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3396. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3397. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3398. else
  3399. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3400. }
  3401. current_link_up = 0;
  3402. current_speed = SPEED_UNKNOWN;
  3403. current_duplex = DUPLEX_UNKNOWN;
  3404. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3405. tp->link_config.rmt_adv = 0;
  3406. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3407. err = tg3_phy_auxctl_read(tp,
  3408. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3409. &val);
  3410. if (!err && !(val & (1 << 10))) {
  3411. tg3_phy_auxctl_write(tp,
  3412. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3413. val | (1 << 10));
  3414. goto relink;
  3415. }
  3416. }
  3417. bmsr = 0;
  3418. for (i = 0; i < 100; i++) {
  3419. tg3_readphy(tp, MII_BMSR, &bmsr);
  3420. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3421. (bmsr & BMSR_LSTATUS))
  3422. break;
  3423. udelay(40);
  3424. }
  3425. if (bmsr & BMSR_LSTATUS) {
  3426. u32 aux_stat, bmcr;
  3427. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3428. for (i = 0; i < 2000; i++) {
  3429. udelay(10);
  3430. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3431. aux_stat)
  3432. break;
  3433. }
  3434. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3435. &current_speed,
  3436. &current_duplex);
  3437. bmcr = 0;
  3438. for (i = 0; i < 200; i++) {
  3439. tg3_readphy(tp, MII_BMCR, &bmcr);
  3440. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3441. continue;
  3442. if (bmcr && bmcr != 0x7fff)
  3443. break;
  3444. udelay(10);
  3445. }
  3446. lcl_adv = 0;
  3447. rmt_adv = 0;
  3448. tp->link_config.active_speed = current_speed;
  3449. tp->link_config.active_duplex = current_duplex;
  3450. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3451. if ((bmcr & BMCR_ANENABLE) &&
  3452. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3453. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3454. current_link_up = 1;
  3455. } else {
  3456. if (!(bmcr & BMCR_ANENABLE) &&
  3457. tp->link_config.speed == current_speed &&
  3458. tp->link_config.duplex == current_duplex &&
  3459. tp->link_config.flowctrl ==
  3460. tp->link_config.active_flowctrl) {
  3461. current_link_up = 1;
  3462. }
  3463. }
  3464. if (current_link_up == 1 &&
  3465. tp->link_config.active_duplex == DUPLEX_FULL) {
  3466. u32 reg, bit;
  3467. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3468. reg = MII_TG3_FET_GEN_STAT;
  3469. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3470. } else {
  3471. reg = MII_TG3_EXT_STAT;
  3472. bit = MII_TG3_EXT_STAT_MDIX;
  3473. }
  3474. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3475. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3476. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3477. }
  3478. }
  3479. relink:
  3480. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3481. tg3_phy_copper_begin(tp);
  3482. tg3_readphy(tp, MII_BMSR, &bmsr);
  3483. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3484. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3485. current_link_up = 1;
  3486. }
  3487. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3488. if (current_link_up == 1) {
  3489. if (tp->link_config.active_speed == SPEED_100 ||
  3490. tp->link_config.active_speed == SPEED_10)
  3491. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3492. else
  3493. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3494. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3495. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3496. else
  3497. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3498. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3499. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3500. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3502. if (current_link_up == 1 &&
  3503. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3504. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3505. else
  3506. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3507. }
  3508. /* ??? Without this setting Netgear GA302T PHY does not
  3509. * ??? send/receive packets...
  3510. */
  3511. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3512. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3513. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3514. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3515. udelay(80);
  3516. }
  3517. tw32_f(MAC_MODE, tp->mac_mode);
  3518. udelay(40);
  3519. tg3_phy_eee_adjust(tp, current_link_up);
  3520. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3521. /* Polled via timer. */
  3522. tw32_f(MAC_EVENT, 0);
  3523. } else {
  3524. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3525. }
  3526. udelay(40);
  3527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3528. current_link_up == 1 &&
  3529. tp->link_config.active_speed == SPEED_1000 &&
  3530. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3531. udelay(120);
  3532. tw32_f(MAC_STATUS,
  3533. (MAC_STATUS_SYNC_CHANGED |
  3534. MAC_STATUS_CFG_CHANGED));
  3535. udelay(40);
  3536. tg3_write_mem(tp,
  3537. NIC_SRAM_FIRMWARE_MBOX,
  3538. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3539. }
  3540. /* Prevent send BD corruption. */
  3541. if (tg3_flag(tp, CLKREQ_BUG)) {
  3542. u16 oldlnkctl, newlnkctl;
  3543. pci_read_config_word(tp->pdev,
  3544. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3545. &oldlnkctl);
  3546. if (tp->link_config.active_speed == SPEED_100 ||
  3547. tp->link_config.active_speed == SPEED_10)
  3548. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3549. else
  3550. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3551. if (newlnkctl != oldlnkctl)
  3552. pci_write_config_word(tp->pdev,
  3553. pci_pcie_cap(tp->pdev) +
  3554. PCI_EXP_LNKCTL, newlnkctl);
  3555. }
  3556. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3557. if (current_link_up)
  3558. netif_carrier_on(tp->dev);
  3559. else
  3560. netif_carrier_off(tp->dev);
  3561. tg3_link_report(tp);
  3562. }
  3563. return 0;
  3564. }
  3565. struct tg3_fiber_aneginfo {
  3566. int state;
  3567. #define ANEG_STATE_UNKNOWN 0
  3568. #define ANEG_STATE_AN_ENABLE 1
  3569. #define ANEG_STATE_RESTART_INIT 2
  3570. #define ANEG_STATE_RESTART 3
  3571. #define ANEG_STATE_DISABLE_LINK_OK 4
  3572. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3573. #define ANEG_STATE_ABILITY_DETECT 6
  3574. #define ANEG_STATE_ACK_DETECT_INIT 7
  3575. #define ANEG_STATE_ACK_DETECT 8
  3576. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3577. #define ANEG_STATE_COMPLETE_ACK 10
  3578. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3579. #define ANEG_STATE_IDLE_DETECT 12
  3580. #define ANEG_STATE_LINK_OK 13
  3581. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3582. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3583. u32 flags;
  3584. #define MR_AN_ENABLE 0x00000001
  3585. #define MR_RESTART_AN 0x00000002
  3586. #define MR_AN_COMPLETE 0x00000004
  3587. #define MR_PAGE_RX 0x00000008
  3588. #define MR_NP_LOADED 0x00000010
  3589. #define MR_TOGGLE_TX 0x00000020
  3590. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3591. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3592. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3593. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3594. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3595. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3596. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3597. #define MR_TOGGLE_RX 0x00002000
  3598. #define MR_NP_RX 0x00004000
  3599. #define MR_LINK_OK 0x80000000
  3600. unsigned long link_time, cur_time;
  3601. u32 ability_match_cfg;
  3602. int ability_match_count;
  3603. char ability_match, idle_match, ack_match;
  3604. u32 txconfig, rxconfig;
  3605. #define ANEG_CFG_NP 0x00000080
  3606. #define ANEG_CFG_ACK 0x00000040
  3607. #define ANEG_CFG_RF2 0x00000020
  3608. #define ANEG_CFG_RF1 0x00000010
  3609. #define ANEG_CFG_PS2 0x00000001
  3610. #define ANEG_CFG_PS1 0x00008000
  3611. #define ANEG_CFG_HD 0x00004000
  3612. #define ANEG_CFG_FD 0x00002000
  3613. #define ANEG_CFG_INVAL 0x00001f06
  3614. };
  3615. #define ANEG_OK 0
  3616. #define ANEG_DONE 1
  3617. #define ANEG_TIMER_ENAB 2
  3618. #define ANEG_FAILED -1
  3619. #define ANEG_STATE_SETTLE_TIME 10000
  3620. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3621. struct tg3_fiber_aneginfo *ap)
  3622. {
  3623. u16 flowctrl;
  3624. unsigned long delta;
  3625. u32 rx_cfg_reg;
  3626. int ret;
  3627. if (ap->state == ANEG_STATE_UNKNOWN) {
  3628. ap->rxconfig = 0;
  3629. ap->link_time = 0;
  3630. ap->cur_time = 0;
  3631. ap->ability_match_cfg = 0;
  3632. ap->ability_match_count = 0;
  3633. ap->ability_match = 0;
  3634. ap->idle_match = 0;
  3635. ap->ack_match = 0;
  3636. }
  3637. ap->cur_time++;
  3638. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3639. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3640. if (rx_cfg_reg != ap->ability_match_cfg) {
  3641. ap->ability_match_cfg = rx_cfg_reg;
  3642. ap->ability_match = 0;
  3643. ap->ability_match_count = 0;
  3644. } else {
  3645. if (++ap->ability_match_count > 1) {
  3646. ap->ability_match = 1;
  3647. ap->ability_match_cfg = rx_cfg_reg;
  3648. }
  3649. }
  3650. if (rx_cfg_reg & ANEG_CFG_ACK)
  3651. ap->ack_match = 1;
  3652. else
  3653. ap->ack_match = 0;
  3654. ap->idle_match = 0;
  3655. } else {
  3656. ap->idle_match = 1;
  3657. ap->ability_match_cfg = 0;
  3658. ap->ability_match_count = 0;
  3659. ap->ability_match = 0;
  3660. ap->ack_match = 0;
  3661. rx_cfg_reg = 0;
  3662. }
  3663. ap->rxconfig = rx_cfg_reg;
  3664. ret = ANEG_OK;
  3665. switch (ap->state) {
  3666. case ANEG_STATE_UNKNOWN:
  3667. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3668. ap->state = ANEG_STATE_AN_ENABLE;
  3669. /* fallthru */
  3670. case ANEG_STATE_AN_ENABLE:
  3671. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3672. if (ap->flags & MR_AN_ENABLE) {
  3673. ap->link_time = 0;
  3674. ap->cur_time = 0;
  3675. ap->ability_match_cfg = 0;
  3676. ap->ability_match_count = 0;
  3677. ap->ability_match = 0;
  3678. ap->idle_match = 0;
  3679. ap->ack_match = 0;
  3680. ap->state = ANEG_STATE_RESTART_INIT;
  3681. } else {
  3682. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3683. }
  3684. break;
  3685. case ANEG_STATE_RESTART_INIT:
  3686. ap->link_time = ap->cur_time;
  3687. ap->flags &= ~(MR_NP_LOADED);
  3688. ap->txconfig = 0;
  3689. tw32(MAC_TX_AUTO_NEG, 0);
  3690. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3691. tw32_f(MAC_MODE, tp->mac_mode);
  3692. udelay(40);
  3693. ret = ANEG_TIMER_ENAB;
  3694. ap->state = ANEG_STATE_RESTART;
  3695. /* fallthru */
  3696. case ANEG_STATE_RESTART:
  3697. delta = ap->cur_time - ap->link_time;
  3698. if (delta > ANEG_STATE_SETTLE_TIME)
  3699. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3700. else
  3701. ret = ANEG_TIMER_ENAB;
  3702. break;
  3703. case ANEG_STATE_DISABLE_LINK_OK:
  3704. ret = ANEG_DONE;
  3705. break;
  3706. case ANEG_STATE_ABILITY_DETECT_INIT:
  3707. ap->flags &= ~(MR_TOGGLE_TX);
  3708. ap->txconfig = ANEG_CFG_FD;
  3709. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3710. if (flowctrl & ADVERTISE_1000XPAUSE)
  3711. ap->txconfig |= ANEG_CFG_PS1;
  3712. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3713. ap->txconfig |= ANEG_CFG_PS2;
  3714. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3715. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3716. tw32_f(MAC_MODE, tp->mac_mode);
  3717. udelay(40);
  3718. ap->state = ANEG_STATE_ABILITY_DETECT;
  3719. break;
  3720. case ANEG_STATE_ABILITY_DETECT:
  3721. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3722. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3723. break;
  3724. case ANEG_STATE_ACK_DETECT_INIT:
  3725. ap->txconfig |= ANEG_CFG_ACK;
  3726. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3727. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3728. tw32_f(MAC_MODE, tp->mac_mode);
  3729. udelay(40);
  3730. ap->state = ANEG_STATE_ACK_DETECT;
  3731. /* fallthru */
  3732. case ANEG_STATE_ACK_DETECT:
  3733. if (ap->ack_match != 0) {
  3734. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3735. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3736. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3737. } else {
  3738. ap->state = ANEG_STATE_AN_ENABLE;
  3739. }
  3740. } else if (ap->ability_match != 0 &&
  3741. ap->rxconfig == 0) {
  3742. ap->state = ANEG_STATE_AN_ENABLE;
  3743. }
  3744. break;
  3745. case ANEG_STATE_COMPLETE_ACK_INIT:
  3746. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3747. ret = ANEG_FAILED;
  3748. break;
  3749. }
  3750. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3751. MR_LP_ADV_HALF_DUPLEX |
  3752. MR_LP_ADV_SYM_PAUSE |
  3753. MR_LP_ADV_ASYM_PAUSE |
  3754. MR_LP_ADV_REMOTE_FAULT1 |
  3755. MR_LP_ADV_REMOTE_FAULT2 |
  3756. MR_LP_ADV_NEXT_PAGE |
  3757. MR_TOGGLE_RX |
  3758. MR_NP_RX);
  3759. if (ap->rxconfig & ANEG_CFG_FD)
  3760. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3761. if (ap->rxconfig & ANEG_CFG_HD)
  3762. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3763. if (ap->rxconfig & ANEG_CFG_PS1)
  3764. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3765. if (ap->rxconfig & ANEG_CFG_PS2)
  3766. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3767. if (ap->rxconfig & ANEG_CFG_RF1)
  3768. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3769. if (ap->rxconfig & ANEG_CFG_RF2)
  3770. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3771. if (ap->rxconfig & ANEG_CFG_NP)
  3772. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3773. ap->link_time = ap->cur_time;
  3774. ap->flags ^= (MR_TOGGLE_TX);
  3775. if (ap->rxconfig & 0x0008)
  3776. ap->flags |= MR_TOGGLE_RX;
  3777. if (ap->rxconfig & ANEG_CFG_NP)
  3778. ap->flags |= MR_NP_RX;
  3779. ap->flags |= MR_PAGE_RX;
  3780. ap->state = ANEG_STATE_COMPLETE_ACK;
  3781. ret = ANEG_TIMER_ENAB;
  3782. break;
  3783. case ANEG_STATE_COMPLETE_ACK:
  3784. if (ap->ability_match != 0 &&
  3785. ap->rxconfig == 0) {
  3786. ap->state = ANEG_STATE_AN_ENABLE;
  3787. break;
  3788. }
  3789. delta = ap->cur_time - ap->link_time;
  3790. if (delta > ANEG_STATE_SETTLE_TIME) {
  3791. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3792. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3793. } else {
  3794. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3795. !(ap->flags & MR_NP_RX)) {
  3796. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3797. } else {
  3798. ret = ANEG_FAILED;
  3799. }
  3800. }
  3801. }
  3802. break;
  3803. case ANEG_STATE_IDLE_DETECT_INIT:
  3804. ap->link_time = ap->cur_time;
  3805. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3806. tw32_f(MAC_MODE, tp->mac_mode);
  3807. udelay(40);
  3808. ap->state = ANEG_STATE_IDLE_DETECT;
  3809. ret = ANEG_TIMER_ENAB;
  3810. break;
  3811. case ANEG_STATE_IDLE_DETECT:
  3812. if (ap->ability_match != 0 &&
  3813. ap->rxconfig == 0) {
  3814. ap->state = ANEG_STATE_AN_ENABLE;
  3815. break;
  3816. }
  3817. delta = ap->cur_time - ap->link_time;
  3818. if (delta > ANEG_STATE_SETTLE_TIME) {
  3819. /* XXX another gem from the Broadcom driver :( */
  3820. ap->state = ANEG_STATE_LINK_OK;
  3821. }
  3822. break;
  3823. case ANEG_STATE_LINK_OK:
  3824. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3825. ret = ANEG_DONE;
  3826. break;
  3827. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3828. /* ??? unimplemented */
  3829. break;
  3830. case ANEG_STATE_NEXT_PAGE_WAIT:
  3831. /* ??? unimplemented */
  3832. break;
  3833. default:
  3834. ret = ANEG_FAILED;
  3835. break;
  3836. }
  3837. return ret;
  3838. }
  3839. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3840. {
  3841. int res = 0;
  3842. struct tg3_fiber_aneginfo aninfo;
  3843. int status = ANEG_FAILED;
  3844. unsigned int tick;
  3845. u32 tmp;
  3846. tw32_f(MAC_TX_AUTO_NEG, 0);
  3847. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3848. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3849. udelay(40);
  3850. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3851. udelay(40);
  3852. memset(&aninfo, 0, sizeof(aninfo));
  3853. aninfo.flags |= MR_AN_ENABLE;
  3854. aninfo.state = ANEG_STATE_UNKNOWN;
  3855. aninfo.cur_time = 0;
  3856. tick = 0;
  3857. while (++tick < 195000) {
  3858. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3859. if (status == ANEG_DONE || status == ANEG_FAILED)
  3860. break;
  3861. udelay(1);
  3862. }
  3863. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3864. tw32_f(MAC_MODE, tp->mac_mode);
  3865. udelay(40);
  3866. *txflags = aninfo.txconfig;
  3867. *rxflags = aninfo.flags;
  3868. if (status == ANEG_DONE &&
  3869. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3870. MR_LP_ADV_FULL_DUPLEX)))
  3871. res = 1;
  3872. return res;
  3873. }
  3874. static void tg3_init_bcm8002(struct tg3 *tp)
  3875. {
  3876. u32 mac_status = tr32(MAC_STATUS);
  3877. int i;
  3878. /* Reset when initting first time or we have a link. */
  3879. if (tg3_flag(tp, INIT_COMPLETE) &&
  3880. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3881. return;
  3882. /* Set PLL lock range. */
  3883. tg3_writephy(tp, 0x16, 0x8007);
  3884. /* SW reset */
  3885. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3886. /* Wait for reset to complete. */
  3887. /* XXX schedule_timeout() ... */
  3888. for (i = 0; i < 500; i++)
  3889. udelay(10);
  3890. /* Config mode; select PMA/Ch 1 regs. */
  3891. tg3_writephy(tp, 0x10, 0x8411);
  3892. /* Enable auto-lock and comdet, select txclk for tx. */
  3893. tg3_writephy(tp, 0x11, 0x0a10);
  3894. tg3_writephy(tp, 0x18, 0x00a0);
  3895. tg3_writephy(tp, 0x16, 0x41ff);
  3896. /* Assert and deassert POR. */
  3897. tg3_writephy(tp, 0x13, 0x0400);
  3898. udelay(40);
  3899. tg3_writephy(tp, 0x13, 0x0000);
  3900. tg3_writephy(tp, 0x11, 0x0a50);
  3901. udelay(40);
  3902. tg3_writephy(tp, 0x11, 0x0a10);
  3903. /* Wait for signal to stabilize */
  3904. /* XXX schedule_timeout() ... */
  3905. for (i = 0; i < 15000; i++)
  3906. udelay(10);
  3907. /* Deselect the channel register so we can read the PHYID
  3908. * later.
  3909. */
  3910. tg3_writephy(tp, 0x10, 0x8011);
  3911. }
  3912. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3913. {
  3914. u16 flowctrl;
  3915. u32 sg_dig_ctrl, sg_dig_status;
  3916. u32 serdes_cfg, expected_sg_dig_ctrl;
  3917. int workaround, port_a;
  3918. int current_link_up;
  3919. serdes_cfg = 0;
  3920. expected_sg_dig_ctrl = 0;
  3921. workaround = 0;
  3922. port_a = 1;
  3923. current_link_up = 0;
  3924. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3925. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3926. workaround = 1;
  3927. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3928. port_a = 0;
  3929. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3930. /* preserve bits 20-23 for voltage regulator */
  3931. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3932. }
  3933. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3934. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3935. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3936. if (workaround) {
  3937. u32 val = serdes_cfg;
  3938. if (port_a)
  3939. val |= 0xc010000;
  3940. else
  3941. val |= 0x4010000;
  3942. tw32_f(MAC_SERDES_CFG, val);
  3943. }
  3944. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3945. }
  3946. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3947. tg3_setup_flow_control(tp, 0, 0);
  3948. current_link_up = 1;
  3949. }
  3950. goto out;
  3951. }
  3952. /* Want auto-negotiation. */
  3953. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3954. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3955. if (flowctrl & ADVERTISE_1000XPAUSE)
  3956. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3957. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3958. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3959. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3960. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3961. tp->serdes_counter &&
  3962. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3963. MAC_STATUS_RCVD_CFG)) ==
  3964. MAC_STATUS_PCS_SYNCED)) {
  3965. tp->serdes_counter--;
  3966. current_link_up = 1;
  3967. goto out;
  3968. }
  3969. restart_autoneg:
  3970. if (workaround)
  3971. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3972. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3973. udelay(5);
  3974. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3975. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3976. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3977. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3978. MAC_STATUS_SIGNAL_DET)) {
  3979. sg_dig_status = tr32(SG_DIG_STATUS);
  3980. mac_status = tr32(MAC_STATUS);
  3981. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3982. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3983. u32 local_adv = 0, remote_adv = 0;
  3984. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3985. local_adv |= ADVERTISE_1000XPAUSE;
  3986. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3987. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3988. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3989. remote_adv |= LPA_1000XPAUSE;
  3990. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3991. remote_adv |= LPA_1000XPAUSE_ASYM;
  3992. tp->link_config.rmt_adv =
  3993. mii_adv_to_ethtool_adv_x(remote_adv);
  3994. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3995. current_link_up = 1;
  3996. tp->serdes_counter = 0;
  3997. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3998. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3999. if (tp->serdes_counter)
  4000. tp->serdes_counter--;
  4001. else {
  4002. if (workaround) {
  4003. u32 val = serdes_cfg;
  4004. if (port_a)
  4005. val |= 0xc010000;
  4006. else
  4007. val |= 0x4010000;
  4008. tw32_f(MAC_SERDES_CFG, val);
  4009. }
  4010. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4011. udelay(40);
  4012. /* Link parallel detection - link is up */
  4013. /* only if we have PCS_SYNC and not */
  4014. /* receiving config code words */
  4015. mac_status = tr32(MAC_STATUS);
  4016. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4017. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4018. tg3_setup_flow_control(tp, 0, 0);
  4019. current_link_up = 1;
  4020. tp->phy_flags |=
  4021. TG3_PHYFLG_PARALLEL_DETECT;
  4022. tp->serdes_counter =
  4023. SERDES_PARALLEL_DET_TIMEOUT;
  4024. } else
  4025. goto restart_autoneg;
  4026. }
  4027. }
  4028. } else {
  4029. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4030. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4031. }
  4032. out:
  4033. return current_link_up;
  4034. }
  4035. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4036. {
  4037. int current_link_up = 0;
  4038. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4039. goto out;
  4040. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4041. u32 txflags, rxflags;
  4042. int i;
  4043. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4044. u32 local_adv = 0, remote_adv = 0;
  4045. if (txflags & ANEG_CFG_PS1)
  4046. local_adv |= ADVERTISE_1000XPAUSE;
  4047. if (txflags & ANEG_CFG_PS2)
  4048. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4049. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4050. remote_adv |= LPA_1000XPAUSE;
  4051. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4052. remote_adv |= LPA_1000XPAUSE_ASYM;
  4053. tp->link_config.rmt_adv =
  4054. mii_adv_to_ethtool_adv_x(remote_adv);
  4055. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4056. current_link_up = 1;
  4057. }
  4058. for (i = 0; i < 30; i++) {
  4059. udelay(20);
  4060. tw32_f(MAC_STATUS,
  4061. (MAC_STATUS_SYNC_CHANGED |
  4062. MAC_STATUS_CFG_CHANGED));
  4063. udelay(40);
  4064. if ((tr32(MAC_STATUS) &
  4065. (MAC_STATUS_SYNC_CHANGED |
  4066. MAC_STATUS_CFG_CHANGED)) == 0)
  4067. break;
  4068. }
  4069. mac_status = tr32(MAC_STATUS);
  4070. if (current_link_up == 0 &&
  4071. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4072. !(mac_status & MAC_STATUS_RCVD_CFG))
  4073. current_link_up = 1;
  4074. } else {
  4075. tg3_setup_flow_control(tp, 0, 0);
  4076. /* Forcing 1000FD link up. */
  4077. current_link_up = 1;
  4078. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4079. udelay(40);
  4080. tw32_f(MAC_MODE, tp->mac_mode);
  4081. udelay(40);
  4082. }
  4083. out:
  4084. return current_link_up;
  4085. }
  4086. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4087. {
  4088. u32 orig_pause_cfg;
  4089. u16 orig_active_speed;
  4090. u8 orig_active_duplex;
  4091. u32 mac_status;
  4092. int current_link_up;
  4093. int i;
  4094. orig_pause_cfg = tp->link_config.active_flowctrl;
  4095. orig_active_speed = tp->link_config.active_speed;
  4096. orig_active_duplex = tp->link_config.active_duplex;
  4097. if (!tg3_flag(tp, HW_AUTONEG) &&
  4098. netif_carrier_ok(tp->dev) &&
  4099. tg3_flag(tp, INIT_COMPLETE)) {
  4100. mac_status = tr32(MAC_STATUS);
  4101. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4102. MAC_STATUS_SIGNAL_DET |
  4103. MAC_STATUS_CFG_CHANGED |
  4104. MAC_STATUS_RCVD_CFG);
  4105. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4106. MAC_STATUS_SIGNAL_DET)) {
  4107. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4108. MAC_STATUS_CFG_CHANGED));
  4109. return 0;
  4110. }
  4111. }
  4112. tw32_f(MAC_TX_AUTO_NEG, 0);
  4113. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4114. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4115. tw32_f(MAC_MODE, tp->mac_mode);
  4116. udelay(40);
  4117. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4118. tg3_init_bcm8002(tp);
  4119. /* Enable link change event even when serdes polling. */
  4120. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4121. udelay(40);
  4122. current_link_up = 0;
  4123. tp->link_config.rmt_adv = 0;
  4124. mac_status = tr32(MAC_STATUS);
  4125. if (tg3_flag(tp, HW_AUTONEG))
  4126. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4127. else
  4128. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4129. tp->napi[0].hw_status->status =
  4130. (SD_STATUS_UPDATED |
  4131. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4132. for (i = 0; i < 100; i++) {
  4133. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4134. MAC_STATUS_CFG_CHANGED));
  4135. udelay(5);
  4136. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4137. MAC_STATUS_CFG_CHANGED |
  4138. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4139. break;
  4140. }
  4141. mac_status = tr32(MAC_STATUS);
  4142. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4143. current_link_up = 0;
  4144. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4145. tp->serdes_counter == 0) {
  4146. tw32_f(MAC_MODE, (tp->mac_mode |
  4147. MAC_MODE_SEND_CONFIGS));
  4148. udelay(1);
  4149. tw32_f(MAC_MODE, tp->mac_mode);
  4150. }
  4151. }
  4152. if (current_link_up == 1) {
  4153. tp->link_config.active_speed = SPEED_1000;
  4154. tp->link_config.active_duplex = DUPLEX_FULL;
  4155. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4156. LED_CTRL_LNKLED_OVERRIDE |
  4157. LED_CTRL_1000MBPS_ON));
  4158. } else {
  4159. tp->link_config.active_speed = SPEED_UNKNOWN;
  4160. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4161. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4162. LED_CTRL_LNKLED_OVERRIDE |
  4163. LED_CTRL_TRAFFIC_OVERRIDE));
  4164. }
  4165. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4166. if (current_link_up)
  4167. netif_carrier_on(tp->dev);
  4168. else
  4169. netif_carrier_off(tp->dev);
  4170. tg3_link_report(tp);
  4171. } else {
  4172. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4173. if (orig_pause_cfg != now_pause_cfg ||
  4174. orig_active_speed != tp->link_config.active_speed ||
  4175. orig_active_duplex != tp->link_config.active_duplex)
  4176. tg3_link_report(tp);
  4177. }
  4178. return 0;
  4179. }
  4180. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4181. {
  4182. int current_link_up, err = 0;
  4183. u32 bmsr, bmcr;
  4184. u16 current_speed;
  4185. u8 current_duplex;
  4186. u32 local_adv, remote_adv;
  4187. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4188. tw32_f(MAC_MODE, tp->mac_mode);
  4189. udelay(40);
  4190. tw32(MAC_EVENT, 0);
  4191. tw32_f(MAC_STATUS,
  4192. (MAC_STATUS_SYNC_CHANGED |
  4193. MAC_STATUS_CFG_CHANGED |
  4194. MAC_STATUS_MI_COMPLETION |
  4195. MAC_STATUS_LNKSTATE_CHANGED));
  4196. udelay(40);
  4197. if (force_reset)
  4198. tg3_phy_reset(tp);
  4199. current_link_up = 0;
  4200. current_speed = SPEED_UNKNOWN;
  4201. current_duplex = DUPLEX_UNKNOWN;
  4202. tp->link_config.rmt_adv = 0;
  4203. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4204. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4206. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4207. bmsr |= BMSR_LSTATUS;
  4208. else
  4209. bmsr &= ~BMSR_LSTATUS;
  4210. }
  4211. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4212. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4213. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4214. /* do nothing, just check for link up at the end */
  4215. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4216. u32 adv, newadv;
  4217. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4218. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4219. ADVERTISE_1000XPAUSE |
  4220. ADVERTISE_1000XPSE_ASYM |
  4221. ADVERTISE_SLCT);
  4222. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4223. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4224. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4225. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4226. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4227. tg3_writephy(tp, MII_BMCR, bmcr);
  4228. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4229. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4230. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4231. return err;
  4232. }
  4233. } else {
  4234. u32 new_bmcr;
  4235. bmcr &= ~BMCR_SPEED1000;
  4236. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4237. if (tp->link_config.duplex == DUPLEX_FULL)
  4238. new_bmcr |= BMCR_FULLDPLX;
  4239. if (new_bmcr != bmcr) {
  4240. /* BMCR_SPEED1000 is a reserved bit that needs
  4241. * to be set on write.
  4242. */
  4243. new_bmcr |= BMCR_SPEED1000;
  4244. /* Force a linkdown */
  4245. if (netif_carrier_ok(tp->dev)) {
  4246. u32 adv;
  4247. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4248. adv &= ~(ADVERTISE_1000XFULL |
  4249. ADVERTISE_1000XHALF |
  4250. ADVERTISE_SLCT);
  4251. tg3_writephy(tp, MII_ADVERTISE, adv);
  4252. tg3_writephy(tp, MII_BMCR, bmcr |
  4253. BMCR_ANRESTART |
  4254. BMCR_ANENABLE);
  4255. udelay(10);
  4256. netif_carrier_off(tp->dev);
  4257. }
  4258. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4259. bmcr = new_bmcr;
  4260. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4261. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4262. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4263. ASIC_REV_5714) {
  4264. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4265. bmsr |= BMSR_LSTATUS;
  4266. else
  4267. bmsr &= ~BMSR_LSTATUS;
  4268. }
  4269. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4270. }
  4271. }
  4272. if (bmsr & BMSR_LSTATUS) {
  4273. current_speed = SPEED_1000;
  4274. current_link_up = 1;
  4275. if (bmcr & BMCR_FULLDPLX)
  4276. current_duplex = DUPLEX_FULL;
  4277. else
  4278. current_duplex = DUPLEX_HALF;
  4279. local_adv = 0;
  4280. remote_adv = 0;
  4281. if (bmcr & BMCR_ANENABLE) {
  4282. u32 common;
  4283. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4284. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4285. common = local_adv & remote_adv;
  4286. if (common & (ADVERTISE_1000XHALF |
  4287. ADVERTISE_1000XFULL)) {
  4288. if (common & ADVERTISE_1000XFULL)
  4289. current_duplex = DUPLEX_FULL;
  4290. else
  4291. current_duplex = DUPLEX_HALF;
  4292. tp->link_config.rmt_adv =
  4293. mii_adv_to_ethtool_adv_x(remote_adv);
  4294. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4295. /* Link is up via parallel detect */
  4296. } else {
  4297. current_link_up = 0;
  4298. }
  4299. }
  4300. }
  4301. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4302. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4303. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4304. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4305. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4306. tw32_f(MAC_MODE, tp->mac_mode);
  4307. udelay(40);
  4308. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4309. tp->link_config.active_speed = current_speed;
  4310. tp->link_config.active_duplex = current_duplex;
  4311. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4312. if (current_link_up)
  4313. netif_carrier_on(tp->dev);
  4314. else {
  4315. netif_carrier_off(tp->dev);
  4316. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4317. }
  4318. tg3_link_report(tp);
  4319. }
  4320. return err;
  4321. }
  4322. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4323. {
  4324. if (tp->serdes_counter) {
  4325. /* Give autoneg time to complete. */
  4326. tp->serdes_counter--;
  4327. return;
  4328. }
  4329. if (!netif_carrier_ok(tp->dev) &&
  4330. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4331. u32 bmcr;
  4332. tg3_readphy(tp, MII_BMCR, &bmcr);
  4333. if (bmcr & BMCR_ANENABLE) {
  4334. u32 phy1, phy2;
  4335. /* Select shadow register 0x1f */
  4336. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4337. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4338. /* Select expansion interrupt status register */
  4339. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4340. MII_TG3_DSP_EXP1_INT_STAT);
  4341. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4342. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4343. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4344. /* We have signal detect and not receiving
  4345. * config code words, link is up by parallel
  4346. * detection.
  4347. */
  4348. bmcr &= ~BMCR_ANENABLE;
  4349. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4350. tg3_writephy(tp, MII_BMCR, bmcr);
  4351. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4352. }
  4353. }
  4354. } else if (netif_carrier_ok(tp->dev) &&
  4355. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4356. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4357. u32 phy2;
  4358. /* Select expansion interrupt status register */
  4359. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4360. MII_TG3_DSP_EXP1_INT_STAT);
  4361. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4362. if (phy2 & 0x20) {
  4363. u32 bmcr;
  4364. /* Config code words received, turn on autoneg. */
  4365. tg3_readphy(tp, MII_BMCR, &bmcr);
  4366. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4367. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4368. }
  4369. }
  4370. }
  4371. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4372. {
  4373. u32 val;
  4374. int err;
  4375. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4376. err = tg3_setup_fiber_phy(tp, force_reset);
  4377. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4378. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4379. else
  4380. err = tg3_setup_copper_phy(tp, force_reset);
  4381. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4382. u32 scale;
  4383. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4384. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4385. scale = 65;
  4386. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4387. scale = 6;
  4388. else
  4389. scale = 12;
  4390. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4391. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4392. tw32(GRC_MISC_CFG, val);
  4393. }
  4394. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4395. (6 << TX_LENGTHS_IPG_SHIFT);
  4396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4397. val |= tr32(MAC_TX_LENGTHS) &
  4398. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4399. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4400. if (tp->link_config.active_speed == SPEED_1000 &&
  4401. tp->link_config.active_duplex == DUPLEX_HALF)
  4402. tw32(MAC_TX_LENGTHS, val |
  4403. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4404. else
  4405. tw32(MAC_TX_LENGTHS, val |
  4406. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4407. if (!tg3_flag(tp, 5705_PLUS)) {
  4408. if (netif_carrier_ok(tp->dev)) {
  4409. tw32(HOSTCC_STAT_COAL_TICKS,
  4410. tp->coal.stats_block_coalesce_usecs);
  4411. } else {
  4412. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4413. }
  4414. }
  4415. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4416. val = tr32(PCIE_PWR_MGMT_THRESH);
  4417. if (!netif_carrier_ok(tp->dev))
  4418. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4419. tp->pwrmgmt_thresh;
  4420. else
  4421. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4422. tw32(PCIE_PWR_MGMT_THRESH, val);
  4423. }
  4424. return err;
  4425. }
  4426. static inline int tg3_irq_sync(struct tg3 *tp)
  4427. {
  4428. return tp->irq_sync;
  4429. }
  4430. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4431. {
  4432. int i;
  4433. dst = (u32 *)((u8 *)dst + off);
  4434. for (i = 0; i < len; i += sizeof(u32))
  4435. *dst++ = tr32(off + i);
  4436. }
  4437. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4438. {
  4439. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4440. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4441. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4442. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4443. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4444. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4445. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4446. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4447. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4448. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4449. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4450. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4451. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4452. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4453. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4454. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4455. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4456. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4457. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4458. if (tg3_flag(tp, SUPPORT_MSIX))
  4459. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4460. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4461. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4462. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4463. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4464. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4465. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4466. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4467. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4468. if (!tg3_flag(tp, 5705_PLUS)) {
  4469. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4470. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4471. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4472. }
  4473. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4474. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4475. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4476. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4477. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4478. if (tg3_flag(tp, NVRAM))
  4479. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4480. }
  4481. static void tg3_dump_state(struct tg3 *tp)
  4482. {
  4483. int i;
  4484. u32 *regs;
  4485. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4486. if (!regs) {
  4487. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4488. return;
  4489. }
  4490. if (tg3_flag(tp, PCI_EXPRESS)) {
  4491. /* Read up to but not including private PCI registers */
  4492. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4493. regs[i / sizeof(u32)] = tr32(i);
  4494. } else
  4495. tg3_dump_legacy_regs(tp, regs);
  4496. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4497. if (!regs[i + 0] && !regs[i + 1] &&
  4498. !regs[i + 2] && !regs[i + 3])
  4499. continue;
  4500. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4501. i * 4,
  4502. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4503. }
  4504. kfree(regs);
  4505. for (i = 0; i < tp->irq_cnt; i++) {
  4506. struct tg3_napi *tnapi = &tp->napi[i];
  4507. /* SW status block */
  4508. netdev_err(tp->dev,
  4509. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4510. i,
  4511. tnapi->hw_status->status,
  4512. tnapi->hw_status->status_tag,
  4513. tnapi->hw_status->rx_jumbo_consumer,
  4514. tnapi->hw_status->rx_consumer,
  4515. tnapi->hw_status->rx_mini_consumer,
  4516. tnapi->hw_status->idx[0].rx_producer,
  4517. tnapi->hw_status->idx[0].tx_consumer);
  4518. netdev_err(tp->dev,
  4519. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4520. i,
  4521. tnapi->last_tag, tnapi->last_irq_tag,
  4522. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4523. tnapi->rx_rcb_ptr,
  4524. tnapi->prodring.rx_std_prod_idx,
  4525. tnapi->prodring.rx_std_cons_idx,
  4526. tnapi->prodring.rx_jmb_prod_idx,
  4527. tnapi->prodring.rx_jmb_cons_idx);
  4528. }
  4529. }
  4530. /* This is called whenever we suspect that the system chipset is re-
  4531. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4532. * is bogus tx completions. We try to recover by setting the
  4533. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4534. * in the workqueue.
  4535. */
  4536. static void tg3_tx_recover(struct tg3 *tp)
  4537. {
  4538. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4539. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4540. netdev_warn(tp->dev,
  4541. "The system may be re-ordering memory-mapped I/O "
  4542. "cycles to the network device, attempting to recover. "
  4543. "Please report the problem to the driver maintainer "
  4544. "and include system chipset information.\n");
  4545. spin_lock(&tp->lock);
  4546. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4547. spin_unlock(&tp->lock);
  4548. }
  4549. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4550. {
  4551. /* Tell compiler to fetch tx indices from memory. */
  4552. barrier();
  4553. return tnapi->tx_pending -
  4554. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4555. }
  4556. /* Tigon3 never reports partial packet sends. So we do not
  4557. * need special logic to handle SKBs that have not had all
  4558. * of their frags sent yet, like SunGEM does.
  4559. */
  4560. static void tg3_tx(struct tg3_napi *tnapi)
  4561. {
  4562. struct tg3 *tp = tnapi->tp;
  4563. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4564. u32 sw_idx = tnapi->tx_cons;
  4565. struct netdev_queue *txq;
  4566. int index = tnapi - tp->napi;
  4567. unsigned int pkts_compl = 0, bytes_compl = 0;
  4568. if (tg3_flag(tp, ENABLE_TSS))
  4569. index--;
  4570. txq = netdev_get_tx_queue(tp->dev, index);
  4571. while (sw_idx != hw_idx) {
  4572. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4573. struct sk_buff *skb = ri->skb;
  4574. int i, tx_bug = 0;
  4575. if (unlikely(skb == NULL)) {
  4576. tg3_tx_recover(tp);
  4577. return;
  4578. }
  4579. pci_unmap_single(tp->pdev,
  4580. dma_unmap_addr(ri, mapping),
  4581. skb_headlen(skb),
  4582. PCI_DMA_TODEVICE);
  4583. ri->skb = NULL;
  4584. while (ri->fragmented) {
  4585. ri->fragmented = false;
  4586. sw_idx = NEXT_TX(sw_idx);
  4587. ri = &tnapi->tx_buffers[sw_idx];
  4588. }
  4589. sw_idx = NEXT_TX(sw_idx);
  4590. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4591. ri = &tnapi->tx_buffers[sw_idx];
  4592. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4593. tx_bug = 1;
  4594. pci_unmap_page(tp->pdev,
  4595. dma_unmap_addr(ri, mapping),
  4596. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4597. PCI_DMA_TODEVICE);
  4598. while (ri->fragmented) {
  4599. ri->fragmented = false;
  4600. sw_idx = NEXT_TX(sw_idx);
  4601. ri = &tnapi->tx_buffers[sw_idx];
  4602. }
  4603. sw_idx = NEXT_TX(sw_idx);
  4604. }
  4605. pkts_compl++;
  4606. bytes_compl += skb->len;
  4607. dev_kfree_skb(skb);
  4608. if (unlikely(tx_bug)) {
  4609. tg3_tx_recover(tp);
  4610. return;
  4611. }
  4612. }
  4613. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4614. tnapi->tx_cons = sw_idx;
  4615. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4616. * before checking for netif_queue_stopped(). Without the
  4617. * memory barrier, there is a small possibility that tg3_start_xmit()
  4618. * will miss it and cause the queue to be stopped forever.
  4619. */
  4620. smp_mb();
  4621. if (unlikely(netif_tx_queue_stopped(txq) &&
  4622. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4623. __netif_tx_lock(txq, smp_processor_id());
  4624. if (netif_tx_queue_stopped(txq) &&
  4625. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4626. netif_tx_wake_queue(txq);
  4627. __netif_tx_unlock(txq);
  4628. }
  4629. }
  4630. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4631. {
  4632. if (!ri->data)
  4633. return;
  4634. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4635. map_sz, PCI_DMA_FROMDEVICE);
  4636. kfree(ri->data);
  4637. ri->data = NULL;
  4638. }
  4639. /* Returns size of skb allocated or < 0 on error.
  4640. *
  4641. * We only need to fill in the address because the other members
  4642. * of the RX descriptor are invariant, see tg3_init_rings.
  4643. *
  4644. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4645. * posting buffers we only dirty the first cache line of the RX
  4646. * descriptor (containing the address). Whereas for the RX status
  4647. * buffers the cpu only reads the last cacheline of the RX descriptor
  4648. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4649. */
  4650. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4651. u32 opaque_key, u32 dest_idx_unmasked)
  4652. {
  4653. struct tg3_rx_buffer_desc *desc;
  4654. struct ring_info *map;
  4655. u8 *data;
  4656. dma_addr_t mapping;
  4657. int skb_size, data_size, dest_idx;
  4658. switch (opaque_key) {
  4659. case RXD_OPAQUE_RING_STD:
  4660. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4661. desc = &tpr->rx_std[dest_idx];
  4662. map = &tpr->rx_std_buffers[dest_idx];
  4663. data_size = tp->rx_pkt_map_sz;
  4664. break;
  4665. case RXD_OPAQUE_RING_JUMBO:
  4666. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4667. desc = &tpr->rx_jmb[dest_idx].std;
  4668. map = &tpr->rx_jmb_buffers[dest_idx];
  4669. data_size = TG3_RX_JMB_MAP_SZ;
  4670. break;
  4671. default:
  4672. return -EINVAL;
  4673. }
  4674. /* Do not overwrite any of the map or rp information
  4675. * until we are sure we can commit to a new buffer.
  4676. *
  4677. * Callers depend upon this behavior and assume that
  4678. * we leave everything unchanged if we fail.
  4679. */
  4680. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4681. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4682. data = kmalloc(skb_size, GFP_ATOMIC);
  4683. if (!data)
  4684. return -ENOMEM;
  4685. mapping = pci_map_single(tp->pdev,
  4686. data + TG3_RX_OFFSET(tp),
  4687. data_size,
  4688. PCI_DMA_FROMDEVICE);
  4689. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4690. kfree(data);
  4691. return -EIO;
  4692. }
  4693. map->data = data;
  4694. dma_unmap_addr_set(map, mapping, mapping);
  4695. desc->addr_hi = ((u64)mapping >> 32);
  4696. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4697. return data_size;
  4698. }
  4699. /* We only need to move over in the address because the other
  4700. * members of the RX descriptor are invariant. See notes above
  4701. * tg3_alloc_rx_data for full details.
  4702. */
  4703. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4704. struct tg3_rx_prodring_set *dpr,
  4705. u32 opaque_key, int src_idx,
  4706. u32 dest_idx_unmasked)
  4707. {
  4708. struct tg3 *tp = tnapi->tp;
  4709. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4710. struct ring_info *src_map, *dest_map;
  4711. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4712. int dest_idx;
  4713. switch (opaque_key) {
  4714. case RXD_OPAQUE_RING_STD:
  4715. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4716. dest_desc = &dpr->rx_std[dest_idx];
  4717. dest_map = &dpr->rx_std_buffers[dest_idx];
  4718. src_desc = &spr->rx_std[src_idx];
  4719. src_map = &spr->rx_std_buffers[src_idx];
  4720. break;
  4721. case RXD_OPAQUE_RING_JUMBO:
  4722. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4723. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4724. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4725. src_desc = &spr->rx_jmb[src_idx].std;
  4726. src_map = &spr->rx_jmb_buffers[src_idx];
  4727. break;
  4728. default:
  4729. return;
  4730. }
  4731. dest_map->data = src_map->data;
  4732. dma_unmap_addr_set(dest_map, mapping,
  4733. dma_unmap_addr(src_map, mapping));
  4734. dest_desc->addr_hi = src_desc->addr_hi;
  4735. dest_desc->addr_lo = src_desc->addr_lo;
  4736. /* Ensure that the update to the skb happens after the physical
  4737. * addresses have been transferred to the new BD location.
  4738. */
  4739. smp_wmb();
  4740. src_map->data = NULL;
  4741. }
  4742. /* The RX ring scheme is composed of multiple rings which post fresh
  4743. * buffers to the chip, and one special ring the chip uses to report
  4744. * status back to the host.
  4745. *
  4746. * The special ring reports the status of received packets to the
  4747. * host. The chip does not write into the original descriptor the
  4748. * RX buffer was obtained from. The chip simply takes the original
  4749. * descriptor as provided by the host, updates the status and length
  4750. * field, then writes this into the next status ring entry.
  4751. *
  4752. * Each ring the host uses to post buffers to the chip is described
  4753. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4754. * it is first placed into the on-chip ram. When the packet's length
  4755. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4756. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4757. * which is within the range of the new packet's length is chosen.
  4758. *
  4759. * The "separate ring for rx status" scheme may sound queer, but it makes
  4760. * sense from a cache coherency perspective. If only the host writes
  4761. * to the buffer post rings, and only the chip writes to the rx status
  4762. * rings, then cache lines never move beyond shared-modified state.
  4763. * If both the host and chip were to write into the same ring, cache line
  4764. * eviction could occur since both entities want it in an exclusive state.
  4765. */
  4766. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4767. {
  4768. struct tg3 *tp = tnapi->tp;
  4769. u32 work_mask, rx_std_posted = 0;
  4770. u32 std_prod_idx, jmb_prod_idx;
  4771. u32 sw_idx = tnapi->rx_rcb_ptr;
  4772. u16 hw_idx;
  4773. int received;
  4774. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4775. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4776. /*
  4777. * We need to order the read of hw_idx and the read of
  4778. * the opaque cookie.
  4779. */
  4780. rmb();
  4781. work_mask = 0;
  4782. received = 0;
  4783. std_prod_idx = tpr->rx_std_prod_idx;
  4784. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4785. while (sw_idx != hw_idx && budget > 0) {
  4786. struct ring_info *ri;
  4787. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4788. unsigned int len;
  4789. struct sk_buff *skb;
  4790. dma_addr_t dma_addr;
  4791. u32 opaque_key, desc_idx, *post_ptr;
  4792. u8 *data;
  4793. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4794. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4795. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4796. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4797. dma_addr = dma_unmap_addr(ri, mapping);
  4798. data = ri->data;
  4799. post_ptr = &std_prod_idx;
  4800. rx_std_posted++;
  4801. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4802. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4803. dma_addr = dma_unmap_addr(ri, mapping);
  4804. data = ri->data;
  4805. post_ptr = &jmb_prod_idx;
  4806. } else
  4807. goto next_pkt_nopost;
  4808. work_mask |= opaque_key;
  4809. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4810. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4811. drop_it:
  4812. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4813. desc_idx, *post_ptr);
  4814. drop_it_no_recycle:
  4815. /* Other statistics kept track of by card. */
  4816. tp->rx_dropped++;
  4817. goto next_pkt;
  4818. }
  4819. prefetch(data + TG3_RX_OFFSET(tp));
  4820. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4821. ETH_FCS_LEN;
  4822. if (len > TG3_RX_COPY_THRESH(tp)) {
  4823. int skb_size;
  4824. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4825. *post_ptr);
  4826. if (skb_size < 0)
  4827. goto drop_it;
  4828. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4829. PCI_DMA_FROMDEVICE);
  4830. skb = build_skb(data);
  4831. if (!skb) {
  4832. kfree(data);
  4833. goto drop_it_no_recycle;
  4834. }
  4835. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4836. /* Ensure that the update to the data happens
  4837. * after the usage of the old DMA mapping.
  4838. */
  4839. smp_wmb();
  4840. ri->data = NULL;
  4841. } else {
  4842. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4843. desc_idx, *post_ptr);
  4844. skb = netdev_alloc_skb(tp->dev,
  4845. len + TG3_RAW_IP_ALIGN);
  4846. if (skb == NULL)
  4847. goto drop_it_no_recycle;
  4848. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4849. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4850. memcpy(skb->data,
  4851. data + TG3_RX_OFFSET(tp),
  4852. len);
  4853. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4854. }
  4855. skb_put(skb, len);
  4856. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4857. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4858. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4859. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4860. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4861. else
  4862. skb_checksum_none_assert(skb);
  4863. skb->protocol = eth_type_trans(skb, tp->dev);
  4864. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4865. skb->protocol != htons(ETH_P_8021Q)) {
  4866. dev_kfree_skb(skb);
  4867. goto drop_it_no_recycle;
  4868. }
  4869. if (desc->type_flags & RXD_FLAG_VLAN &&
  4870. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4871. __vlan_hwaccel_put_tag(skb,
  4872. desc->err_vlan & RXD_VLAN_MASK);
  4873. napi_gro_receive(&tnapi->napi, skb);
  4874. received++;
  4875. budget--;
  4876. next_pkt:
  4877. (*post_ptr)++;
  4878. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4879. tpr->rx_std_prod_idx = std_prod_idx &
  4880. tp->rx_std_ring_mask;
  4881. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4882. tpr->rx_std_prod_idx);
  4883. work_mask &= ~RXD_OPAQUE_RING_STD;
  4884. rx_std_posted = 0;
  4885. }
  4886. next_pkt_nopost:
  4887. sw_idx++;
  4888. sw_idx &= tp->rx_ret_ring_mask;
  4889. /* Refresh hw_idx to see if there is new work */
  4890. if (sw_idx == hw_idx) {
  4891. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4892. rmb();
  4893. }
  4894. }
  4895. /* ACK the status ring. */
  4896. tnapi->rx_rcb_ptr = sw_idx;
  4897. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4898. /* Refill RX ring(s). */
  4899. if (!tg3_flag(tp, ENABLE_RSS)) {
  4900. /* Sync BD data before updating mailbox */
  4901. wmb();
  4902. if (work_mask & RXD_OPAQUE_RING_STD) {
  4903. tpr->rx_std_prod_idx = std_prod_idx &
  4904. tp->rx_std_ring_mask;
  4905. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4906. tpr->rx_std_prod_idx);
  4907. }
  4908. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4909. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4910. tp->rx_jmb_ring_mask;
  4911. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4912. tpr->rx_jmb_prod_idx);
  4913. }
  4914. mmiowb();
  4915. } else if (work_mask) {
  4916. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4917. * updated before the producer indices can be updated.
  4918. */
  4919. smp_wmb();
  4920. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4921. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4922. if (tnapi != &tp->napi[1]) {
  4923. tp->rx_refill = true;
  4924. napi_schedule(&tp->napi[1].napi);
  4925. }
  4926. }
  4927. return received;
  4928. }
  4929. static void tg3_poll_link(struct tg3 *tp)
  4930. {
  4931. /* handle link change and other phy events */
  4932. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4933. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4934. if (sblk->status & SD_STATUS_LINK_CHG) {
  4935. sblk->status = SD_STATUS_UPDATED |
  4936. (sblk->status & ~SD_STATUS_LINK_CHG);
  4937. spin_lock(&tp->lock);
  4938. if (tg3_flag(tp, USE_PHYLIB)) {
  4939. tw32_f(MAC_STATUS,
  4940. (MAC_STATUS_SYNC_CHANGED |
  4941. MAC_STATUS_CFG_CHANGED |
  4942. MAC_STATUS_MI_COMPLETION |
  4943. MAC_STATUS_LNKSTATE_CHANGED));
  4944. udelay(40);
  4945. } else
  4946. tg3_setup_phy(tp, 0);
  4947. spin_unlock(&tp->lock);
  4948. }
  4949. }
  4950. }
  4951. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4952. struct tg3_rx_prodring_set *dpr,
  4953. struct tg3_rx_prodring_set *spr)
  4954. {
  4955. u32 si, di, cpycnt, src_prod_idx;
  4956. int i, err = 0;
  4957. while (1) {
  4958. src_prod_idx = spr->rx_std_prod_idx;
  4959. /* Make sure updates to the rx_std_buffers[] entries and the
  4960. * standard producer index are seen in the correct order.
  4961. */
  4962. smp_rmb();
  4963. if (spr->rx_std_cons_idx == src_prod_idx)
  4964. break;
  4965. if (spr->rx_std_cons_idx < src_prod_idx)
  4966. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4967. else
  4968. cpycnt = tp->rx_std_ring_mask + 1 -
  4969. spr->rx_std_cons_idx;
  4970. cpycnt = min(cpycnt,
  4971. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4972. si = spr->rx_std_cons_idx;
  4973. di = dpr->rx_std_prod_idx;
  4974. for (i = di; i < di + cpycnt; i++) {
  4975. if (dpr->rx_std_buffers[i].data) {
  4976. cpycnt = i - di;
  4977. err = -ENOSPC;
  4978. break;
  4979. }
  4980. }
  4981. if (!cpycnt)
  4982. break;
  4983. /* Ensure that updates to the rx_std_buffers ring and the
  4984. * shadowed hardware producer ring from tg3_recycle_skb() are
  4985. * ordered correctly WRT the skb check above.
  4986. */
  4987. smp_rmb();
  4988. memcpy(&dpr->rx_std_buffers[di],
  4989. &spr->rx_std_buffers[si],
  4990. cpycnt * sizeof(struct ring_info));
  4991. for (i = 0; i < cpycnt; i++, di++, si++) {
  4992. struct tg3_rx_buffer_desc *sbd, *dbd;
  4993. sbd = &spr->rx_std[si];
  4994. dbd = &dpr->rx_std[di];
  4995. dbd->addr_hi = sbd->addr_hi;
  4996. dbd->addr_lo = sbd->addr_lo;
  4997. }
  4998. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4999. tp->rx_std_ring_mask;
  5000. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5001. tp->rx_std_ring_mask;
  5002. }
  5003. while (1) {
  5004. src_prod_idx = spr->rx_jmb_prod_idx;
  5005. /* Make sure updates to the rx_jmb_buffers[] entries and
  5006. * the jumbo producer index are seen in the correct order.
  5007. */
  5008. smp_rmb();
  5009. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5010. break;
  5011. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5012. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5013. else
  5014. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5015. spr->rx_jmb_cons_idx;
  5016. cpycnt = min(cpycnt,
  5017. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5018. si = spr->rx_jmb_cons_idx;
  5019. di = dpr->rx_jmb_prod_idx;
  5020. for (i = di; i < di + cpycnt; i++) {
  5021. if (dpr->rx_jmb_buffers[i].data) {
  5022. cpycnt = i - di;
  5023. err = -ENOSPC;
  5024. break;
  5025. }
  5026. }
  5027. if (!cpycnt)
  5028. break;
  5029. /* Ensure that updates to the rx_jmb_buffers ring and the
  5030. * shadowed hardware producer ring from tg3_recycle_skb() are
  5031. * ordered correctly WRT the skb check above.
  5032. */
  5033. smp_rmb();
  5034. memcpy(&dpr->rx_jmb_buffers[di],
  5035. &spr->rx_jmb_buffers[si],
  5036. cpycnt * sizeof(struct ring_info));
  5037. for (i = 0; i < cpycnt; i++, di++, si++) {
  5038. struct tg3_rx_buffer_desc *sbd, *dbd;
  5039. sbd = &spr->rx_jmb[si].std;
  5040. dbd = &dpr->rx_jmb[di].std;
  5041. dbd->addr_hi = sbd->addr_hi;
  5042. dbd->addr_lo = sbd->addr_lo;
  5043. }
  5044. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5045. tp->rx_jmb_ring_mask;
  5046. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5047. tp->rx_jmb_ring_mask;
  5048. }
  5049. return err;
  5050. }
  5051. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5052. {
  5053. struct tg3 *tp = tnapi->tp;
  5054. /* run TX completion thread */
  5055. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5056. tg3_tx(tnapi);
  5057. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5058. return work_done;
  5059. }
  5060. /* run RX thread, within the bounds set by NAPI.
  5061. * All RX "locking" is done by ensuring outside
  5062. * code synchronizes with tg3->napi.poll()
  5063. */
  5064. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5065. work_done += tg3_rx(tnapi, budget - work_done);
  5066. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5067. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5068. int i, err = 0;
  5069. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5070. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5071. tp->rx_refill = false;
  5072. for (i = 1; i < tp->irq_cnt; i++)
  5073. err |= tg3_rx_prodring_xfer(tp, dpr,
  5074. &tp->napi[i].prodring);
  5075. wmb();
  5076. if (std_prod_idx != dpr->rx_std_prod_idx)
  5077. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5078. dpr->rx_std_prod_idx);
  5079. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5080. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5081. dpr->rx_jmb_prod_idx);
  5082. mmiowb();
  5083. if (err)
  5084. tw32_f(HOSTCC_MODE, tp->coal_now);
  5085. }
  5086. return work_done;
  5087. }
  5088. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5089. {
  5090. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5091. schedule_work(&tp->reset_task);
  5092. }
  5093. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5094. {
  5095. cancel_work_sync(&tp->reset_task);
  5096. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5097. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5098. }
  5099. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5100. {
  5101. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5102. struct tg3 *tp = tnapi->tp;
  5103. int work_done = 0;
  5104. struct tg3_hw_status *sblk = tnapi->hw_status;
  5105. while (1) {
  5106. work_done = tg3_poll_work(tnapi, work_done, budget);
  5107. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5108. goto tx_recovery;
  5109. if (unlikely(work_done >= budget))
  5110. break;
  5111. /* tp->last_tag is used in tg3_int_reenable() below
  5112. * to tell the hw how much work has been processed,
  5113. * so we must read it before checking for more work.
  5114. */
  5115. tnapi->last_tag = sblk->status_tag;
  5116. tnapi->last_irq_tag = tnapi->last_tag;
  5117. rmb();
  5118. /* check for RX/TX work to do */
  5119. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5120. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5121. /* This test here is not race free, but will reduce
  5122. * the number of interrupts by looping again.
  5123. */
  5124. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5125. continue;
  5126. napi_complete(napi);
  5127. /* Reenable interrupts. */
  5128. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5129. /* This test here is synchronized by napi_schedule()
  5130. * and napi_complete() to close the race condition.
  5131. */
  5132. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5133. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5134. HOSTCC_MODE_ENABLE |
  5135. tnapi->coal_now);
  5136. }
  5137. mmiowb();
  5138. break;
  5139. }
  5140. }
  5141. return work_done;
  5142. tx_recovery:
  5143. /* work_done is guaranteed to be less than budget. */
  5144. napi_complete(napi);
  5145. tg3_reset_task_schedule(tp);
  5146. return work_done;
  5147. }
  5148. static void tg3_process_error(struct tg3 *tp)
  5149. {
  5150. u32 val;
  5151. bool real_error = false;
  5152. if (tg3_flag(tp, ERROR_PROCESSED))
  5153. return;
  5154. /* Check Flow Attention register */
  5155. val = tr32(HOSTCC_FLOW_ATTN);
  5156. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5157. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5158. real_error = true;
  5159. }
  5160. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5161. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5162. real_error = true;
  5163. }
  5164. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5165. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5166. real_error = true;
  5167. }
  5168. if (!real_error)
  5169. return;
  5170. tg3_dump_state(tp);
  5171. tg3_flag_set(tp, ERROR_PROCESSED);
  5172. tg3_reset_task_schedule(tp);
  5173. }
  5174. static int tg3_poll(struct napi_struct *napi, int budget)
  5175. {
  5176. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5177. struct tg3 *tp = tnapi->tp;
  5178. int work_done = 0;
  5179. struct tg3_hw_status *sblk = tnapi->hw_status;
  5180. while (1) {
  5181. if (sblk->status & SD_STATUS_ERROR)
  5182. tg3_process_error(tp);
  5183. tg3_poll_link(tp);
  5184. work_done = tg3_poll_work(tnapi, work_done, budget);
  5185. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5186. goto tx_recovery;
  5187. if (unlikely(work_done >= budget))
  5188. break;
  5189. if (tg3_flag(tp, TAGGED_STATUS)) {
  5190. /* tp->last_tag is used in tg3_int_reenable() below
  5191. * to tell the hw how much work has been processed,
  5192. * so we must read it before checking for more work.
  5193. */
  5194. tnapi->last_tag = sblk->status_tag;
  5195. tnapi->last_irq_tag = tnapi->last_tag;
  5196. rmb();
  5197. } else
  5198. sblk->status &= ~SD_STATUS_UPDATED;
  5199. if (likely(!tg3_has_work(tnapi))) {
  5200. napi_complete(napi);
  5201. tg3_int_reenable(tnapi);
  5202. break;
  5203. }
  5204. }
  5205. return work_done;
  5206. tx_recovery:
  5207. /* work_done is guaranteed to be less than budget. */
  5208. napi_complete(napi);
  5209. tg3_reset_task_schedule(tp);
  5210. return work_done;
  5211. }
  5212. static void tg3_napi_disable(struct tg3 *tp)
  5213. {
  5214. int i;
  5215. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5216. napi_disable(&tp->napi[i].napi);
  5217. }
  5218. static void tg3_napi_enable(struct tg3 *tp)
  5219. {
  5220. int i;
  5221. for (i = 0; i < tp->irq_cnt; i++)
  5222. napi_enable(&tp->napi[i].napi);
  5223. }
  5224. static void tg3_napi_init(struct tg3 *tp)
  5225. {
  5226. int i;
  5227. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5228. for (i = 1; i < tp->irq_cnt; i++)
  5229. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5230. }
  5231. static void tg3_napi_fini(struct tg3 *tp)
  5232. {
  5233. int i;
  5234. for (i = 0; i < tp->irq_cnt; i++)
  5235. netif_napi_del(&tp->napi[i].napi);
  5236. }
  5237. static inline void tg3_netif_stop(struct tg3 *tp)
  5238. {
  5239. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5240. tg3_napi_disable(tp);
  5241. netif_tx_disable(tp->dev);
  5242. }
  5243. static inline void tg3_netif_start(struct tg3 *tp)
  5244. {
  5245. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5246. * appropriate so long as all callers are assured to
  5247. * have free tx slots (such as after tg3_init_hw)
  5248. */
  5249. netif_tx_wake_all_queues(tp->dev);
  5250. tg3_napi_enable(tp);
  5251. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5252. tg3_enable_ints(tp);
  5253. }
  5254. static void tg3_irq_quiesce(struct tg3 *tp)
  5255. {
  5256. int i;
  5257. BUG_ON(tp->irq_sync);
  5258. tp->irq_sync = 1;
  5259. smp_mb();
  5260. for (i = 0; i < tp->irq_cnt; i++)
  5261. synchronize_irq(tp->napi[i].irq_vec);
  5262. }
  5263. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5264. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5265. * with as well. Most of the time, this is not necessary except when
  5266. * shutting down the device.
  5267. */
  5268. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5269. {
  5270. spin_lock_bh(&tp->lock);
  5271. if (irq_sync)
  5272. tg3_irq_quiesce(tp);
  5273. }
  5274. static inline void tg3_full_unlock(struct tg3 *tp)
  5275. {
  5276. spin_unlock_bh(&tp->lock);
  5277. }
  5278. /* One-shot MSI handler - Chip automatically disables interrupt
  5279. * after sending MSI so driver doesn't have to do it.
  5280. */
  5281. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5282. {
  5283. struct tg3_napi *tnapi = dev_id;
  5284. struct tg3 *tp = tnapi->tp;
  5285. prefetch(tnapi->hw_status);
  5286. if (tnapi->rx_rcb)
  5287. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5288. if (likely(!tg3_irq_sync(tp)))
  5289. napi_schedule(&tnapi->napi);
  5290. return IRQ_HANDLED;
  5291. }
  5292. /* MSI ISR - No need to check for interrupt sharing and no need to
  5293. * flush status block and interrupt mailbox. PCI ordering rules
  5294. * guarantee that MSI will arrive after the status block.
  5295. */
  5296. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5297. {
  5298. struct tg3_napi *tnapi = dev_id;
  5299. struct tg3 *tp = tnapi->tp;
  5300. prefetch(tnapi->hw_status);
  5301. if (tnapi->rx_rcb)
  5302. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5303. /*
  5304. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5305. * chip-internal interrupt pending events.
  5306. * Writing non-zero to intr-mbox-0 additional tells the
  5307. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5308. * event coalescing.
  5309. */
  5310. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5311. if (likely(!tg3_irq_sync(tp)))
  5312. napi_schedule(&tnapi->napi);
  5313. return IRQ_RETVAL(1);
  5314. }
  5315. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5316. {
  5317. struct tg3_napi *tnapi = dev_id;
  5318. struct tg3 *tp = tnapi->tp;
  5319. struct tg3_hw_status *sblk = tnapi->hw_status;
  5320. unsigned int handled = 1;
  5321. /* In INTx mode, it is possible for the interrupt to arrive at
  5322. * the CPU before the status block posted prior to the interrupt.
  5323. * Reading the PCI State register will confirm whether the
  5324. * interrupt is ours and will flush the status block.
  5325. */
  5326. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5327. if (tg3_flag(tp, CHIP_RESETTING) ||
  5328. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5329. handled = 0;
  5330. goto out;
  5331. }
  5332. }
  5333. /*
  5334. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5335. * chip-internal interrupt pending events.
  5336. * Writing non-zero to intr-mbox-0 additional tells the
  5337. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5338. * event coalescing.
  5339. *
  5340. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5341. * spurious interrupts. The flush impacts performance but
  5342. * excessive spurious interrupts can be worse in some cases.
  5343. */
  5344. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5345. if (tg3_irq_sync(tp))
  5346. goto out;
  5347. sblk->status &= ~SD_STATUS_UPDATED;
  5348. if (likely(tg3_has_work(tnapi))) {
  5349. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5350. napi_schedule(&tnapi->napi);
  5351. } else {
  5352. /* No work, shared interrupt perhaps? re-enable
  5353. * interrupts, and flush that PCI write
  5354. */
  5355. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5356. 0x00000000);
  5357. }
  5358. out:
  5359. return IRQ_RETVAL(handled);
  5360. }
  5361. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5362. {
  5363. struct tg3_napi *tnapi = dev_id;
  5364. struct tg3 *tp = tnapi->tp;
  5365. struct tg3_hw_status *sblk = tnapi->hw_status;
  5366. unsigned int handled = 1;
  5367. /* In INTx mode, it is possible for the interrupt to arrive at
  5368. * the CPU before the status block posted prior to the interrupt.
  5369. * Reading the PCI State register will confirm whether the
  5370. * interrupt is ours and will flush the status block.
  5371. */
  5372. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5373. if (tg3_flag(tp, CHIP_RESETTING) ||
  5374. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5375. handled = 0;
  5376. goto out;
  5377. }
  5378. }
  5379. /*
  5380. * writing any value to intr-mbox-0 clears PCI INTA# and
  5381. * chip-internal interrupt pending events.
  5382. * writing non-zero to intr-mbox-0 additional tells the
  5383. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5384. * event coalescing.
  5385. *
  5386. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5387. * spurious interrupts. The flush impacts performance but
  5388. * excessive spurious interrupts can be worse in some cases.
  5389. */
  5390. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5391. /*
  5392. * In a shared interrupt configuration, sometimes other devices'
  5393. * interrupts will scream. We record the current status tag here
  5394. * so that the above check can report that the screaming interrupts
  5395. * are unhandled. Eventually they will be silenced.
  5396. */
  5397. tnapi->last_irq_tag = sblk->status_tag;
  5398. if (tg3_irq_sync(tp))
  5399. goto out;
  5400. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5401. napi_schedule(&tnapi->napi);
  5402. out:
  5403. return IRQ_RETVAL(handled);
  5404. }
  5405. /* ISR for interrupt test */
  5406. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5407. {
  5408. struct tg3_napi *tnapi = dev_id;
  5409. struct tg3 *tp = tnapi->tp;
  5410. struct tg3_hw_status *sblk = tnapi->hw_status;
  5411. if ((sblk->status & SD_STATUS_UPDATED) ||
  5412. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5413. tg3_disable_ints(tp);
  5414. return IRQ_RETVAL(1);
  5415. }
  5416. return IRQ_RETVAL(0);
  5417. }
  5418. #ifdef CONFIG_NET_POLL_CONTROLLER
  5419. static void tg3_poll_controller(struct net_device *dev)
  5420. {
  5421. int i;
  5422. struct tg3 *tp = netdev_priv(dev);
  5423. for (i = 0; i < tp->irq_cnt; i++)
  5424. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5425. }
  5426. #endif
  5427. static void tg3_tx_timeout(struct net_device *dev)
  5428. {
  5429. struct tg3 *tp = netdev_priv(dev);
  5430. if (netif_msg_tx_err(tp)) {
  5431. netdev_err(dev, "transmit timed out, resetting\n");
  5432. tg3_dump_state(tp);
  5433. }
  5434. tg3_reset_task_schedule(tp);
  5435. }
  5436. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5437. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5438. {
  5439. u32 base = (u32) mapping & 0xffffffff;
  5440. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5441. }
  5442. /* Test for DMA addresses > 40-bit */
  5443. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5444. int len)
  5445. {
  5446. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5447. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5448. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5449. return 0;
  5450. #else
  5451. return 0;
  5452. #endif
  5453. }
  5454. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5455. dma_addr_t mapping, u32 len, u32 flags,
  5456. u32 mss, u32 vlan)
  5457. {
  5458. txbd->addr_hi = ((u64) mapping >> 32);
  5459. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5460. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5461. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5462. }
  5463. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5464. dma_addr_t map, u32 len, u32 flags,
  5465. u32 mss, u32 vlan)
  5466. {
  5467. struct tg3 *tp = tnapi->tp;
  5468. bool hwbug = false;
  5469. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5470. hwbug = true;
  5471. if (tg3_4g_overflow_test(map, len))
  5472. hwbug = true;
  5473. if (tg3_40bit_overflow_test(tp, map, len))
  5474. hwbug = true;
  5475. if (tp->dma_limit) {
  5476. u32 prvidx = *entry;
  5477. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5478. while (len > tp->dma_limit && *budget) {
  5479. u32 frag_len = tp->dma_limit;
  5480. len -= tp->dma_limit;
  5481. /* Avoid the 8byte DMA problem */
  5482. if (len <= 8) {
  5483. len += tp->dma_limit / 2;
  5484. frag_len = tp->dma_limit / 2;
  5485. }
  5486. tnapi->tx_buffers[*entry].fragmented = true;
  5487. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5488. frag_len, tmp_flag, mss, vlan);
  5489. *budget -= 1;
  5490. prvidx = *entry;
  5491. *entry = NEXT_TX(*entry);
  5492. map += frag_len;
  5493. }
  5494. if (len) {
  5495. if (*budget) {
  5496. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5497. len, flags, mss, vlan);
  5498. *budget -= 1;
  5499. *entry = NEXT_TX(*entry);
  5500. } else {
  5501. hwbug = true;
  5502. tnapi->tx_buffers[prvidx].fragmented = false;
  5503. }
  5504. }
  5505. } else {
  5506. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5507. len, flags, mss, vlan);
  5508. *entry = NEXT_TX(*entry);
  5509. }
  5510. return hwbug;
  5511. }
  5512. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5513. {
  5514. int i;
  5515. struct sk_buff *skb;
  5516. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5517. skb = txb->skb;
  5518. txb->skb = NULL;
  5519. pci_unmap_single(tnapi->tp->pdev,
  5520. dma_unmap_addr(txb, mapping),
  5521. skb_headlen(skb),
  5522. PCI_DMA_TODEVICE);
  5523. while (txb->fragmented) {
  5524. txb->fragmented = false;
  5525. entry = NEXT_TX(entry);
  5526. txb = &tnapi->tx_buffers[entry];
  5527. }
  5528. for (i = 0; i <= last; i++) {
  5529. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5530. entry = NEXT_TX(entry);
  5531. txb = &tnapi->tx_buffers[entry];
  5532. pci_unmap_page(tnapi->tp->pdev,
  5533. dma_unmap_addr(txb, mapping),
  5534. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5535. while (txb->fragmented) {
  5536. txb->fragmented = false;
  5537. entry = NEXT_TX(entry);
  5538. txb = &tnapi->tx_buffers[entry];
  5539. }
  5540. }
  5541. }
  5542. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5543. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5544. struct sk_buff **pskb,
  5545. u32 *entry, u32 *budget,
  5546. u32 base_flags, u32 mss, u32 vlan)
  5547. {
  5548. struct tg3 *tp = tnapi->tp;
  5549. struct sk_buff *new_skb, *skb = *pskb;
  5550. dma_addr_t new_addr = 0;
  5551. int ret = 0;
  5552. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5553. new_skb = skb_copy(skb, GFP_ATOMIC);
  5554. else {
  5555. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5556. new_skb = skb_copy_expand(skb,
  5557. skb_headroom(skb) + more_headroom,
  5558. skb_tailroom(skb), GFP_ATOMIC);
  5559. }
  5560. if (!new_skb) {
  5561. ret = -1;
  5562. } else {
  5563. /* New SKB is guaranteed to be linear. */
  5564. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5565. PCI_DMA_TODEVICE);
  5566. /* Make sure the mapping succeeded */
  5567. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5568. dev_kfree_skb(new_skb);
  5569. ret = -1;
  5570. } else {
  5571. u32 save_entry = *entry;
  5572. base_flags |= TXD_FLAG_END;
  5573. tnapi->tx_buffers[*entry].skb = new_skb;
  5574. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5575. mapping, new_addr);
  5576. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5577. new_skb->len, base_flags,
  5578. mss, vlan)) {
  5579. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5580. dev_kfree_skb(new_skb);
  5581. ret = -1;
  5582. }
  5583. }
  5584. }
  5585. dev_kfree_skb(skb);
  5586. *pskb = new_skb;
  5587. return ret;
  5588. }
  5589. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5590. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5591. * TSO header is greater than 80 bytes.
  5592. */
  5593. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5594. {
  5595. struct sk_buff *segs, *nskb;
  5596. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5597. /* Estimate the number of fragments in the worst case */
  5598. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5599. netif_stop_queue(tp->dev);
  5600. /* netif_tx_stop_queue() must be done before checking
  5601. * checking tx index in tg3_tx_avail() below, because in
  5602. * tg3_tx(), we update tx index before checking for
  5603. * netif_tx_queue_stopped().
  5604. */
  5605. smp_mb();
  5606. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5607. return NETDEV_TX_BUSY;
  5608. netif_wake_queue(tp->dev);
  5609. }
  5610. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5611. if (IS_ERR(segs))
  5612. goto tg3_tso_bug_end;
  5613. do {
  5614. nskb = segs;
  5615. segs = segs->next;
  5616. nskb->next = NULL;
  5617. tg3_start_xmit(nskb, tp->dev);
  5618. } while (segs);
  5619. tg3_tso_bug_end:
  5620. dev_kfree_skb(skb);
  5621. return NETDEV_TX_OK;
  5622. }
  5623. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5624. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5625. */
  5626. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5627. {
  5628. struct tg3 *tp = netdev_priv(dev);
  5629. u32 len, entry, base_flags, mss, vlan = 0;
  5630. u32 budget;
  5631. int i = -1, would_hit_hwbug;
  5632. dma_addr_t mapping;
  5633. struct tg3_napi *tnapi;
  5634. struct netdev_queue *txq;
  5635. unsigned int last;
  5636. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5637. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5638. if (tg3_flag(tp, ENABLE_TSS))
  5639. tnapi++;
  5640. budget = tg3_tx_avail(tnapi);
  5641. /* We are running in BH disabled context with netif_tx_lock
  5642. * and TX reclaim runs via tp->napi.poll inside of a software
  5643. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5644. * no IRQ context deadlocks to worry about either. Rejoice!
  5645. */
  5646. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5647. if (!netif_tx_queue_stopped(txq)) {
  5648. netif_tx_stop_queue(txq);
  5649. /* This is a hard error, log it. */
  5650. netdev_err(dev,
  5651. "BUG! Tx Ring full when queue awake!\n");
  5652. }
  5653. return NETDEV_TX_BUSY;
  5654. }
  5655. entry = tnapi->tx_prod;
  5656. base_flags = 0;
  5657. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5658. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5659. mss = skb_shinfo(skb)->gso_size;
  5660. if (mss) {
  5661. struct iphdr *iph;
  5662. u32 tcp_opt_len, hdr_len;
  5663. if (skb_header_cloned(skb) &&
  5664. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5665. goto drop;
  5666. iph = ip_hdr(skb);
  5667. tcp_opt_len = tcp_optlen(skb);
  5668. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5669. if (!skb_is_gso_v6(skb)) {
  5670. iph->check = 0;
  5671. iph->tot_len = htons(mss + hdr_len);
  5672. }
  5673. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5674. tg3_flag(tp, TSO_BUG))
  5675. return tg3_tso_bug(tp, skb);
  5676. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5677. TXD_FLAG_CPU_POST_DMA);
  5678. if (tg3_flag(tp, HW_TSO_1) ||
  5679. tg3_flag(tp, HW_TSO_2) ||
  5680. tg3_flag(tp, HW_TSO_3)) {
  5681. tcp_hdr(skb)->check = 0;
  5682. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5683. } else
  5684. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5685. iph->daddr, 0,
  5686. IPPROTO_TCP,
  5687. 0);
  5688. if (tg3_flag(tp, HW_TSO_3)) {
  5689. mss |= (hdr_len & 0xc) << 12;
  5690. if (hdr_len & 0x10)
  5691. base_flags |= 0x00000010;
  5692. base_flags |= (hdr_len & 0x3e0) << 5;
  5693. } else if (tg3_flag(tp, HW_TSO_2))
  5694. mss |= hdr_len << 9;
  5695. else if (tg3_flag(tp, HW_TSO_1) ||
  5696. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5697. if (tcp_opt_len || iph->ihl > 5) {
  5698. int tsflags;
  5699. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5700. mss |= (tsflags << 11);
  5701. }
  5702. } else {
  5703. if (tcp_opt_len || iph->ihl > 5) {
  5704. int tsflags;
  5705. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5706. base_flags |= tsflags << 12;
  5707. }
  5708. }
  5709. }
  5710. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5711. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5712. base_flags |= TXD_FLAG_JMB_PKT;
  5713. if (vlan_tx_tag_present(skb)) {
  5714. base_flags |= TXD_FLAG_VLAN;
  5715. vlan = vlan_tx_tag_get(skb);
  5716. }
  5717. len = skb_headlen(skb);
  5718. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5719. if (pci_dma_mapping_error(tp->pdev, mapping))
  5720. goto drop;
  5721. tnapi->tx_buffers[entry].skb = skb;
  5722. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5723. would_hit_hwbug = 0;
  5724. if (tg3_flag(tp, 5701_DMA_BUG))
  5725. would_hit_hwbug = 1;
  5726. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5727. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5728. mss, vlan)) {
  5729. would_hit_hwbug = 1;
  5730. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5731. u32 tmp_mss = mss;
  5732. if (!tg3_flag(tp, HW_TSO_1) &&
  5733. !tg3_flag(tp, HW_TSO_2) &&
  5734. !tg3_flag(tp, HW_TSO_3))
  5735. tmp_mss = 0;
  5736. /* Now loop through additional data
  5737. * fragments, and queue them.
  5738. */
  5739. last = skb_shinfo(skb)->nr_frags - 1;
  5740. for (i = 0; i <= last; i++) {
  5741. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5742. len = skb_frag_size(frag);
  5743. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5744. len, DMA_TO_DEVICE);
  5745. tnapi->tx_buffers[entry].skb = NULL;
  5746. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5747. mapping);
  5748. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5749. goto dma_error;
  5750. if (!budget ||
  5751. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5752. len, base_flags |
  5753. ((i == last) ? TXD_FLAG_END : 0),
  5754. tmp_mss, vlan)) {
  5755. would_hit_hwbug = 1;
  5756. break;
  5757. }
  5758. }
  5759. }
  5760. if (would_hit_hwbug) {
  5761. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5762. /* If the workaround fails due to memory/mapping
  5763. * failure, silently drop this packet.
  5764. */
  5765. entry = tnapi->tx_prod;
  5766. budget = tg3_tx_avail(tnapi);
  5767. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5768. base_flags, mss, vlan))
  5769. goto drop_nofree;
  5770. }
  5771. skb_tx_timestamp(skb);
  5772. netdev_tx_sent_queue(txq, skb->len);
  5773. /* Sync BD data before updating mailbox */
  5774. wmb();
  5775. /* Packets are ready, update Tx producer idx local and on card. */
  5776. tw32_tx_mbox(tnapi->prodmbox, entry);
  5777. tnapi->tx_prod = entry;
  5778. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5779. netif_tx_stop_queue(txq);
  5780. /* netif_tx_stop_queue() must be done before checking
  5781. * checking tx index in tg3_tx_avail() below, because in
  5782. * tg3_tx(), we update tx index before checking for
  5783. * netif_tx_queue_stopped().
  5784. */
  5785. smp_mb();
  5786. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5787. netif_tx_wake_queue(txq);
  5788. }
  5789. mmiowb();
  5790. return NETDEV_TX_OK;
  5791. dma_error:
  5792. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5793. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5794. drop:
  5795. dev_kfree_skb(skb);
  5796. drop_nofree:
  5797. tp->tx_dropped++;
  5798. return NETDEV_TX_OK;
  5799. }
  5800. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5801. {
  5802. if (enable) {
  5803. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5804. MAC_MODE_PORT_MODE_MASK);
  5805. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5806. if (!tg3_flag(tp, 5705_PLUS))
  5807. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5808. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5809. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5810. else
  5811. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5812. } else {
  5813. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5814. if (tg3_flag(tp, 5705_PLUS) ||
  5815. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5817. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5818. }
  5819. tw32(MAC_MODE, tp->mac_mode);
  5820. udelay(40);
  5821. }
  5822. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5823. {
  5824. u32 val, bmcr, mac_mode, ptest = 0;
  5825. tg3_phy_toggle_apd(tp, false);
  5826. tg3_phy_toggle_automdix(tp, 0);
  5827. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5828. return -EIO;
  5829. bmcr = BMCR_FULLDPLX;
  5830. switch (speed) {
  5831. case SPEED_10:
  5832. break;
  5833. case SPEED_100:
  5834. bmcr |= BMCR_SPEED100;
  5835. break;
  5836. case SPEED_1000:
  5837. default:
  5838. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5839. speed = SPEED_100;
  5840. bmcr |= BMCR_SPEED100;
  5841. } else {
  5842. speed = SPEED_1000;
  5843. bmcr |= BMCR_SPEED1000;
  5844. }
  5845. }
  5846. if (extlpbk) {
  5847. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5848. tg3_readphy(tp, MII_CTRL1000, &val);
  5849. val |= CTL1000_AS_MASTER |
  5850. CTL1000_ENABLE_MASTER;
  5851. tg3_writephy(tp, MII_CTRL1000, val);
  5852. } else {
  5853. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5854. MII_TG3_FET_PTEST_TRIM_2;
  5855. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5856. }
  5857. } else
  5858. bmcr |= BMCR_LOOPBACK;
  5859. tg3_writephy(tp, MII_BMCR, bmcr);
  5860. /* The write needs to be flushed for the FETs */
  5861. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5862. tg3_readphy(tp, MII_BMCR, &bmcr);
  5863. udelay(40);
  5864. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5866. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5867. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5868. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5869. /* The write needs to be flushed for the AC131 */
  5870. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5871. }
  5872. /* Reset to prevent losing 1st rx packet intermittently */
  5873. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5874. tg3_flag(tp, 5780_CLASS)) {
  5875. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5876. udelay(10);
  5877. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5878. }
  5879. mac_mode = tp->mac_mode &
  5880. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5881. if (speed == SPEED_1000)
  5882. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5883. else
  5884. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5886. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5887. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5888. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5889. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5890. mac_mode |= MAC_MODE_LINK_POLARITY;
  5891. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5892. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5893. }
  5894. tw32(MAC_MODE, mac_mode);
  5895. udelay(40);
  5896. return 0;
  5897. }
  5898. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5899. {
  5900. struct tg3 *tp = netdev_priv(dev);
  5901. if (features & NETIF_F_LOOPBACK) {
  5902. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5903. return;
  5904. spin_lock_bh(&tp->lock);
  5905. tg3_mac_loopback(tp, true);
  5906. netif_carrier_on(tp->dev);
  5907. spin_unlock_bh(&tp->lock);
  5908. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5909. } else {
  5910. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5911. return;
  5912. spin_lock_bh(&tp->lock);
  5913. tg3_mac_loopback(tp, false);
  5914. /* Force link status check */
  5915. tg3_setup_phy(tp, 1);
  5916. spin_unlock_bh(&tp->lock);
  5917. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5918. }
  5919. }
  5920. static netdev_features_t tg3_fix_features(struct net_device *dev,
  5921. netdev_features_t features)
  5922. {
  5923. struct tg3 *tp = netdev_priv(dev);
  5924. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5925. features &= ~NETIF_F_ALL_TSO;
  5926. return features;
  5927. }
  5928. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  5929. {
  5930. netdev_features_t changed = dev->features ^ features;
  5931. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5932. tg3_set_loopback(dev, features);
  5933. return 0;
  5934. }
  5935. static void tg3_rx_prodring_free(struct tg3 *tp,
  5936. struct tg3_rx_prodring_set *tpr)
  5937. {
  5938. int i;
  5939. if (tpr != &tp->napi[0].prodring) {
  5940. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5941. i = (i + 1) & tp->rx_std_ring_mask)
  5942. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5943. tp->rx_pkt_map_sz);
  5944. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5945. for (i = tpr->rx_jmb_cons_idx;
  5946. i != tpr->rx_jmb_prod_idx;
  5947. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5948. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5949. TG3_RX_JMB_MAP_SZ);
  5950. }
  5951. }
  5952. return;
  5953. }
  5954. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5955. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5956. tp->rx_pkt_map_sz);
  5957. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5958. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5959. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5960. TG3_RX_JMB_MAP_SZ);
  5961. }
  5962. }
  5963. /* Initialize rx rings for packet processing.
  5964. *
  5965. * The chip has been shut down and the driver detached from
  5966. * the networking, so no interrupts or new tx packets will
  5967. * end up in the driver. tp->{tx,}lock are held and thus
  5968. * we may not sleep.
  5969. */
  5970. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5971. struct tg3_rx_prodring_set *tpr)
  5972. {
  5973. u32 i, rx_pkt_dma_sz;
  5974. tpr->rx_std_cons_idx = 0;
  5975. tpr->rx_std_prod_idx = 0;
  5976. tpr->rx_jmb_cons_idx = 0;
  5977. tpr->rx_jmb_prod_idx = 0;
  5978. if (tpr != &tp->napi[0].prodring) {
  5979. memset(&tpr->rx_std_buffers[0], 0,
  5980. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5981. if (tpr->rx_jmb_buffers)
  5982. memset(&tpr->rx_jmb_buffers[0], 0,
  5983. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5984. goto done;
  5985. }
  5986. /* Zero out all descriptors. */
  5987. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5988. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5989. if (tg3_flag(tp, 5780_CLASS) &&
  5990. tp->dev->mtu > ETH_DATA_LEN)
  5991. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5992. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5993. /* Initialize invariants of the rings, we only set this
  5994. * stuff once. This works because the card does not
  5995. * write into the rx buffer posting rings.
  5996. */
  5997. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5998. struct tg3_rx_buffer_desc *rxd;
  5999. rxd = &tpr->rx_std[i];
  6000. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6001. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6002. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6003. (i << RXD_OPAQUE_INDEX_SHIFT));
  6004. }
  6005. /* Now allocate fresh SKBs for each rx ring. */
  6006. for (i = 0; i < tp->rx_pending; i++) {
  6007. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  6008. netdev_warn(tp->dev,
  6009. "Using a smaller RX standard ring. Only "
  6010. "%d out of %d buffers were allocated "
  6011. "successfully\n", i, tp->rx_pending);
  6012. if (i == 0)
  6013. goto initfail;
  6014. tp->rx_pending = i;
  6015. break;
  6016. }
  6017. }
  6018. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6019. goto done;
  6020. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6021. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6022. goto done;
  6023. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6024. struct tg3_rx_buffer_desc *rxd;
  6025. rxd = &tpr->rx_jmb[i].std;
  6026. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6027. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6028. RXD_FLAG_JUMBO;
  6029. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6030. (i << RXD_OPAQUE_INDEX_SHIFT));
  6031. }
  6032. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6033. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  6034. netdev_warn(tp->dev,
  6035. "Using a smaller RX jumbo ring. Only %d "
  6036. "out of %d buffers were allocated "
  6037. "successfully\n", i, tp->rx_jumbo_pending);
  6038. if (i == 0)
  6039. goto initfail;
  6040. tp->rx_jumbo_pending = i;
  6041. break;
  6042. }
  6043. }
  6044. done:
  6045. return 0;
  6046. initfail:
  6047. tg3_rx_prodring_free(tp, tpr);
  6048. return -ENOMEM;
  6049. }
  6050. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6051. struct tg3_rx_prodring_set *tpr)
  6052. {
  6053. kfree(tpr->rx_std_buffers);
  6054. tpr->rx_std_buffers = NULL;
  6055. kfree(tpr->rx_jmb_buffers);
  6056. tpr->rx_jmb_buffers = NULL;
  6057. if (tpr->rx_std) {
  6058. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6059. tpr->rx_std, tpr->rx_std_mapping);
  6060. tpr->rx_std = NULL;
  6061. }
  6062. if (tpr->rx_jmb) {
  6063. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6064. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6065. tpr->rx_jmb = NULL;
  6066. }
  6067. }
  6068. static int tg3_rx_prodring_init(struct tg3 *tp,
  6069. struct tg3_rx_prodring_set *tpr)
  6070. {
  6071. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6072. GFP_KERNEL);
  6073. if (!tpr->rx_std_buffers)
  6074. return -ENOMEM;
  6075. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6076. TG3_RX_STD_RING_BYTES(tp),
  6077. &tpr->rx_std_mapping,
  6078. GFP_KERNEL);
  6079. if (!tpr->rx_std)
  6080. goto err_out;
  6081. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6082. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6083. GFP_KERNEL);
  6084. if (!tpr->rx_jmb_buffers)
  6085. goto err_out;
  6086. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6087. TG3_RX_JMB_RING_BYTES(tp),
  6088. &tpr->rx_jmb_mapping,
  6089. GFP_KERNEL);
  6090. if (!tpr->rx_jmb)
  6091. goto err_out;
  6092. }
  6093. return 0;
  6094. err_out:
  6095. tg3_rx_prodring_fini(tp, tpr);
  6096. return -ENOMEM;
  6097. }
  6098. /* Free up pending packets in all rx/tx rings.
  6099. *
  6100. * The chip has been shut down and the driver detached from
  6101. * the networking, so no interrupts or new tx packets will
  6102. * end up in the driver. tp->{tx,}lock is not held and we are not
  6103. * in an interrupt context and thus may sleep.
  6104. */
  6105. static void tg3_free_rings(struct tg3 *tp)
  6106. {
  6107. int i, j;
  6108. for (j = 0; j < tp->irq_cnt; j++) {
  6109. struct tg3_napi *tnapi = &tp->napi[j];
  6110. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6111. if (!tnapi->tx_buffers)
  6112. continue;
  6113. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6114. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6115. if (!skb)
  6116. continue;
  6117. tg3_tx_skb_unmap(tnapi, i,
  6118. skb_shinfo(skb)->nr_frags - 1);
  6119. dev_kfree_skb_any(skb);
  6120. }
  6121. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6122. }
  6123. }
  6124. /* Initialize tx/rx rings for packet processing.
  6125. *
  6126. * The chip has been shut down and the driver detached from
  6127. * the networking, so no interrupts or new tx packets will
  6128. * end up in the driver. tp->{tx,}lock are held and thus
  6129. * we may not sleep.
  6130. */
  6131. static int tg3_init_rings(struct tg3 *tp)
  6132. {
  6133. int i;
  6134. /* Free up all the SKBs. */
  6135. tg3_free_rings(tp);
  6136. for (i = 0; i < tp->irq_cnt; i++) {
  6137. struct tg3_napi *tnapi = &tp->napi[i];
  6138. tnapi->last_tag = 0;
  6139. tnapi->last_irq_tag = 0;
  6140. tnapi->hw_status->status = 0;
  6141. tnapi->hw_status->status_tag = 0;
  6142. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6143. tnapi->tx_prod = 0;
  6144. tnapi->tx_cons = 0;
  6145. if (tnapi->tx_ring)
  6146. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6147. tnapi->rx_rcb_ptr = 0;
  6148. if (tnapi->rx_rcb)
  6149. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6150. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6151. tg3_free_rings(tp);
  6152. return -ENOMEM;
  6153. }
  6154. }
  6155. return 0;
  6156. }
  6157. /*
  6158. * Must not be invoked with interrupt sources disabled and
  6159. * the hardware shutdown down.
  6160. */
  6161. static void tg3_free_consistent(struct tg3 *tp)
  6162. {
  6163. int i;
  6164. for (i = 0; i < tp->irq_cnt; i++) {
  6165. struct tg3_napi *tnapi = &tp->napi[i];
  6166. if (tnapi->tx_ring) {
  6167. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6168. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6169. tnapi->tx_ring = NULL;
  6170. }
  6171. kfree(tnapi->tx_buffers);
  6172. tnapi->tx_buffers = NULL;
  6173. if (tnapi->rx_rcb) {
  6174. dma_free_coherent(&tp->pdev->dev,
  6175. TG3_RX_RCB_RING_BYTES(tp),
  6176. tnapi->rx_rcb,
  6177. tnapi->rx_rcb_mapping);
  6178. tnapi->rx_rcb = NULL;
  6179. }
  6180. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6181. if (tnapi->hw_status) {
  6182. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6183. tnapi->hw_status,
  6184. tnapi->status_mapping);
  6185. tnapi->hw_status = NULL;
  6186. }
  6187. }
  6188. if (tp->hw_stats) {
  6189. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6190. tp->hw_stats, tp->stats_mapping);
  6191. tp->hw_stats = NULL;
  6192. }
  6193. }
  6194. /*
  6195. * Must not be invoked with interrupt sources disabled and
  6196. * the hardware shutdown down. Can sleep.
  6197. */
  6198. static int tg3_alloc_consistent(struct tg3 *tp)
  6199. {
  6200. int i;
  6201. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6202. sizeof(struct tg3_hw_stats),
  6203. &tp->stats_mapping,
  6204. GFP_KERNEL);
  6205. if (!tp->hw_stats)
  6206. goto err_out;
  6207. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6208. for (i = 0; i < tp->irq_cnt; i++) {
  6209. struct tg3_napi *tnapi = &tp->napi[i];
  6210. struct tg3_hw_status *sblk;
  6211. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6212. TG3_HW_STATUS_SIZE,
  6213. &tnapi->status_mapping,
  6214. GFP_KERNEL);
  6215. if (!tnapi->hw_status)
  6216. goto err_out;
  6217. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6218. sblk = tnapi->hw_status;
  6219. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6220. goto err_out;
  6221. /* If multivector TSS is enabled, vector 0 does not handle
  6222. * tx interrupts. Don't allocate any resources for it.
  6223. */
  6224. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6225. (i && tg3_flag(tp, ENABLE_TSS))) {
  6226. tnapi->tx_buffers = kzalloc(
  6227. sizeof(struct tg3_tx_ring_info) *
  6228. TG3_TX_RING_SIZE, GFP_KERNEL);
  6229. if (!tnapi->tx_buffers)
  6230. goto err_out;
  6231. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6232. TG3_TX_RING_BYTES,
  6233. &tnapi->tx_desc_mapping,
  6234. GFP_KERNEL);
  6235. if (!tnapi->tx_ring)
  6236. goto err_out;
  6237. }
  6238. /*
  6239. * When RSS is enabled, the status block format changes
  6240. * slightly. The "rx_jumbo_consumer", "reserved",
  6241. * and "rx_mini_consumer" members get mapped to the
  6242. * other three rx return ring producer indexes.
  6243. */
  6244. switch (i) {
  6245. default:
  6246. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6247. break;
  6248. case 2:
  6249. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6250. break;
  6251. case 3:
  6252. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6253. break;
  6254. case 4:
  6255. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6256. break;
  6257. }
  6258. /*
  6259. * If multivector RSS is enabled, vector 0 does not handle
  6260. * rx or tx interrupts. Don't allocate any resources for it.
  6261. */
  6262. if (!i && tg3_flag(tp, ENABLE_RSS))
  6263. continue;
  6264. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6265. TG3_RX_RCB_RING_BYTES(tp),
  6266. &tnapi->rx_rcb_mapping,
  6267. GFP_KERNEL);
  6268. if (!tnapi->rx_rcb)
  6269. goto err_out;
  6270. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6271. }
  6272. return 0;
  6273. err_out:
  6274. tg3_free_consistent(tp);
  6275. return -ENOMEM;
  6276. }
  6277. #define MAX_WAIT_CNT 1000
  6278. /* To stop a block, clear the enable bit and poll till it
  6279. * clears. tp->lock is held.
  6280. */
  6281. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6282. {
  6283. unsigned int i;
  6284. u32 val;
  6285. if (tg3_flag(tp, 5705_PLUS)) {
  6286. switch (ofs) {
  6287. case RCVLSC_MODE:
  6288. case DMAC_MODE:
  6289. case MBFREE_MODE:
  6290. case BUFMGR_MODE:
  6291. case MEMARB_MODE:
  6292. /* We can't enable/disable these bits of the
  6293. * 5705/5750, just say success.
  6294. */
  6295. return 0;
  6296. default:
  6297. break;
  6298. }
  6299. }
  6300. val = tr32(ofs);
  6301. val &= ~enable_bit;
  6302. tw32_f(ofs, val);
  6303. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6304. udelay(100);
  6305. val = tr32(ofs);
  6306. if ((val & enable_bit) == 0)
  6307. break;
  6308. }
  6309. if (i == MAX_WAIT_CNT && !silent) {
  6310. dev_err(&tp->pdev->dev,
  6311. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6312. ofs, enable_bit);
  6313. return -ENODEV;
  6314. }
  6315. return 0;
  6316. }
  6317. /* tp->lock is held. */
  6318. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6319. {
  6320. int i, err;
  6321. tg3_disable_ints(tp);
  6322. tp->rx_mode &= ~RX_MODE_ENABLE;
  6323. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6324. udelay(10);
  6325. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6326. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6327. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6328. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6329. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6330. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6331. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6332. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6333. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6334. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6335. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6336. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6337. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6338. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6339. tw32_f(MAC_MODE, tp->mac_mode);
  6340. udelay(40);
  6341. tp->tx_mode &= ~TX_MODE_ENABLE;
  6342. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6343. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6344. udelay(100);
  6345. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6346. break;
  6347. }
  6348. if (i >= MAX_WAIT_CNT) {
  6349. dev_err(&tp->pdev->dev,
  6350. "%s timed out, TX_MODE_ENABLE will not clear "
  6351. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6352. err |= -ENODEV;
  6353. }
  6354. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6355. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6356. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6357. tw32(FTQ_RESET, 0xffffffff);
  6358. tw32(FTQ_RESET, 0x00000000);
  6359. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6360. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6361. for (i = 0; i < tp->irq_cnt; i++) {
  6362. struct tg3_napi *tnapi = &tp->napi[i];
  6363. if (tnapi->hw_status)
  6364. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6365. }
  6366. return err;
  6367. }
  6368. /* Save PCI command register before chip reset */
  6369. static void tg3_save_pci_state(struct tg3 *tp)
  6370. {
  6371. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6372. }
  6373. /* Restore PCI state after chip reset */
  6374. static void tg3_restore_pci_state(struct tg3 *tp)
  6375. {
  6376. u32 val;
  6377. /* Re-enable indirect register accesses. */
  6378. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6379. tp->misc_host_ctrl);
  6380. /* Set MAX PCI retry to zero. */
  6381. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6382. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6383. tg3_flag(tp, PCIX_MODE))
  6384. val |= PCISTATE_RETRY_SAME_DMA;
  6385. /* Allow reads and writes to the APE register and memory space. */
  6386. if (tg3_flag(tp, ENABLE_APE))
  6387. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6388. PCISTATE_ALLOW_APE_SHMEM_WR |
  6389. PCISTATE_ALLOW_APE_PSPACE_WR;
  6390. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6391. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6392. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6393. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6394. tp->pci_cacheline_sz);
  6395. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6396. tp->pci_lat_timer);
  6397. }
  6398. /* Make sure PCI-X relaxed ordering bit is clear. */
  6399. if (tg3_flag(tp, PCIX_MODE)) {
  6400. u16 pcix_cmd;
  6401. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6402. &pcix_cmd);
  6403. pcix_cmd &= ~PCI_X_CMD_ERO;
  6404. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6405. pcix_cmd);
  6406. }
  6407. if (tg3_flag(tp, 5780_CLASS)) {
  6408. /* Chip reset on 5780 will reset MSI enable bit,
  6409. * so need to restore it.
  6410. */
  6411. if (tg3_flag(tp, USING_MSI)) {
  6412. u16 ctrl;
  6413. pci_read_config_word(tp->pdev,
  6414. tp->msi_cap + PCI_MSI_FLAGS,
  6415. &ctrl);
  6416. pci_write_config_word(tp->pdev,
  6417. tp->msi_cap + PCI_MSI_FLAGS,
  6418. ctrl | PCI_MSI_FLAGS_ENABLE);
  6419. val = tr32(MSGINT_MODE);
  6420. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6421. }
  6422. }
  6423. }
  6424. /* tp->lock is held. */
  6425. static int tg3_chip_reset(struct tg3 *tp)
  6426. {
  6427. u32 val;
  6428. void (*write_op)(struct tg3 *, u32, u32);
  6429. int i, err;
  6430. tg3_nvram_lock(tp);
  6431. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6432. /* No matching tg3_nvram_unlock() after this because
  6433. * chip reset below will undo the nvram lock.
  6434. */
  6435. tp->nvram_lock_cnt = 0;
  6436. /* GRC_MISC_CFG core clock reset will clear the memory
  6437. * enable bit in PCI register 4 and the MSI enable bit
  6438. * on some chips, so we save relevant registers here.
  6439. */
  6440. tg3_save_pci_state(tp);
  6441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6442. tg3_flag(tp, 5755_PLUS))
  6443. tw32(GRC_FASTBOOT_PC, 0);
  6444. /*
  6445. * We must avoid the readl() that normally takes place.
  6446. * It locks machines, causes machine checks, and other
  6447. * fun things. So, temporarily disable the 5701
  6448. * hardware workaround, while we do the reset.
  6449. */
  6450. write_op = tp->write32;
  6451. if (write_op == tg3_write_flush_reg32)
  6452. tp->write32 = tg3_write32;
  6453. /* Prevent the irq handler from reading or writing PCI registers
  6454. * during chip reset when the memory enable bit in the PCI command
  6455. * register may be cleared. The chip does not generate interrupt
  6456. * at this time, but the irq handler may still be called due to irq
  6457. * sharing or irqpoll.
  6458. */
  6459. tg3_flag_set(tp, CHIP_RESETTING);
  6460. for (i = 0; i < tp->irq_cnt; i++) {
  6461. struct tg3_napi *tnapi = &tp->napi[i];
  6462. if (tnapi->hw_status) {
  6463. tnapi->hw_status->status = 0;
  6464. tnapi->hw_status->status_tag = 0;
  6465. }
  6466. tnapi->last_tag = 0;
  6467. tnapi->last_irq_tag = 0;
  6468. }
  6469. smp_mb();
  6470. for (i = 0; i < tp->irq_cnt; i++)
  6471. synchronize_irq(tp->napi[i].irq_vec);
  6472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6473. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6474. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6475. }
  6476. /* do the reset */
  6477. val = GRC_MISC_CFG_CORECLK_RESET;
  6478. if (tg3_flag(tp, PCI_EXPRESS)) {
  6479. /* Force PCIe 1.0a mode */
  6480. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6481. !tg3_flag(tp, 57765_PLUS) &&
  6482. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6483. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6484. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6485. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6486. tw32(GRC_MISC_CFG, (1 << 29));
  6487. val |= (1 << 29);
  6488. }
  6489. }
  6490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6491. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6492. tw32(GRC_VCPU_EXT_CTRL,
  6493. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6494. }
  6495. /* Manage gphy power for all CPMU absent PCIe devices. */
  6496. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6497. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6498. tw32(GRC_MISC_CFG, val);
  6499. /* restore 5701 hardware bug workaround write method */
  6500. tp->write32 = write_op;
  6501. /* Unfortunately, we have to delay before the PCI read back.
  6502. * Some 575X chips even will not respond to a PCI cfg access
  6503. * when the reset command is given to the chip.
  6504. *
  6505. * How do these hardware designers expect things to work
  6506. * properly if the PCI write is posted for a long period
  6507. * of time? It is always necessary to have some method by
  6508. * which a register read back can occur to push the write
  6509. * out which does the reset.
  6510. *
  6511. * For most tg3 variants the trick below was working.
  6512. * Ho hum...
  6513. */
  6514. udelay(120);
  6515. /* Flush PCI posted writes. The normal MMIO registers
  6516. * are inaccessible at this time so this is the only
  6517. * way to make this reliably (actually, this is no longer
  6518. * the case, see above). I tried to use indirect
  6519. * register read/write but this upset some 5701 variants.
  6520. */
  6521. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6522. udelay(120);
  6523. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6524. u16 val16;
  6525. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6526. int i;
  6527. u32 cfg_val;
  6528. /* Wait for link training to complete. */
  6529. for (i = 0; i < 5000; i++)
  6530. udelay(100);
  6531. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6532. pci_write_config_dword(tp->pdev, 0xc4,
  6533. cfg_val | (1 << 15));
  6534. }
  6535. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6536. pci_read_config_word(tp->pdev,
  6537. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6538. &val16);
  6539. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6540. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6541. /*
  6542. * Older PCIe devices only support the 128 byte
  6543. * MPS setting. Enforce the restriction.
  6544. */
  6545. if (!tg3_flag(tp, CPMU_PRESENT))
  6546. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6547. pci_write_config_word(tp->pdev,
  6548. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6549. val16);
  6550. /* Clear error status */
  6551. pci_write_config_word(tp->pdev,
  6552. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6553. PCI_EXP_DEVSTA_CED |
  6554. PCI_EXP_DEVSTA_NFED |
  6555. PCI_EXP_DEVSTA_FED |
  6556. PCI_EXP_DEVSTA_URD);
  6557. }
  6558. tg3_restore_pci_state(tp);
  6559. tg3_flag_clear(tp, CHIP_RESETTING);
  6560. tg3_flag_clear(tp, ERROR_PROCESSED);
  6561. val = 0;
  6562. if (tg3_flag(tp, 5780_CLASS))
  6563. val = tr32(MEMARB_MODE);
  6564. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6565. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6566. tg3_stop_fw(tp);
  6567. tw32(0x5000, 0x400);
  6568. }
  6569. tw32(GRC_MODE, tp->grc_mode);
  6570. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6571. val = tr32(0xc4);
  6572. tw32(0xc4, val | (1 << 15));
  6573. }
  6574. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6576. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6577. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6578. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6579. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6580. }
  6581. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6582. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6583. val = tp->mac_mode;
  6584. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6585. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6586. val = tp->mac_mode;
  6587. } else
  6588. val = 0;
  6589. tw32_f(MAC_MODE, val);
  6590. udelay(40);
  6591. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6592. err = tg3_poll_fw(tp);
  6593. if (err)
  6594. return err;
  6595. tg3_mdio_start(tp);
  6596. if (tg3_flag(tp, PCI_EXPRESS) &&
  6597. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6598. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6599. !tg3_flag(tp, 57765_PLUS)) {
  6600. val = tr32(0x7c00);
  6601. tw32(0x7c00, val | (1 << 25));
  6602. }
  6603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6604. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6605. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6606. }
  6607. /* Reprobe ASF enable state. */
  6608. tg3_flag_clear(tp, ENABLE_ASF);
  6609. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6610. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6611. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6612. u32 nic_cfg;
  6613. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6614. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6615. tg3_flag_set(tp, ENABLE_ASF);
  6616. tp->last_event_jiffies = jiffies;
  6617. if (tg3_flag(tp, 5750_PLUS))
  6618. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6619. }
  6620. }
  6621. return 0;
  6622. }
  6623. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6624. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6625. /* tp->lock is held. */
  6626. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6627. {
  6628. int err;
  6629. tg3_stop_fw(tp);
  6630. tg3_write_sig_pre_reset(tp, kind);
  6631. tg3_abort_hw(tp, silent);
  6632. err = tg3_chip_reset(tp);
  6633. __tg3_set_mac_addr(tp, 0);
  6634. tg3_write_sig_legacy(tp, kind);
  6635. tg3_write_sig_post_reset(tp, kind);
  6636. if (tp->hw_stats) {
  6637. /* Save the stats across chip resets... */
  6638. tg3_get_nstats(tp, &tp->net_stats_prev);
  6639. tg3_get_estats(tp, &tp->estats_prev);
  6640. /* And make sure the next sample is new data */
  6641. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6642. }
  6643. if (err)
  6644. return err;
  6645. return 0;
  6646. }
  6647. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6648. {
  6649. struct tg3 *tp = netdev_priv(dev);
  6650. struct sockaddr *addr = p;
  6651. int err = 0, skip_mac_1 = 0;
  6652. if (!is_valid_ether_addr(addr->sa_data))
  6653. return -EADDRNOTAVAIL;
  6654. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6655. if (!netif_running(dev))
  6656. return 0;
  6657. if (tg3_flag(tp, ENABLE_ASF)) {
  6658. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6659. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6660. addr0_low = tr32(MAC_ADDR_0_LOW);
  6661. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6662. addr1_low = tr32(MAC_ADDR_1_LOW);
  6663. /* Skip MAC addr 1 if ASF is using it. */
  6664. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6665. !(addr1_high == 0 && addr1_low == 0))
  6666. skip_mac_1 = 1;
  6667. }
  6668. spin_lock_bh(&tp->lock);
  6669. __tg3_set_mac_addr(tp, skip_mac_1);
  6670. spin_unlock_bh(&tp->lock);
  6671. return err;
  6672. }
  6673. /* tp->lock is held. */
  6674. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6675. dma_addr_t mapping, u32 maxlen_flags,
  6676. u32 nic_addr)
  6677. {
  6678. tg3_write_mem(tp,
  6679. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6680. ((u64) mapping >> 32));
  6681. tg3_write_mem(tp,
  6682. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6683. ((u64) mapping & 0xffffffff));
  6684. tg3_write_mem(tp,
  6685. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6686. maxlen_flags);
  6687. if (!tg3_flag(tp, 5705_PLUS))
  6688. tg3_write_mem(tp,
  6689. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6690. nic_addr);
  6691. }
  6692. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6693. {
  6694. int i;
  6695. if (!tg3_flag(tp, ENABLE_TSS)) {
  6696. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6697. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6698. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6699. } else {
  6700. tw32(HOSTCC_TXCOL_TICKS, 0);
  6701. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6702. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6703. }
  6704. if (!tg3_flag(tp, ENABLE_RSS)) {
  6705. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6706. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6707. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6708. } else {
  6709. tw32(HOSTCC_RXCOL_TICKS, 0);
  6710. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6711. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6712. }
  6713. if (!tg3_flag(tp, 5705_PLUS)) {
  6714. u32 val = ec->stats_block_coalesce_usecs;
  6715. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6716. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6717. if (!netif_carrier_ok(tp->dev))
  6718. val = 0;
  6719. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6720. }
  6721. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6722. u32 reg;
  6723. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6724. tw32(reg, ec->rx_coalesce_usecs);
  6725. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6726. tw32(reg, ec->rx_max_coalesced_frames);
  6727. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6728. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6729. if (tg3_flag(tp, ENABLE_TSS)) {
  6730. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6731. tw32(reg, ec->tx_coalesce_usecs);
  6732. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6733. tw32(reg, ec->tx_max_coalesced_frames);
  6734. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6735. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6736. }
  6737. }
  6738. for (; i < tp->irq_max - 1; i++) {
  6739. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6740. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6741. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6742. if (tg3_flag(tp, ENABLE_TSS)) {
  6743. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6744. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6745. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6746. }
  6747. }
  6748. }
  6749. /* tp->lock is held. */
  6750. static void tg3_rings_reset(struct tg3 *tp)
  6751. {
  6752. int i;
  6753. u32 stblk, txrcb, rxrcb, limit;
  6754. struct tg3_napi *tnapi = &tp->napi[0];
  6755. /* Disable all transmit rings but the first. */
  6756. if (!tg3_flag(tp, 5705_PLUS))
  6757. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6758. else if (tg3_flag(tp, 5717_PLUS))
  6759. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6760. else if (tg3_flag(tp, 57765_CLASS))
  6761. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6762. else
  6763. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6764. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6765. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6766. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6767. BDINFO_FLAGS_DISABLED);
  6768. /* Disable all receive return rings but the first. */
  6769. if (tg3_flag(tp, 5717_PLUS))
  6770. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6771. else if (!tg3_flag(tp, 5705_PLUS))
  6772. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6773. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6774. tg3_flag(tp, 57765_CLASS))
  6775. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6776. else
  6777. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6778. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6779. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6780. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6781. BDINFO_FLAGS_DISABLED);
  6782. /* Disable interrupts */
  6783. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6784. tp->napi[0].chk_msi_cnt = 0;
  6785. tp->napi[0].last_rx_cons = 0;
  6786. tp->napi[0].last_tx_cons = 0;
  6787. /* Zero mailbox registers. */
  6788. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6789. for (i = 1; i < tp->irq_max; i++) {
  6790. tp->napi[i].tx_prod = 0;
  6791. tp->napi[i].tx_cons = 0;
  6792. if (tg3_flag(tp, ENABLE_TSS))
  6793. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6794. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6795. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6796. tp->napi[i].chk_msi_cnt = 0;
  6797. tp->napi[i].last_rx_cons = 0;
  6798. tp->napi[i].last_tx_cons = 0;
  6799. }
  6800. if (!tg3_flag(tp, ENABLE_TSS))
  6801. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6802. } else {
  6803. tp->napi[0].tx_prod = 0;
  6804. tp->napi[0].tx_cons = 0;
  6805. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6806. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6807. }
  6808. /* Make sure the NIC-based send BD rings are disabled. */
  6809. if (!tg3_flag(tp, 5705_PLUS)) {
  6810. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6811. for (i = 0; i < 16; i++)
  6812. tw32_tx_mbox(mbox + i * 8, 0);
  6813. }
  6814. txrcb = NIC_SRAM_SEND_RCB;
  6815. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6816. /* Clear status block in ram. */
  6817. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6818. /* Set status block DMA address */
  6819. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6820. ((u64) tnapi->status_mapping >> 32));
  6821. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6822. ((u64) tnapi->status_mapping & 0xffffffff));
  6823. if (tnapi->tx_ring) {
  6824. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6825. (TG3_TX_RING_SIZE <<
  6826. BDINFO_FLAGS_MAXLEN_SHIFT),
  6827. NIC_SRAM_TX_BUFFER_DESC);
  6828. txrcb += TG3_BDINFO_SIZE;
  6829. }
  6830. if (tnapi->rx_rcb) {
  6831. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6832. (tp->rx_ret_ring_mask + 1) <<
  6833. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6834. rxrcb += TG3_BDINFO_SIZE;
  6835. }
  6836. stblk = HOSTCC_STATBLCK_RING1;
  6837. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6838. u64 mapping = (u64)tnapi->status_mapping;
  6839. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6840. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6841. /* Clear status block in ram. */
  6842. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6843. if (tnapi->tx_ring) {
  6844. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6845. (TG3_TX_RING_SIZE <<
  6846. BDINFO_FLAGS_MAXLEN_SHIFT),
  6847. NIC_SRAM_TX_BUFFER_DESC);
  6848. txrcb += TG3_BDINFO_SIZE;
  6849. }
  6850. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6851. ((tp->rx_ret_ring_mask + 1) <<
  6852. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6853. stblk += 8;
  6854. rxrcb += TG3_BDINFO_SIZE;
  6855. }
  6856. }
  6857. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6858. {
  6859. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6860. if (!tg3_flag(tp, 5750_PLUS) ||
  6861. tg3_flag(tp, 5780_CLASS) ||
  6862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6863. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6864. tg3_flag(tp, 57765_PLUS))
  6865. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6866. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6868. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6869. else
  6870. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6871. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6872. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6873. val = min(nic_rep_thresh, host_rep_thresh);
  6874. tw32(RCVBDI_STD_THRESH, val);
  6875. if (tg3_flag(tp, 57765_PLUS))
  6876. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6877. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6878. return;
  6879. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6880. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6881. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6882. tw32(RCVBDI_JUMBO_THRESH, val);
  6883. if (tg3_flag(tp, 57765_PLUS))
  6884. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6885. }
  6886. static inline u32 calc_crc(unsigned char *buf, int len)
  6887. {
  6888. u32 reg;
  6889. u32 tmp;
  6890. int j, k;
  6891. reg = 0xffffffff;
  6892. for (j = 0; j < len; j++) {
  6893. reg ^= buf[j];
  6894. for (k = 0; k < 8; k++) {
  6895. tmp = reg & 0x01;
  6896. reg >>= 1;
  6897. if (tmp)
  6898. reg ^= 0xedb88320;
  6899. }
  6900. }
  6901. return ~reg;
  6902. }
  6903. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6904. {
  6905. /* accept or reject all multicast frames */
  6906. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6907. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6908. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6909. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6910. }
  6911. static void __tg3_set_rx_mode(struct net_device *dev)
  6912. {
  6913. struct tg3 *tp = netdev_priv(dev);
  6914. u32 rx_mode;
  6915. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6916. RX_MODE_KEEP_VLAN_TAG);
  6917. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  6918. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6919. * flag clear.
  6920. */
  6921. if (!tg3_flag(tp, ENABLE_ASF))
  6922. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6923. #endif
  6924. if (dev->flags & IFF_PROMISC) {
  6925. /* Promiscuous mode. */
  6926. rx_mode |= RX_MODE_PROMISC;
  6927. } else if (dev->flags & IFF_ALLMULTI) {
  6928. /* Accept all multicast. */
  6929. tg3_set_multi(tp, 1);
  6930. } else if (netdev_mc_empty(dev)) {
  6931. /* Reject all multicast. */
  6932. tg3_set_multi(tp, 0);
  6933. } else {
  6934. /* Accept one or more multicast(s). */
  6935. struct netdev_hw_addr *ha;
  6936. u32 mc_filter[4] = { 0, };
  6937. u32 regidx;
  6938. u32 bit;
  6939. u32 crc;
  6940. netdev_for_each_mc_addr(ha, dev) {
  6941. crc = calc_crc(ha->addr, ETH_ALEN);
  6942. bit = ~crc & 0x7f;
  6943. regidx = (bit & 0x60) >> 5;
  6944. bit &= 0x1f;
  6945. mc_filter[regidx] |= (1 << bit);
  6946. }
  6947. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6948. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6949. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6950. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6951. }
  6952. if (rx_mode != tp->rx_mode) {
  6953. tp->rx_mode = rx_mode;
  6954. tw32_f(MAC_RX_MODE, rx_mode);
  6955. udelay(10);
  6956. }
  6957. }
  6958. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  6959. {
  6960. int i;
  6961. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  6962. tp->rss_ind_tbl[i] =
  6963. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  6964. }
  6965. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  6966. {
  6967. int i;
  6968. if (!tg3_flag(tp, SUPPORT_MSIX))
  6969. return;
  6970. if (tp->irq_cnt <= 2) {
  6971. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  6972. return;
  6973. }
  6974. /* Validate table against current IRQ count */
  6975. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6976. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  6977. break;
  6978. }
  6979. if (i != TG3_RSS_INDIR_TBL_SIZE)
  6980. tg3_rss_init_dflt_indir_tbl(tp);
  6981. }
  6982. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  6983. {
  6984. int i = 0;
  6985. u32 reg = MAC_RSS_INDIR_TBL_0;
  6986. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  6987. u32 val = tp->rss_ind_tbl[i];
  6988. i++;
  6989. for (; i % 8; i++) {
  6990. val <<= 4;
  6991. val |= tp->rss_ind_tbl[i];
  6992. }
  6993. tw32(reg, val);
  6994. reg += 4;
  6995. }
  6996. }
  6997. /* tp->lock is held. */
  6998. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6999. {
  7000. u32 val, rdmac_mode;
  7001. int i, err, limit;
  7002. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7003. tg3_disable_ints(tp);
  7004. tg3_stop_fw(tp);
  7005. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7006. if (tg3_flag(tp, INIT_COMPLETE))
  7007. tg3_abort_hw(tp, 1);
  7008. /* Enable MAC control of LPI */
  7009. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7010. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7011. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7012. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7013. tw32_f(TG3_CPMU_EEE_CTRL,
  7014. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7015. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7016. TG3_CPMU_EEEMD_LPI_IN_TX |
  7017. TG3_CPMU_EEEMD_LPI_IN_RX |
  7018. TG3_CPMU_EEEMD_EEE_ENABLE;
  7019. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7020. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7021. if (tg3_flag(tp, ENABLE_APE))
  7022. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7023. tw32_f(TG3_CPMU_EEE_MODE, val);
  7024. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7025. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7026. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7027. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7028. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7029. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7030. }
  7031. if (reset_phy)
  7032. tg3_phy_reset(tp);
  7033. err = tg3_chip_reset(tp);
  7034. if (err)
  7035. return err;
  7036. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7037. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7038. val = tr32(TG3_CPMU_CTRL);
  7039. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7040. tw32(TG3_CPMU_CTRL, val);
  7041. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7042. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7043. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7044. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7045. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7046. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7047. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7048. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7049. val = tr32(TG3_CPMU_HST_ACC);
  7050. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7051. val |= CPMU_HST_ACC_MACCLK_6_25;
  7052. tw32(TG3_CPMU_HST_ACC, val);
  7053. }
  7054. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7055. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7056. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7057. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7058. tw32(PCIE_PWR_MGMT_THRESH, val);
  7059. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7060. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7061. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7062. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7063. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7064. }
  7065. if (tg3_flag(tp, L1PLLPD_EN)) {
  7066. u32 grc_mode = tr32(GRC_MODE);
  7067. /* Access the lower 1K of PL PCIE block registers. */
  7068. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7069. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7070. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7071. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7072. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7073. tw32(GRC_MODE, grc_mode);
  7074. }
  7075. if (tg3_flag(tp, 57765_CLASS)) {
  7076. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7077. u32 grc_mode = tr32(GRC_MODE);
  7078. /* Access the lower 1K of PL PCIE block registers. */
  7079. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7080. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7081. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7082. TG3_PCIE_PL_LO_PHYCTL5);
  7083. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7084. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7085. tw32(GRC_MODE, grc_mode);
  7086. }
  7087. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7088. u32 grc_mode = tr32(GRC_MODE);
  7089. /* Access the lower 1K of DL PCIE block registers. */
  7090. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7091. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7092. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7093. TG3_PCIE_DL_LO_FTSMAX);
  7094. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7095. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7096. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7097. tw32(GRC_MODE, grc_mode);
  7098. }
  7099. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7100. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7101. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7102. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7103. }
  7104. /* This works around an issue with Athlon chipsets on
  7105. * B3 tigon3 silicon. This bit has no effect on any
  7106. * other revision. But do not set this on PCI Express
  7107. * chips and don't even touch the clocks if the CPMU is present.
  7108. */
  7109. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7110. if (!tg3_flag(tp, PCI_EXPRESS))
  7111. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7112. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7113. }
  7114. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7115. tg3_flag(tp, PCIX_MODE)) {
  7116. val = tr32(TG3PCI_PCISTATE);
  7117. val |= PCISTATE_RETRY_SAME_DMA;
  7118. tw32(TG3PCI_PCISTATE, val);
  7119. }
  7120. if (tg3_flag(tp, ENABLE_APE)) {
  7121. /* Allow reads and writes to the
  7122. * APE register and memory space.
  7123. */
  7124. val = tr32(TG3PCI_PCISTATE);
  7125. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7126. PCISTATE_ALLOW_APE_SHMEM_WR |
  7127. PCISTATE_ALLOW_APE_PSPACE_WR;
  7128. tw32(TG3PCI_PCISTATE, val);
  7129. }
  7130. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7131. /* Enable some hw fixes. */
  7132. val = tr32(TG3PCI_MSI_DATA);
  7133. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7134. tw32(TG3PCI_MSI_DATA, val);
  7135. }
  7136. /* Descriptor ring init may make accesses to the
  7137. * NIC SRAM area to setup the TX descriptors, so we
  7138. * can only do this after the hardware has been
  7139. * successfully reset.
  7140. */
  7141. err = tg3_init_rings(tp);
  7142. if (err)
  7143. return err;
  7144. if (tg3_flag(tp, 57765_PLUS)) {
  7145. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7146. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7147. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7148. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7149. if (!tg3_flag(tp, 57765_CLASS) &&
  7150. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7151. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7152. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7153. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7154. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7155. /* This value is determined during the probe time DMA
  7156. * engine test, tg3_test_dma.
  7157. */
  7158. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7159. }
  7160. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7161. GRC_MODE_4X_NIC_SEND_RINGS |
  7162. GRC_MODE_NO_TX_PHDR_CSUM |
  7163. GRC_MODE_NO_RX_PHDR_CSUM);
  7164. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7165. /* Pseudo-header checksum is done by hardware logic and not
  7166. * the offload processers, so make the chip do the pseudo-
  7167. * header checksums on receive. For transmit it is more
  7168. * convenient to do the pseudo-header checksum in software
  7169. * as Linux does that on transmit for us in all cases.
  7170. */
  7171. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7172. tw32(GRC_MODE,
  7173. tp->grc_mode |
  7174. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7175. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7176. val = tr32(GRC_MISC_CFG);
  7177. val &= ~0xff;
  7178. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7179. tw32(GRC_MISC_CFG, val);
  7180. /* Initialize MBUF/DESC pool. */
  7181. if (tg3_flag(tp, 5750_PLUS)) {
  7182. /* Do nothing. */
  7183. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7184. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7186. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7187. else
  7188. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7189. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7190. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7191. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7192. int fw_len;
  7193. fw_len = tp->fw_len;
  7194. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7195. tw32(BUFMGR_MB_POOL_ADDR,
  7196. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7197. tw32(BUFMGR_MB_POOL_SIZE,
  7198. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7199. }
  7200. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7201. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7202. tp->bufmgr_config.mbuf_read_dma_low_water);
  7203. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7204. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7205. tw32(BUFMGR_MB_HIGH_WATER,
  7206. tp->bufmgr_config.mbuf_high_water);
  7207. } else {
  7208. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7209. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7210. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7211. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7212. tw32(BUFMGR_MB_HIGH_WATER,
  7213. tp->bufmgr_config.mbuf_high_water_jumbo);
  7214. }
  7215. tw32(BUFMGR_DMA_LOW_WATER,
  7216. tp->bufmgr_config.dma_low_water);
  7217. tw32(BUFMGR_DMA_HIGH_WATER,
  7218. tp->bufmgr_config.dma_high_water);
  7219. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7221. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7223. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7224. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7225. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7226. tw32(BUFMGR_MODE, val);
  7227. for (i = 0; i < 2000; i++) {
  7228. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7229. break;
  7230. udelay(10);
  7231. }
  7232. if (i >= 2000) {
  7233. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7234. return -ENODEV;
  7235. }
  7236. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7237. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7238. tg3_setup_rxbd_thresholds(tp);
  7239. /* Initialize TG3_BDINFO's at:
  7240. * RCVDBDI_STD_BD: standard eth size rx ring
  7241. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7242. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7243. *
  7244. * like so:
  7245. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7246. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7247. * ring attribute flags
  7248. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7249. *
  7250. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7251. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7252. *
  7253. * The size of each ring is fixed in the firmware, but the location is
  7254. * configurable.
  7255. */
  7256. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7257. ((u64) tpr->rx_std_mapping >> 32));
  7258. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7259. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7260. if (!tg3_flag(tp, 5717_PLUS))
  7261. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7262. NIC_SRAM_RX_BUFFER_DESC);
  7263. /* Disable the mini ring */
  7264. if (!tg3_flag(tp, 5705_PLUS))
  7265. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7266. BDINFO_FLAGS_DISABLED);
  7267. /* Program the jumbo buffer descriptor ring control
  7268. * blocks on those devices that have them.
  7269. */
  7270. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7271. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7272. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7273. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7274. ((u64) tpr->rx_jmb_mapping >> 32));
  7275. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7276. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7277. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7278. BDINFO_FLAGS_MAXLEN_SHIFT;
  7279. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7280. val | BDINFO_FLAGS_USE_EXT_RECV);
  7281. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7282. tg3_flag(tp, 57765_CLASS))
  7283. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7284. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7285. } else {
  7286. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7287. BDINFO_FLAGS_DISABLED);
  7288. }
  7289. if (tg3_flag(tp, 57765_PLUS)) {
  7290. val = TG3_RX_STD_RING_SIZE(tp);
  7291. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7292. val |= (TG3_RX_STD_DMA_SZ << 2);
  7293. } else
  7294. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7295. } else
  7296. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7297. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7298. tpr->rx_std_prod_idx = tp->rx_pending;
  7299. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7300. tpr->rx_jmb_prod_idx =
  7301. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7302. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7303. tg3_rings_reset(tp);
  7304. /* Initialize MAC address and backoff seed. */
  7305. __tg3_set_mac_addr(tp, 0);
  7306. /* MTU + ethernet header + FCS + optional VLAN tag */
  7307. tw32(MAC_RX_MTU_SIZE,
  7308. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7309. /* The slot time is changed by tg3_setup_phy if we
  7310. * run at gigabit with half duplex.
  7311. */
  7312. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7313. (6 << TX_LENGTHS_IPG_SHIFT) |
  7314. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7316. val |= tr32(MAC_TX_LENGTHS) &
  7317. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7318. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7319. tw32(MAC_TX_LENGTHS, val);
  7320. /* Receive rules. */
  7321. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7322. tw32(RCVLPC_CONFIG, 0x0181);
  7323. /* Calculate RDMAC_MODE setting early, we need it to determine
  7324. * the RCVLPC_STATE_ENABLE mask.
  7325. */
  7326. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7327. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7328. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7329. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7330. RDMAC_MODE_LNGREAD_ENAB);
  7331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7332. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7336. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7337. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7338. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7340. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7341. if (tg3_flag(tp, TSO_CAPABLE) &&
  7342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7343. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7344. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7345. !tg3_flag(tp, IS_5788)) {
  7346. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7347. }
  7348. }
  7349. if (tg3_flag(tp, PCI_EXPRESS))
  7350. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7351. if (tg3_flag(tp, HW_TSO_1) ||
  7352. tg3_flag(tp, HW_TSO_2) ||
  7353. tg3_flag(tp, HW_TSO_3))
  7354. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7355. if (tg3_flag(tp, 57765_PLUS) ||
  7356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7358. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7360. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7365. tg3_flag(tp, 57765_PLUS)) {
  7366. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7368. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7369. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7370. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7371. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7372. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7373. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7374. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7375. }
  7376. tw32(TG3_RDMA_RSRVCTRL_REG,
  7377. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7378. }
  7379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7381. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7382. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7383. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7384. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7385. }
  7386. /* Receive/send statistics. */
  7387. if (tg3_flag(tp, 5750_PLUS)) {
  7388. val = tr32(RCVLPC_STATS_ENABLE);
  7389. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7390. tw32(RCVLPC_STATS_ENABLE, val);
  7391. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7392. tg3_flag(tp, TSO_CAPABLE)) {
  7393. val = tr32(RCVLPC_STATS_ENABLE);
  7394. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7395. tw32(RCVLPC_STATS_ENABLE, val);
  7396. } else {
  7397. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7398. }
  7399. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7400. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7401. tw32(SNDDATAI_STATSCTRL,
  7402. (SNDDATAI_SCTRL_ENABLE |
  7403. SNDDATAI_SCTRL_FASTUPD));
  7404. /* Setup host coalescing engine. */
  7405. tw32(HOSTCC_MODE, 0);
  7406. for (i = 0; i < 2000; i++) {
  7407. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7408. break;
  7409. udelay(10);
  7410. }
  7411. __tg3_set_coalesce(tp, &tp->coal);
  7412. if (!tg3_flag(tp, 5705_PLUS)) {
  7413. /* Status/statistics block address. See tg3_timer,
  7414. * the tg3_periodic_fetch_stats call there, and
  7415. * tg3_get_stats to see how this works for 5705/5750 chips.
  7416. */
  7417. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7418. ((u64) tp->stats_mapping >> 32));
  7419. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7420. ((u64) tp->stats_mapping & 0xffffffff));
  7421. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7422. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7423. /* Clear statistics and status block memory areas */
  7424. for (i = NIC_SRAM_STATS_BLK;
  7425. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7426. i += sizeof(u32)) {
  7427. tg3_write_mem(tp, i, 0);
  7428. udelay(40);
  7429. }
  7430. }
  7431. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7432. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7433. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7434. if (!tg3_flag(tp, 5705_PLUS))
  7435. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7436. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7437. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7438. /* reset to prevent losing 1st rx packet intermittently */
  7439. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7440. udelay(10);
  7441. }
  7442. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7443. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7444. MAC_MODE_FHDE_ENABLE;
  7445. if (tg3_flag(tp, ENABLE_APE))
  7446. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7447. if (!tg3_flag(tp, 5705_PLUS) &&
  7448. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7449. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7450. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7451. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7452. udelay(40);
  7453. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7454. * If TG3_FLAG_IS_NIC is zero, we should read the
  7455. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7456. * whether used as inputs or outputs, are set by boot code after
  7457. * reset.
  7458. */
  7459. if (!tg3_flag(tp, IS_NIC)) {
  7460. u32 gpio_mask;
  7461. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7462. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7463. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7465. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7466. GRC_LCLCTRL_GPIO_OUTPUT3;
  7467. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7468. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7469. tp->grc_local_ctrl &= ~gpio_mask;
  7470. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7471. /* GPIO1 must be driven high for eeprom write protect */
  7472. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7473. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7474. GRC_LCLCTRL_GPIO_OUTPUT1);
  7475. }
  7476. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7477. udelay(100);
  7478. if (tg3_flag(tp, USING_MSIX)) {
  7479. val = tr32(MSGINT_MODE);
  7480. val |= MSGINT_MODE_ENABLE;
  7481. if (tp->irq_cnt > 1)
  7482. val |= MSGINT_MODE_MULTIVEC_EN;
  7483. if (!tg3_flag(tp, 1SHOT_MSI))
  7484. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7485. tw32(MSGINT_MODE, val);
  7486. }
  7487. if (!tg3_flag(tp, 5705_PLUS)) {
  7488. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7489. udelay(40);
  7490. }
  7491. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7492. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7493. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7494. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7495. WDMAC_MODE_LNGREAD_ENAB);
  7496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7497. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7498. if (tg3_flag(tp, TSO_CAPABLE) &&
  7499. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7500. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7501. /* nothing */
  7502. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7503. !tg3_flag(tp, IS_5788)) {
  7504. val |= WDMAC_MODE_RX_ACCEL;
  7505. }
  7506. }
  7507. /* Enable host coalescing bug fix */
  7508. if (tg3_flag(tp, 5755_PLUS))
  7509. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7511. val |= WDMAC_MODE_BURST_ALL_DATA;
  7512. tw32_f(WDMAC_MODE, val);
  7513. udelay(40);
  7514. if (tg3_flag(tp, PCIX_MODE)) {
  7515. u16 pcix_cmd;
  7516. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7517. &pcix_cmd);
  7518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7519. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7520. pcix_cmd |= PCI_X_CMD_READ_2K;
  7521. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7522. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7523. pcix_cmd |= PCI_X_CMD_READ_2K;
  7524. }
  7525. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7526. pcix_cmd);
  7527. }
  7528. tw32_f(RDMAC_MODE, rdmac_mode);
  7529. udelay(40);
  7530. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7531. if (!tg3_flag(tp, 5705_PLUS))
  7532. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7534. tw32(SNDDATAC_MODE,
  7535. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7536. else
  7537. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7538. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7539. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7540. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7541. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7542. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7543. tw32(RCVDBDI_MODE, val);
  7544. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7545. if (tg3_flag(tp, HW_TSO_1) ||
  7546. tg3_flag(tp, HW_TSO_2) ||
  7547. tg3_flag(tp, HW_TSO_3))
  7548. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7549. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7550. if (tg3_flag(tp, ENABLE_TSS))
  7551. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7552. tw32(SNDBDI_MODE, val);
  7553. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7554. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7555. err = tg3_load_5701_a0_firmware_fix(tp);
  7556. if (err)
  7557. return err;
  7558. }
  7559. if (tg3_flag(tp, TSO_CAPABLE)) {
  7560. err = tg3_load_tso_firmware(tp);
  7561. if (err)
  7562. return err;
  7563. }
  7564. tp->tx_mode = TX_MODE_ENABLE;
  7565. if (tg3_flag(tp, 5755_PLUS) ||
  7566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7567. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7569. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7570. tp->tx_mode &= ~val;
  7571. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7572. }
  7573. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7574. udelay(100);
  7575. if (tg3_flag(tp, ENABLE_RSS)) {
  7576. tg3_rss_write_indir_tbl(tp);
  7577. /* Setup the "secret" hash key. */
  7578. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7579. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7580. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7581. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7582. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7583. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7584. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7585. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7586. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7587. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7588. }
  7589. tp->rx_mode = RX_MODE_ENABLE;
  7590. if (tg3_flag(tp, 5755_PLUS))
  7591. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7592. if (tg3_flag(tp, ENABLE_RSS))
  7593. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7594. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7595. RX_MODE_RSS_IPV6_HASH_EN |
  7596. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7597. RX_MODE_RSS_IPV4_HASH_EN |
  7598. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7599. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7600. udelay(10);
  7601. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7602. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7603. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7604. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7605. udelay(10);
  7606. }
  7607. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7608. udelay(10);
  7609. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7610. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7611. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7612. /* Set drive transmission level to 1.2V */
  7613. /* only if the signal pre-emphasis bit is not set */
  7614. val = tr32(MAC_SERDES_CFG);
  7615. val &= 0xfffff000;
  7616. val |= 0x880;
  7617. tw32(MAC_SERDES_CFG, val);
  7618. }
  7619. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7620. tw32(MAC_SERDES_CFG, 0x616000);
  7621. }
  7622. /* Prevent chip from dropping frames when flow control
  7623. * is enabled.
  7624. */
  7625. if (tg3_flag(tp, 57765_CLASS))
  7626. val = 1;
  7627. else
  7628. val = 2;
  7629. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7631. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7632. /* Use hardware link auto-negotiation */
  7633. tg3_flag_set(tp, HW_AUTONEG);
  7634. }
  7635. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7637. u32 tmp;
  7638. tmp = tr32(SERDES_RX_CTRL);
  7639. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7640. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7641. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7642. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7643. }
  7644. if (!tg3_flag(tp, USE_PHYLIB)) {
  7645. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7646. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7647. err = tg3_setup_phy(tp, 0);
  7648. if (err)
  7649. return err;
  7650. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7651. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7652. u32 tmp;
  7653. /* Clear CRC stats. */
  7654. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7655. tg3_writephy(tp, MII_TG3_TEST1,
  7656. tmp | MII_TG3_TEST1_CRC_EN);
  7657. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7658. }
  7659. }
  7660. }
  7661. __tg3_set_rx_mode(tp->dev);
  7662. /* Initialize receive rules. */
  7663. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7664. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7665. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7666. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7667. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7668. limit = 8;
  7669. else
  7670. limit = 16;
  7671. if (tg3_flag(tp, ENABLE_ASF))
  7672. limit -= 4;
  7673. switch (limit) {
  7674. case 16:
  7675. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7676. case 15:
  7677. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7678. case 14:
  7679. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7680. case 13:
  7681. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7682. case 12:
  7683. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7684. case 11:
  7685. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7686. case 10:
  7687. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7688. case 9:
  7689. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7690. case 8:
  7691. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7692. case 7:
  7693. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7694. case 6:
  7695. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7696. case 5:
  7697. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7698. case 4:
  7699. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7700. case 3:
  7701. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7702. case 2:
  7703. case 1:
  7704. default:
  7705. break;
  7706. }
  7707. if (tg3_flag(tp, ENABLE_APE))
  7708. /* Write our heartbeat update interval to APE. */
  7709. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7710. APE_HOST_HEARTBEAT_INT_DISABLE);
  7711. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7712. return 0;
  7713. }
  7714. /* Called at device open time to get the chip ready for
  7715. * packet processing. Invoked with tp->lock held.
  7716. */
  7717. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7718. {
  7719. tg3_switch_clocks(tp);
  7720. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7721. return tg3_reset_hw(tp, reset_phy);
  7722. }
  7723. #define TG3_STAT_ADD32(PSTAT, REG) \
  7724. do { u32 __val = tr32(REG); \
  7725. (PSTAT)->low += __val; \
  7726. if ((PSTAT)->low < __val) \
  7727. (PSTAT)->high += 1; \
  7728. } while (0)
  7729. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7730. {
  7731. struct tg3_hw_stats *sp = tp->hw_stats;
  7732. if (!netif_carrier_ok(tp->dev))
  7733. return;
  7734. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7735. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7736. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7737. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7738. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7739. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7740. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7741. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7742. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7743. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7744. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7745. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7746. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7747. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7748. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7749. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7750. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7751. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7752. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7753. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7754. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7755. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7756. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7757. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7758. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7759. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7760. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7761. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7762. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7763. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7764. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7765. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7766. } else {
  7767. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7768. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7769. if (val) {
  7770. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7771. sp->rx_discards.low += val;
  7772. if (sp->rx_discards.low < val)
  7773. sp->rx_discards.high += 1;
  7774. }
  7775. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7776. }
  7777. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7778. }
  7779. static void tg3_chk_missed_msi(struct tg3 *tp)
  7780. {
  7781. u32 i;
  7782. for (i = 0; i < tp->irq_cnt; i++) {
  7783. struct tg3_napi *tnapi = &tp->napi[i];
  7784. if (tg3_has_work(tnapi)) {
  7785. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7786. tnapi->last_tx_cons == tnapi->tx_cons) {
  7787. if (tnapi->chk_msi_cnt < 1) {
  7788. tnapi->chk_msi_cnt++;
  7789. return;
  7790. }
  7791. tg3_msi(0, tnapi);
  7792. }
  7793. }
  7794. tnapi->chk_msi_cnt = 0;
  7795. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7796. tnapi->last_tx_cons = tnapi->tx_cons;
  7797. }
  7798. }
  7799. static void tg3_timer(unsigned long __opaque)
  7800. {
  7801. struct tg3 *tp = (struct tg3 *) __opaque;
  7802. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7803. goto restart_timer;
  7804. spin_lock(&tp->lock);
  7805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7806. tg3_flag(tp, 57765_CLASS))
  7807. tg3_chk_missed_msi(tp);
  7808. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7809. /* All of this garbage is because when using non-tagged
  7810. * IRQ status the mailbox/status_block protocol the chip
  7811. * uses with the cpu is race prone.
  7812. */
  7813. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7814. tw32(GRC_LOCAL_CTRL,
  7815. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7816. } else {
  7817. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7818. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7819. }
  7820. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7821. spin_unlock(&tp->lock);
  7822. tg3_reset_task_schedule(tp);
  7823. goto restart_timer;
  7824. }
  7825. }
  7826. /* This part only runs once per second. */
  7827. if (!--tp->timer_counter) {
  7828. if (tg3_flag(tp, 5705_PLUS))
  7829. tg3_periodic_fetch_stats(tp);
  7830. if (tp->setlpicnt && !--tp->setlpicnt)
  7831. tg3_phy_eee_enable(tp);
  7832. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7833. u32 mac_stat;
  7834. int phy_event;
  7835. mac_stat = tr32(MAC_STATUS);
  7836. phy_event = 0;
  7837. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7838. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7839. phy_event = 1;
  7840. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7841. phy_event = 1;
  7842. if (phy_event)
  7843. tg3_setup_phy(tp, 0);
  7844. } else if (tg3_flag(tp, POLL_SERDES)) {
  7845. u32 mac_stat = tr32(MAC_STATUS);
  7846. int need_setup = 0;
  7847. if (netif_carrier_ok(tp->dev) &&
  7848. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7849. need_setup = 1;
  7850. }
  7851. if (!netif_carrier_ok(tp->dev) &&
  7852. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7853. MAC_STATUS_SIGNAL_DET))) {
  7854. need_setup = 1;
  7855. }
  7856. if (need_setup) {
  7857. if (!tp->serdes_counter) {
  7858. tw32_f(MAC_MODE,
  7859. (tp->mac_mode &
  7860. ~MAC_MODE_PORT_MODE_MASK));
  7861. udelay(40);
  7862. tw32_f(MAC_MODE, tp->mac_mode);
  7863. udelay(40);
  7864. }
  7865. tg3_setup_phy(tp, 0);
  7866. }
  7867. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7868. tg3_flag(tp, 5780_CLASS)) {
  7869. tg3_serdes_parallel_detect(tp);
  7870. }
  7871. tp->timer_counter = tp->timer_multiplier;
  7872. }
  7873. /* Heartbeat is only sent once every 2 seconds.
  7874. *
  7875. * The heartbeat is to tell the ASF firmware that the host
  7876. * driver is still alive. In the event that the OS crashes,
  7877. * ASF needs to reset the hardware to free up the FIFO space
  7878. * that may be filled with rx packets destined for the host.
  7879. * If the FIFO is full, ASF will no longer function properly.
  7880. *
  7881. * Unintended resets have been reported on real time kernels
  7882. * where the timer doesn't run on time. Netpoll will also have
  7883. * same problem.
  7884. *
  7885. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7886. * to check the ring condition when the heartbeat is expiring
  7887. * before doing the reset. This will prevent most unintended
  7888. * resets.
  7889. */
  7890. if (!--tp->asf_counter) {
  7891. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7892. tg3_wait_for_event_ack(tp);
  7893. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7894. FWCMD_NICDRV_ALIVE3);
  7895. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7896. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7897. TG3_FW_UPDATE_TIMEOUT_SEC);
  7898. tg3_generate_fw_event(tp);
  7899. }
  7900. tp->asf_counter = tp->asf_multiplier;
  7901. }
  7902. spin_unlock(&tp->lock);
  7903. restart_timer:
  7904. tp->timer.expires = jiffies + tp->timer_offset;
  7905. add_timer(&tp->timer);
  7906. }
  7907. static void __devinit tg3_timer_init(struct tg3 *tp)
  7908. {
  7909. if (tg3_flag(tp, TAGGED_STATUS) &&
  7910. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7911. !tg3_flag(tp, 57765_CLASS))
  7912. tp->timer_offset = HZ;
  7913. else
  7914. tp->timer_offset = HZ / 10;
  7915. BUG_ON(tp->timer_offset > HZ);
  7916. tp->timer_multiplier = (HZ / tp->timer_offset);
  7917. tp->asf_multiplier = (HZ / tp->timer_offset) *
  7918. TG3_FW_UPDATE_FREQ_SEC;
  7919. init_timer(&tp->timer);
  7920. tp->timer.data = (unsigned long) tp;
  7921. tp->timer.function = tg3_timer;
  7922. }
  7923. static void tg3_timer_start(struct tg3 *tp)
  7924. {
  7925. tp->asf_counter = tp->asf_multiplier;
  7926. tp->timer_counter = tp->timer_multiplier;
  7927. tp->timer.expires = jiffies + tp->timer_offset;
  7928. add_timer(&tp->timer);
  7929. }
  7930. static void tg3_timer_stop(struct tg3 *tp)
  7931. {
  7932. del_timer_sync(&tp->timer);
  7933. }
  7934. /* Restart hardware after configuration changes, self-test, etc.
  7935. * Invoked with tp->lock held.
  7936. */
  7937. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  7938. __releases(tp->lock)
  7939. __acquires(tp->lock)
  7940. {
  7941. int err;
  7942. err = tg3_init_hw(tp, reset_phy);
  7943. if (err) {
  7944. netdev_err(tp->dev,
  7945. "Failed to re-initialize device, aborting\n");
  7946. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7947. tg3_full_unlock(tp);
  7948. tg3_timer_stop(tp);
  7949. tp->irq_sync = 0;
  7950. tg3_napi_enable(tp);
  7951. dev_close(tp->dev);
  7952. tg3_full_lock(tp, 0);
  7953. }
  7954. return err;
  7955. }
  7956. static void tg3_reset_task(struct work_struct *work)
  7957. {
  7958. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  7959. int err;
  7960. tg3_full_lock(tp, 0);
  7961. if (!netif_running(tp->dev)) {
  7962. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7963. tg3_full_unlock(tp);
  7964. return;
  7965. }
  7966. tg3_full_unlock(tp);
  7967. tg3_phy_stop(tp);
  7968. tg3_netif_stop(tp);
  7969. tg3_full_lock(tp, 1);
  7970. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  7971. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  7972. tp->write32_rx_mbox = tg3_write_flush_reg32;
  7973. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  7974. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  7975. }
  7976. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  7977. err = tg3_init_hw(tp, 1);
  7978. if (err)
  7979. goto out;
  7980. tg3_netif_start(tp);
  7981. out:
  7982. tg3_full_unlock(tp);
  7983. if (!err)
  7984. tg3_phy_start(tp);
  7985. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7986. }
  7987. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7988. {
  7989. irq_handler_t fn;
  7990. unsigned long flags;
  7991. char *name;
  7992. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7993. if (tp->irq_cnt == 1)
  7994. name = tp->dev->name;
  7995. else {
  7996. name = &tnapi->irq_lbl[0];
  7997. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7998. name[IFNAMSIZ-1] = 0;
  7999. }
  8000. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8001. fn = tg3_msi;
  8002. if (tg3_flag(tp, 1SHOT_MSI))
  8003. fn = tg3_msi_1shot;
  8004. flags = 0;
  8005. } else {
  8006. fn = tg3_interrupt;
  8007. if (tg3_flag(tp, TAGGED_STATUS))
  8008. fn = tg3_interrupt_tagged;
  8009. flags = IRQF_SHARED;
  8010. }
  8011. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8012. }
  8013. static int tg3_test_interrupt(struct tg3 *tp)
  8014. {
  8015. struct tg3_napi *tnapi = &tp->napi[0];
  8016. struct net_device *dev = tp->dev;
  8017. int err, i, intr_ok = 0;
  8018. u32 val;
  8019. if (!netif_running(dev))
  8020. return -ENODEV;
  8021. tg3_disable_ints(tp);
  8022. free_irq(tnapi->irq_vec, tnapi);
  8023. /*
  8024. * Turn off MSI one shot mode. Otherwise this test has no
  8025. * observable way to know whether the interrupt was delivered.
  8026. */
  8027. if (tg3_flag(tp, 57765_PLUS)) {
  8028. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8029. tw32(MSGINT_MODE, val);
  8030. }
  8031. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8032. IRQF_SHARED, dev->name, tnapi);
  8033. if (err)
  8034. return err;
  8035. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8036. tg3_enable_ints(tp);
  8037. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8038. tnapi->coal_now);
  8039. for (i = 0; i < 5; i++) {
  8040. u32 int_mbox, misc_host_ctrl;
  8041. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8042. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8043. if ((int_mbox != 0) ||
  8044. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8045. intr_ok = 1;
  8046. break;
  8047. }
  8048. if (tg3_flag(tp, 57765_PLUS) &&
  8049. tnapi->hw_status->status_tag != tnapi->last_tag)
  8050. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8051. msleep(10);
  8052. }
  8053. tg3_disable_ints(tp);
  8054. free_irq(tnapi->irq_vec, tnapi);
  8055. err = tg3_request_irq(tp, 0);
  8056. if (err)
  8057. return err;
  8058. if (intr_ok) {
  8059. /* Reenable MSI one shot mode. */
  8060. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8061. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8062. tw32(MSGINT_MODE, val);
  8063. }
  8064. return 0;
  8065. }
  8066. return -EIO;
  8067. }
  8068. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8069. * successfully restored
  8070. */
  8071. static int tg3_test_msi(struct tg3 *tp)
  8072. {
  8073. int err;
  8074. u16 pci_cmd;
  8075. if (!tg3_flag(tp, USING_MSI))
  8076. return 0;
  8077. /* Turn off SERR reporting in case MSI terminates with Master
  8078. * Abort.
  8079. */
  8080. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8081. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8082. pci_cmd & ~PCI_COMMAND_SERR);
  8083. err = tg3_test_interrupt(tp);
  8084. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8085. if (!err)
  8086. return 0;
  8087. /* other failures */
  8088. if (err != -EIO)
  8089. return err;
  8090. /* MSI test failed, go back to INTx mode */
  8091. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8092. "to INTx mode. Please report this failure to the PCI "
  8093. "maintainer and include system chipset information\n");
  8094. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8095. pci_disable_msi(tp->pdev);
  8096. tg3_flag_clear(tp, USING_MSI);
  8097. tp->napi[0].irq_vec = tp->pdev->irq;
  8098. err = tg3_request_irq(tp, 0);
  8099. if (err)
  8100. return err;
  8101. /* Need to reset the chip because the MSI cycle may have terminated
  8102. * with Master Abort.
  8103. */
  8104. tg3_full_lock(tp, 1);
  8105. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8106. err = tg3_init_hw(tp, 1);
  8107. tg3_full_unlock(tp);
  8108. if (err)
  8109. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8110. return err;
  8111. }
  8112. static int tg3_request_firmware(struct tg3 *tp)
  8113. {
  8114. const __be32 *fw_data;
  8115. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8116. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8117. tp->fw_needed);
  8118. return -ENOENT;
  8119. }
  8120. fw_data = (void *)tp->fw->data;
  8121. /* Firmware blob starts with version numbers, followed by
  8122. * start address and _full_ length including BSS sections
  8123. * (which must be longer than the actual data, of course
  8124. */
  8125. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8126. if (tp->fw_len < (tp->fw->size - 12)) {
  8127. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8128. tp->fw_len, tp->fw_needed);
  8129. release_firmware(tp->fw);
  8130. tp->fw = NULL;
  8131. return -EINVAL;
  8132. }
  8133. /* We no longer need firmware; we have it. */
  8134. tp->fw_needed = NULL;
  8135. return 0;
  8136. }
  8137. static bool tg3_enable_msix(struct tg3 *tp)
  8138. {
  8139. int i, rc;
  8140. struct msix_entry msix_ent[tp->irq_max];
  8141. tp->irq_cnt = num_online_cpus();
  8142. if (tp->irq_cnt > 1) {
  8143. /* We want as many rx rings enabled as there are cpus.
  8144. * In multiqueue MSI-X mode, the first MSI-X vector
  8145. * only deals with link interrupts, etc, so we add
  8146. * one to the number of vectors we are requesting.
  8147. */
  8148. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8149. }
  8150. for (i = 0; i < tp->irq_max; i++) {
  8151. msix_ent[i].entry = i;
  8152. msix_ent[i].vector = 0;
  8153. }
  8154. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8155. if (rc < 0) {
  8156. return false;
  8157. } else if (rc != 0) {
  8158. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8159. return false;
  8160. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8161. tp->irq_cnt, rc);
  8162. tp->irq_cnt = rc;
  8163. }
  8164. for (i = 0; i < tp->irq_max; i++)
  8165. tp->napi[i].irq_vec = msix_ent[i].vector;
  8166. netif_set_real_num_tx_queues(tp->dev, 1);
  8167. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8168. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8169. pci_disable_msix(tp->pdev);
  8170. return false;
  8171. }
  8172. if (tp->irq_cnt > 1) {
  8173. tg3_flag_set(tp, ENABLE_RSS);
  8174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8175. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8176. tg3_flag_set(tp, ENABLE_TSS);
  8177. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8178. }
  8179. }
  8180. return true;
  8181. }
  8182. static void tg3_ints_init(struct tg3 *tp)
  8183. {
  8184. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8185. !tg3_flag(tp, TAGGED_STATUS)) {
  8186. /* All MSI supporting chips should support tagged
  8187. * status. Assert that this is the case.
  8188. */
  8189. netdev_warn(tp->dev,
  8190. "MSI without TAGGED_STATUS? Not using MSI\n");
  8191. goto defcfg;
  8192. }
  8193. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8194. tg3_flag_set(tp, USING_MSIX);
  8195. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8196. tg3_flag_set(tp, USING_MSI);
  8197. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8198. u32 msi_mode = tr32(MSGINT_MODE);
  8199. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8200. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8201. if (!tg3_flag(tp, 1SHOT_MSI))
  8202. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8203. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8204. }
  8205. defcfg:
  8206. if (!tg3_flag(tp, USING_MSIX)) {
  8207. tp->irq_cnt = 1;
  8208. tp->napi[0].irq_vec = tp->pdev->irq;
  8209. netif_set_real_num_tx_queues(tp->dev, 1);
  8210. netif_set_real_num_rx_queues(tp->dev, 1);
  8211. }
  8212. }
  8213. static void tg3_ints_fini(struct tg3 *tp)
  8214. {
  8215. if (tg3_flag(tp, USING_MSIX))
  8216. pci_disable_msix(tp->pdev);
  8217. else if (tg3_flag(tp, USING_MSI))
  8218. pci_disable_msi(tp->pdev);
  8219. tg3_flag_clear(tp, USING_MSI);
  8220. tg3_flag_clear(tp, USING_MSIX);
  8221. tg3_flag_clear(tp, ENABLE_RSS);
  8222. tg3_flag_clear(tp, ENABLE_TSS);
  8223. }
  8224. static int tg3_open(struct net_device *dev)
  8225. {
  8226. struct tg3 *tp = netdev_priv(dev);
  8227. int i, err;
  8228. if (tp->fw_needed) {
  8229. err = tg3_request_firmware(tp);
  8230. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8231. if (err)
  8232. return err;
  8233. } else if (err) {
  8234. netdev_warn(tp->dev, "TSO capability disabled\n");
  8235. tg3_flag_clear(tp, TSO_CAPABLE);
  8236. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8237. netdev_notice(tp->dev, "TSO capability restored\n");
  8238. tg3_flag_set(tp, TSO_CAPABLE);
  8239. }
  8240. }
  8241. netif_carrier_off(tp->dev);
  8242. err = tg3_power_up(tp);
  8243. if (err)
  8244. return err;
  8245. tg3_full_lock(tp, 0);
  8246. tg3_disable_ints(tp);
  8247. tg3_flag_clear(tp, INIT_COMPLETE);
  8248. tg3_full_unlock(tp);
  8249. /*
  8250. * Setup interrupts first so we know how
  8251. * many NAPI resources to allocate
  8252. */
  8253. tg3_ints_init(tp);
  8254. tg3_rss_check_indir_tbl(tp);
  8255. /* The placement of this call is tied
  8256. * to the setup and use of Host TX descriptors.
  8257. */
  8258. err = tg3_alloc_consistent(tp);
  8259. if (err)
  8260. goto err_out1;
  8261. tg3_napi_init(tp);
  8262. tg3_napi_enable(tp);
  8263. for (i = 0; i < tp->irq_cnt; i++) {
  8264. struct tg3_napi *tnapi = &tp->napi[i];
  8265. err = tg3_request_irq(tp, i);
  8266. if (err) {
  8267. for (i--; i >= 0; i--) {
  8268. tnapi = &tp->napi[i];
  8269. free_irq(tnapi->irq_vec, tnapi);
  8270. }
  8271. goto err_out2;
  8272. }
  8273. }
  8274. tg3_full_lock(tp, 0);
  8275. err = tg3_init_hw(tp, 1);
  8276. if (err) {
  8277. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8278. tg3_free_rings(tp);
  8279. }
  8280. tg3_full_unlock(tp);
  8281. if (err)
  8282. goto err_out3;
  8283. if (tg3_flag(tp, USING_MSI)) {
  8284. err = tg3_test_msi(tp);
  8285. if (err) {
  8286. tg3_full_lock(tp, 0);
  8287. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8288. tg3_free_rings(tp);
  8289. tg3_full_unlock(tp);
  8290. goto err_out2;
  8291. }
  8292. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8293. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8294. tw32(PCIE_TRANSACTION_CFG,
  8295. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8296. }
  8297. }
  8298. tg3_phy_start(tp);
  8299. tg3_full_lock(tp, 0);
  8300. tg3_timer_start(tp);
  8301. tg3_flag_set(tp, INIT_COMPLETE);
  8302. tg3_enable_ints(tp);
  8303. tg3_full_unlock(tp);
  8304. netif_tx_start_all_queues(dev);
  8305. /*
  8306. * Reset loopback feature if it was turned on while the device was down
  8307. * make sure that it's installed properly now.
  8308. */
  8309. if (dev->features & NETIF_F_LOOPBACK)
  8310. tg3_set_loopback(dev, dev->features);
  8311. return 0;
  8312. err_out3:
  8313. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8314. struct tg3_napi *tnapi = &tp->napi[i];
  8315. free_irq(tnapi->irq_vec, tnapi);
  8316. }
  8317. err_out2:
  8318. tg3_napi_disable(tp);
  8319. tg3_napi_fini(tp);
  8320. tg3_free_consistent(tp);
  8321. err_out1:
  8322. tg3_ints_fini(tp);
  8323. tg3_frob_aux_power(tp, false);
  8324. pci_set_power_state(tp->pdev, PCI_D3hot);
  8325. return err;
  8326. }
  8327. static int tg3_close(struct net_device *dev)
  8328. {
  8329. int i;
  8330. struct tg3 *tp = netdev_priv(dev);
  8331. tg3_napi_disable(tp);
  8332. tg3_reset_task_cancel(tp);
  8333. netif_tx_stop_all_queues(dev);
  8334. tg3_timer_stop(tp);
  8335. tg3_phy_stop(tp);
  8336. tg3_full_lock(tp, 1);
  8337. tg3_disable_ints(tp);
  8338. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8339. tg3_free_rings(tp);
  8340. tg3_flag_clear(tp, INIT_COMPLETE);
  8341. tg3_full_unlock(tp);
  8342. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8343. struct tg3_napi *tnapi = &tp->napi[i];
  8344. free_irq(tnapi->irq_vec, tnapi);
  8345. }
  8346. tg3_ints_fini(tp);
  8347. /* Clear stats across close / open calls */
  8348. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8349. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8350. tg3_napi_fini(tp);
  8351. tg3_free_consistent(tp);
  8352. tg3_power_down(tp);
  8353. netif_carrier_off(tp->dev);
  8354. return 0;
  8355. }
  8356. static inline u64 get_stat64(tg3_stat64_t *val)
  8357. {
  8358. return ((u64)val->high << 32) | ((u64)val->low);
  8359. }
  8360. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8361. {
  8362. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8363. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8364. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8366. u32 val;
  8367. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8368. tg3_writephy(tp, MII_TG3_TEST1,
  8369. val | MII_TG3_TEST1_CRC_EN);
  8370. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8371. } else
  8372. val = 0;
  8373. tp->phy_crc_errors += val;
  8374. return tp->phy_crc_errors;
  8375. }
  8376. return get_stat64(&hw_stats->rx_fcs_errors);
  8377. }
  8378. #define ESTAT_ADD(member) \
  8379. estats->member = old_estats->member + \
  8380. get_stat64(&hw_stats->member)
  8381. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8382. {
  8383. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8384. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8385. ESTAT_ADD(rx_octets);
  8386. ESTAT_ADD(rx_fragments);
  8387. ESTAT_ADD(rx_ucast_packets);
  8388. ESTAT_ADD(rx_mcast_packets);
  8389. ESTAT_ADD(rx_bcast_packets);
  8390. ESTAT_ADD(rx_fcs_errors);
  8391. ESTAT_ADD(rx_align_errors);
  8392. ESTAT_ADD(rx_xon_pause_rcvd);
  8393. ESTAT_ADD(rx_xoff_pause_rcvd);
  8394. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8395. ESTAT_ADD(rx_xoff_entered);
  8396. ESTAT_ADD(rx_frame_too_long_errors);
  8397. ESTAT_ADD(rx_jabbers);
  8398. ESTAT_ADD(rx_undersize_packets);
  8399. ESTAT_ADD(rx_in_length_errors);
  8400. ESTAT_ADD(rx_out_length_errors);
  8401. ESTAT_ADD(rx_64_or_less_octet_packets);
  8402. ESTAT_ADD(rx_65_to_127_octet_packets);
  8403. ESTAT_ADD(rx_128_to_255_octet_packets);
  8404. ESTAT_ADD(rx_256_to_511_octet_packets);
  8405. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8406. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8407. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8408. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8409. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8410. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8411. ESTAT_ADD(tx_octets);
  8412. ESTAT_ADD(tx_collisions);
  8413. ESTAT_ADD(tx_xon_sent);
  8414. ESTAT_ADD(tx_xoff_sent);
  8415. ESTAT_ADD(tx_flow_control);
  8416. ESTAT_ADD(tx_mac_errors);
  8417. ESTAT_ADD(tx_single_collisions);
  8418. ESTAT_ADD(tx_mult_collisions);
  8419. ESTAT_ADD(tx_deferred);
  8420. ESTAT_ADD(tx_excessive_collisions);
  8421. ESTAT_ADD(tx_late_collisions);
  8422. ESTAT_ADD(tx_collide_2times);
  8423. ESTAT_ADD(tx_collide_3times);
  8424. ESTAT_ADD(tx_collide_4times);
  8425. ESTAT_ADD(tx_collide_5times);
  8426. ESTAT_ADD(tx_collide_6times);
  8427. ESTAT_ADD(tx_collide_7times);
  8428. ESTAT_ADD(tx_collide_8times);
  8429. ESTAT_ADD(tx_collide_9times);
  8430. ESTAT_ADD(tx_collide_10times);
  8431. ESTAT_ADD(tx_collide_11times);
  8432. ESTAT_ADD(tx_collide_12times);
  8433. ESTAT_ADD(tx_collide_13times);
  8434. ESTAT_ADD(tx_collide_14times);
  8435. ESTAT_ADD(tx_collide_15times);
  8436. ESTAT_ADD(tx_ucast_packets);
  8437. ESTAT_ADD(tx_mcast_packets);
  8438. ESTAT_ADD(tx_bcast_packets);
  8439. ESTAT_ADD(tx_carrier_sense_errors);
  8440. ESTAT_ADD(tx_discards);
  8441. ESTAT_ADD(tx_errors);
  8442. ESTAT_ADD(dma_writeq_full);
  8443. ESTAT_ADD(dma_write_prioq_full);
  8444. ESTAT_ADD(rxbds_empty);
  8445. ESTAT_ADD(rx_discards);
  8446. ESTAT_ADD(rx_errors);
  8447. ESTAT_ADD(rx_threshold_hit);
  8448. ESTAT_ADD(dma_readq_full);
  8449. ESTAT_ADD(dma_read_prioq_full);
  8450. ESTAT_ADD(tx_comp_queue_full);
  8451. ESTAT_ADD(ring_set_send_prod_index);
  8452. ESTAT_ADD(ring_status_update);
  8453. ESTAT_ADD(nic_irqs);
  8454. ESTAT_ADD(nic_avoided_irqs);
  8455. ESTAT_ADD(nic_tx_threshold_hit);
  8456. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8457. }
  8458. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8459. {
  8460. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8461. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8462. stats->rx_packets = old_stats->rx_packets +
  8463. get_stat64(&hw_stats->rx_ucast_packets) +
  8464. get_stat64(&hw_stats->rx_mcast_packets) +
  8465. get_stat64(&hw_stats->rx_bcast_packets);
  8466. stats->tx_packets = old_stats->tx_packets +
  8467. get_stat64(&hw_stats->tx_ucast_packets) +
  8468. get_stat64(&hw_stats->tx_mcast_packets) +
  8469. get_stat64(&hw_stats->tx_bcast_packets);
  8470. stats->rx_bytes = old_stats->rx_bytes +
  8471. get_stat64(&hw_stats->rx_octets);
  8472. stats->tx_bytes = old_stats->tx_bytes +
  8473. get_stat64(&hw_stats->tx_octets);
  8474. stats->rx_errors = old_stats->rx_errors +
  8475. get_stat64(&hw_stats->rx_errors);
  8476. stats->tx_errors = old_stats->tx_errors +
  8477. get_stat64(&hw_stats->tx_errors) +
  8478. get_stat64(&hw_stats->tx_mac_errors) +
  8479. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8480. get_stat64(&hw_stats->tx_discards);
  8481. stats->multicast = old_stats->multicast +
  8482. get_stat64(&hw_stats->rx_mcast_packets);
  8483. stats->collisions = old_stats->collisions +
  8484. get_stat64(&hw_stats->tx_collisions);
  8485. stats->rx_length_errors = old_stats->rx_length_errors +
  8486. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8487. get_stat64(&hw_stats->rx_undersize_packets);
  8488. stats->rx_over_errors = old_stats->rx_over_errors +
  8489. get_stat64(&hw_stats->rxbds_empty);
  8490. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8491. get_stat64(&hw_stats->rx_align_errors);
  8492. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8493. get_stat64(&hw_stats->tx_discards);
  8494. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8495. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8496. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8497. tg3_calc_crc_errors(tp);
  8498. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8499. get_stat64(&hw_stats->rx_discards);
  8500. stats->rx_dropped = tp->rx_dropped;
  8501. stats->tx_dropped = tp->tx_dropped;
  8502. }
  8503. static int tg3_get_regs_len(struct net_device *dev)
  8504. {
  8505. return TG3_REG_BLK_SIZE;
  8506. }
  8507. static void tg3_get_regs(struct net_device *dev,
  8508. struct ethtool_regs *regs, void *_p)
  8509. {
  8510. struct tg3 *tp = netdev_priv(dev);
  8511. regs->version = 0;
  8512. memset(_p, 0, TG3_REG_BLK_SIZE);
  8513. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8514. return;
  8515. tg3_full_lock(tp, 0);
  8516. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8517. tg3_full_unlock(tp);
  8518. }
  8519. static int tg3_get_eeprom_len(struct net_device *dev)
  8520. {
  8521. struct tg3 *tp = netdev_priv(dev);
  8522. return tp->nvram_size;
  8523. }
  8524. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8525. {
  8526. struct tg3 *tp = netdev_priv(dev);
  8527. int ret;
  8528. u8 *pd;
  8529. u32 i, offset, len, b_offset, b_count;
  8530. __be32 val;
  8531. if (tg3_flag(tp, NO_NVRAM))
  8532. return -EINVAL;
  8533. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8534. return -EAGAIN;
  8535. offset = eeprom->offset;
  8536. len = eeprom->len;
  8537. eeprom->len = 0;
  8538. eeprom->magic = TG3_EEPROM_MAGIC;
  8539. if (offset & 3) {
  8540. /* adjustments to start on required 4 byte boundary */
  8541. b_offset = offset & 3;
  8542. b_count = 4 - b_offset;
  8543. if (b_count > len) {
  8544. /* i.e. offset=1 len=2 */
  8545. b_count = len;
  8546. }
  8547. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8548. if (ret)
  8549. return ret;
  8550. memcpy(data, ((char *)&val) + b_offset, b_count);
  8551. len -= b_count;
  8552. offset += b_count;
  8553. eeprom->len += b_count;
  8554. }
  8555. /* read bytes up to the last 4 byte boundary */
  8556. pd = &data[eeprom->len];
  8557. for (i = 0; i < (len - (len & 3)); i += 4) {
  8558. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8559. if (ret) {
  8560. eeprom->len += i;
  8561. return ret;
  8562. }
  8563. memcpy(pd + i, &val, 4);
  8564. }
  8565. eeprom->len += i;
  8566. if (len & 3) {
  8567. /* read last bytes not ending on 4 byte boundary */
  8568. pd = &data[eeprom->len];
  8569. b_count = len & 3;
  8570. b_offset = offset + len - b_count;
  8571. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8572. if (ret)
  8573. return ret;
  8574. memcpy(pd, &val, b_count);
  8575. eeprom->len += b_count;
  8576. }
  8577. return 0;
  8578. }
  8579. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8580. {
  8581. struct tg3 *tp = netdev_priv(dev);
  8582. int ret;
  8583. u32 offset, len, b_offset, odd_len;
  8584. u8 *buf;
  8585. __be32 start, end;
  8586. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8587. return -EAGAIN;
  8588. if (tg3_flag(tp, NO_NVRAM) ||
  8589. eeprom->magic != TG3_EEPROM_MAGIC)
  8590. return -EINVAL;
  8591. offset = eeprom->offset;
  8592. len = eeprom->len;
  8593. if ((b_offset = (offset & 3))) {
  8594. /* adjustments to start on required 4 byte boundary */
  8595. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8596. if (ret)
  8597. return ret;
  8598. len += b_offset;
  8599. offset &= ~3;
  8600. if (len < 4)
  8601. len = 4;
  8602. }
  8603. odd_len = 0;
  8604. if (len & 3) {
  8605. /* adjustments to end on required 4 byte boundary */
  8606. odd_len = 1;
  8607. len = (len + 3) & ~3;
  8608. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8609. if (ret)
  8610. return ret;
  8611. }
  8612. buf = data;
  8613. if (b_offset || odd_len) {
  8614. buf = kmalloc(len, GFP_KERNEL);
  8615. if (!buf)
  8616. return -ENOMEM;
  8617. if (b_offset)
  8618. memcpy(buf, &start, 4);
  8619. if (odd_len)
  8620. memcpy(buf+len-4, &end, 4);
  8621. memcpy(buf + b_offset, data, eeprom->len);
  8622. }
  8623. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8624. if (buf != data)
  8625. kfree(buf);
  8626. return ret;
  8627. }
  8628. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8629. {
  8630. struct tg3 *tp = netdev_priv(dev);
  8631. if (tg3_flag(tp, USE_PHYLIB)) {
  8632. struct phy_device *phydev;
  8633. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8634. return -EAGAIN;
  8635. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8636. return phy_ethtool_gset(phydev, cmd);
  8637. }
  8638. cmd->supported = (SUPPORTED_Autoneg);
  8639. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8640. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8641. SUPPORTED_1000baseT_Full);
  8642. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8643. cmd->supported |= (SUPPORTED_100baseT_Half |
  8644. SUPPORTED_100baseT_Full |
  8645. SUPPORTED_10baseT_Half |
  8646. SUPPORTED_10baseT_Full |
  8647. SUPPORTED_TP);
  8648. cmd->port = PORT_TP;
  8649. } else {
  8650. cmd->supported |= SUPPORTED_FIBRE;
  8651. cmd->port = PORT_FIBRE;
  8652. }
  8653. cmd->advertising = tp->link_config.advertising;
  8654. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8655. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8656. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8657. cmd->advertising |= ADVERTISED_Pause;
  8658. } else {
  8659. cmd->advertising |= ADVERTISED_Pause |
  8660. ADVERTISED_Asym_Pause;
  8661. }
  8662. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8663. cmd->advertising |= ADVERTISED_Asym_Pause;
  8664. }
  8665. }
  8666. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8667. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8668. cmd->duplex = tp->link_config.active_duplex;
  8669. cmd->lp_advertising = tp->link_config.rmt_adv;
  8670. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8671. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8672. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8673. else
  8674. cmd->eth_tp_mdix = ETH_TP_MDI;
  8675. }
  8676. } else {
  8677. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8678. cmd->duplex = DUPLEX_UNKNOWN;
  8679. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8680. }
  8681. cmd->phy_address = tp->phy_addr;
  8682. cmd->transceiver = XCVR_INTERNAL;
  8683. cmd->autoneg = tp->link_config.autoneg;
  8684. cmd->maxtxpkt = 0;
  8685. cmd->maxrxpkt = 0;
  8686. return 0;
  8687. }
  8688. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8689. {
  8690. struct tg3 *tp = netdev_priv(dev);
  8691. u32 speed = ethtool_cmd_speed(cmd);
  8692. if (tg3_flag(tp, USE_PHYLIB)) {
  8693. struct phy_device *phydev;
  8694. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8695. return -EAGAIN;
  8696. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8697. return phy_ethtool_sset(phydev, cmd);
  8698. }
  8699. if (cmd->autoneg != AUTONEG_ENABLE &&
  8700. cmd->autoneg != AUTONEG_DISABLE)
  8701. return -EINVAL;
  8702. if (cmd->autoneg == AUTONEG_DISABLE &&
  8703. cmd->duplex != DUPLEX_FULL &&
  8704. cmd->duplex != DUPLEX_HALF)
  8705. return -EINVAL;
  8706. if (cmd->autoneg == AUTONEG_ENABLE) {
  8707. u32 mask = ADVERTISED_Autoneg |
  8708. ADVERTISED_Pause |
  8709. ADVERTISED_Asym_Pause;
  8710. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8711. mask |= ADVERTISED_1000baseT_Half |
  8712. ADVERTISED_1000baseT_Full;
  8713. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8714. mask |= ADVERTISED_100baseT_Half |
  8715. ADVERTISED_100baseT_Full |
  8716. ADVERTISED_10baseT_Half |
  8717. ADVERTISED_10baseT_Full |
  8718. ADVERTISED_TP;
  8719. else
  8720. mask |= ADVERTISED_FIBRE;
  8721. if (cmd->advertising & ~mask)
  8722. return -EINVAL;
  8723. mask &= (ADVERTISED_1000baseT_Half |
  8724. ADVERTISED_1000baseT_Full |
  8725. ADVERTISED_100baseT_Half |
  8726. ADVERTISED_100baseT_Full |
  8727. ADVERTISED_10baseT_Half |
  8728. ADVERTISED_10baseT_Full);
  8729. cmd->advertising &= mask;
  8730. } else {
  8731. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8732. if (speed != SPEED_1000)
  8733. return -EINVAL;
  8734. if (cmd->duplex != DUPLEX_FULL)
  8735. return -EINVAL;
  8736. } else {
  8737. if (speed != SPEED_100 &&
  8738. speed != SPEED_10)
  8739. return -EINVAL;
  8740. }
  8741. }
  8742. tg3_full_lock(tp, 0);
  8743. tp->link_config.autoneg = cmd->autoneg;
  8744. if (cmd->autoneg == AUTONEG_ENABLE) {
  8745. tp->link_config.advertising = (cmd->advertising |
  8746. ADVERTISED_Autoneg);
  8747. tp->link_config.speed = SPEED_UNKNOWN;
  8748. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8749. } else {
  8750. tp->link_config.advertising = 0;
  8751. tp->link_config.speed = speed;
  8752. tp->link_config.duplex = cmd->duplex;
  8753. }
  8754. if (netif_running(dev))
  8755. tg3_setup_phy(tp, 1);
  8756. tg3_full_unlock(tp);
  8757. return 0;
  8758. }
  8759. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8760. {
  8761. struct tg3 *tp = netdev_priv(dev);
  8762. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8763. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8764. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8765. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8766. }
  8767. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8768. {
  8769. struct tg3 *tp = netdev_priv(dev);
  8770. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8771. wol->supported = WAKE_MAGIC;
  8772. else
  8773. wol->supported = 0;
  8774. wol->wolopts = 0;
  8775. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8776. wol->wolopts = WAKE_MAGIC;
  8777. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8778. }
  8779. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8780. {
  8781. struct tg3 *tp = netdev_priv(dev);
  8782. struct device *dp = &tp->pdev->dev;
  8783. if (wol->wolopts & ~WAKE_MAGIC)
  8784. return -EINVAL;
  8785. if ((wol->wolopts & WAKE_MAGIC) &&
  8786. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8787. return -EINVAL;
  8788. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8789. spin_lock_bh(&tp->lock);
  8790. if (device_may_wakeup(dp))
  8791. tg3_flag_set(tp, WOL_ENABLE);
  8792. else
  8793. tg3_flag_clear(tp, WOL_ENABLE);
  8794. spin_unlock_bh(&tp->lock);
  8795. return 0;
  8796. }
  8797. static u32 tg3_get_msglevel(struct net_device *dev)
  8798. {
  8799. struct tg3 *tp = netdev_priv(dev);
  8800. return tp->msg_enable;
  8801. }
  8802. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8803. {
  8804. struct tg3 *tp = netdev_priv(dev);
  8805. tp->msg_enable = value;
  8806. }
  8807. static int tg3_nway_reset(struct net_device *dev)
  8808. {
  8809. struct tg3 *tp = netdev_priv(dev);
  8810. int r;
  8811. if (!netif_running(dev))
  8812. return -EAGAIN;
  8813. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8814. return -EINVAL;
  8815. if (tg3_flag(tp, USE_PHYLIB)) {
  8816. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8817. return -EAGAIN;
  8818. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8819. } else {
  8820. u32 bmcr;
  8821. spin_lock_bh(&tp->lock);
  8822. r = -EINVAL;
  8823. tg3_readphy(tp, MII_BMCR, &bmcr);
  8824. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8825. ((bmcr & BMCR_ANENABLE) ||
  8826. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8827. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8828. BMCR_ANENABLE);
  8829. r = 0;
  8830. }
  8831. spin_unlock_bh(&tp->lock);
  8832. }
  8833. return r;
  8834. }
  8835. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8836. {
  8837. struct tg3 *tp = netdev_priv(dev);
  8838. ering->rx_max_pending = tp->rx_std_ring_mask;
  8839. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8840. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8841. else
  8842. ering->rx_jumbo_max_pending = 0;
  8843. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8844. ering->rx_pending = tp->rx_pending;
  8845. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8846. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8847. else
  8848. ering->rx_jumbo_pending = 0;
  8849. ering->tx_pending = tp->napi[0].tx_pending;
  8850. }
  8851. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8852. {
  8853. struct tg3 *tp = netdev_priv(dev);
  8854. int i, irq_sync = 0, err = 0;
  8855. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8856. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8857. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8858. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8859. (tg3_flag(tp, TSO_BUG) &&
  8860. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8861. return -EINVAL;
  8862. if (netif_running(dev)) {
  8863. tg3_phy_stop(tp);
  8864. tg3_netif_stop(tp);
  8865. irq_sync = 1;
  8866. }
  8867. tg3_full_lock(tp, irq_sync);
  8868. tp->rx_pending = ering->rx_pending;
  8869. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8870. tp->rx_pending > 63)
  8871. tp->rx_pending = 63;
  8872. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8873. for (i = 0; i < tp->irq_max; i++)
  8874. tp->napi[i].tx_pending = ering->tx_pending;
  8875. if (netif_running(dev)) {
  8876. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8877. err = tg3_restart_hw(tp, 1);
  8878. if (!err)
  8879. tg3_netif_start(tp);
  8880. }
  8881. tg3_full_unlock(tp);
  8882. if (irq_sync && !err)
  8883. tg3_phy_start(tp);
  8884. return err;
  8885. }
  8886. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8887. {
  8888. struct tg3 *tp = netdev_priv(dev);
  8889. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8890. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  8891. epause->rx_pause = 1;
  8892. else
  8893. epause->rx_pause = 0;
  8894. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  8895. epause->tx_pause = 1;
  8896. else
  8897. epause->tx_pause = 0;
  8898. }
  8899. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8900. {
  8901. struct tg3 *tp = netdev_priv(dev);
  8902. int err = 0;
  8903. if (tg3_flag(tp, USE_PHYLIB)) {
  8904. u32 newadv;
  8905. struct phy_device *phydev;
  8906. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8907. if (!(phydev->supported & SUPPORTED_Pause) ||
  8908. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8909. (epause->rx_pause != epause->tx_pause)))
  8910. return -EINVAL;
  8911. tp->link_config.flowctrl = 0;
  8912. if (epause->rx_pause) {
  8913. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8914. if (epause->tx_pause) {
  8915. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8916. newadv = ADVERTISED_Pause;
  8917. } else
  8918. newadv = ADVERTISED_Pause |
  8919. ADVERTISED_Asym_Pause;
  8920. } else if (epause->tx_pause) {
  8921. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8922. newadv = ADVERTISED_Asym_Pause;
  8923. } else
  8924. newadv = 0;
  8925. if (epause->autoneg)
  8926. tg3_flag_set(tp, PAUSE_AUTONEG);
  8927. else
  8928. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8929. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8930. u32 oldadv = phydev->advertising &
  8931. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8932. if (oldadv != newadv) {
  8933. phydev->advertising &=
  8934. ~(ADVERTISED_Pause |
  8935. ADVERTISED_Asym_Pause);
  8936. phydev->advertising |= newadv;
  8937. if (phydev->autoneg) {
  8938. /*
  8939. * Always renegotiate the link to
  8940. * inform our link partner of our
  8941. * flow control settings, even if the
  8942. * flow control is forced. Let
  8943. * tg3_adjust_link() do the final
  8944. * flow control setup.
  8945. */
  8946. return phy_start_aneg(phydev);
  8947. }
  8948. }
  8949. if (!epause->autoneg)
  8950. tg3_setup_flow_control(tp, 0, 0);
  8951. } else {
  8952. tp->link_config.advertising &=
  8953. ~(ADVERTISED_Pause |
  8954. ADVERTISED_Asym_Pause);
  8955. tp->link_config.advertising |= newadv;
  8956. }
  8957. } else {
  8958. int irq_sync = 0;
  8959. if (netif_running(dev)) {
  8960. tg3_netif_stop(tp);
  8961. irq_sync = 1;
  8962. }
  8963. tg3_full_lock(tp, irq_sync);
  8964. if (epause->autoneg)
  8965. tg3_flag_set(tp, PAUSE_AUTONEG);
  8966. else
  8967. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8968. if (epause->rx_pause)
  8969. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8970. else
  8971. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8972. if (epause->tx_pause)
  8973. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8974. else
  8975. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8976. if (netif_running(dev)) {
  8977. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8978. err = tg3_restart_hw(tp, 1);
  8979. if (!err)
  8980. tg3_netif_start(tp);
  8981. }
  8982. tg3_full_unlock(tp);
  8983. }
  8984. return err;
  8985. }
  8986. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8987. {
  8988. switch (sset) {
  8989. case ETH_SS_TEST:
  8990. return TG3_NUM_TEST;
  8991. case ETH_SS_STATS:
  8992. return TG3_NUM_STATS;
  8993. default:
  8994. return -EOPNOTSUPP;
  8995. }
  8996. }
  8997. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  8998. u32 *rules __always_unused)
  8999. {
  9000. struct tg3 *tp = netdev_priv(dev);
  9001. if (!tg3_flag(tp, SUPPORT_MSIX))
  9002. return -EOPNOTSUPP;
  9003. switch (info->cmd) {
  9004. case ETHTOOL_GRXRINGS:
  9005. if (netif_running(tp->dev))
  9006. info->data = tp->irq_cnt;
  9007. else {
  9008. info->data = num_online_cpus();
  9009. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9010. info->data = TG3_IRQ_MAX_VECS_RSS;
  9011. }
  9012. /* The first interrupt vector only
  9013. * handles link interrupts.
  9014. */
  9015. info->data -= 1;
  9016. return 0;
  9017. default:
  9018. return -EOPNOTSUPP;
  9019. }
  9020. }
  9021. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9022. {
  9023. u32 size = 0;
  9024. struct tg3 *tp = netdev_priv(dev);
  9025. if (tg3_flag(tp, SUPPORT_MSIX))
  9026. size = TG3_RSS_INDIR_TBL_SIZE;
  9027. return size;
  9028. }
  9029. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9030. {
  9031. struct tg3 *tp = netdev_priv(dev);
  9032. int i;
  9033. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9034. indir[i] = tp->rss_ind_tbl[i];
  9035. return 0;
  9036. }
  9037. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9038. {
  9039. struct tg3 *tp = netdev_priv(dev);
  9040. size_t i;
  9041. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9042. tp->rss_ind_tbl[i] = indir[i];
  9043. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9044. return 0;
  9045. /* It is legal to write the indirection
  9046. * table while the device is running.
  9047. */
  9048. tg3_full_lock(tp, 0);
  9049. tg3_rss_write_indir_tbl(tp);
  9050. tg3_full_unlock(tp);
  9051. return 0;
  9052. }
  9053. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9054. {
  9055. switch (stringset) {
  9056. case ETH_SS_STATS:
  9057. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9058. break;
  9059. case ETH_SS_TEST:
  9060. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9061. break;
  9062. default:
  9063. WARN_ON(1); /* we need a WARN() */
  9064. break;
  9065. }
  9066. }
  9067. static int tg3_set_phys_id(struct net_device *dev,
  9068. enum ethtool_phys_id_state state)
  9069. {
  9070. struct tg3 *tp = netdev_priv(dev);
  9071. if (!netif_running(tp->dev))
  9072. return -EAGAIN;
  9073. switch (state) {
  9074. case ETHTOOL_ID_ACTIVE:
  9075. return 1; /* cycle on/off once per second */
  9076. case ETHTOOL_ID_ON:
  9077. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9078. LED_CTRL_1000MBPS_ON |
  9079. LED_CTRL_100MBPS_ON |
  9080. LED_CTRL_10MBPS_ON |
  9081. LED_CTRL_TRAFFIC_OVERRIDE |
  9082. LED_CTRL_TRAFFIC_BLINK |
  9083. LED_CTRL_TRAFFIC_LED);
  9084. break;
  9085. case ETHTOOL_ID_OFF:
  9086. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9087. LED_CTRL_TRAFFIC_OVERRIDE);
  9088. break;
  9089. case ETHTOOL_ID_INACTIVE:
  9090. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9091. break;
  9092. }
  9093. return 0;
  9094. }
  9095. static void tg3_get_ethtool_stats(struct net_device *dev,
  9096. struct ethtool_stats *estats, u64 *tmp_stats)
  9097. {
  9098. struct tg3 *tp = netdev_priv(dev);
  9099. if (tp->hw_stats)
  9100. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9101. else
  9102. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9103. }
  9104. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9105. {
  9106. int i;
  9107. __be32 *buf;
  9108. u32 offset = 0, len = 0;
  9109. u32 magic, val;
  9110. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9111. return NULL;
  9112. if (magic == TG3_EEPROM_MAGIC) {
  9113. for (offset = TG3_NVM_DIR_START;
  9114. offset < TG3_NVM_DIR_END;
  9115. offset += TG3_NVM_DIRENT_SIZE) {
  9116. if (tg3_nvram_read(tp, offset, &val))
  9117. return NULL;
  9118. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9119. TG3_NVM_DIRTYPE_EXTVPD)
  9120. break;
  9121. }
  9122. if (offset != TG3_NVM_DIR_END) {
  9123. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9124. if (tg3_nvram_read(tp, offset + 4, &offset))
  9125. return NULL;
  9126. offset = tg3_nvram_logical_addr(tp, offset);
  9127. }
  9128. }
  9129. if (!offset || !len) {
  9130. offset = TG3_NVM_VPD_OFF;
  9131. len = TG3_NVM_VPD_LEN;
  9132. }
  9133. buf = kmalloc(len, GFP_KERNEL);
  9134. if (buf == NULL)
  9135. return NULL;
  9136. if (magic == TG3_EEPROM_MAGIC) {
  9137. for (i = 0; i < len; i += 4) {
  9138. /* The data is in little-endian format in NVRAM.
  9139. * Use the big-endian read routines to preserve
  9140. * the byte order as it exists in NVRAM.
  9141. */
  9142. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9143. goto error;
  9144. }
  9145. } else {
  9146. u8 *ptr;
  9147. ssize_t cnt;
  9148. unsigned int pos = 0;
  9149. ptr = (u8 *)&buf[0];
  9150. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9151. cnt = pci_read_vpd(tp->pdev, pos,
  9152. len - pos, ptr);
  9153. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9154. cnt = 0;
  9155. else if (cnt < 0)
  9156. goto error;
  9157. }
  9158. if (pos != len)
  9159. goto error;
  9160. }
  9161. *vpdlen = len;
  9162. return buf;
  9163. error:
  9164. kfree(buf);
  9165. return NULL;
  9166. }
  9167. #define NVRAM_TEST_SIZE 0x100
  9168. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9169. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9170. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9171. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9172. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9173. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9174. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9175. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9176. static int tg3_test_nvram(struct tg3 *tp)
  9177. {
  9178. u32 csum, magic, len;
  9179. __be32 *buf;
  9180. int i, j, k, err = 0, size;
  9181. if (tg3_flag(tp, NO_NVRAM))
  9182. return 0;
  9183. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9184. return -EIO;
  9185. if (magic == TG3_EEPROM_MAGIC)
  9186. size = NVRAM_TEST_SIZE;
  9187. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9188. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9189. TG3_EEPROM_SB_FORMAT_1) {
  9190. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9191. case TG3_EEPROM_SB_REVISION_0:
  9192. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9193. break;
  9194. case TG3_EEPROM_SB_REVISION_2:
  9195. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9196. break;
  9197. case TG3_EEPROM_SB_REVISION_3:
  9198. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9199. break;
  9200. case TG3_EEPROM_SB_REVISION_4:
  9201. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9202. break;
  9203. case TG3_EEPROM_SB_REVISION_5:
  9204. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9205. break;
  9206. case TG3_EEPROM_SB_REVISION_6:
  9207. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9208. break;
  9209. default:
  9210. return -EIO;
  9211. }
  9212. } else
  9213. return 0;
  9214. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9215. size = NVRAM_SELFBOOT_HW_SIZE;
  9216. else
  9217. return -EIO;
  9218. buf = kmalloc(size, GFP_KERNEL);
  9219. if (buf == NULL)
  9220. return -ENOMEM;
  9221. err = -EIO;
  9222. for (i = 0, j = 0; i < size; i += 4, j++) {
  9223. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9224. if (err)
  9225. break;
  9226. }
  9227. if (i < size)
  9228. goto out;
  9229. /* Selfboot format */
  9230. magic = be32_to_cpu(buf[0]);
  9231. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9232. TG3_EEPROM_MAGIC_FW) {
  9233. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9234. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9235. TG3_EEPROM_SB_REVISION_2) {
  9236. /* For rev 2, the csum doesn't include the MBA. */
  9237. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9238. csum8 += buf8[i];
  9239. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9240. csum8 += buf8[i];
  9241. } else {
  9242. for (i = 0; i < size; i++)
  9243. csum8 += buf8[i];
  9244. }
  9245. if (csum8 == 0) {
  9246. err = 0;
  9247. goto out;
  9248. }
  9249. err = -EIO;
  9250. goto out;
  9251. }
  9252. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9253. TG3_EEPROM_MAGIC_HW) {
  9254. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9255. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9256. u8 *buf8 = (u8 *) buf;
  9257. /* Separate the parity bits and the data bytes. */
  9258. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9259. if ((i == 0) || (i == 8)) {
  9260. int l;
  9261. u8 msk;
  9262. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9263. parity[k++] = buf8[i] & msk;
  9264. i++;
  9265. } else if (i == 16) {
  9266. int l;
  9267. u8 msk;
  9268. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9269. parity[k++] = buf8[i] & msk;
  9270. i++;
  9271. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9272. parity[k++] = buf8[i] & msk;
  9273. i++;
  9274. }
  9275. data[j++] = buf8[i];
  9276. }
  9277. err = -EIO;
  9278. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9279. u8 hw8 = hweight8(data[i]);
  9280. if ((hw8 & 0x1) && parity[i])
  9281. goto out;
  9282. else if (!(hw8 & 0x1) && !parity[i])
  9283. goto out;
  9284. }
  9285. err = 0;
  9286. goto out;
  9287. }
  9288. err = -EIO;
  9289. /* Bootstrap checksum at offset 0x10 */
  9290. csum = calc_crc((unsigned char *) buf, 0x10);
  9291. if (csum != le32_to_cpu(buf[0x10/4]))
  9292. goto out;
  9293. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9294. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9295. if (csum != le32_to_cpu(buf[0xfc/4]))
  9296. goto out;
  9297. kfree(buf);
  9298. buf = tg3_vpd_readblock(tp, &len);
  9299. if (!buf)
  9300. return -ENOMEM;
  9301. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9302. if (i > 0) {
  9303. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9304. if (j < 0)
  9305. goto out;
  9306. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9307. goto out;
  9308. i += PCI_VPD_LRDT_TAG_SIZE;
  9309. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9310. PCI_VPD_RO_KEYWORD_CHKSUM);
  9311. if (j > 0) {
  9312. u8 csum8 = 0;
  9313. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9314. for (i = 0; i <= j; i++)
  9315. csum8 += ((u8 *)buf)[i];
  9316. if (csum8)
  9317. goto out;
  9318. }
  9319. }
  9320. err = 0;
  9321. out:
  9322. kfree(buf);
  9323. return err;
  9324. }
  9325. #define TG3_SERDES_TIMEOUT_SEC 2
  9326. #define TG3_COPPER_TIMEOUT_SEC 6
  9327. static int tg3_test_link(struct tg3 *tp)
  9328. {
  9329. int i, max;
  9330. if (!netif_running(tp->dev))
  9331. return -ENODEV;
  9332. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9333. max = TG3_SERDES_TIMEOUT_SEC;
  9334. else
  9335. max = TG3_COPPER_TIMEOUT_SEC;
  9336. for (i = 0; i < max; i++) {
  9337. if (netif_carrier_ok(tp->dev))
  9338. return 0;
  9339. if (msleep_interruptible(1000))
  9340. break;
  9341. }
  9342. return -EIO;
  9343. }
  9344. /* Only test the commonly used registers */
  9345. static int tg3_test_registers(struct tg3 *tp)
  9346. {
  9347. int i, is_5705, is_5750;
  9348. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9349. static struct {
  9350. u16 offset;
  9351. u16 flags;
  9352. #define TG3_FL_5705 0x1
  9353. #define TG3_FL_NOT_5705 0x2
  9354. #define TG3_FL_NOT_5788 0x4
  9355. #define TG3_FL_NOT_5750 0x8
  9356. u32 read_mask;
  9357. u32 write_mask;
  9358. } reg_tbl[] = {
  9359. /* MAC Control Registers */
  9360. { MAC_MODE, TG3_FL_NOT_5705,
  9361. 0x00000000, 0x00ef6f8c },
  9362. { MAC_MODE, TG3_FL_5705,
  9363. 0x00000000, 0x01ef6b8c },
  9364. { MAC_STATUS, TG3_FL_NOT_5705,
  9365. 0x03800107, 0x00000000 },
  9366. { MAC_STATUS, TG3_FL_5705,
  9367. 0x03800100, 0x00000000 },
  9368. { MAC_ADDR_0_HIGH, 0x0000,
  9369. 0x00000000, 0x0000ffff },
  9370. { MAC_ADDR_0_LOW, 0x0000,
  9371. 0x00000000, 0xffffffff },
  9372. { MAC_RX_MTU_SIZE, 0x0000,
  9373. 0x00000000, 0x0000ffff },
  9374. { MAC_TX_MODE, 0x0000,
  9375. 0x00000000, 0x00000070 },
  9376. { MAC_TX_LENGTHS, 0x0000,
  9377. 0x00000000, 0x00003fff },
  9378. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9379. 0x00000000, 0x000007fc },
  9380. { MAC_RX_MODE, TG3_FL_5705,
  9381. 0x00000000, 0x000007dc },
  9382. { MAC_HASH_REG_0, 0x0000,
  9383. 0x00000000, 0xffffffff },
  9384. { MAC_HASH_REG_1, 0x0000,
  9385. 0x00000000, 0xffffffff },
  9386. { MAC_HASH_REG_2, 0x0000,
  9387. 0x00000000, 0xffffffff },
  9388. { MAC_HASH_REG_3, 0x0000,
  9389. 0x00000000, 0xffffffff },
  9390. /* Receive Data and Receive BD Initiator Control Registers. */
  9391. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9392. 0x00000000, 0xffffffff },
  9393. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9394. 0x00000000, 0xffffffff },
  9395. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9396. 0x00000000, 0x00000003 },
  9397. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9398. 0x00000000, 0xffffffff },
  9399. { RCVDBDI_STD_BD+0, 0x0000,
  9400. 0x00000000, 0xffffffff },
  9401. { RCVDBDI_STD_BD+4, 0x0000,
  9402. 0x00000000, 0xffffffff },
  9403. { RCVDBDI_STD_BD+8, 0x0000,
  9404. 0x00000000, 0xffff0002 },
  9405. { RCVDBDI_STD_BD+0xc, 0x0000,
  9406. 0x00000000, 0xffffffff },
  9407. /* Receive BD Initiator Control Registers. */
  9408. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9409. 0x00000000, 0xffffffff },
  9410. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9411. 0x00000000, 0x000003ff },
  9412. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9413. 0x00000000, 0xffffffff },
  9414. /* Host Coalescing Control Registers. */
  9415. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9416. 0x00000000, 0x00000004 },
  9417. { HOSTCC_MODE, TG3_FL_5705,
  9418. 0x00000000, 0x000000f6 },
  9419. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9420. 0x00000000, 0xffffffff },
  9421. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9422. 0x00000000, 0x000003ff },
  9423. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9424. 0x00000000, 0xffffffff },
  9425. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9426. 0x00000000, 0x000003ff },
  9427. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9428. 0x00000000, 0xffffffff },
  9429. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9430. 0x00000000, 0x000000ff },
  9431. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9432. 0x00000000, 0xffffffff },
  9433. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9434. 0x00000000, 0x000000ff },
  9435. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9436. 0x00000000, 0xffffffff },
  9437. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9438. 0x00000000, 0xffffffff },
  9439. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9440. 0x00000000, 0xffffffff },
  9441. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9442. 0x00000000, 0x000000ff },
  9443. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9444. 0x00000000, 0xffffffff },
  9445. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9446. 0x00000000, 0x000000ff },
  9447. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9448. 0x00000000, 0xffffffff },
  9449. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9450. 0x00000000, 0xffffffff },
  9451. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9452. 0x00000000, 0xffffffff },
  9453. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9454. 0x00000000, 0xffffffff },
  9455. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9456. 0x00000000, 0xffffffff },
  9457. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9458. 0xffffffff, 0x00000000 },
  9459. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9460. 0xffffffff, 0x00000000 },
  9461. /* Buffer Manager Control Registers. */
  9462. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9463. 0x00000000, 0x007fff80 },
  9464. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9465. 0x00000000, 0x007fffff },
  9466. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9467. 0x00000000, 0x0000003f },
  9468. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9469. 0x00000000, 0x000001ff },
  9470. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9471. 0x00000000, 0x000001ff },
  9472. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9473. 0xffffffff, 0x00000000 },
  9474. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9475. 0xffffffff, 0x00000000 },
  9476. /* Mailbox Registers */
  9477. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9478. 0x00000000, 0x000001ff },
  9479. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9480. 0x00000000, 0x000001ff },
  9481. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9482. 0x00000000, 0x000007ff },
  9483. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9484. 0x00000000, 0x000001ff },
  9485. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9486. };
  9487. is_5705 = is_5750 = 0;
  9488. if (tg3_flag(tp, 5705_PLUS)) {
  9489. is_5705 = 1;
  9490. if (tg3_flag(tp, 5750_PLUS))
  9491. is_5750 = 1;
  9492. }
  9493. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9494. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9495. continue;
  9496. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9497. continue;
  9498. if (tg3_flag(tp, IS_5788) &&
  9499. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9500. continue;
  9501. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9502. continue;
  9503. offset = (u32) reg_tbl[i].offset;
  9504. read_mask = reg_tbl[i].read_mask;
  9505. write_mask = reg_tbl[i].write_mask;
  9506. /* Save the original register content */
  9507. save_val = tr32(offset);
  9508. /* Determine the read-only value. */
  9509. read_val = save_val & read_mask;
  9510. /* Write zero to the register, then make sure the read-only bits
  9511. * are not changed and the read/write bits are all zeros.
  9512. */
  9513. tw32(offset, 0);
  9514. val = tr32(offset);
  9515. /* Test the read-only and read/write bits. */
  9516. if (((val & read_mask) != read_val) || (val & write_mask))
  9517. goto out;
  9518. /* Write ones to all the bits defined by RdMask and WrMask, then
  9519. * make sure the read-only bits are not changed and the
  9520. * read/write bits are all ones.
  9521. */
  9522. tw32(offset, read_mask | write_mask);
  9523. val = tr32(offset);
  9524. /* Test the read-only bits. */
  9525. if ((val & read_mask) != read_val)
  9526. goto out;
  9527. /* Test the read/write bits. */
  9528. if ((val & write_mask) != write_mask)
  9529. goto out;
  9530. tw32(offset, save_val);
  9531. }
  9532. return 0;
  9533. out:
  9534. if (netif_msg_hw(tp))
  9535. netdev_err(tp->dev,
  9536. "Register test failed at offset %x\n", offset);
  9537. tw32(offset, save_val);
  9538. return -EIO;
  9539. }
  9540. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9541. {
  9542. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9543. int i;
  9544. u32 j;
  9545. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9546. for (j = 0; j < len; j += 4) {
  9547. u32 val;
  9548. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9549. tg3_read_mem(tp, offset + j, &val);
  9550. if (val != test_pattern[i])
  9551. return -EIO;
  9552. }
  9553. }
  9554. return 0;
  9555. }
  9556. static int tg3_test_memory(struct tg3 *tp)
  9557. {
  9558. static struct mem_entry {
  9559. u32 offset;
  9560. u32 len;
  9561. } mem_tbl_570x[] = {
  9562. { 0x00000000, 0x00b50},
  9563. { 0x00002000, 0x1c000},
  9564. { 0xffffffff, 0x00000}
  9565. }, mem_tbl_5705[] = {
  9566. { 0x00000100, 0x0000c},
  9567. { 0x00000200, 0x00008},
  9568. { 0x00004000, 0x00800},
  9569. { 0x00006000, 0x01000},
  9570. { 0x00008000, 0x02000},
  9571. { 0x00010000, 0x0e000},
  9572. { 0xffffffff, 0x00000}
  9573. }, mem_tbl_5755[] = {
  9574. { 0x00000200, 0x00008},
  9575. { 0x00004000, 0x00800},
  9576. { 0x00006000, 0x00800},
  9577. { 0x00008000, 0x02000},
  9578. { 0x00010000, 0x0c000},
  9579. { 0xffffffff, 0x00000}
  9580. }, mem_tbl_5906[] = {
  9581. { 0x00000200, 0x00008},
  9582. { 0x00004000, 0x00400},
  9583. { 0x00006000, 0x00400},
  9584. { 0x00008000, 0x01000},
  9585. { 0x00010000, 0x01000},
  9586. { 0xffffffff, 0x00000}
  9587. }, mem_tbl_5717[] = {
  9588. { 0x00000200, 0x00008},
  9589. { 0x00010000, 0x0a000},
  9590. { 0x00020000, 0x13c00},
  9591. { 0xffffffff, 0x00000}
  9592. }, mem_tbl_57765[] = {
  9593. { 0x00000200, 0x00008},
  9594. { 0x00004000, 0x00800},
  9595. { 0x00006000, 0x09800},
  9596. { 0x00010000, 0x0a000},
  9597. { 0xffffffff, 0x00000}
  9598. };
  9599. struct mem_entry *mem_tbl;
  9600. int err = 0;
  9601. int i;
  9602. if (tg3_flag(tp, 5717_PLUS))
  9603. mem_tbl = mem_tbl_5717;
  9604. else if (tg3_flag(tp, 57765_CLASS))
  9605. mem_tbl = mem_tbl_57765;
  9606. else if (tg3_flag(tp, 5755_PLUS))
  9607. mem_tbl = mem_tbl_5755;
  9608. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9609. mem_tbl = mem_tbl_5906;
  9610. else if (tg3_flag(tp, 5705_PLUS))
  9611. mem_tbl = mem_tbl_5705;
  9612. else
  9613. mem_tbl = mem_tbl_570x;
  9614. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9615. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9616. if (err)
  9617. break;
  9618. }
  9619. return err;
  9620. }
  9621. #define TG3_TSO_MSS 500
  9622. #define TG3_TSO_IP_HDR_LEN 20
  9623. #define TG3_TSO_TCP_HDR_LEN 20
  9624. #define TG3_TSO_TCP_OPT_LEN 12
  9625. static const u8 tg3_tso_header[] = {
  9626. 0x08, 0x00,
  9627. 0x45, 0x00, 0x00, 0x00,
  9628. 0x00, 0x00, 0x40, 0x00,
  9629. 0x40, 0x06, 0x00, 0x00,
  9630. 0x0a, 0x00, 0x00, 0x01,
  9631. 0x0a, 0x00, 0x00, 0x02,
  9632. 0x0d, 0x00, 0xe0, 0x00,
  9633. 0x00, 0x00, 0x01, 0x00,
  9634. 0x00, 0x00, 0x02, 0x00,
  9635. 0x80, 0x10, 0x10, 0x00,
  9636. 0x14, 0x09, 0x00, 0x00,
  9637. 0x01, 0x01, 0x08, 0x0a,
  9638. 0x11, 0x11, 0x11, 0x11,
  9639. 0x11, 0x11, 0x11, 0x11,
  9640. };
  9641. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9642. {
  9643. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9644. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9645. u32 budget;
  9646. struct sk_buff *skb;
  9647. u8 *tx_data, *rx_data;
  9648. dma_addr_t map;
  9649. int num_pkts, tx_len, rx_len, i, err;
  9650. struct tg3_rx_buffer_desc *desc;
  9651. struct tg3_napi *tnapi, *rnapi;
  9652. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9653. tnapi = &tp->napi[0];
  9654. rnapi = &tp->napi[0];
  9655. if (tp->irq_cnt > 1) {
  9656. if (tg3_flag(tp, ENABLE_RSS))
  9657. rnapi = &tp->napi[1];
  9658. if (tg3_flag(tp, ENABLE_TSS))
  9659. tnapi = &tp->napi[1];
  9660. }
  9661. coal_now = tnapi->coal_now | rnapi->coal_now;
  9662. err = -EIO;
  9663. tx_len = pktsz;
  9664. skb = netdev_alloc_skb(tp->dev, tx_len);
  9665. if (!skb)
  9666. return -ENOMEM;
  9667. tx_data = skb_put(skb, tx_len);
  9668. memcpy(tx_data, tp->dev->dev_addr, 6);
  9669. memset(tx_data + 6, 0x0, 8);
  9670. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9671. if (tso_loopback) {
  9672. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9673. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9674. TG3_TSO_TCP_OPT_LEN;
  9675. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9676. sizeof(tg3_tso_header));
  9677. mss = TG3_TSO_MSS;
  9678. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9679. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9680. /* Set the total length field in the IP header */
  9681. iph->tot_len = htons((u16)(mss + hdr_len));
  9682. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9683. TXD_FLAG_CPU_POST_DMA);
  9684. if (tg3_flag(tp, HW_TSO_1) ||
  9685. tg3_flag(tp, HW_TSO_2) ||
  9686. tg3_flag(tp, HW_TSO_3)) {
  9687. struct tcphdr *th;
  9688. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9689. th = (struct tcphdr *)&tx_data[val];
  9690. th->check = 0;
  9691. } else
  9692. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9693. if (tg3_flag(tp, HW_TSO_3)) {
  9694. mss |= (hdr_len & 0xc) << 12;
  9695. if (hdr_len & 0x10)
  9696. base_flags |= 0x00000010;
  9697. base_flags |= (hdr_len & 0x3e0) << 5;
  9698. } else if (tg3_flag(tp, HW_TSO_2))
  9699. mss |= hdr_len << 9;
  9700. else if (tg3_flag(tp, HW_TSO_1) ||
  9701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9702. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9703. } else {
  9704. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9705. }
  9706. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9707. } else {
  9708. num_pkts = 1;
  9709. data_off = ETH_HLEN;
  9710. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9711. tx_len > VLAN_ETH_FRAME_LEN)
  9712. base_flags |= TXD_FLAG_JMB_PKT;
  9713. }
  9714. for (i = data_off; i < tx_len; i++)
  9715. tx_data[i] = (u8) (i & 0xff);
  9716. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9717. if (pci_dma_mapping_error(tp->pdev, map)) {
  9718. dev_kfree_skb(skb);
  9719. return -EIO;
  9720. }
  9721. val = tnapi->tx_prod;
  9722. tnapi->tx_buffers[val].skb = skb;
  9723. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9724. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9725. rnapi->coal_now);
  9726. udelay(10);
  9727. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9728. budget = tg3_tx_avail(tnapi);
  9729. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9730. base_flags | TXD_FLAG_END, mss, 0)) {
  9731. tnapi->tx_buffers[val].skb = NULL;
  9732. dev_kfree_skb(skb);
  9733. return -EIO;
  9734. }
  9735. tnapi->tx_prod++;
  9736. /* Sync BD data before updating mailbox */
  9737. wmb();
  9738. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9739. tr32_mailbox(tnapi->prodmbox);
  9740. udelay(10);
  9741. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9742. for (i = 0; i < 35; i++) {
  9743. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9744. coal_now);
  9745. udelay(10);
  9746. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9747. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9748. if ((tx_idx == tnapi->tx_prod) &&
  9749. (rx_idx == (rx_start_idx + num_pkts)))
  9750. break;
  9751. }
  9752. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9753. dev_kfree_skb(skb);
  9754. if (tx_idx != tnapi->tx_prod)
  9755. goto out;
  9756. if (rx_idx != rx_start_idx + num_pkts)
  9757. goto out;
  9758. val = data_off;
  9759. while (rx_idx != rx_start_idx) {
  9760. desc = &rnapi->rx_rcb[rx_start_idx++];
  9761. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9762. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9763. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9764. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9765. goto out;
  9766. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9767. - ETH_FCS_LEN;
  9768. if (!tso_loopback) {
  9769. if (rx_len != tx_len)
  9770. goto out;
  9771. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9772. if (opaque_key != RXD_OPAQUE_RING_STD)
  9773. goto out;
  9774. } else {
  9775. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9776. goto out;
  9777. }
  9778. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9779. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9780. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9781. goto out;
  9782. }
  9783. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9784. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9785. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9786. mapping);
  9787. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9788. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9789. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9790. mapping);
  9791. } else
  9792. goto out;
  9793. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9794. PCI_DMA_FROMDEVICE);
  9795. rx_data += TG3_RX_OFFSET(tp);
  9796. for (i = data_off; i < rx_len; i++, val++) {
  9797. if (*(rx_data + i) != (u8) (val & 0xff))
  9798. goto out;
  9799. }
  9800. }
  9801. err = 0;
  9802. /* tg3_free_rings will unmap and free the rx_data */
  9803. out:
  9804. return err;
  9805. }
  9806. #define TG3_STD_LOOPBACK_FAILED 1
  9807. #define TG3_JMB_LOOPBACK_FAILED 2
  9808. #define TG3_TSO_LOOPBACK_FAILED 4
  9809. #define TG3_LOOPBACK_FAILED \
  9810. (TG3_STD_LOOPBACK_FAILED | \
  9811. TG3_JMB_LOOPBACK_FAILED | \
  9812. TG3_TSO_LOOPBACK_FAILED)
  9813. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9814. {
  9815. int err = -EIO;
  9816. u32 eee_cap;
  9817. u32 jmb_pkt_sz = 9000;
  9818. if (tp->dma_limit)
  9819. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  9820. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9821. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9822. if (!netif_running(tp->dev)) {
  9823. data[0] = TG3_LOOPBACK_FAILED;
  9824. data[1] = TG3_LOOPBACK_FAILED;
  9825. if (do_extlpbk)
  9826. data[2] = TG3_LOOPBACK_FAILED;
  9827. goto done;
  9828. }
  9829. err = tg3_reset_hw(tp, 1);
  9830. if (err) {
  9831. data[0] = TG3_LOOPBACK_FAILED;
  9832. data[1] = TG3_LOOPBACK_FAILED;
  9833. if (do_extlpbk)
  9834. data[2] = TG3_LOOPBACK_FAILED;
  9835. goto done;
  9836. }
  9837. if (tg3_flag(tp, ENABLE_RSS)) {
  9838. int i;
  9839. /* Reroute all rx packets to the 1st queue */
  9840. for (i = MAC_RSS_INDIR_TBL_0;
  9841. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9842. tw32(i, 0x0);
  9843. }
  9844. /* HW errata - mac loopback fails in some cases on 5780.
  9845. * Normal traffic and PHY loopback are not affected by
  9846. * errata. Also, the MAC loopback test is deprecated for
  9847. * all newer ASIC revisions.
  9848. */
  9849. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9850. !tg3_flag(tp, CPMU_PRESENT)) {
  9851. tg3_mac_loopback(tp, true);
  9852. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9853. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9854. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9855. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9856. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9857. tg3_mac_loopback(tp, false);
  9858. }
  9859. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9860. !tg3_flag(tp, USE_PHYLIB)) {
  9861. int i;
  9862. tg3_phy_lpbk_set(tp, 0, false);
  9863. /* Wait for link */
  9864. for (i = 0; i < 100; i++) {
  9865. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9866. break;
  9867. mdelay(1);
  9868. }
  9869. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9870. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9871. if (tg3_flag(tp, TSO_CAPABLE) &&
  9872. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9873. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9874. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9875. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9876. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9877. if (do_extlpbk) {
  9878. tg3_phy_lpbk_set(tp, 0, true);
  9879. /* All link indications report up, but the hardware
  9880. * isn't really ready for about 20 msec. Double it
  9881. * to be sure.
  9882. */
  9883. mdelay(40);
  9884. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9885. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9886. if (tg3_flag(tp, TSO_CAPABLE) &&
  9887. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9888. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9889. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9890. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9891. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9892. }
  9893. /* Re-enable gphy autopowerdown. */
  9894. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9895. tg3_phy_toggle_apd(tp, true);
  9896. }
  9897. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9898. done:
  9899. tp->phy_flags |= eee_cap;
  9900. return err;
  9901. }
  9902. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9903. u64 *data)
  9904. {
  9905. struct tg3 *tp = netdev_priv(dev);
  9906. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9907. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9908. tg3_power_up(tp)) {
  9909. etest->flags |= ETH_TEST_FL_FAILED;
  9910. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9911. return;
  9912. }
  9913. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9914. if (tg3_test_nvram(tp) != 0) {
  9915. etest->flags |= ETH_TEST_FL_FAILED;
  9916. data[0] = 1;
  9917. }
  9918. if (!doextlpbk && tg3_test_link(tp)) {
  9919. etest->flags |= ETH_TEST_FL_FAILED;
  9920. data[1] = 1;
  9921. }
  9922. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9923. int err, err2 = 0, irq_sync = 0;
  9924. if (netif_running(dev)) {
  9925. tg3_phy_stop(tp);
  9926. tg3_netif_stop(tp);
  9927. irq_sync = 1;
  9928. }
  9929. tg3_full_lock(tp, irq_sync);
  9930. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9931. err = tg3_nvram_lock(tp);
  9932. tg3_halt_cpu(tp, RX_CPU_BASE);
  9933. if (!tg3_flag(tp, 5705_PLUS))
  9934. tg3_halt_cpu(tp, TX_CPU_BASE);
  9935. if (!err)
  9936. tg3_nvram_unlock(tp);
  9937. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9938. tg3_phy_reset(tp);
  9939. if (tg3_test_registers(tp) != 0) {
  9940. etest->flags |= ETH_TEST_FL_FAILED;
  9941. data[2] = 1;
  9942. }
  9943. if (tg3_test_memory(tp) != 0) {
  9944. etest->flags |= ETH_TEST_FL_FAILED;
  9945. data[3] = 1;
  9946. }
  9947. if (doextlpbk)
  9948. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9949. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9950. etest->flags |= ETH_TEST_FL_FAILED;
  9951. tg3_full_unlock(tp);
  9952. if (tg3_test_interrupt(tp) != 0) {
  9953. etest->flags |= ETH_TEST_FL_FAILED;
  9954. data[7] = 1;
  9955. }
  9956. tg3_full_lock(tp, 0);
  9957. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9958. if (netif_running(dev)) {
  9959. tg3_flag_set(tp, INIT_COMPLETE);
  9960. err2 = tg3_restart_hw(tp, 1);
  9961. if (!err2)
  9962. tg3_netif_start(tp);
  9963. }
  9964. tg3_full_unlock(tp);
  9965. if (irq_sync && !err2)
  9966. tg3_phy_start(tp);
  9967. }
  9968. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9969. tg3_power_down(tp);
  9970. }
  9971. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9972. {
  9973. struct mii_ioctl_data *data = if_mii(ifr);
  9974. struct tg3 *tp = netdev_priv(dev);
  9975. int err;
  9976. if (tg3_flag(tp, USE_PHYLIB)) {
  9977. struct phy_device *phydev;
  9978. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9979. return -EAGAIN;
  9980. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9981. return phy_mii_ioctl(phydev, ifr, cmd);
  9982. }
  9983. switch (cmd) {
  9984. case SIOCGMIIPHY:
  9985. data->phy_id = tp->phy_addr;
  9986. /* fallthru */
  9987. case SIOCGMIIREG: {
  9988. u32 mii_regval;
  9989. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9990. break; /* We have no PHY */
  9991. if (!netif_running(dev))
  9992. return -EAGAIN;
  9993. spin_lock_bh(&tp->lock);
  9994. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9995. spin_unlock_bh(&tp->lock);
  9996. data->val_out = mii_regval;
  9997. return err;
  9998. }
  9999. case SIOCSMIIREG:
  10000. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10001. break; /* We have no PHY */
  10002. if (!netif_running(dev))
  10003. return -EAGAIN;
  10004. spin_lock_bh(&tp->lock);
  10005. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10006. spin_unlock_bh(&tp->lock);
  10007. return err;
  10008. default:
  10009. /* do nothing */
  10010. break;
  10011. }
  10012. return -EOPNOTSUPP;
  10013. }
  10014. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10015. {
  10016. struct tg3 *tp = netdev_priv(dev);
  10017. memcpy(ec, &tp->coal, sizeof(*ec));
  10018. return 0;
  10019. }
  10020. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10021. {
  10022. struct tg3 *tp = netdev_priv(dev);
  10023. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10024. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10025. if (!tg3_flag(tp, 5705_PLUS)) {
  10026. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10027. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10028. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10029. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10030. }
  10031. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10032. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10033. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10034. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10035. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10036. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10037. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10038. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10039. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10040. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10041. return -EINVAL;
  10042. /* No rx interrupts will be generated if both are zero */
  10043. if ((ec->rx_coalesce_usecs == 0) &&
  10044. (ec->rx_max_coalesced_frames == 0))
  10045. return -EINVAL;
  10046. /* No tx interrupts will be generated if both are zero */
  10047. if ((ec->tx_coalesce_usecs == 0) &&
  10048. (ec->tx_max_coalesced_frames == 0))
  10049. return -EINVAL;
  10050. /* Only copy relevant parameters, ignore all others. */
  10051. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10052. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10053. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10054. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10055. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10056. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10057. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10058. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10059. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10060. if (netif_running(dev)) {
  10061. tg3_full_lock(tp, 0);
  10062. __tg3_set_coalesce(tp, &tp->coal);
  10063. tg3_full_unlock(tp);
  10064. }
  10065. return 0;
  10066. }
  10067. static const struct ethtool_ops tg3_ethtool_ops = {
  10068. .get_settings = tg3_get_settings,
  10069. .set_settings = tg3_set_settings,
  10070. .get_drvinfo = tg3_get_drvinfo,
  10071. .get_regs_len = tg3_get_regs_len,
  10072. .get_regs = tg3_get_regs,
  10073. .get_wol = tg3_get_wol,
  10074. .set_wol = tg3_set_wol,
  10075. .get_msglevel = tg3_get_msglevel,
  10076. .set_msglevel = tg3_set_msglevel,
  10077. .nway_reset = tg3_nway_reset,
  10078. .get_link = ethtool_op_get_link,
  10079. .get_eeprom_len = tg3_get_eeprom_len,
  10080. .get_eeprom = tg3_get_eeprom,
  10081. .set_eeprom = tg3_set_eeprom,
  10082. .get_ringparam = tg3_get_ringparam,
  10083. .set_ringparam = tg3_set_ringparam,
  10084. .get_pauseparam = tg3_get_pauseparam,
  10085. .set_pauseparam = tg3_set_pauseparam,
  10086. .self_test = tg3_self_test,
  10087. .get_strings = tg3_get_strings,
  10088. .set_phys_id = tg3_set_phys_id,
  10089. .get_ethtool_stats = tg3_get_ethtool_stats,
  10090. .get_coalesce = tg3_get_coalesce,
  10091. .set_coalesce = tg3_set_coalesce,
  10092. .get_sset_count = tg3_get_sset_count,
  10093. .get_rxnfc = tg3_get_rxnfc,
  10094. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10095. .get_rxfh_indir = tg3_get_rxfh_indir,
  10096. .set_rxfh_indir = tg3_set_rxfh_indir,
  10097. };
  10098. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10099. struct rtnl_link_stats64 *stats)
  10100. {
  10101. struct tg3 *tp = netdev_priv(dev);
  10102. if (!tp->hw_stats)
  10103. return &tp->net_stats_prev;
  10104. spin_lock_bh(&tp->lock);
  10105. tg3_get_nstats(tp, stats);
  10106. spin_unlock_bh(&tp->lock);
  10107. return stats;
  10108. }
  10109. static void tg3_set_rx_mode(struct net_device *dev)
  10110. {
  10111. struct tg3 *tp = netdev_priv(dev);
  10112. if (!netif_running(dev))
  10113. return;
  10114. tg3_full_lock(tp, 0);
  10115. __tg3_set_rx_mode(dev);
  10116. tg3_full_unlock(tp);
  10117. }
  10118. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10119. int new_mtu)
  10120. {
  10121. dev->mtu = new_mtu;
  10122. if (new_mtu > ETH_DATA_LEN) {
  10123. if (tg3_flag(tp, 5780_CLASS)) {
  10124. netdev_update_features(dev);
  10125. tg3_flag_clear(tp, TSO_CAPABLE);
  10126. } else {
  10127. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10128. }
  10129. } else {
  10130. if (tg3_flag(tp, 5780_CLASS)) {
  10131. tg3_flag_set(tp, TSO_CAPABLE);
  10132. netdev_update_features(dev);
  10133. }
  10134. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10135. }
  10136. }
  10137. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10138. {
  10139. struct tg3 *tp = netdev_priv(dev);
  10140. int err, reset_phy = 0;
  10141. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10142. return -EINVAL;
  10143. if (!netif_running(dev)) {
  10144. /* We'll just catch it later when the
  10145. * device is up'd.
  10146. */
  10147. tg3_set_mtu(dev, tp, new_mtu);
  10148. return 0;
  10149. }
  10150. tg3_phy_stop(tp);
  10151. tg3_netif_stop(tp);
  10152. tg3_full_lock(tp, 1);
  10153. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10154. tg3_set_mtu(dev, tp, new_mtu);
  10155. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10156. * breaks all requests to 256 bytes.
  10157. */
  10158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10159. reset_phy = 1;
  10160. err = tg3_restart_hw(tp, reset_phy);
  10161. if (!err)
  10162. tg3_netif_start(tp);
  10163. tg3_full_unlock(tp);
  10164. if (!err)
  10165. tg3_phy_start(tp);
  10166. return err;
  10167. }
  10168. static const struct net_device_ops tg3_netdev_ops = {
  10169. .ndo_open = tg3_open,
  10170. .ndo_stop = tg3_close,
  10171. .ndo_start_xmit = tg3_start_xmit,
  10172. .ndo_get_stats64 = tg3_get_stats64,
  10173. .ndo_validate_addr = eth_validate_addr,
  10174. .ndo_set_rx_mode = tg3_set_rx_mode,
  10175. .ndo_set_mac_address = tg3_set_mac_addr,
  10176. .ndo_do_ioctl = tg3_ioctl,
  10177. .ndo_tx_timeout = tg3_tx_timeout,
  10178. .ndo_change_mtu = tg3_change_mtu,
  10179. .ndo_fix_features = tg3_fix_features,
  10180. .ndo_set_features = tg3_set_features,
  10181. #ifdef CONFIG_NET_POLL_CONTROLLER
  10182. .ndo_poll_controller = tg3_poll_controller,
  10183. #endif
  10184. };
  10185. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10186. {
  10187. u32 cursize, val, magic;
  10188. tp->nvram_size = EEPROM_CHIP_SIZE;
  10189. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10190. return;
  10191. if ((magic != TG3_EEPROM_MAGIC) &&
  10192. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10193. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10194. return;
  10195. /*
  10196. * Size the chip by reading offsets at increasing powers of two.
  10197. * When we encounter our validation signature, we know the addressing
  10198. * has wrapped around, and thus have our chip size.
  10199. */
  10200. cursize = 0x10;
  10201. while (cursize < tp->nvram_size) {
  10202. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10203. return;
  10204. if (val == magic)
  10205. break;
  10206. cursize <<= 1;
  10207. }
  10208. tp->nvram_size = cursize;
  10209. }
  10210. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10211. {
  10212. u32 val;
  10213. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10214. return;
  10215. /* Selfboot format */
  10216. if (val != TG3_EEPROM_MAGIC) {
  10217. tg3_get_eeprom_size(tp);
  10218. return;
  10219. }
  10220. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10221. if (val != 0) {
  10222. /* This is confusing. We want to operate on the
  10223. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10224. * call will read from NVRAM and byteswap the data
  10225. * according to the byteswapping settings for all
  10226. * other register accesses. This ensures the data we
  10227. * want will always reside in the lower 16-bits.
  10228. * However, the data in NVRAM is in LE format, which
  10229. * means the data from the NVRAM read will always be
  10230. * opposite the endianness of the CPU. The 16-bit
  10231. * byteswap then brings the data to CPU endianness.
  10232. */
  10233. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10234. return;
  10235. }
  10236. }
  10237. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10238. }
  10239. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10240. {
  10241. u32 nvcfg1;
  10242. nvcfg1 = tr32(NVRAM_CFG1);
  10243. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10244. tg3_flag_set(tp, FLASH);
  10245. } else {
  10246. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10247. tw32(NVRAM_CFG1, nvcfg1);
  10248. }
  10249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10250. tg3_flag(tp, 5780_CLASS)) {
  10251. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10252. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10253. tp->nvram_jedecnum = JEDEC_ATMEL;
  10254. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10255. tg3_flag_set(tp, NVRAM_BUFFERED);
  10256. break;
  10257. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10258. tp->nvram_jedecnum = JEDEC_ATMEL;
  10259. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10260. break;
  10261. case FLASH_VENDOR_ATMEL_EEPROM:
  10262. tp->nvram_jedecnum = JEDEC_ATMEL;
  10263. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10264. tg3_flag_set(tp, NVRAM_BUFFERED);
  10265. break;
  10266. case FLASH_VENDOR_ST:
  10267. tp->nvram_jedecnum = JEDEC_ST;
  10268. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10269. tg3_flag_set(tp, NVRAM_BUFFERED);
  10270. break;
  10271. case FLASH_VENDOR_SAIFUN:
  10272. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10273. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10274. break;
  10275. case FLASH_VENDOR_SST_SMALL:
  10276. case FLASH_VENDOR_SST_LARGE:
  10277. tp->nvram_jedecnum = JEDEC_SST;
  10278. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10279. break;
  10280. }
  10281. } else {
  10282. tp->nvram_jedecnum = JEDEC_ATMEL;
  10283. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10284. tg3_flag_set(tp, NVRAM_BUFFERED);
  10285. }
  10286. }
  10287. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10288. {
  10289. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10290. case FLASH_5752PAGE_SIZE_256:
  10291. tp->nvram_pagesize = 256;
  10292. break;
  10293. case FLASH_5752PAGE_SIZE_512:
  10294. tp->nvram_pagesize = 512;
  10295. break;
  10296. case FLASH_5752PAGE_SIZE_1K:
  10297. tp->nvram_pagesize = 1024;
  10298. break;
  10299. case FLASH_5752PAGE_SIZE_2K:
  10300. tp->nvram_pagesize = 2048;
  10301. break;
  10302. case FLASH_5752PAGE_SIZE_4K:
  10303. tp->nvram_pagesize = 4096;
  10304. break;
  10305. case FLASH_5752PAGE_SIZE_264:
  10306. tp->nvram_pagesize = 264;
  10307. break;
  10308. case FLASH_5752PAGE_SIZE_528:
  10309. tp->nvram_pagesize = 528;
  10310. break;
  10311. }
  10312. }
  10313. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10314. {
  10315. u32 nvcfg1;
  10316. nvcfg1 = tr32(NVRAM_CFG1);
  10317. /* NVRAM protection for TPM */
  10318. if (nvcfg1 & (1 << 27))
  10319. tg3_flag_set(tp, PROTECTED_NVRAM);
  10320. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10321. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10322. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10323. tp->nvram_jedecnum = JEDEC_ATMEL;
  10324. tg3_flag_set(tp, NVRAM_BUFFERED);
  10325. break;
  10326. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10327. tp->nvram_jedecnum = JEDEC_ATMEL;
  10328. tg3_flag_set(tp, NVRAM_BUFFERED);
  10329. tg3_flag_set(tp, FLASH);
  10330. break;
  10331. case FLASH_5752VENDOR_ST_M45PE10:
  10332. case FLASH_5752VENDOR_ST_M45PE20:
  10333. case FLASH_5752VENDOR_ST_M45PE40:
  10334. tp->nvram_jedecnum = JEDEC_ST;
  10335. tg3_flag_set(tp, NVRAM_BUFFERED);
  10336. tg3_flag_set(tp, FLASH);
  10337. break;
  10338. }
  10339. if (tg3_flag(tp, FLASH)) {
  10340. tg3_nvram_get_pagesize(tp, nvcfg1);
  10341. } else {
  10342. /* For eeprom, set pagesize to maximum eeprom size */
  10343. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10344. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10345. tw32(NVRAM_CFG1, nvcfg1);
  10346. }
  10347. }
  10348. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10349. {
  10350. u32 nvcfg1, protect = 0;
  10351. nvcfg1 = tr32(NVRAM_CFG1);
  10352. /* NVRAM protection for TPM */
  10353. if (nvcfg1 & (1 << 27)) {
  10354. tg3_flag_set(tp, PROTECTED_NVRAM);
  10355. protect = 1;
  10356. }
  10357. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10358. switch (nvcfg1) {
  10359. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10360. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10361. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10362. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10363. tp->nvram_jedecnum = JEDEC_ATMEL;
  10364. tg3_flag_set(tp, NVRAM_BUFFERED);
  10365. tg3_flag_set(tp, FLASH);
  10366. tp->nvram_pagesize = 264;
  10367. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10368. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10369. tp->nvram_size = (protect ? 0x3e200 :
  10370. TG3_NVRAM_SIZE_512KB);
  10371. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10372. tp->nvram_size = (protect ? 0x1f200 :
  10373. TG3_NVRAM_SIZE_256KB);
  10374. else
  10375. tp->nvram_size = (protect ? 0x1f200 :
  10376. TG3_NVRAM_SIZE_128KB);
  10377. break;
  10378. case FLASH_5752VENDOR_ST_M45PE10:
  10379. case FLASH_5752VENDOR_ST_M45PE20:
  10380. case FLASH_5752VENDOR_ST_M45PE40:
  10381. tp->nvram_jedecnum = JEDEC_ST;
  10382. tg3_flag_set(tp, NVRAM_BUFFERED);
  10383. tg3_flag_set(tp, FLASH);
  10384. tp->nvram_pagesize = 256;
  10385. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10386. tp->nvram_size = (protect ?
  10387. TG3_NVRAM_SIZE_64KB :
  10388. TG3_NVRAM_SIZE_128KB);
  10389. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10390. tp->nvram_size = (protect ?
  10391. TG3_NVRAM_SIZE_64KB :
  10392. TG3_NVRAM_SIZE_256KB);
  10393. else
  10394. tp->nvram_size = (protect ?
  10395. TG3_NVRAM_SIZE_128KB :
  10396. TG3_NVRAM_SIZE_512KB);
  10397. break;
  10398. }
  10399. }
  10400. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10401. {
  10402. u32 nvcfg1;
  10403. nvcfg1 = tr32(NVRAM_CFG1);
  10404. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10405. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10406. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10407. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10408. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10409. tp->nvram_jedecnum = JEDEC_ATMEL;
  10410. tg3_flag_set(tp, NVRAM_BUFFERED);
  10411. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10412. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10413. tw32(NVRAM_CFG1, nvcfg1);
  10414. break;
  10415. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10416. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10417. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10418. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10419. tp->nvram_jedecnum = JEDEC_ATMEL;
  10420. tg3_flag_set(tp, NVRAM_BUFFERED);
  10421. tg3_flag_set(tp, FLASH);
  10422. tp->nvram_pagesize = 264;
  10423. break;
  10424. case FLASH_5752VENDOR_ST_M45PE10:
  10425. case FLASH_5752VENDOR_ST_M45PE20:
  10426. case FLASH_5752VENDOR_ST_M45PE40:
  10427. tp->nvram_jedecnum = JEDEC_ST;
  10428. tg3_flag_set(tp, NVRAM_BUFFERED);
  10429. tg3_flag_set(tp, FLASH);
  10430. tp->nvram_pagesize = 256;
  10431. break;
  10432. }
  10433. }
  10434. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10435. {
  10436. u32 nvcfg1, protect = 0;
  10437. nvcfg1 = tr32(NVRAM_CFG1);
  10438. /* NVRAM protection for TPM */
  10439. if (nvcfg1 & (1 << 27)) {
  10440. tg3_flag_set(tp, PROTECTED_NVRAM);
  10441. protect = 1;
  10442. }
  10443. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10444. switch (nvcfg1) {
  10445. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10446. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10447. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10448. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10449. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10450. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10451. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10452. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10453. tp->nvram_jedecnum = JEDEC_ATMEL;
  10454. tg3_flag_set(tp, NVRAM_BUFFERED);
  10455. tg3_flag_set(tp, FLASH);
  10456. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10457. tp->nvram_pagesize = 256;
  10458. break;
  10459. case FLASH_5761VENDOR_ST_A_M45PE20:
  10460. case FLASH_5761VENDOR_ST_A_M45PE40:
  10461. case FLASH_5761VENDOR_ST_A_M45PE80:
  10462. case FLASH_5761VENDOR_ST_A_M45PE16:
  10463. case FLASH_5761VENDOR_ST_M_M45PE20:
  10464. case FLASH_5761VENDOR_ST_M_M45PE40:
  10465. case FLASH_5761VENDOR_ST_M_M45PE80:
  10466. case FLASH_5761VENDOR_ST_M_M45PE16:
  10467. tp->nvram_jedecnum = JEDEC_ST;
  10468. tg3_flag_set(tp, NVRAM_BUFFERED);
  10469. tg3_flag_set(tp, FLASH);
  10470. tp->nvram_pagesize = 256;
  10471. break;
  10472. }
  10473. if (protect) {
  10474. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10475. } else {
  10476. switch (nvcfg1) {
  10477. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10478. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10479. case FLASH_5761VENDOR_ST_A_M45PE16:
  10480. case FLASH_5761VENDOR_ST_M_M45PE16:
  10481. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10482. break;
  10483. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10484. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10485. case FLASH_5761VENDOR_ST_A_M45PE80:
  10486. case FLASH_5761VENDOR_ST_M_M45PE80:
  10487. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10488. break;
  10489. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10490. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10491. case FLASH_5761VENDOR_ST_A_M45PE40:
  10492. case FLASH_5761VENDOR_ST_M_M45PE40:
  10493. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10494. break;
  10495. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10496. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10497. case FLASH_5761VENDOR_ST_A_M45PE20:
  10498. case FLASH_5761VENDOR_ST_M_M45PE20:
  10499. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10500. break;
  10501. }
  10502. }
  10503. }
  10504. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10505. {
  10506. tp->nvram_jedecnum = JEDEC_ATMEL;
  10507. tg3_flag_set(tp, NVRAM_BUFFERED);
  10508. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10509. }
  10510. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10511. {
  10512. u32 nvcfg1;
  10513. nvcfg1 = tr32(NVRAM_CFG1);
  10514. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10515. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10516. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10517. tp->nvram_jedecnum = JEDEC_ATMEL;
  10518. tg3_flag_set(tp, NVRAM_BUFFERED);
  10519. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10520. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10521. tw32(NVRAM_CFG1, nvcfg1);
  10522. return;
  10523. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10524. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10525. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10526. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10527. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10528. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10529. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10530. tp->nvram_jedecnum = JEDEC_ATMEL;
  10531. tg3_flag_set(tp, NVRAM_BUFFERED);
  10532. tg3_flag_set(tp, FLASH);
  10533. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10534. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10535. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10536. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10537. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10538. break;
  10539. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10540. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10541. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10542. break;
  10543. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10544. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10545. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10546. break;
  10547. }
  10548. break;
  10549. case FLASH_5752VENDOR_ST_M45PE10:
  10550. case FLASH_5752VENDOR_ST_M45PE20:
  10551. case FLASH_5752VENDOR_ST_M45PE40:
  10552. tp->nvram_jedecnum = JEDEC_ST;
  10553. tg3_flag_set(tp, NVRAM_BUFFERED);
  10554. tg3_flag_set(tp, FLASH);
  10555. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10556. case FLASH_5752VENDOR_ST_M45PE10:
  10557. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10558. break;
  10559. case FLASH_5752VENDOR_ST_M45PE20:
  10560. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10561. break;
  10562. case FLASH_5752VENDOR_ST_M45PE40:
  10563. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10564. break;
  10565. }
  10566. break;
  10567. default:
  10568. tg3_flag_set(tp, NO_NVRAM);
  10569. return;
  10570. }
  10571. tg3_nvram_get_pagesize(tp, nvcfg1);
  10572. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10573. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10574. }
  10575. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10576. {
  10577. u32 nvcfg1;
  10578. nvcfg1 = tr32(NVRAM_CFG1);
  10579. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10580. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10581. case FLASH_5717VENDOR_MICRO_EEPROM:
  10582. tp->nvram_jedecnum = JEDEC_ATMEL;
  10583. tg3_flag_set(tp, NVRAM_BUFFERED);
  10584. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10585. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10586. tw32(NVRAM_CFG1, nvcfg1);
  10587. return;
  10588. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10589. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10590. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10591. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10592. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10593. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10594. case FLASH_5717VENDOR_ATMEL_45USPT:
  10595. tp->nvram_jedecnum = JEDEC_ATMEL;
  10596. tg3_flag_set(tp, NVRAM_BUFFERED);
  10597. tg3_flag_set(tp, FLASH);
  10598. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10599. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10600. /* Detect size with tg3_nvram_get_size() */
  10601. break;
  10602. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10603. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10604. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10605. break;
  10606. default:
  10607. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10608. break;
  10609. }
  10610. break;
  10611. case FLASH_5717VENDOR_ST_M_M25PE10:
  10612. case FLASH_5717VENDOR_ST_A_M25PE10:
  10613. case FLASH_5717VENDOR_ST_M_M45PE10:
  10614. case FLASH_5717VENDOR_ST_A_M45PE10:
  10615. case FLASH_5717VENDOR_ST_M_M25PE20:
  10616. case FLASH_5717VENDOR_ST_A_M25PE20:
  10617. case FLASH_5717VENDOR_ST_M_M45PE20:
  10618. case FLASH_5717VENDOR_ST_A_M45PE20:
  10619. case FLASH_5717VENDOR_ST_25USPT:
  10620. case FLASH_5717VENDOR_ST_45USPT:
  10621. tp->nvram_jedecnum = JEDEC_ST;
  10622. tg3_flag_set(tp, NVRAM_BUFFERED);
  10623. tg3_flag_set(tp, FLASH);
  10624. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10625. case FLASH_5717VENDOR_ST_M_M25PE20:
  10626. case FLASH_5717VENDOR_ST_M_M45PE20:
  10627. /* Detect size with tg3_nvram_get_size() */
  10628. break;
  10629. case FLASH_5717VENDOR_ST_A_M25PE20:
  10630. case FLASH_5717VENDOR_ST_A_M45PE20:
  10631. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10632. break;
  10633. default:
  10634. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10635. break;
  10636. }
  10637. break;
  10638. default:
  10639. tg3_flag_set(tp, NO_NVRAM);
  10640. return;
  10641. }
  10642. tg3_nvram_get_pagesize(tp, nvcfg1);
  10643. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10644. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10645. }
  10646. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10647. {
  10648. u32 nvcfg1, nvmpinstrp;
  10649. nvcfg1 = tr32(NVRAM_CFG1);
  10650. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10651. switch (nvmpinstrp) {
  10652. case FLASH_5720_EEPROM_HD:
  10653. case FLASH_5720_EEPROM_LD:
  10654. tp->nvram_jedecnum = JEDEC_ATMEL;
  10655. tg3_flag_set(tp, NVRAM_BUFFERED);
  10656. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10657. tw32(NVRAM_CFG1, nvcfg1);
  10658. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10659. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10660. else
  10661. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10662. return;
  10663. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10664. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10665. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10666. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10667. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10668. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10669. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10670. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10671. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10672. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10673. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10674. case FLASH_5720VENDOR_ATMEL_45USPT:
  10675. tp->nvram_jedecnum = JEDEC_ATMEL;
  10676. tg3_flag_set(tp, NVRAM_BUFFERED);
  10677. tg3_flag_set(tp, FLASH);
  10678. switch (nvmpinstrp) {
  10679. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10680. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10681. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10682. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10683. break;
  10684. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10685. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10686. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10687. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10688. break;
  10689. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10690. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10691. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10692. break;
  10693. default:
  10694. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10695. break;
  10696. }
  10697. break;
  10698. case FLASH_5720VENDOR_M_ST_M25PE10:
  10699. case FLASH_5720VENDOR_M_ST_M45PE10:
  10700. case FLASH_5720VENDOR_A_ST_M25PE10:
  10701. case FLASH_5720VENDOR_A_ST_M45PE10:
  10702. case FLASH_5720VENDOR_M_ST_M25PE20:
  10703. case FLASH_5720VENDOR_M_ST_M45PE20:
  10704. case FLASH_5720VENDOR_A_ST_M25PE20:
  10705. case FLASH_5720VENDOR_A_ST_M45PE20:
  10706. case FLASH_5720VENDOR_M_ST_M25PE40:
  10707. case FLASH_5720VENDOR_M_ST_M45PE40:
  10708. case FLASH_5720VENDOR_A_ST_M25PE40:
  10709. case FLASH_5720VENDOR_A_ST_M45PE40:
  10710. case FLASH_5720VENDOR_M_ST_M25PE80:
  10711. case FLASH_5720VENDOR_M_ST_M45PE80:
  10712. case FLASH_5720VENDOR_A_ST_M25PE80:
  10713. case FLASH_5720VENDOR_A_ST_M45PE80:
  10714. case FLASH_5720VENDOR_ST_25USPT:
  10715. case FLASH_5720VENDOR_ST_45USPT:
  10716. tp->nvram_jedecnum = JEDEC_ST;
  10717. tg3_flag_set(tp, NVRAM_BUFFERED);
  10718. tg3_flag_set(tp, FLASH);
  10719. switch (nvmpinstrp) {
  10720. case FLASH_5720VENDOR_M_ST_M25PE20:
  10721. case FLASH_5720VENDOR_M_ST_M45PE20:
  10722. case FLASH_5720VENDOR_A_ST_M25PE20:
  10723. case FLASH_5720VENDOR_A_ST_M45PE20:
  10724. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10725. break;
  10726. case FLASH_5720VENDOR_M_ST_M25PE40:
  10727. case FLASH_5720VENDOR_M_ST_M45PE40:
  10728. case FLASH_5720VENDOR_A_ST_M25PE40:
  10729. case FLASH_5720VENDOR_A_ST_M45PE40:
  10730. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10731. break;
  10732. case FLASH_5720VENDOR_M_ST_M25PE80:
  10733. case FLASH_5720VENDOR_M_ST_M45PE80:
  10734. case FLASH_5720VENDOR_A_ST_M25PE80:
  10735. case FLASH_5720VENDOR_A_ST_M45PE80:
  10736. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10737. break;
  10738. default:
  10739. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10740. break;
  10741. }
  10742. break;
  10743. default:
  10744. tg3_flag_set(tp, NO_NVRAM);
  10745. return;
  10746. }
  10747. tg3_nvram_get_pagesize(tp, nvcfg1);
  10748. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10749. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10750. }
  10751. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10752. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10753. {
  10754. tw32_f(GRC_EEPROM_ADDR,
  10755. (EEPROM_ADDR_FSM_RESET |
  10756. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10757. EEPROM_ADDR_CLKPERD_SHIFT)));
  10758. msleep(1);
  10759. /* Enable seeprom accesses. */
  10760. tw32_f(GRC_LOCAL_CTRL,
  10761. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10762. udelay(100);
  10763. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10764. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10765. tg3_flag_set(tp, NVRAM);
  10766. if (tg3_nvram_lock(tp)) {
  10767. netdev_warn(tp->dev,
  10768. "Cannot get nvram lock, %s failed\n",
  10769. __func__);
  10770. return;
  10771. }
  10772. tg3_enable_nvram_access(tp);
  10773. tp->nvram_size = 0;
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10775. tg3_get_5752_nvram_info(tp);
  10776. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10777. tg3_get_5755_nvram_info(tp);
  10778. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10779. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10781. tg3_get_5787_nvram_info(tp);
  10782. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10783. tg3_get_5761_nvram_info(tp);
  10784. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10785. tg3_get_5906_nvram_info(tp);
  10786. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10787. tg3_flag(tp, 57765_CLASS))
  10788. tg3_get_57780_nvram_info(tp);
  10789. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10791. tg3_get_5717_nvram_info(tp);
  10792. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10793. tg3_get_5720_nvram_info(tp);
  10794. else
  10795. tg3_get_nvram_info(tp);
  10796. if (tp->nvram_size == 0)
  10797. tg3_get_nvram_size(tp);
  10798. tg3_disable_nvram_access(tp);
  10799. tg3_nvram_unlock(tp);
  10800. } else {
  10801. tg3_flag_clear(tp, NVRAM);
  10802. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10803. tg3_get_eeprom_size(tp);
  10804. }
  10805. }
  10806. struct subsys_tbl_ent {
  10807. u16 subsys_vendor, subsys_devid;
  10808. u32 phy_id;
  10809. };
  10810. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10811. /* Broadcom boards. */
  10812. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10813. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10814. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10815. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10816. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10817. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10818. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10819. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10820. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10821. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10822. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10823. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10824. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10825. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10826. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10827. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10828. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10829. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10830. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10831. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10832. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10833. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10834. /* 3com boards. */
  10835. { TG3PCI_SUBVENDOR_ID_3COM,
  10836. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10837. { TG3PCI_SUBVENDOR_ID_3COM,
  10838. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10839. { TG3PCI_SUBVENDOR_ID_3COM,
  10840. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10841. { TG3PCI_SUBVENDOR_ID_3COM,
  10842. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10843. { TG3PCI_SUBVENDOR_ID_3COM,
  10844. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10845. /* DELL boards. */
  10846. { TG3PCI_SUBVENDOR_ID_DELL,
  10847. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10848. { TG3PCI_SUBVENDOR_ID_DELL,
  10849. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10850. { TG3PCI_SUBVENDOR_ID_DELL,
  10851. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10852. { TG3PCI_SUBVENDOR_ID_DELL,
  10853. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10854. /* Compaq boards. */
  10855. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10856. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10857. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10858. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10859. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10860. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10861. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10862. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10863. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10864. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10865. /* IBM boards. */
  10866. { TG3PCI_SUBVENDOR_ID_IBM,
  10867. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10868. };
  10869. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10870. {
  10871. int i;
  10872. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10873. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10874. tp->pdev->subsystem_vendor) &&
  10875. (subsys_id_to_phy_id[i].subsys_devid ==
  10876. tp->pdev->subsystem_device))
  10877. return &subsys_id_to_phy_id[i];
  10878. }
  10879. return NULL;
  10880. }
  10881. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10882. {
  10883. u32 val;
  10884. tp->phy_id = TG3_PHY_ID_INVALID;
  10885. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10886. /* Assume an onboard device and WOL capable by default. */
  10887. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10888. tg3_flag_set(tp, WOL_CAP);
  10889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10890. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10891. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10892. tg3_flag_set(tp, IS_NIC);
  10893. }
  10894. val = tr32(VCPU_CFGSHDW);
  10895. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10896. tg3_flag_set(tp, ASPM_WORKAROUND);
  10897. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10898. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10899. tg3_flag_set(tp, WOL_ENABLE);
  10900. device_set_wakeup_enable(&tp->pdev->dev, true);
  10901. }
  10902. goto done;
  10903. }
  10904. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10905. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10906. u32 nic_cfg, led_cfg;
  10907. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10908. int eeprom_phy_serdes = 0;
  10909. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10910. tp->nic_sram_data_cfg = nic_cfg;
  10911. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10912. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10913. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10914. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10915. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10916. (ver > 0) && (ver < 0x100))
  10917. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10919. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10920. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10921. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10922. eeprom_phy_serdes = 1;
  10923. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10924. if (nic_phy_id != 0) {
  10925. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10926. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10927. eeprom_phy_id = (id1 >> 16) << 10;
  10928. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10929. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10930. } else
  10931. eeprom_phy_id = 0;
  10932. tp->phy_id = eeprom_phy_id;
  10933. if (eeprom_phy_serdes) {
  10934. if (!tg3_flag(tp, 5705_PLUS))
  10935. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10936. else
  10937. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10938. }
  10939. if (tg3_flag(tp, 5750_PLUS))
  10940. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10941. SHASTA_EXT_LED_MODE_MASK);
  10942. else
  10943. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10944. switch (led_cfg) {
  10945. default:
  10946. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10947. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10948. break;
  10949. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10950. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10951. break;
  10952. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10953. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10954. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10955. * read on some older 5700/5701 bootcode.
  10956. */
  10957. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10958. ASIC_REV_5700 ||
  10959. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10960. ASIC_REV_5701)
  10961. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10962. break;
  10963. case SHASTA_EXT_LED_SHARED:
  10964. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10965. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10966. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10967. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10968. LED_CTRL_MODE_PHY_2);
  10969. break;
  10970. case SHASTA_EXT_LED_MAC:
  10971. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10972. break;
  10973. case SHASTA_EXT_LED_COMBO:
  10974. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10975. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10976. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10977. LED_CTRL_MODE_PHY_2);
  10978. break;
  10979. }
  10980. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10982. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10983. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10984. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10985. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10986. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10987. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10988. if ((tp->pdev->subsystem_vendor ==
  10989. PCI_VENDOR_ID_ARIMA) &&
  10990. (tp->pdev->subsystem_device == 0x205a ||
  10991. tp->pdev->subsystem_device == 0x2063))
  10992. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10993. } else {
  10994. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10995. tg3_flag_set(tp, IS_NIC);
  10996. }
  10997. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10998. tg3_flag_set(tp, ENABLE_ASF);
  10999. if (tg3_flag(tp, 5750_PLUS))
  11000. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11001. }
  11002. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11003. tg3_flag(tp, 5750_PLUS))
  11004. tg3_flag_set(tp, ENABLE_APE);
  11005. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11006. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11007. tg3_flag_clear(tp, WOL_CAP);
  11008. if (tg3_flag(tp, WOL_CAP) &&
  11009. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11010. tg3_flag_set(tp, WOL_ENABLE);
  11011. device_set_wakeup_enable(&tp->pdev->dev, true);
  11012. }
  11013. if (cfg2 & (1 << 17))
  11014. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11015. /* serdes signal pre-emphasis in register 0x590 set by */
  11016. /* bootcode if bit 18 is set */
  11017. if (cfg2 & (1 << 18))
  11018. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11019. if ((tg3_flag(tp, 57765_PLUS) ||
  11020. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11021. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11022. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11023. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11024. if (tg3_flag(tp, PCI_EXPRESS) &&
  11025. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11026. !tg3_flag(tp, 57765_PLUS)) {
  11027. u32 cfg3;
  11028. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11029. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11030. tg3_flag_set(tp, ASPM_WORKAROUND);
  11031. }
  11032. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11033. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11034. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11035. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11036. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11037. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11038. }
  11039. done:
  11040. if (tg3_flag(tp, WOL_CAP))
  11041. device_set_wakeup_enable(&tp->pdev->dev,
  11042. tg3_flag(tp, WOL_ENABLE));
  11043. else
  11044. device_set_wakeup_capable(&tp->pdev->dev, false);
  11045. }
  11046. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11047. {
  11048. int i;
  11049. u32 val;
  11050. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11051. tw32(OTP_CTRL, cmd);
  11052. /* Wait for up to 1 ms for command to execute. */
  11053. for (i = 0; i < 100; i++) {
  11054. val = tr32(OTP_STATUS);
  11055. if (val & OTP_STATUS_CMD_DONE)
  11056. break;
  11057. udelay(10);
  11058. }
  11059. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11060. }
  11061. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11062. * configuration is a 32-bit value that straddles the alignment boundary.
  11063. * We do two 32-bit reads and then shift and merge the results.
  11064. */
  11065. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11066. {
  11067. u32 bhalf_otp, thalf_otp;
  11068. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11069. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11070. return 0;
  11071. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11072. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11073. return 0;
  11074. thalf_otp = tr32(OTP_READ_DATA);
  11075. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11076. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11077. return 0;
  11078. bhalf_otp = tr32(OTP_READ_DATA);
  11079. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11080. }
  11081. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11082. {
  11083. u32 adv = ADVERTISED_Autoneg;
  11084. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11085. adv |= ADVERTISED_1000baseT_Half |
  11086. ADVERTISED_1000baseT_Full;
  11087. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11088. adv |= ADVERTISED_100baseT_Half |
  11089. ADVERTISED_100baseT_Full |
  11090. ADVERTISED_10baseT_Half |
  11091. ADVERTISED_10baseT_Full |
  11092. ADVERTISED_TP;
  11093. else
  11094. adv |= ADVERTISED_FIBRE;
  11095. tp->link_config.advertising = adv;
  11096. tp->link_config.speed = SPEED_UNKNOWN;
  11097. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11098. tp->link_config.autoneg = AUTONEG_ENABLE;
  11099. tp->link_config.active_speed = SPEED_UNKNOWN;
  11100. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11101. tp->old_link = -1;
  11102. }
  11103. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11104. {
  11105. u32 hw_phy_id_1, hw_phy_id_2;
  11106. u32 hw_phy_id, hw_phy_id_masked;
  11107. int err;
  11108. /* flow control autonegotiation is default behavior */
  11109. tg3_flag_set(tp, PAUSE_AUTONEG);
  11110. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11111. if (tg3_flag(tp, USE_PHYLIB))
  11112. return tg3_phy_init(tp);
  11113. /* Reading the PHY ID register can conflict with ASF
  11114. * firmware access to the PHY hardware.
  11115. */
  11116. err = 0;
  11117. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11118. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11119. } else {
  11120. /* Now read the physical PHY_ID from the chip and verify
  11121. * that it is sane. If it doesn't look good, we fall back
  11122. * to either the hard-coded table based PHY_ID and failing
  11123. * that the value found in the eeprom area.
  11124. */
  11125. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11126. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11127. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11128. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11129. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11130. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11131. }
  11132. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11133. tp->phy_id = hw_phy_id;
  11134. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11135. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11136. else
  11137. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11138. } else {
  11139. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11140. /* Do nothing, phy ID already set up in
  11141. * tg3_get_eeprom_hw_cfg().
  11142. */
  11143. } else {
  11144. struct subsys_tbl_ent *p;
  11145. /* No eeprom signature? Try the hardcoded
  11146. * subsys device table.
  11147. */
  11148. p = tg3_lookup_by_subsys(tp);
  11149. if (!p)
  11150. return -ENODEV;
  11151. tp->phy_id = p->phy_id;
  11152. if (!tp->phy_id ||
  11153. tp->phy_id == TG3_PHY_ID_BCM8002)
  11154. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11155. }
  11156. }
  11157. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11160. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11161. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11162. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11163. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11164. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11165. tg3_phy_init_link_config(tp);
  11166. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11167. !tg3_flag(tp, ENABLE_APE) &&
  11168. !tg3_flag(tp, ENABLE_ASF)) {
  11169. u32 bmsr, dummy;
  11170. tg3_readphy(tp, MII_BMSR, &bmsr);
  11171. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11172. (bmsr & BMSR_LSTATUS))
  11173. goto skip_phy_reset;
  11174. err = tg3_phy_reset(tp);
  11175. if (err)
  11176. return err;
  11177. tg3_phy_set_wirespeed(tp);
  11178. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11179. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11180. tp->link_config.flowctrl);
  11181. tg3_writephy(tp, MII_BMCR,
  11182. BMCR_ANENABLE | BMCR_ANRESTART);
  11183. }
  11184. }
  11185. skip_phy_reset:
  11186. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11187. err = tg3_init_5401phy_dsp(tp);
  11188. if (err)
  11189. return err;
  11190. err = tg3_init_5401phy_dsp(tp);
  11191. }
  11192. return err;
  11193. }
  11194. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11195. {
  11196. u8 *vpd_data;
  11197. unsigned int block_end, rosize, len;
  11198. u32 vpdlen;
  11199. int j, i = 0;
  11200. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11201. if (!vpd_data)
  11202. goto out_no_vpd;
  11203. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11204. if (i < 0)
  11205. goto out_not_found;
  11206. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11207. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11208. i += PCI_VPD_LRDT_TAG_SIZE;
  11209. if (block_end > vpdlen)
  11210. goto out_not_found;
  11211. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11212. PCI_VPD_RO_KEYWORD_MFR_ID);
  11213. if (j > 0) {
  11214. len = pci_vpd_info_field_size(&vpd_data[j]);
  11215. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11216. if (j + len > block_end || len != 4 ||
  11217. memcmp(&vpd_data[j], "1028", 4))
  11218. goto partno;
  11219. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11220. PCI_VPD_RO_KEYWORD_VENDOR0);
  11221. if (j < 0)
  11222. goto partno;
  11223. len = pci_vpd_info_field_size(&vpd_data[j]);
  11224. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11225. if (j + len > block_end)
  11226. goto partno;
  11227. memcpy(tp->fw_ver, &vpd_data[j], len);
  11228. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11229. }
  11230. partno:
  11231. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11232. PCI_VPD_RO_KEYWORD_PARTNO);
  11233. if (i < 0)
  11234. goto out_not_found;
  11235. len = pci_vpd_info_field_size(&vpd_data[i]);
  11236. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11237. if (len > TG3_BPN_SIZE ||
  11238. (len + i) > vpdlen)
  11239. goto out_not_found;
  11240. memcpy(tp->board_part_number, &vpd_data[i], len);
  11241. out_not_found:
  11242. kfree(vpd_data);
  11243. if (tp->board_part_number[0])
  11244. return;
  11245. out_no_vpd:
  11246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11247. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11248. strcpy(tp->board_part_number, "BCM5717");
  11249. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11250. strcpy(tp->board_part_number, "BCM5718");
  11251. else
  11252. goto nomatch;
  11253. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11254. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11255. strcpy(tp->board_part_number, "BCM57780");
  11256. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11257. strcpy(tp->board_part_number, "BCM57760");
  11258. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11259. strcpy(tp->board_part_number, "BCM57790");
  11260. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11261. strcpy(tp->board_part_number, "BCM57788");
  11262. else
  11263. goto nomatch;
  11264. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11265. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11266. strcpy(tp->board_part_number, "BCM57761");
  11267. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11268. strcpy(tp->board_part_number, "BCM57765");
  11269. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11270. strcpy(tp->board_part_number, "BCM57781");
  11271. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11272. strcpy(tp->board_part_number, "BCM57785");
  11273. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11274. strcpy(tp->board_part_number, "BCM57791");
  11275. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11276. strcpy(tp->board_part_number, "BCM57795");
  11277. else
  11278. goto nomatch;
  11279. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11280. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11281. strcpy(tp->board_part_number, "BCM57762");
  11282. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11283. strcpy(tp->board_part_number, "BCM57766");
  11284. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11285. strcpy(tp->board_part_number, "BCM57782");
  11286. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11287. strcpy(tp->board_part_number, "BCM57786");
  11288. else
  11289. goto nomatch;
  11290. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11291. strcpy(tp->board_part_number, "BCM95906");
  11292. } else {
  11293. nomatch:
  11294. strcpy(tp->board_part_number, "none");
  11295. }
  11296. }
  11297. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11298. {
  11299. u32 val;
  11300. if (tg3_nvram_read(tp, offset, &val) ||
  11301. (val & 0xfc000000) != 0x0c000000 ||
  11302. tg3_nvram_read(tp, offset + 4, &val) ||
  11303. val != 0)
  11304. return 0;
  11305. return 1;
  11306. }
  11307. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11308. {
  11309. u32 val, offset, start, ver_offset;
  11310. int i, dst_off;
  11311. bool newver = false;
  11312. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11313. tg3_nvram_read(tp, 0x4, &start))
  11314. return;
  11315. offset = tg3_nvram_logical_addr(tp, offset);
  11316. if (tg3_nvram_read(tp, offset, &val))
  11317. return;
  11318. if ((val & 0xfc000000) == 0x0c000000) {
  11319. if (tg3_nvram_read(tp, offset + 4, &val))
  11320. return;
  11321. if (val == 0)
  11322. newver = true;
  11323. }
  11324. dst_off = strlen(tp->fw_ver);
  11325. if (newver) {
  11326. if (TG3_VER_SIZE - dst_off < 16 ||
  11327. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11328. return;
  11329. offset = offset + ver_offset - start;
  11330. for (i = 0; i < 16; i += 4) {
  11331. __be32 v;
  11332. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11333. return;
  11334. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11335. }
  11336. } else {
  11337. u32 major, minor;
  11338. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11339. return;
  11340. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11341. TG3_NVM_BCVER_MAJSFT;
  11342. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11343. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11344. "v%d.%02d", major, minor);
  11345. }
  11346. }
  11347. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11348. {
  11349. u32 val, major, minor;
  11350. /* Use native endian representation */
  11351. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11352. return;
  11353. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11354. TG3_NVM_HWSB_CFG1_MAJSFT;
  11355. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11356. TG3_NVM_HWSB_CFG1_MINSFT;
  11357. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11358. }
  11359. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11360. {
  11361. u32 offset, major, minor, build;
  11362. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11363. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11364. return;
  11365. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11366. case TG3_EEPROM_SB_REVISION_0:
  11367. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11368. break;
  11369. case TG3_EEPROM_SB_REVISION_2:
  11370. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11371. break;
  11372. case TG3_EEPROM_SB_REVISION_3:
  11373. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11374. break;
  11375. case TG3_EEPROM_SB_REVISION_4:
  11376. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11377. break;
  11378. case TG3_EEPROM_SB_REVISION_5:
  11379. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11380. break;
  11381. case TG3_EEPROM_SB_REVISION_6:
  11382. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11383. break;
  11384. default:
  11385. return;
  11386. }
  11387. if (tg3_nvram_read(tp, offset, &val))
  11388. return;
  11389. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11390. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11391. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11392. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11393. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11394. if (minor > 99 || build > 26)
  11395. return;
  11396. offset = strlen(tp->fw_ver);
  11397. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11398. " v%d.%02d", major, minor);
  11399. if (build > 0) {
  11400. offset = strlen(tp->fw_ver);
  11401. if (offset < TG3_VER_SIZE - 1)
  11402. tp->fw_ver[offset] = 'a' + build - 1;
  11403. }
  11404. }
  11405. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11406. {
  11407. u32 val, offset, start;
  11408. int i, vlen;
  11409. for (offset = TG3_NVM_DIR_START;
  11410. offset < TG3_NVM_DIR_END;
  11411. offset += TG3_NVM_DIRENT_SIZE) {
  11412. if (tg3_nvram_read(tp, offset, &val))
  11413. return;
  11414. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11415. break;
  11416. }
  11417. if (offset == TG3_NVM_DIR_END)
  11418. return;
  11419. if (!tg3_flag(tp, 5705_PLUS))
  11420. start = 0x08000000;
  11421. else if (tg3_nvram_read(tp, offset - 4, &start))
  11422. return;
  11423. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11424. !tg3_fw_img_is_valid(tp, offset) ||
  11425. tg3_nvram_read(tp, offset + 8, &val))
  11426. return;
  11427. offset += val - start;
  11428. vlen = strlen(tp->fw_ver);
  11429. tp->fw_ver[vlen++] = ',';
  11430. tp->fw_ver[vlen++] = ' ';
  11431. for (i = 0; i < 4; i++) {
  11432. __be32 v;
  11433. if (tg3_nvram_read_be32(tp, offset, &v))
  11434. return;
  11435. offset += sizeof(v);
  11436. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11437. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11438. break;
  11439. }
  11440. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11441. vlen += sizeof(v);
  11442. }
  11443. }
  11444. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11445. {
  11446. int vlen;
  11447. u32 apedata;
  11448. char *fwtype;
  11449. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11450. return;
  11451. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11452. if (apedata != APE_SEG_SIG_MAGIC)
  11453. return;
  11454. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11455. if (!(apedata & APE_FW_STATUS_READY))
  11456. return;
  11457. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11458. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11459. tg3_flag_set(tp, APE_HAS_NCSI);
  11460. fwtype = "NCSI";
  11461. } else {
  11462. fwtype = "DASH";
  11463. }
  11464. vlen = strlen(tp->fw_ver);
  11465. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11466. fwtype,
  11467. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11468. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11469. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11470. (apedata & APE_FW_VERSION_BLDMSK));
  11471. }
  11472. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11473. {
  11474. u32 val;
  11475. bool vpd_vers = false;
  11476. if (tp->fw_ver[0] != 0)
  11477. vpd_vers = true;
  11478. if (tg3_flag(tp, NO_NVRAM)) {
  11479. strcat(tp->fw_ver, "sb");
  11480. return;
  11481. }
  11482. if (tg3_nvram_read(tp, 0, &val))
  11483. return;
  11484. if (val == TG3_EEPROM_MAGIC)
  11485. tg3_read_bc_ver(tp);
  11486. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11487. tg3_read_sb_ver(tp, val);
  11488. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11489. tg3_read_hwsb_ver(tp);
  11490. else
  11491. return;
  11492. if (vpd_vers)
  11493. goto done;
  11494. if (tg3_flag(tp, ENABLE_APE)) {
  11495. if (tg3_flag(tp, ENABLE_ASF))
  11496. tg3_read_dash_ver(tp);
  11497. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11498. tg3_read_mgmtfw_ver(tp);
  11499. }
  11500. done:
  11501. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11502. }
  11503. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11504. {
  11505. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11506. return TG3_RX_RET_MAX_SIZE_5717;
  11507. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11508. return TG3_RX_RET_MAX_SIZE_5700;
  11509. else
  11510. return TG3_RX_RET_MAX_SIZE_5705;
  11511. }
  11512. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11513. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11514. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11515. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11516. { },
  11517. };
  11518. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11519. {
  11520. struct pci_dev *peer;
  11521. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11522. for (func = 0; func < 8; func++) {
  11523. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11524. if (peer && peer != tp->pdev)
  11525. break;
  11526. pci_dev_put(peer);
  11527. }
  11528. /* 5704 can be configured in single-port mode, set peer to
  11529. * tp->pdev in that case.
  11530. */
  11531. if (!peer) {
  11532. peer = tp->pdev;
  11533. return peer;
  11534. }
  11535. /*
  11536. * We don't need to keep the refcount elevated; there's no way
  11537. * to remove one half of this device without removing the other
  11538. */
  11539. pci_dev_put(peer);
  11540. return peer;
  11541. }
  11542. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11543. {
  11544. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11546. u32 reg;
  11547. /* All devices that use the alternate
  11548. * ASIC REV location have a CPMU.
  11549. */
  11550. tg3_flag_set(tp, CPMU_PRESENT);
  11551. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11552. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11553. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11554. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11555. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11556. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11557. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11558. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11559. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11560. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11561. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11562. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11564. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11565. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11566. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11567. else
  11568. reg = TG3PCI_PRODID_ASICREV;
  11569. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11570. }
  11571. /* Wrong chip ID in 5752 A0. This code can be removed later
  11572. * as A0 is not in production.
  11573. */
  11574. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11575. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11579. tg3_flag_set(tp, 5717_PLUS);
  11580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11582. tg3_flag_set(tp, 57765_CLASS);
  11583. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11584. tg3_flag_set(tp, 57765_PLUS);
  11585. /* Intentionally exclude ASIC_REV_5906 */
  11586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11588. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11592. tg3_flag(tp, 57765_PLUS))
  11593. tg3_flag_set(tp, 5755_PLUS);
  11594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11596. tg3_flag_set(tp, 5780_CLASS);
  11597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11600. tg3_flag(tp, 5755_PLUS) ||
  11601. tg3_flag(tp, 5780_CLASS))
  11602. tg3_flag_set(tp, 5750_PLUS);
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11604. tg3_flag(tp, 5750_PLUS))
  11605. tg3_flag_set(tp, 5705_PLUS);
  11606. }
  11607. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11608. {
  11609. u32 misc_ctrl_reg;
  11610. u32 pci_state_reg, grc_misc_cfg;
  11611. u32 val;
  11612. u16 pci_cmd;
  11613. int err;
  11614. /* Force memory write invalidate off. If we leave it on,
  11615. * then on 5700_BX chips we have to enable a workaround.
  11616. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11617. * to match the cacheline size. The Broadcom driver have this
  11618. * workaround but turns MWI off all the times so never uses
  11619. * it. This seems to suggest that the workaround is insufficient.
  11620. */
  11621. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11622. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11623. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11624. /* Important! -- Make sure register accesses are byteswapped
  11625. * correctly. Also, for those chips that require it, make
  11626. * sure that indirect register accesses are enabled before
  11627. * the first operation.
  11628. */
  11629. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11630. &misc_ctrl_reg);
  11631. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11632. MISC_HOST_CTRL_CHIPREV);
  11633. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11634. tp->misc_host_ctrl);
  11635. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11636. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11637. * we need to disable memory and use config. cycles
  11638. * only to access all registers. The 5702/03 chips
  11639. * can mistakenly decode the special cycles from the
  11640. * ICH chipsets as memory write cycles, causing corruption
  11641. * of register and memory space. Only certain ICH bridges
  11642. * will drive special cycles with non-zero data during the
  11643. * address phase which can fall within the 5703's address
  11644. * range. This is not an ICH bug as the PCI spec allows
  11645. * non-zero address during special cycles. However, only
  11646. * these ICH bridges are known to drive non-zero addresses
  11647. * during special cycles.
  11648. *
  11649. * Since special cycles do not cross PCI bridges, we only
  11650. * enable this workaround if the 5703 is on the secondary
  11651. * bus of these ICH bridges.
  11652. */
  11653. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11654. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11655. static struct tg3_dev_id {
  11656. u32 vendor;
  11657. u32 device;
  11658. u32 rev;
  11659. } ich_chipsets[] = {
  11660. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11661. PCI_ANY_ID },
  11662. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11663. PCI_ANY_ID },
  11664. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11665. 0xa },
  11666. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11667. PCI_ANY_ID },
  11668. { },
  11669. };
  11670. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11671. struct pci_dev *bridge = NULL;
  11672. while (pci_id->vendor != 0) {
  11673. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11674. bridge);
  11675. if (!bridge) {
  11676. pci_id++;
  11677. continue;
  11678. }
  11679. if (pci_id->rev != PCI_ANY_ID) {
  11680. if (bridge->revision > pci_id->rev)
  11681. continue;
  11682. }
  11683. if (bridge->subordinate &&
  11684. (bridge->subordinate->number ==
  11685. tp->pdev->bus->number)) {
  11686. tg3_flag_set(tp, ICH_WORKAROUND);
  11687. pci_dev_put(bridge);
  11688. break;
  11689. }
  11690. }
  11691. }
  11692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11693. static struct tg3_dev_id {
  11694. u32 vendor;
  11695. u32 device;
  11696. } bridge_chipsets[] = {
  11697. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11698. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11699. { },
  11700. };
  11701. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11702. struct pci_dev *bridge = NULL;
  11703. while (pci_id->vendor != 0) {
  11704. bridge = pci_get_device(pci_id->vendor,
  11705. pci_id->device,
  11706. bridge);
  11707. if (!bridge) {
  11708. pci_id++;
  11709. continue;
  11710. }
  11711. if (bridge->subordinate &&
  11712. (bridge->subordinate->number <=
  11713. tp->pdev->bus->number) &&
  11714. (bridge->subordinate->subordinate >=
  11715. tp->pdev->bus->number)) {
  11716. tg3_flag_set(tp, 5701_DMA_BUG);
  11717. pci_dev_put(bridge);
  11718. break;
  11719. }
  11720. }
  11721. }
  11722. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11723. * DMA addresses > 40-bit. This bridge may have other additional
  11724. * 57xx devices behind it in some 4-port NIC designs for example.
  11725. * Any tg3 device found behind the bridge will also need the 40-bit
  11726. * DMA workaround.
  11727. */
  11728. if (tg3_flag(tp, 5780_CLASS)) {
  11729. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11730. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11731. } else {
  11732. struct pci_dev *bridge = NULL;
  11733. do {
  11734. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11735. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11736. bridge);
  11737. if (bridge && bridge->subordinate &&
  11738. (bridge->subordinate->number <=
  11739. tp->pdev->bus->number) &&
  11740. (bridge->subordinate->subordinate >=
  11741. tp->pdev->bus->number)) {
  11742. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11743. pci_dev_put(bridge);
  11744. break;
  11745. }
  11746. } while (bridge);
  11747. }
  11748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11750. tp->pdev_peer = tg3_find_peer(tp);
  11751. /* Determine TSO capabilities */
  11752. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11753. ; /* Do nothing. HW bug. */
  11754. else if (tg3_flag(tp, 57765_PLUS))
  11755. tg3_flag_set(tp, HW_TSO_3);
  11756. else if (tg3_flag(tp, 5755_PLUS) ||
  11757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11758. tg3_flag_set(tp, HW_TSO_2);
  11759. else if (tg3_flag(tp, 5750_PLUS)) {
  11760. tg3_flag_set(tp, HW_TSO_1);
  11761. tg3_flag_set(tp, TSO_BUG);
  11762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11763. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11764. tg3_flag_clear(tp, TSO_BUG);
  11765. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11766. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11767. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11768. tg3_flag_set(tp, TSO_BUG);
  11769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11770. tp->fw_needed = FIRMWARE_TG3TSO5;
  11771. else
  11772. tp->fw_needed = FIRMWARE_TG3TSO;
  11773. }
  11774. /* Selectively allow TSO based on operating conditions */
  11775. if (tg3_flag(tp, HW_TSO_1) ||
  11776. tg3_flag(tp, HW_TSO_2) ||
  11777. tg3_flag(tp, HW_TSO_3) ||
  11778. tp->fw_needed) {
  11779. /* For firmware TSO, assume ASF is disabled.
  11780. * We'll disable TSO later if we discover ASF
  11781. * is enabled in tg3_get_eeprom_hw_cfg().
  11782. */
  11783. tg3_flag_set(tp, TSO_CAPABLE);
  11784. } else {
  11785. tg3_flag_clear(tp, TSO_CAPABLE);
  11786. tg3_flag_clear(tp, TSO_BUG);
  11787. tp->fw_needed = NULL;
  11788. }
  11789. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11790. tp->fw_needed = FIRMWARE_TG3;
  11791. tp->irq_max = 1;
  11792. if (tg3_flag(tp, 5750_PLUS)) {
  11793. tg3_flag_set(tp, SUPPORT_MSI);
  11794. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11795. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11796. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11797. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11798. tp->pdev_peer == tp->pdev))
  11799. tg3_flag_clear(tp, SUPPORT_MSI);
  11800. if (tg3_flag(tp, 5755_PLUS) ||
  11801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11802. tg3_flag_set(tp, 1SHOT_MSI);
  11803. }
  11804. if (tg3_flag(tp, 57765_PLUS)) {
  11805. tg3_flag_set(tp, SUPPORT_MSIX);
  11806. tp->irq_max = TG3_IRQ_MAX_VECS;
  11807. tg3_rss_init_dflt_indir_tbl(tp);
  11808. }
  11809. }
  11810. if (tg3_flag(tp, 5755_PLUS))
  11811. tg3_flag_set(tp, SHORT_DMA_BUG);
  11812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11813. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  11814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11817. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11818. if (tg3_flag(tp, 57765_PLUS) &&
  11819. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11820. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11821. if (!tg3_flag(tp, 5705_PLUS) ||
  11822. tg3_flag(tp, 5780_CLASS) ||
  11823. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11824. tg3_flag_set(tp, JUMBO_CAPABLE);
  11825. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11826. &pci_state_reg);
  11827. if (pci_is_pcie(tp->pdev)) {
  11828. u16 lnkctl;
  11829. tg3_flag_set(tp, PCI_EXPRESS);
  11830. pci_read_config_word(tp->pdev,
  11831. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11832. &lnkctl);
  11833. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11834. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11835. ASIC_REV_5906) {
  11836. tg3_flag_clear(tp, HW_TSO_2);
  11837. tg3_flag_clear(tp, TSO_CAPABLE);
  11838. }
  11839. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11841. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11842. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11843. tg3_flag_set(tp, CLKREQ_BUG);
  11844. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11845. tg3_flag_set(tp, L1PLLPD_EN);
  11846. }
  11847. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11848. /* BCM5785 devices are effectively PCIe devices, and should
  11849. * follow PCIe codepaths, but do not have a PCIe capabilities
  11850. * section.
  11851. */
  11852. tg3_flag_set(tp, PCI_EXPRESS);
  11853. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11854. tg3_flag(tp, 5780_CLASS)) {
  11855. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11856. if (!tp->pcix_cap) {
  11857. dev_err(&tp->pdev->dev,
  11858. "Cannot find PCI-X capability, aborting\n");
  11859. return -EIO;
  11860. }
  11861. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11862. tg3_flag_set(tp, PCIX_MODE);
  11863. }
  11864. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11865. * reordering to the mailbox registers done by the host
  11866. * controller can cause major troubles. We read back from
  11867. * every mailbox register write to force the writes to be
  11868. * posted to the chip in order.
  11869. */
  11870. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11871. !tg3_flag(tp, PCI_EXPRESS))
  11872. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11873. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11874. &tp->pci_cacheline_sz);
  11875. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11876. &tp->pci_lat_timer);
  11877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11878. tp->pci_lat_timer < 64) {
  11879. tp->pci_lat_timer = 64;
  11880. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11881. tp->pci_lat_timer);
  11882. }
  11883. /* Important! -- It is critical that the PCI-X hw workaround
  11884. * situation is decided before the first MMIO register access.
  11885. */
  11886. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11887. /* 5700 BX chips need to have their TX producer index
  11888. * mailboxes written twice to workaround a bug.
  11889. */
  11890. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11891. /* If we are in PCI-X mode, enable register write workaround.
  11892. *
  11893. * The workaround is to use indirect register accesses
  11894. * for all chip writes not to mailbox registers.
  11895. */
  11896. if (tg3_flag(tp, PCIX_MODE)) {
  11897. u32 pm_reg;
  11898. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11899. /* The chip can have it's power management PCI config
  11900. * space registers clobbered due to this bug.
  11901. * So explicitly force the chip into D0 here.
  11902. */
  11903. pci_read_config_dword(tp->pdev,
  11904. tp->pm_cap + PCI_PM_CTRL,
  11905. &pm_reg);
  11906. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11907. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11908. pci_write_config_dword(tp->pdev,
  11909. tp->pm_cap + PCI_PM_CTRL,
  11910. pm_reg);
  11911. /* Also, force SERR#/PERR# in PCI command. */
  11912. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11913. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11914. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11915. }
  11916. }
  11917. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11918. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11919. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11920. tg3_flag_set(tp, PCI_32BIT);
  11921. /* Chip-specific fixup from Broadcom driver */
  11922. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11923. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11924. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11925. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11926. }
  11927. /* Default fast path register access methods */
  11928. tp->read32 = tg3_read32;
  11929. tp->write32 = tg3_write32;
  11930. tp->read32_mbox = tg3_read32;
  11931. tp->write32_mbox = tg3_write32;
  11932. tp->write32_tx_mbox = tg3_write32;
  11933. tp->write32_rx_mbox = tg3_write32;
  11934. /* Various workaround register access methods */
  11935. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11936. tp->write32 = tg3_write_indirect_reg32;
  11937. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11938. (tg3_flag(tp, PCI_EXPRESS) &&
  11939. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11940. /*
  11941. * Back to back register writes can cause problems on these
  11942. * chips, the workaround is to read back all reg writes
  11943. * except those to mailbox regs.
  11944. *
  11945. * See tg3_write_indirect_reg32().
  11946. */
  11947. tp->write32 = tg3_write_flush_reg32;
  11948. }
  11949. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11950. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11951. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11952. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11953. }
  11954. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11955. tp->read32 = tg3_read_indirect_reg32;
  11956. tp->write32 = tg3_write_indirect_reg32;
  11957. tp->read32_mbox = tg3_read_indirect_mbox;
  11958. tp->write32_mbox = tg3_write_indirect_mbox;
  11959. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11960. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11961. iounmap(tp->regs);
  11962. tp->regs = NULL;
  11963. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11964. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11965. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11966. }
  11967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11968. tp->read32_mbox = tg3_read32_mbox_5906;
  11969. tp->write32_mbox = tg3_write32_mbox_5906;
  11970. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11971. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11972. }
  11973. if (tp->write32 == tg3_write_indirect_reg32 ||
  11974. (tg3_flag(tp, PCIX_MODE) &&
  11975. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11976. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11977. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11978. /* The memory arbiter has to be enabled in order for SRAM accesses
  11979. * to succeed. Normally on powerup the tg3 chip firmware will make
  11980. * sure it is enabled, but other entities such as system netboot
  11981. * code might disable it.
  11982. */
  11983. val = tr32(MEMARB_MODE);
  11984. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11985. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11987. tg3_flag(tp, 5780_CLASS)) {
  11988. if (tg3_flag(tp, PCIX_MODE)) {
  11989. pci_read_config_dword(tp->pdev,
  11990. tp->pcix_cap + PCI_X_STATUS,
  11991. &val);
  11992. tp->pci_fn = val & 0x7;
  11993. }
  11994. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11995. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11996. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11997. NIC_SRAM_CPMUSTAT_SIG) {
  11998. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  11999. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12000. }
  12001. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12002. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12003. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12004. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12005. NIC_SRAM_CPMUSTAT_SIG) {
  12006. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12007. TG3_CPMU_STATUS_FSHFT_5719;
  12008. }
  12009. }
  12010. /* Get eeprom hw config before calling tg3_set_power_state().
  12011. * In particular, the TG3_FLAG_IS_NIC flag must be
  12012. * determined before calling tg3_set_power_state() so that
  12013. * we know whether or not to switch out of Vaux power.
  12014. * When the flag is set, it means that GPIO1 is used for eeprom
  12015. * write protect and also implies that it is a LOM where GPIOs
  12016. * are not used to switch power.
  12017. */
  12018. tg3_get_eeprom_hw_cfg(tp);
  12019. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12020. tg3_flag_clear(tp, TSO_CAPABLE);
  12021. tg3_flag_clear(tp, TSO_BUG);
  12022. tp->fw_needed = NULL;
  12023. }
  12024. if (tg3_flag(tp, ENABLE_APE)) {
  12025. /* Allow reads and writes to the
  12026. * APE register and memory space.
  12027. */
  12028. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12029. PCISTATE_ALLOW_APE_SHMEM_WR |
  12030. PCISTATE_ALLOW_APE_PSPACE_WR;
  12031. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12032. pci_state_reg);
  12033. tg3_ape_lock_init(tp);
  12034. }
  12035. /* Set up tp->grc_local_ctrl before calling
  12036. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12037. * will bring 5700's external PHY out of reset.
  12038. * It is also used as eeprom write protect on LOMs.
  12039. */
  12040. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12042. tg3_flag(tp, EEPROM_WRITE_PROT))
  12043. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12044. GRC_LCLCTRL_GPIO_OUTPUT1);
  12045. /* Unused GPIO3 must be driven as output on 5752 because there
  12046. * are no pull-up resistors on unused GPIO pins.
  12047. */
  12048. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12049. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12051. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12052. tg3_flag(tp, 57765_CLASS))
  12053. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12054. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12055. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12056. /* Turn off the debug UART. */
  12057. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12058. if (tg3_flag(tp, IS_NIC))
  12059. /* Keep VMain power. */
  12060. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12061. GRC_LCLCTRL_GPIO_OUTPUT0;
  12062. }
  12063. /* Switch out of Vaux if it is a NIC */
  12064. tg3_pwrsrc_switch_to_vmain(tp);
  12065. /* Derive initial jumbo mode from MTU assigned in
  12066. * ether_setup() via the alloc_etherdev() call
  12067. */
  12068. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12069. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12070. /* Determine WakeOnLan speed to use. */
  12071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12072. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12073. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12074. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12075. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12076. } else {
  12077. tg3_flag_set(tp, WOL_SPEED_100MB);
  12078. }
  12079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12080. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12081. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12083. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12084. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12085. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12086. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12087. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12088. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12089. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12090. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12091. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12092. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12093. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12094. if (tg3_flag(tp, 5705_PLUS) &&
  12095. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12096. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12097. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12098. !tg3_flag(tp, 57765_PLUS)) {
  12099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12103. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12104. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12105. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12106. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12107. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12108. } else
  12109. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12110. }
  12111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12112. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12113. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12114. if (tp->phy_otp == 0)
  12115. tp->phy_otp = TG3_OTP_DEFAULT;
  12116. }
  12117. if (tg3_flag(tp, CPMU_PRESENT))
  12118. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12119. else
  12120. tp->mi_mode = MAC_MI_MODE_BASE;
  12121. tp->coalesce_mode = 0;
  12122. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12123. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12124. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12125. /* Set these bits to enable statistics workaround. */
  12126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12127. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12128. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12129. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12130. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12131. }
  12132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12134. tg3_flag_set(tp, USE_PHYLIB);
  12135. err = tg3_mdio_init(tp);
  12136. if (err)
  12137. return err;
  12138. /* Initialize data/descriptor byte/word swapping. */
  12139. val = tr32(GRC_MODE);
  12140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12141. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12142. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12143. GRC_MODE_B2HRX_ENABLE |
  12144. GRC_MODE_HTX2B_ENABLE |
  12145. GRC_MODE_HOST_STACKUP);
  12146. else
  12147. val &= GRC_MODE_HOST_STACKUP;
  12148. tw32(GRC_MODE, val | tp->grc_mode);
  12149. tg3_switch_clocks(tp);
  12150. /* Clear this out for sanity. */
  12151. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12152. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12153. &pci_state_reg);
  12154. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12155. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12156. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12157. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12158. chiprevid == CHIPREV_ID_5701_B0 ||
  12159. chiprevid == CHIPREV_ID_5701_B2 ||
  12160. chiprevid == CHIPREV_ID_5701_B5) {
  12161. void __iomem *sram_base;
  12162. /* Write some dummy words into the SRAM status block
  12163. * area, see if it reads back correctly. If the return
  12164. * value is bad, force enable the PCIX workaround.
  12165. */
  12166. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12167. writel(0x00000000, sram_base);
  12168. writel(0x00000000, sram_base + 4);
  12169. writel(0xffffffff, sram_base + 4);
  12170. if (readl(sram_base) != 0x00000000)
  12171. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12172. }
  12173. }
  12174. udelay(50);
  12175. tg3_nvram_init(tp);
  12176. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12177. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12179. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12180. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12181. tg3_flag_set(tp, IS_5788);
  12182. if (!tg3_flag(tp, IS_5788) &&
  12183. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12184. tg3_flag_set(tp, TAGGED_STATUS);
  12185. if (tg3_flag(tp, TAGGED_STATUS)) {
  12186. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12187. HOSTCC_MODE_CLRTICK_TXBD);
  12188. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12189. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12190. tp->misc_host_ctrl);
  12191. }
  12192. /* Preserve the APE MAC_MODE bits */
  12193. if (tg3_flag(tp, ENABLE_APE))
  12194. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12195. else
  12196. tp->mac_mode = 0;
  12197. /* these are limited to 10/100 only */
  12198. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12199. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12200. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12201. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12202. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12203. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12204. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12205. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12206. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12207. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12208. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12209. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12210. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12211. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12212. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12213. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12214. err = tg3_phy_probe(tp);
  12215. if (err) {
  12216. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12217. /* ... but do not return immediately ... */
  12218. tg3_mdio_fini(tp);
  12219. }
  12220. tg3_read_vpd(tp);
  12221. tg3_read_fw_ver(tp);
  12222. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12223. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12224. } else {
  12225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12226. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12227. else
  12228. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12229. }
  12230. /* 5700 {AX,BX} chips have a broken status block link
  12231. * change bit implementation, so we must use the
  12232. * status register in those cases.
  12233. */
  12234. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12235. tg3_flag_set(tp, USE_LINKCHG_REG);
  12236. else
  12237. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12238. /* The led_ctrl is set during tg3_phy_probe, here we might
  12239. * have to force the link status polling mechanism based
  12240. * upon subsystem IDs.
  12241. */
  12242. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12244. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12245. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12246. tg3_flag_set(tp, USE_LINKCHG_REG);
  12247. }
  12248. /* For all SERDES we poll the MAC status register. */
  12249. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12250. tg3_flag_set(tp, POLL_SERDES);
  12251. else
  12252. tg3_flag_clear(tp, POLL_SERDES);
  12253. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12254. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12256. tg3_flag(tp, PCIX_MODE)) {
  12257. tp->rx_offset = NET_SKB_PAD;
  12258. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12259. tp->rx_copy_thresh = ~(u16)0;
  12260. #endif
  12261. }
  12262. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12263. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12264. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12265. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12266. /* Increment the rx prod index on the rx std ring by at most
  12267. * 8 for these chips to workaround hw errata.
  12268. */
  12269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12272. tp->rx_std_max_post = 8;
  12273. if (tg3_flag(tp, ASPM_WORKAROUND))
  12274. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12275. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12276. return err;
  12277. }
  12278. #ifdef CONFIG_SPARC
  12279. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12280. {
  12281. struct net_device *dev = tp->dev;
  12282. struct pci_dev *pdev = tp->pdev;
  12283. struct device_node *dp = pci_device_to_OF_node(pdev);
  12284. const unsigned char *addr;
  12285. int len;
  12286. addr = of_get_property(dp, "local-mac-address", &len);
  12287. if (addr && len == 6) {
  12288. memcpy(dev->dev_addr, addr, 6);
  12289. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12290. return 0;
  12291. }
  12292. return -ENODEV;
  12293. }
  12294. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12295. {
  12296. struct net_device *dev = tp->dev;
  12297. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12298. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12299. return 0;
  12300. }
  12301. #endif
  12302. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12303. {
  12304. struct net_device *dev = tp->dev;
  12305. u32 hi, lo, mac_offset;
  12306. int addr_ok = 0;
  12307. #ifdef CONFIG_SPARC
  12308. if (!tg3_get_macaddr_sparc(tp))
  12309. return 0;
  12310. #endif
  12311. mac_offset = 0x7c;
  12312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12313. tg3_flag(tp, 5780_CLASS)) {
  12314. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12315. mac_offset = 0xcc;
  12316. if (tg3_nvram_lock(tp))
  12317. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12318. else
  12319. tg3_nvram_unlock(tp);
  12320. } else if (tg3_flag(tp, 5717_PLUS)) {
  12321. if (tp->pci_fn & 1)
  12322. mac_offset = 0xcc;
  12323. if (tp->pci_fn > 1)
  12324. mac_offset += 0x18c;
  12325. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12326. mac_offset = 0x10;
  12327. /* First try to get it from MAC address mailbox. */
  12328. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12329. if ((hi >> 16) == 0x484b) {
  12330. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12331. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12332. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12333. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12334. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12335. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12336. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12337. /* Some old bootcode may report a 0 MAC address in SRAM */
  12338. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12339. }
  12340. if (!addr_ok) {
  12341. /* Next, try NVRAM. */
  12342. if (!tg3_flag(tp, NO_NVRAM) &&
  12343. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12344. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12345. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12346. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12347. }
  12348. /* Finally just fetch it out of the MAC control regs. */
  12349. else {
  12350. hi = tr32(MAC_ADDR_0_HIGH);
  12351. lo = tr32(MAC_ADDR_0_LOW);
  12352. dev->dev_addr[5] = lo & 0xff;
  12353. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12354. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12355. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12356. dev->dev_addr[1] = hi & 0xff;
  12357. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12358. }
  12359. }
  12360. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12361. #ifdef CONFIG_SPARC
  12362. if (!tg3_get_default_macaddr_sparc(tp))
  12363. return 0;
  12364. #endif
  12365. return -EINVAL;
  12366. }
  12367. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12368. return 0;
  12369. }
  12370. #define BOUNDARY_SINGLE_CACHELINE 1
  12371. #define BOUNDARY_MULTI_CACHELINE 2
  12372. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12373. {
  12374. int cacheline_size;
  12375. u8 byte;
  12376. int goal;
  12377. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12378. if (byte == 0)
  12379. cacheline_size = 1024;
  12380. else
  12381. cacheline_size = (int) byte * 4;
  12382. /* On 5703 and later chips, the boundary bits have no
  12383. * effect.
  12384. */
  12385. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12386. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12387. !tg3_flag(tp, PCI_EXPRESS))
  12388. goto out;
  12389. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12390. goal = BOUNDARY_MULTI_CACHELINE;
  12391. #else
  12392. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12393. goal = BOUNDARY_SINGLE_CACHELINE;
  12394. #else
  12395. goal = 0;
  12396. #endif
  12397. #endif
  12398. if (tg3_flag(tp, 57765_PLUS)) {
  12399. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12400. goto out;
  12401. }
  12402. if (!goal)
  12403. goto out;
  12404. /* PCI controllers on most RISC systems tend to disconnect
  12405. * when a device tries to burst across a cache-line boundary.
  12406. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12407. *
  12408. * Unfortunately, for PCI-E there are only limited
  12409. * write-side controls for this, and thus for reads
  12410. * we will still get the disconnects. We'll also waste
  12411. * these PCI cycles for both read and write for chips
  12412. * other than 5700 and 5701 which do not implement the
  12413. * boundary bits.
  12414. */
  12415. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12416. switch (cacheline_size) {
  12417. case 16:
  12418. case 32:
  12419. case 64:
  12420. case 128:
  12421. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12422. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12423. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12424. } else {
  12425. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12426. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12427. }
  12428. break;
  12429. case 256:
  12430. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12431. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12432. break;
  12433. default:
  12434. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12435. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12436. break;
  12437. }
  12438. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12439. switch (cacheline_size) {
  12440. case 16:
  12441. case 32:
  12442. case 64:
  12443. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12444. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12445. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12446. break;
  12447. }
  12448. /* fallthrough */
  12449. case 128:
  12450. default:
  12451. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12452. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12453. break;
  12454. }
  12455. } else {
  12456. switch (cacheline_size) {
  12457. case 16:
  12458. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12459. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12460. DMA_RWCTRL_WRITE_BNDRY_16);
  12461. break;
  12462. }
  12463. /* fallthrough */
  12464. case 32:
  12465. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12466. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12467. DMA_RWCTRL_WRITE_BNDRY_32);
  12468. break;
  12469. }
  12470. /* fallthrough */
  12471. case 64:
  12472. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12473. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12474. DMA_RWCTRL_WRITE_BNDRY_64);
  12475. break;
  12476. }
  12477. /* fallthrough */
  12478. case 128:
  12479. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12480. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12481. DMA_RWCTRL_WRITE_BNDRY_128);
  12482. break;
  12483. }
  12484. /* fallthrough */
  12485. case 256:
  12486. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12487. DMA_RWCTRL_WRITE_BNDRY_256);
  12488. break;
  12489. case 512:
  12490. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12491. DMA_RWCTRL_WRITE_BNDRY_512);
  12492. break;
  12493. case 1024:
  12494. default:
  12495. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12496. DMA_RWCTRL_WRITE_BNDRY_1024);
  12497. break;
  12498. }
  12499. }
  12500. out:
  12501. return val;
  12502. }
  12503. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12504. {
  12505. struct tg3_internal_buffer_desc test_desc;
  12506. u32 sram_dma_descs;
  12507. int i, ret;
  12508. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12509. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12510. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12511. tw32(RDMAC_STATUS, 0);
  12512. tw32(WDMAC_STATUS, 0);
  12513. tw32(BUFMGR_MODE, 0);
  12514. tw32(FTQ_RESET, 0);
  12515. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12516. test_desc.addr_lo = buf_dma & 0xffffffff;
  12517. test_desc.nic_mbuf = 0x00002100;
  12518. test_desc.len = size;
  12519. /*
  12520. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12521. * the *second* time the tg3 driver was getting loaded after an
  12522. * initial scan.
  12523. *
  12524. * Broadcom tells me:
  12525. * ...the DMA engine is connected to the GRC block and a DMA
  12526. * reset may affect the GRC block in some unpredictable way...
  12527. * The behavior of resets to individual blocks has not been tested.
  12528. *
  12529. * Broadcom noted the GRC reset will also reset all sub-components.
  12530. */
  12531. if (to_device) {
  12532. test_desc.cqid_sqid = (13 << 8) | 2;
  12533. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12534. udelay(40);
  12535. } else {
  12536. test_desc.cqid_sqid = (16 << 8) | 7;
  12537. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12538. udelay(40);
  12539. }
  12540. test_desc.flags = 0x00000005;
  12541. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12542. u32 val;
  12543. val = *(((u32 *)&test_desc) + i);
  12544. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12545. sram_dma_descs + (i * sizeof(u32)));
  12546. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12547. }
  12548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12549. if (to_device)
  12550. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12551. else
  12552. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12553. ret = -ENODEV;
  12554. for (i = 0; i < 40; i++) {
  12555. u32 val;
  12556. if (to_device)
  12557. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12558. else
  12559. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12560. if ((val & 0xffff) == sram_dma_descs) {
  12561. ret = 0;
  12562. break;
  12563. }
  12564. udelay(100);
  12565. }
  12566. return ret;
  12567. }
  12568. #define TEST_BUFFER_SIZE 0x2000
  12569. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12570. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12571. { },
  12572. };
  12573. static int __devinit tg3_test_dma(struct tg3 *tp)
  12574. {
  12575. dma_addr_t buf_dma;
  12576. u32 *buf, saved_dma_rwctrl;
  12577. int ret = 0;
  12578. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12579. &buf_dma, GFP_KERNEL);
  12580. if (!buf) {
  12581. ret = -ENOMEM;
  12582. goto out_nofree;
  12583. }
  12584. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12585. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12586. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12587. if (tg3_flag(tp, 57765_PLUS))
  12588. goto out;
  12589. if (tg3_flag(tp, PCI_EXPRESS)) {
  12590. /* DMA read watermark not used on PCIE */
  12591. tp->dma_rwctrl |= 0x00180000;
  12592. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12595. tp->dma_rwctrl |= 0x003f0000;
  12596. else
  12597. tp->dma_rwctrl |= 0x003f000f;
  12598. } else {
  12599. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12601. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12602. u32 read_water = 0x7;
  12603. /* If the 5704 is behind the EPB bridge, we can
  12604. * do the less restrictive ONE_DMA workaround for
  12605. * better performance.
  12606. */
  12607. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12608. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12609. tp->dma_rwctrl |= 0x8000;
  12610. else if (ccval == 0x6 || ccval == 0x7)
  12611. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12613. read_water = 4;
  12614. /* Set bit 23 to enable PCIX hw bug fix */
  12615. tp->dma_rwctrl |=
  12616. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12617. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12618. (1 << 23);
  12619. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12620. /* 5780 always in PCIX mode */
  12621. tp->dma_rwctrl |= 0x00144000;
  12622. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12623. /* 5714 always in PCIX mode */
  12624. tp->dma_rwctrl |= 0x00148000;
  12625. } else {
  12626. tp->dma_rwctrl |= 0x001b000f;
  12627. }
  12628. }
  12629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12631. tp->dma_rwctrl &= 0xfffffff0;
  12632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12634. /* Remove this if it causes problems for some boards. */
  12635. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12636. /* On 5700/5701 chips, we need to set this bit.
  12637. * Otherwise the chip will issue cacheline transactions
  12638. * to streamable DMA memory with not all the byte
  12639. * enables turned on. This is an error on several
  12640. * RISC PCI controllers, in particular sparc64.
  12641. *
  12642. * On 5703/5704 chips, this bit has been reassigned
  12643. * a different meaning. In particular, it is used
  12644. * on those chips to enable a PCI-X workaround.
  12645. */
  12646. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12647. }
  12648. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12649. #if 0
  12650. /* Unneeded, already done by tg3_get_invariants. */
  12651. tg3_switch_clocks(tp);
  12652. #endif
  12653. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12654. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12655. goto out;
  12656. /* It is best to perform DMA test with maximum write burst size
  12657. * to expose the 5700/5701 write DMA bug.
  12658. */
  12659. saved_dma_rwctrl = tp->dma_rwctrl;
  12660. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12661. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12662. while (1) {
  12663. u32 *p = buf, i;
  12664. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12665. p[i] = i;
  12666. /* Send the buffer to the chip. */
  12667. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12668. if (ret) {
  12669. dev_err(&tp->pdev->dev,
  12670. "%s: Buffer write failed. err = %d\n",
  12671. __func__, ret);
  12672. break;
  12673. }
  12674. #if 0
  12675. /* validate data reached card RAM correctly. */
  12676. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12677. u32 val;
  12678. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12679. if (le32_to_cpu(val) != p[i]) {
  12680. dev_err(&tp->pdev->dev,
  12681. "%s: Buffer corrupted on device! "
  12682. "(%d != %d)\n", __func__, val, i);
  12683. /* ret = -ENODEV here? */
  12684. }
  12685. p[i] = 0;
  12686. }
  12687. #endif
  12688. /* Now read it back. */
  12689. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12690. if (ret) {
  12691. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12692. "err = %d\n", __func__, ret);
  12693. break;
  12694. }
  12695. /* Verify it. */
  12696. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12697. if (p[i] == i)
  12698. continue;
  12699. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12700. DMA_RWCTRL_WRITE_BNDRY_16) {
  12701. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12702. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12703. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12704. break;
  12705. } else {
  12706. dev_err(&tp->pdev->dev,
  12707. "%s: Buffer corrupted on read back! "
  12708. "(%d != %d)\n", __func__, p[i], i);
  12709. ret = -ENODEV;
  12710. goto out;
  12711. }
  12712. }
  12713. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12714. /* Success. */
  12715. ret = 0;
  12716. break;
  12717. }
  12718. }
  12719. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12720. DMA_RWCTRL_WRITE_BNDRY_16) {
  12721. /* DMA test passed without adjusting DMA boundary,
  12722. * now look for chipsets that are known to expose the
  12723. * DMA bug without failing the test.
  12724. */
  12725. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12726. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12727. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12728. } else {
  12729. /* Safe to use the calculated DMA boundary. */
  12730. tp->dma_rwctrl = saved_dma_rwctrl;
  12731. }
  12732. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12733. }
  12734. out:
  12735. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12736. out_nofree:
  12737. return ret;
  12738. }
  12739. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12740. {
  12741. if (tg3_flag(tp, 57765_PLUS)) {
  12742. tp->bufmgr_config.mbuf_read_dma_low_water =
  12743. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12744. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12745. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12746. tp->bufmgr_config.mbuf_high_water =
  12747. DEFAULT_MB_HIGH_WATER_57765;
  12748. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12749. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12750. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12751. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12752. tp->bufmgr_config.mbuf_high_water_jumbo =
  12753. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12754. } else if (tg3_flag(tp, 5705_PLUS)) {
  12755. tp->bufmgr_config.mbuf_read_dma_low_water =
  12756. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12757. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12758. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12759. tp->bufmgr_config.mbuf_high_water =
  12760. DEFAULT_MB_HIGH_WATER_5705;
  12761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12762. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12763. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12764. tp->bufmgr_config.mbuf_high_water =
  12765. DEFAULT_MB_HIGH_WATER_5906;
  12766. }
  12767. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12768. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12769. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12770. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12771. tp->bufmgr_config.mbuf_high_water_jumbo =
  12772. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12773. } else {
  12774. tp->bufmgr_config.mbuf_read_dma_low_water =
  12775. DEFAULT_MB_RDMA_LOW_WATER;
  12776. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12777. DEFAULT_MB_MACRX_LOW_WATER;
  12778. tp->bufmgr_config.mbuf_high_water =
  12779. DEFAULT_MB_HIGH_WATER;
  12780. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12781. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12782. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12783. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12784. tp->bufmgr_config.mbuf_high_water_jumbo =
  12785. DEFAULT_MB_HIGH_WATER_JUMBO;
  12786. }
  12787. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12788. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12789. }
  12790. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12791. {
  12792. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12793. case TG3_PHY_ID_BCM5400: return "5400";
  12794. case TG3_PHY_ID_BCM5401: return "5401";
  12795. case TG3_PHY_ID_BCM5411: return "5411";
  12796. case TG3_PHY_ID_BCM5701: return "5701";
  12797. case TG3_PHY_ID_BCM5703: return "5703";
  12798. case TG3_PHY_ID_BCM5704: return "5704";
  12799. case TG3_PHY_ID_BCM5705: return "5705";
  12800. case TG3_PHY_ID_BCM5750: return "5750";
  12801. case TG3_PHY_ID_BCM5752: return "5752";
  12802. case TG3_PHY_ID_BCM5714: return "5714";
  12803. case TG3_PHY_ID_BCM5780: return "5780";
  12804. case TG3_PHY_ID_BCM5755: return "5755";
  12805. case TG3_PHY_ID_BCM5787: return "5787";
  12806. case TG3_PHY_ID_BCM5784: return "5784";
  12807. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12808. case TG3_PHY_ID_BCM5906: return "5906";
  12809. case TG3_PHY_ID_BCM5761: return "5761";
  12810. case TG3_PHY_ID_BCM5718C: return "5718C";
  12811. case TG3_PHY_ID_BCM5718S: return "5718S";
  12812. case TG3_PHY_ID_BCM57765: return "57765";
  12813. case TG3_PHY_ID_BCM5719C: return "5719C";
  12814. case TG3_PHY_ID_BCM5720C: return "5720C";
  12815. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12816. case 0: return "serdes";
  12817. default: return "unknown";
  12818. }
  12819. }
  12820. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12821. {
  12822. if (tg3_flag(tp, PCI_EXPRESS)) {
  12823. strcpy(str, "PCI Express");
  12824. return str;
  12825. } else if (tg3_flag(tp, PCIX_MODE)) {
  12826. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12827. strcpy(str, "PCIX:");
  12828. if ((clock_ctrl == 7) ||
  12829. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12830. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12831. strcat(str, "133MHz");
  12832. else if (clock_ctrl == 0)
  12833. strcat(str, "33MHz");
  12834. else if (clock_ctrl == 2)
  12835. strcat(str, "50MHz");
  12836. else if (clock_ctrl == 4)
  12837. strcat(str, "66MHz");
  12838. else if (clock_ctrl == 6)
  12839. strcat(str, "100MHz");
  12840. } else {
  12841. strcpy(str, "PCI:");
  12842. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12843. strcat(str, "66MHz");
  12844. else
  12845. strcat(str, "33MHz");
  12846. }
  12847. if (tg3_flag(tp, PCI_32BIT))
  12848. strcat(str, ":32-bit");
  12849. else
  12850. strcat(str, ":64-bit");
  12851. return str;
  12852. }
  12853. static void __devinit tg3_init_coal(struct tg3 *tp)
  12854. {
  12855. struct ethtool_coalesce *ec = &tp->coal;
  12856. memset(ec, 0, sizeof(*ec));
  12857. ec->cmd = ETHTOOL_GCOALESCE;
  12858. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12859. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12860. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12861. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12862. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12863. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12864. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12865. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12866. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12867. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12868. HOSTCC_MODE_CLRTICK_TXBD)) {
  12869. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12870. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12871. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12872. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12873. }
  12874. if (tg3_flag(tp, 5705_PLUS)) {
  12875. ec->rx_coalesce_usecs_irq = 0;
  12876. ec->tx_coalesce_usecs_irq = 0;
  12877. ec->stats_block_coalesce_usecs = 0;
  12878. }
  12879. }
  12880. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12881. const struct pci_device_id *ent)
  12882. {
  12883. struct net_device *dev;
  12884. struct tg3 *tp;
  12885. int i, err, pm_cap;
  12886. u32 sndmbx, rcvmbx, intmbx;
  12887. char str[40];
  12888. u64 dma_mask, persist_dma_mask;
  12889. netdev_features_t features = 0;
  12890. printk_once(KERN_INFO "%s\n", version);
  12891. err = pci_enable_device(pdev);
  12892. if (err) {
  12893. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12894. return err;
  12895. }
  12896. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12897. if (err) {
  12898. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12899. goto err_out_disable_pdev;
  12900. }
  12901. pci_set_master(pdev);
  12902. /* Find power-management capability. */
  12903. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12904. if (pm_cap == 0) {
  12905. dev_err(&pdev->dev,
  12906. "Cannot find Power Management capability, aborting\n");
  12907. err = -EIO;
  12908. goto err_out_free_res;
  12909. }
  12910. err = pci_set_power_state(pdev, PCI_D0);
  12911. if (err) {
  12912. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12913. goto err_out_free_res;
  12914. }
  12915. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12916. if (!dev) {
  12917. err = -ENOMEM;
  12918. goto err_out_power_down;
  12919. }
  12920. SET_NETDEV_DEV(dev, &pdev->dev);
  12921. tp = netdev_priv(dev);
  12922. tp->pdev = pdev;
  12923. tp->dev = dev;
  12924. tp->pm_cap = pm_cap;
  12925. tp->rx_mode = TG3_DEF_RX_MODE;
  12926. tp->tx_mode = TG3_DEF_TX_MODE;
  12927. if (tg3_debug > 0)
  12928. tp->msg_enable = tg3_debug;
  12929. else
  12930. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12931. /* The word/byte swap controls here control register access byte
  12932. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12933. * setting below.
  12934. */
  12935. tp->misc_host_ctrl =
  12936. MISC_HOST_CTRL_MASK_PCI_INT |
  12937. MISC_HOST_CTRL_WORD_SWAP |
  12938. MISC_HOST_CTRL_INDIR_ACCESS |
  12939. MISC_HOST_CTRL_PCISTATE_RW;
  12940. /* The NONFRM (non-frame) byte/word swap controls take effect
  12941. * on descriptor entries, anything which isn't packet data.
  12942. *
  12943. * The StrongARM chips on the board (one for tx, one for rx)
  12944. * are running in big-endian mode.
  12945. */
  12946. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12947. GRC_MODE_WSWAP_NONFRM_DATA);
  12948. #ifdef __BIG_ENDIAN
  12949. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12950. #endif
  12951. spin_lock_init(&tp->lock);
  12952. spin_lock_init(&tp->indirect_lock);
  12953. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12954. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12955. if (!tp->regs) {
  12956. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12957. err = -ENOMEM;
  12958. goto err_out_free_dev;
  12959. }
  12960. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12961. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12962. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12963. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12964. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12965. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12966. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12967. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12968. tg3_flag_set(tp, ENABLE_APE);
  12969. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12970. if (!tp->aperegs) {
  12971. dev_err(&pdev->dev,
  12972. "Cannot map APE registers, aborting\n");
  12973. err = -ENOMEM;
  12974. goto err_out_iounmap;
  12975. }
  12976. }
  12977. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12978. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12979. dev->ethtool_ops = &tg3_ethtool_ops;
  12980. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12981. dev->netdev_ops = &tg3_netdev_ops;
  12982. dev->irq = pdev->irq;
  12983. err = tg3_get_invariants(tp);
  12984. if (err) {
  12985. dev_err(&pdev->dev,
  12986. "Problem fetching invariants of chip, aborting\n");
  12987. goto err_out_apeunmap;
  12988. }
  12989. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12990. * device behind the EPB cannot support DMA addresses > 40-bit.
  12991. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12992. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12993. * do DMA address check in tg3_start_xmit().
  12994. */
  12995. if (tg3_flag(tp, IS_5788))
  12996. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12997. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12998. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12999. #ifdef CONFIG_HIGHMEM
  13000. dma_mask = DMA_BIT_MASK(64);
  13001. #endif
  13002. } else
  13003. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13004. /* Configure DMA attributes. */
  13005. if (dma_mask > DMA_BIT_MASK(32)) {
  13006. err = pci_set_dma_mask(pdev, dma_mask);
  13007. if (!err) {
  13008. features |= NETIF_F_HIGHDMA;
  13009. err = pci_set_consistent_dma_mask(pdev,
  13010. persist_dma_mask);
  13011. if (err < 0) {
  13012. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13013. "DMA for consistent allocations\n");
  13014. goto err_out_apeunmap;
  13015. }
  13016. }
  13017. }
  13018. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13019. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13020. if (err) {
  13021. dev_err(&pdev->dev,
  13022. "No usable DMA configuration, aborting\n");
  13023. goto err_out_apeunmap;
  13024. }
  13025. }
  13026. tg3_init_bufmgr_config(tp);
  13027. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13028. /* 5700 B0 chips do not support checksumming correctly due
  13029. * to hardware bugs.
  13030. */
  13031. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13032. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13033. if (tg3_flag(tp, 5755_PLUS))
  13034. features |= NETIF_F_IPV6_CSUM;
  13035. }
  13036. /* TSO is on by default on chips that support hardware TSO.
  13037. * Firmware TSO on older chips gives lower performance, so it
  13038. * is off by default, but can be enabled using ethtool.
  13039. */
  13040. if ((tg3_flag(tp, HW_TSO_1) ||
  13041. tg3_flag(tp, HW_TSO_2) ||
  13042. tg3_flag(tp, HW_TSO_3)) &&
  13043. (features & NETIF_F_IP_CSUM))
  13044. features |= NETIF_F_TSO;
  13045. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13046. if (features & NETIF_F_IPV6_CSUM)
  13047. features |= NETIF_F_TSO6;
  13048. if (tg3_flag(tp, HW_TSO_3) ||
  13049. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13050. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13051. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13054. features |= NETIF_F_TSO_ECN;
  13055. }
  13056. dev->features |= features;
  13057. dev->vlan_features |= features;
  13058. /*
  13059. * Add loopback capability only for a subset of devices that support
  13060. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13061. * loopback for the remaining devices.
  13062. */
  13063. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13064. !tg3_flag(tp, CPMU_PRESENT))
  13065. /* Add the loopback capability */
  13066. features |= NETIF_F_LOOPBACK;
  13067. dev->hw_features |= features;
  13068. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13069. !tg3_flag(tp, TSO_CAPABLE) &&
  13070. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13071. tg3_flag_set(tp, MAX_RXPEND_64);
  13072. tp->rx_pending = 63;
  13073. }
  13074. err = tg3_get_device_address(tp);
  13075. if (err) {
  13076. dev_err(&pdev->dev,
  13077. "Could not obtain valid ethernet address, aborting\n");
  13078. goto err_out_apeunmap;
  13079. }
  13080. /*
  13081. * Reset chip in case UNDI or EFI driver did not shutdown
  13082. * DMA self test will enable WDMAC and we'll see (spurious)
  13083. * pending DMA on the PCI bus at that point.
  13084. */
  13085. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13086. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13087. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13088. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13089. }
  13090. err = tg3_test_dma(tp);
  13091. if (err) {
  13092. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13093. goto err_out_apeunmap;
  13094. }
  13095. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13096. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13097. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13098. for (i = 0; i < tp->irq_max; i++) {
  13099. struct tg3_napi *tnapi = &tp->napi[i];
  13100. tnapi->tp = tp;
  13101. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13102. tnapi->int_mbox = intmbx;
  13103. if (i <= 4)
  13104. intmbx += 0x8;
  13105. else
  13106. intmbx += 0x4;
  13107. tnapi->consmbox = rcvmbx;
  13108. tnapi->prodmbox = sndmbx;
  13109. if (i)
  13110. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13111. else
  13112. tnapi->coal_now = HOSTCC_MODE_NOW;
  13113. if (!tg3_flag(tp, SUPPORT_MSIX))
  13114. break;
  13115. /*
  13116. * If we support MSIX, we'll be using RSS. If we're using
  13117. * RSS, the first vector only handles link interrupts and the
  13118. * remaining vectors handle rx and tx interrupts. Reuse the
  13119. * mailbox values for the next iteration. The values we setup
  13120. * above are still useful for the single vectored mode.
  13121. */
  13122. if (!i)
  13123. continue;
  13124. rcvmbx += 0x8;
  13125. if (sndmbx & 0x4)
  13126. sndmbx -= 0x4;
  13127. else
  13128. sndmbx += 0xc;
  13129. }
  13130. tg3_init_coal(tp);
  13131. pci_set_drvdata(pdev, dev);
  13132. if (tg3_flag(tp, 5717_PLUS)) {
  13133. /* Resume a low-power mode */
  13134. tg3_frob_aux_power(tp, false);
  13135. }
  13136. tg3_timer_init(tp);
  13137. err = register_netdev(dev);
  13138. if (err) {
  13139. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13140. goto err_out_apeunmap;
  13141. }
  13142. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13143. tp->board_part_number,
  13144. tp->pci_chip_rev_id,
  13145. tg3_bus_string(tp, str),
  13146. dev->dev_addr);
  13147. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13148. struct phy_device *phydev;
  13149. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13150. netdev_info(dev,
  13151. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13152. phydev->drv->name, dev_name(&phydev->dev));
  13153. } else {
  13154. char *ethtype;
  13155. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13156. ethtype = "10/100Base-TX";
  13157. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13158. ethtype = "1000Base-SX";
  13159. else
  13160. ethtype = "10/100/1000Base-T";
  13161. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13162. "(WireSpeed[%d], EEE[%d])\n",
  13163. tg3_phy_string(tp), ethtype,
  13164. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13165. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13166. }
  13167. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13168. (dev->features & NETIF_F_RXCSUM) != 0,
  13169. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13170. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13171. tg3_flag(tp, ENABLE_ASF) != 0,
  13172. tg3_flag(tp, TSO_CAPABLE) != 0);
  13173. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13174. tp->dma_rwctrl,
  13175. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13176. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13177. pci_save_state(pdev);
  13178. return 0;
  13179. err_out_apeunmap:
  13180. if (tp->aperegs) {
  13181. iounmap(tp->aperegs);
  13182. tp->aperegs = NULL;
  13183. }
  13184. err_out_iounmap:
  13185. if (tp->regs) {
  13186. iounmap(tp->regs);
  13187. tp->regs = NULL;
  13188. }
  13189. err_out_free_dev:
  13190. free_netdev(dev);
  13191. err_out_power_down:
  13192. pci_set_power_state(pdev, PCI_D3hot);
  13193. err_out_free_res:
  13194. pci_release_regions(pdev);
  13195. err_out_disable_pdev:
  13196. pci_disable_device(pdev);
  13197. pci_set_drvdata(pdev, NULL);
  13198. return err;
  13199. }
  13200. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13201. {
  13202. struct net_device *dev = pci_get_drvdata(pdev);
  13203. if (dev) {
  13204. struct tg3 *tp = netdev_priv(dev);
  13205. if (tp->fw)
  13206. release_firmware(tp->fw);
  13207. tg3_reset_task_cancel(tp);
  13208. if (tg3_flag(tp, USE_PHYLIB)) {
  13209. tg3_phy_fini(tp);
  13210. tg3_mdio_fini(tp);
  13211. }
  13212. unregister_netdev(dev);
  13213. if (tp->aperegs) {
  13214. iounmap(tp->aperegs);
  13215. tp->aperegs = NULL;
  13216. }
  13217. if (tp->regs) {
  13218. iounmap(tp->regs);
  13219. tp->regs = NULL;
  13220. }
  13221. free_netdev(dev);
  13222. pci_release_regions(pdev);
  13223. pci_disable_device(pdev);
  13224. pci_set_drvdata(pdev, NULL);
  13225. }
  13226. }
  13227. #ifdef CONFIG_PM_SLEEP
  13228. static int tg3_suspend(struct device *device)
  13229. {
  13230. struct pci_dev *pdev = to_pci_dev(device);
  13231. struct net_device *dev = pci_get_drvdata(pdev);
  13232. struct tg3 *tp = netdev_priv(dev);
  13233. int err;
  13234. if (!netif_running(dev))
  13235. return 0;
  13236. tg3_reset_task_cancel(tp);
  13237. tg3_phy_stop(tp);
  13238. tg3_netif_stop(tp);
  13239. tg3_timer_stop(tp);
  13240. tg3_full_lock(tp, 1);
  13241. tg3_disable_ints(tp);
  13242. tg3_full_unlock(tp);
  13243. netif_device_detach(dev);
  13244. tg3_full_lock(tp, 0);
  13245. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13246. tg3_flag_clear(tp, INIT_COMPLETE);
  13247. tg3_full_unlock(tp);
  13248. err = tg3_power_down_prepare(tp);
  13249. if (err) {
  13250. int err2;
  13251. tg3_full_lock(tp, 0);
  13252. tg3_flag_set(tp, INIT_COMPLETE);
  13253. err2 = tg3_restart_hw(tp, 1);
  13254. if (err2)
  13255. goto out;
  13256. tg3_timer_start(tp);
  13257. netif_device_attach(dev);
  13258. tg3_netif_start(tp);
  13259. out:
  13260. tg3_full_unlock(tp);
  13261. if (!err2)
  13262. tg3_phy_start(tp);
  13263. }
  13264. return err;
  13265. }
  13266. static int tg3_resume(struct device *device)
  13267. {
  13268. struct pci_dev *pdev = to_pci_dev(device);
  13269. struct net_device *dev = pci_get_drvdata(pdev);
  13270. struct tg3 *tp = netdev_priv(dev);
  13271. int err;
  13272. if (!netif_running(dev))
  13273. return 0;
  13274. netif_device_attach(dev);
  13275. tg3_full_lock(tp, 0);
  13276. tg3_flag_set(tp, INIT_COMPLETE);
  13277. err = tg3_restart_hw(tp, 1);
  13278. if (err)
  13279. goto out;
  13280. tg3_timer_start(tp);
  13281. tg3_netif_start(tp);
  13282. out:
  13283. tg3_full_unlock(tp);
  13284. if (!err)
  13285. tg3_phy_start(tp);
  13286. return err;
  13287. }
  13288. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13289. #define TG3_PM_OPS (&tg3_pm_ops)
  13290. #else
  13291. #define TG3_PM_OPS NULL
  13292. #endif /* CONFIG_PM_SLEEP */
  13293. /**
  13294. * tg3_io_error_detected - called when PCI error is detected
  13295. * @pdev: Pointer to PCI device
  13296. * @state: The current pci connection state
  13297. *
  13298. * This function is called after a PCI bus error affecting
  13299. * this device has been detected.
  13300. */
  13301. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13302. pci_channel_state_t state)
  13303. {
  13304. struct net_device *netdev = pci_get_drvdata(pdev);
  13305. struct tg3 *tp = netdev_priv(netdev);
  13306. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13307. netdev_info(netdev, "PCI I/O error detected\n");
  13308. rtnl_lock();
  13309. if (!netif_running(netdev))
  13310. goto done;
  13311. tg3_phy_stop(tp);
  13312. tg3_netif_stop(tp);
  13313. tg3_timer_stop(tp);
  13314. /* Want to make sure that the reset task doesn't run */
  13315. tg3_reset_task_cancel(tp);
  13316. netif_device_detach(netdev);
  13317. /* Clean up software state, even if MMIO is blocked */
  13318. tg3_full_lock(tp, 0);
  13319. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13320. tg3_full_unlock(tp);
  13321. done:
  13322. if (state == pci_channel_io_perm_failure)
  13323. err = PCI_ERS_RESULT_DISCONNECT;
  13324. else
  13325. pci_disable_device(pdev);
  13326. rtnl_unlock();
  13327. return err;
  13328. }
  13329. /**
  13330. * tg3_io_slot_reset - called after the pci bus has been reset.
  13331. * @pdev: Pointer to PCI device
  13332. *
  13333. * Restart the card from scratch, as if from a cold-boot.
  13334. * At this point, the card has exprienced a hard reset,
  13335. * followed by fixups by BIOS, and has its config space
  13336. * set up identically to what it was at cold boot.
  13337. */
  13338. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13339. {
  13340. struct net_device *netdev = pci_get_drvdata(pdev);
  13341. struct tg3 *tp = netdev_priv(netdev);
  13342. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13343. int err;
  13344. rtnl_lock();
  13345. if (pci_enable_device(pdev)) {
  13346. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13347. goto done;
  13348. }
  13349. pci_set_master(pdev);
  13350. pci_restore_state(pdev);
  13351. pci_save_state(pdev);
  13352. if (!netif_running(netdev)) {
  13353. rc = PCI_ERS_RESULT_RECOVERED;
  13354. goto done;
  13355. }
  13356. err = tg3_power_up(tp);
  13357. if (err)
  13358. goto done;
  13359. rc = PCI_ERS_RESULT_RECOVERED;
  13360. done:
  13361. rtnl_unlock();
  13362. return rc;
  13363. }
  13364. /**
  13365. * tg3_io_resume - called when traffic can start flowing again.
  13366. * @pdev: Pointer to PCI device
  13367. *
  13368. * This callback is called when the error recovery driver tells
  13369. * us that its OK to resume normal operation.
  13370. */
  13371. static void tg3_io_resume(struct pci_dev *pdev)
  13372. {
  13373. struct net_device *netdev = pci_get_drvdata(pdev);
  13374. struct tg3 *tp = netdev_priv(netdev);
  13375. int err;
  13376. rtnl_lock();
  13377. if (!netif_running(netdev))
  13378. goto done;
  13379. tg3_full_lock(tp, 0);
  13380. tg3_flag_set(tp, INIT_COMPLETE);
  13381. err = tg3_restart_hw(tp, 1);
  13382. tg3_full_unlock(tp);
  13383. if (err) {
  13384. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13385. goto done;
  13386. }
  13387. netif_device_attach(netdev);
  13388. tg3_timer_start(tp);
  13389. tg3_netif_start(tp);
  13390. tg3_phy_start(tp);
  13391. done:
  13392. rtnl_unlock();
  13393. }
  13394. static struct pci_error_handlers tg3_err_handler = {
  13395. .error_detected = tg3_io_error_detected,
  13396. .slot_reset = tg3_io_slot_reset,
  13397. .resume = tg3_io_resume
  13398. };
  13399. static struct pci_driver tg3_driver = {
  13400. .name = DRV_MODULE_NAME,
  13401. .id_table = tg3_pci_tbl,
  13402. .probe = tg3_init_one,
  13403. .remove = __devexit_p(tg3_remove_one),
  13404. .err_handler = &tg3_err_handler,
  13405. .driver.pm = TG3_PM_OPS,
  13406. };
  13407. static int __init tg3_init(void)
  13408. {
  13409. return pci_register_driver(&tg3_driver);
  13410. }
  13411. static void __exit tg3_cleanup(void)
  13412. {
  13413. pci_unregister_driver(&tg3_driver);
  13414. }
  13415. module_init(tg3_init);
  13416. module_exit(tg3_cleanup);