xilinx_spi.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * xilinx_spi.c
  3. *
  4. * Xilinx SPI controller driver (master mode only)
  5. *
  6. * Author: MontaVista Software, Inc.
  7. * source@mvista.com
  8. *
  9. * 2002-2007 (c) MontaVista Software, Inc. This file is licensed under the
  10. * terms of the GNU General Public License version 2. This program is licensed
  11. * "as is" without any warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/spi/spi_bitbang.h>
  19. #include <linux/io.h>
  20. #include <syslib/virtex_devices.h>
  21. #define XILINX_SPI_NAME "xspi"
  22. /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
  23. * Product Specification", DS464
  24. */
  25. #define XSPI_CR_OFFSET 0x62 /* 16-bit Control Register */
  26. #define XSPI_CR_ENABLE 0x02
  27. #define XSPI_CR_MASTER_MODE 0x04
  28. #define XSPI_CR_CPOL 0x08
  29. #define XSPI_CR_CPHA 0x10
  30. #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL)
  31. #define XSPI_CR_TXFIFO_RESET 0x20
  32. #define XSPI_CR_RXFIFO_RESET 0x40
  33. #define XSPI_CR_MANUAL_SSELECT 0x80
  34. #define XSPI_CR_TRANS_INHIBIT 0x100
  35. #define XSPI_SR_OFFSET 0x67 /* 8-bit Status Register */
  36. #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
  37. #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
  38. #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
  39. #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
  40. #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
  41. #define XSPI_TXD_OFFSET 0x6b /* 8-bit Data Transmit Register */
  42. #define XSPI_RXD_OFFSET 0x6f /* 8-bit Data Receive Register */
  43. #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
  44. /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
  45. * IPIF registers are 32 bit
  46. */
  47. #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
  48. #define XIPIF_V123B_GINTR_ENABLE 0x80000000
  49. #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
  50. #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
  51. #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
  52. #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
  53. * disabled */
  54. #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
  55. #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
  56. #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
  57. #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
  58. #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
  59. #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
  60. struct xilinx_spi {
  61. /* bitbang has to be first */
  62. struct spi_bitbang bitbang;
  63. struct completion done;
  64. void __iomem *regs; /* virt. address of the control registers */
  65. u32 irq;
  66. u32 speed_hz; /* SCK has a fixed frequency of speed_hz Hz */
  67. u8 *rx_ptr; /* pointer in the Tx buffer */
  68. const u8 *tx_ptr; /* pointer in the Rx buffer */
  69. int remaining_bytes; /* the number of bytes left to transfer */
  70. };
  71. static void xspi_init_hw(void __iomem *regs_base)
  72. {
  73. /* Reset the SPI device */
  74. out_be32(regs_base + XIPIF_V123B_RESETR_OFFSET,
  75. XIPIF_V123B_RESET_MASK);
  76. /* Disable all the interrupts just in case */
  77. out_be32(regs_base + XIPIF_V123B_IIER_OFFSET, 0);
  78. /* Enable the global IPIF interrupt */
  79. out_be32(regs_base + XIPIF_V123B_DGIER_OFFSET,
  80. XIPIF_V123B_GINTR_ENABLE);
  81. /* Deselect the slave on the SPI bus */
  82. out_be32(regs_base + XSPI_SSR_OFFSET, 0xffff);
  83. /* Disable the transmitter, enable Manual Slave Select Assertion,
  84. * put SPI controller into master mode, and enable it */
  85. out_be16(regs_base + XSPI_CR_OFFSET,
  86. XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT
  87. | XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE);
  88. }
  89. static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
  90. {
  91. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  92. if (is_on == BITBANG_CS_INACTIVE) {
  93. /* Deselect the slave on the SPI bus */
  94. out_be32(xspi->regs + XSPI_SSR_OFFSET, 0xffff);
  95. } else if (is_on == BITBANG_CS_ACTIVE) {
  96. /* Set the SPI clock phase and polarity */
  97. u16 cr = in_be16(xspi->regs + XSPI_CR_OFFSET)
  98. & ~XSPI_CR_MODE_MASK;
  99. if (spi->mode & SPI_CPHA)
  100. cr |= XSPI_CR_CPHA;
  101. if (spi->mode & SPI_CPOL)
  102. cr |= XSPI_CR_CPOL;
  103. out_be16(xspi->regs + XSPI_CR_OFFSET, cr);
  104. /* We do not check spi->max_speed_hz here as the SPI clock
  105. * frequency is not software programmable (the IP block design
  106. * parameter)
  107. */
  108. /* Activate the chip select */
  109. out_be32(xspi->regs + XSPI_SSR_OFFSET,
  110. ~(0x0001 << spi->chip_select));
  111. }
  112. }
  113. /* spi_bitbang requires custom setup_transfer() to be defined if there is a
  114. * custom txrx_bufs(). We have nothing to setup here as the SPI IP block
  115. * supports just 8 bits per word, and SPI clock can't be changed in software.
  116. * Check for 8 bits per word. Chip select delay calculations could be
  117. * added here as soon as bitbang_work() can be made aware of the delay value.
  118. */
  119. static int xilinx_spi_setup_transfer(struct spi_device *spi,
  120. struct spi_transfer *t)
  121. {
  122. u8 bits_per_word;
  123. u32 hz;
  124. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  125. bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
  126. hz = (t) ? t->speed_hz : spi->max_speed_hz;
  127. if (bits_per_word != 8) {
  128. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  129. __FUNCTION__, bits_per_word);
  130. return -EINVAL;
  131. }
  132. if (hz && xspi->speed_hz > hz) {
  133. dev_err(&spi->dev, "%s, unsupported clock rate %uHz\n",
  134. __FUNCTION__, hz);
  135. return -EINVAL;
  136. }
  137. return 0;
  138. }
  139. /* the spi->mode bits understood by this driver: */
  140. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  141. static int xilinx_spi_setup(struct spi_device *spi)
  142. {
  143. struct spi_bitbang *bitbang;
  144. struct xilinx_spi *xspi;
  145. int retval;
  146. xspi = spi_master_get_devdata(spi->master);
  147. bitbang = &xspi->bitbang;
  148. if (!spi->bits_per_word)
  149. spi->bits_per_word = 8;
  150. if (spi->mode & ~MODEBITS) {
  151. dev_err(&spi->dev, "%s, unsupported mode bits %x\n",
  152. __FUNCTION__, spi->mode & ~MODEBITS);
  153. return -EINVAL;
  154. }
  155. retval = xilinx_spi_setup_transfer(spi, NULL);
  156. if (retval < 0)
  157. return retval;
  158. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec/bit\n",
  159. __FUNCTION__, spi->mode & MODEBITS, spi->bits_per_word, 0);
  160. return 0;
  161. }
  162. static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
  163. {
  164. u8 sr;
  165. /* Fill the Tx FIFO with as many bytes as possible */
  166. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  167. while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
  168. if (xspi->tx_ptr) {
  169. out_8(xspi->regs + XSPI_TXD_OFFSET, *xspi->tx_ptr++);
  170. } else {
  171. out_8(xspi->regs + XSPI_TXD_OFFSET, 0);
  172. }
  173. xspi->remaining_bytes--;
  174. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  175. }
  176. }
  177. static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  178. {
  179. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  180. u32 ipif_ier;
  181. u16 cr;
  182. /* We get here with transmitter inhibited */
  183. xspi->tx_ptr = t->tx_buf;
  184. xspi->rx_ptr = t->rx_buf;
  185. xspi->remaining_bytes = t->len;
  186. INIT_COMPLETION(xspi->done);
  187. xilinx_spi_fill_tx_fifo(xspi);
  188. /* Enable the transmit empty interrupt, which we use to determine
  189. * progress on the transmission.
  190. */
  191. ipif_ier = in_be32(xspi->regs + XIPIF_V123B_IIER_OFFSET);
  192. out_be32(xspi->regs + XIPIF_V123B_IIER_OFFSET,
  193. ipif_ier | XSPI_INTR_TX_EMPTY);
  194. /* Start the transfer by not inhibiting the transmitter any longer */
  195. cr = in_be16(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_TRANS_INHIBIT;
  196. out_be16(xspi->regs + XSPI_CR_OFFSET, cr);
  197. wait_for_completion(&xspi->done);
  198. /* Disable the transmit empty interrupt */
  199. out_be32(xspi->regs + XIPIF_V123B_IIER_OFFSET, ipif_ier);
  200. return t->len - xspi->remaining_bytes;
  201. }
  202. /* This driver supports single master mode only. Hence Tx FIFO Empty
  203. * is the only interrupt we care about.
  204. * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
  205. * Fault are not to happen.
  206. */
  207. static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
  208. {
  209. struct xilinx_spi *xspi = dev_id;
  210. u32 ipif_isr;
  211. /* Get the IPIF interrupts, and clear them immediately */
  212. ipif_isr = in_be32(xspi->regs + XIPIF_V123B_IISR_OFFSET);
  213. out_be32(xspi->regs + XIPIF_V123B_IISR_OFFSET, ipif_isr);
  214. if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
  215. u16 cr;
  216. u8 sr;
  217. /* A transmit has just completed. Process received data and
  218. * check for more data to transmit. Always inhibit the
  219. * transmitter while the Isr refills the transmit register/FIFO,
  220. * or make sure it is stopped if we're done.
  221. */
  222. cr = in_be16(xspi->regs + XSPI_CR_OFFSET);
  223. out_be16(xspi->regs + XSPI_CR_OFFSET,
  224. cr | XSPI_CR_TRANS_INHIBIT);
  225. /* Read out all the data from the Rx FIFO */
  226. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  227. while ((sr & XSPI_SR_RX_EMPTY_MASK) == 0) {
  228. u8 data;
  229. data = in_8(xspi->regs + XSPI_RXD_OFFSET);
  230. if (xspi->rx_ptr) {
  231. *xspi->rx_ptr++ = data;
  232. }
  233. sr = in_8(xspi->regs + XSPI_SR_OFFSET);
  234. }
  235. /* See if there is more data to send */
  236. if (xspi->remaining_bytes > 0) {
  237. xilinx_spi_fill_tx_fifo(xspi);
  238. /* Start the transfer by not inhibiting the
  239. * transmitter any longer
  240. */
  241. out_be16(xspi->regs + XSPI_CR_OFFSET, cr);
  242. } else {
  243. /* No more data to send.
  244. * Indicate the transfer is completed.
  245. */
  246. complete(&xspi->done);
  247. }
  248. }
  249. return IRQ_HANDLED;
  250. }
  251. static int __init xilinx_spi_probe(struct platform_device *dev)
  252. {
  253. int ret = 0;
  254. struct spi_master *master;
  255. struct xilinx_spi *xspi;
  256. struct xspi_platform_data *pdata;
  257. struct resource *r;
  258. /* Get resources(memory, IRQ) associated with the device */
  259. master = spi_alloc_master(&dev->dev, sizeof(struct xilinx_spi));
  260. if (master == NULL) {
  261. return -ENOMEM;
  262. }
  263. platform_set_drvdata(dev, master);
  264. pdata = dev->dev.platform_data;
  265. if (pdata == NULL) {
  266. ret = -ENODEV;
  267. goto put_master;
  268. }
  269. r = platform_get_resource(dev, IORESOURCE_MEM, 0);
  270. if (r == NULL) {
  271. ret = -ENODEV;
  272. goto put_master;
  273. }
  274. xspi = spi_master_get_devdata(master);
  275. xspi->bitbang.master = spi_master_get(master);
  276. xspi->bitbang.chipselect = xilinx_spi_chipselect;
  277. xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
  278. xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
  279. xspi->bitbang.master->setup = xilinx_spi_setup;
  280. init_completion(&xspi->done);
  281. if (!request_mem_region(r->start,
  282. r->end - r->start + 1, XILINX_SPI_NAME)) {
  283. ret = -ENXIO;
  284. goto put_master;
  285. }
  286. xspi->regs = ioremap(r->start, r->end - r->start + 1);
  287. if (xspi->regs == NULL) {
  288. ret = -ENOMEM;
  289. goto put_master;
  290. }
  291. xspi->irq = platform_get_irq(dev, 0);
  292. if (xspi->irq < 0) {
  293. ret = -ENXIO;
  294. goto unmap_io;
  295. }
  296. master->bus_num = pdata->bus_num;
  297. master->num_chipselect = pdata->num_chipselect;
  298. xspi->speed_hz = pdata->speed_hz;
  299. /* SPI controller initializations */
  300. xspi_init_hw(xspi->regs);
  301. /* Register for SPI Interrupt */
  302. ret = request_irq(xspi->irq, xilinx_spi_irq, 0, XILINX_SPI_NAME, xspi);
  303. if (ret != 0)
  304. goto unmap_io;
  305. ret = spi_bitbang_start(&xspi->bitbang);
  306. if (ret != 0) {
  307. dev_err(&dev->dev, "spi_bitbang_start FAILED\n");
  308. goto free_irq;
  309. }
  310. dev_info(&dev->dev, "at 0x%08X mapped to 0x%08X, irq=%d\n",
  311. r->start, (u32)xspi->regs, xspi->irq);
  312. return ret;
  313. free_irq:
  314. free_irq(xspi->irq, xspi);
  315. unmap_io:
  316. iounmap(xspi->regs);
  317. put_master:
  318. spi_master_put(master);
  319. return ret;
  320. }
  321. static int __devexit xilinx_spi_remove(struct platform_device *dev)
  322. {
  323. struct xilinx_spi *xspi;
  324. struct spi_master *master;
  325. master = platform_get_drvdata(dev);
  326. xspi = spi_master_get_devdata(master);
  327. spi_bitbang_stop(&xspi->bitbang);
  328. free_irq(xspi->irq, xspi);
  329. iounmap(xspi->regs);
  330. platform_set_drvdata(dev, 0);
  331. spi_master_put(xspi->bitbang.master);
  332. return 0;
  333. }
  334. static struct platform_driver xilinx_spi_driver = {
  335. .probe = xilinx_spi_probe,
  336. .remove = __devexit_p(xilinx_spi_remove),
  337. .driver = {
  338. .name = XILINX_SPI_NAME,
  339. .owner = THIS_MODULE,
  340. },
  341. };
  342. static int __init xilinx_spi_init(void)
  343. {
  344. return platform_driver_register(&xilinx_spi_driver);
  345. }
  346. module_init(xilinx_spi_init);
  347. static void __exit xilinx_spi_exit(void)
  348. {
  349. platform_driver_unregister(&xilinx_spi_driver);
  350. }
  351. module_exit(xilinx_spi_exit);
  352. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  353. MODULE_DESCRIPTION("Xilinx SPI driver");
  354. MODULE_LICENSE("GPL");