clock-r8a7778.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * r8a7778 clock framework support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. *
  7. * based on r8a7779
  8. *
  9. * Copyright (C) 2011 Renesas Solutions Corp.
  10. * Copyright (C) 2011 Magnus Damm
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. */
  25. /*
  26. * MD MD MD MD PLLA PLLB EXTAL clki clkz
  27. * 19 18 12 11 (HMz) (MHz) (MHz)
  28. *----------------------------------------------------------------------------
  29. * 1 0 0 0 x21 x21 38.00 800 800
  30. * 1 0 0 1 x24 x24 33.33 800 800
  31. * 1 0 1 0 x28 x28 28.50 800 800
  32. * 1 0 1 1 x32 x32 25.00 800 800
  33. * 1 1 0 1 x24 x21 33.33 800 700
  34. * 1 1 1 0 x28 x21 28.50 800 600
  35. * 1 1 1 1 x32 x24 25.00 800 600
  36. */
  37. #include <linux/io.h>
  38. #include <linux/sh_clk.h>
  39. #include <linux/clkdev.h>
  40. #include <mach/clock.h>
  41. #include <mach/common.h>
  42. #define MSTPCR0 IOMEM(0xffc80030)
  43. #define MSTPCR1 IOMEM(0xffc80034)
  44. #define MSTPCR3 IOMEM(0xffc8003c)
  45. #define MSTPSR1 IOMEM(0xffc80044)
  46. #define MSTPSR4 IOMEM(0xffc80048)
  47. #define MSTPSR6 IOMEM(0xffc8004c)
  48. #define MSTPCR4 IOMEM(0xffc80050)
  49. #define MSTPCR5 IOMEM(0xffc80054)
  50. #define MSTPCR6 IOMEM(0xffc80058)
  51. #define MODEMR 0xFFCC0020
  52. #define MD(nr) BIT(nr)
  53. /* ioremap() through clock mapping mandatory to avoid
  54. * collision with ARM coherent DMA virtual memory range.
  55. */
  56. static struct clk_mapping cpg_mapping = {
  57. .phys = 0xffc80000,
  58. .len = 0x80,
  59. };
  60. static struct clk extal_clk = {
  61. /* .rate will be updated on r8a7778_clock_init() */
  62. .mapping = &cpg_mapping,
  63. };
  64. /*
  65. * clock ratio of these clock will be updated
  66. * on r8a7778_clock_init()
  67. */
  68. SH_FIXED_RATIO_CLK_SET(plla_clk, extal_clk, 1, 1);
  69. SH_FIXED_RATIO_CLK_SET(pllb_clk, extal_clk, 1, 1);
  70. SH_FIXED_RATIO_CLK_SET(i_clk, plla_clk, 1, 1);
  71. SH_FIXED_RATIO_CLK_SET(s_clk, plla_clk, 1, 1);
  72. SH_FIXED_RATIO_CLK_SET(s1_clk, plla_clk, 1, 1);
  73. SH_FIXED_RATIO_CLK_SET(s3_clk, plla_clk, 1, 1);
  74. SH_FIXED_RATIO_CLK_SET(s4_clk, plla_clk, 1, 1);
  75. SH_FIXED_RATIO_CLK_SET(b_clk, plla_clk, 1, 1);
  76. SH_FIXED_RATIO_CLK_SET(out_clk, plla_clk, 1, 1);
  77. SH_FIXED_RATIO_CLK_SET(p_clk, plla_clk, 1, 1);
  78. SH_FIXED_RATIO_CLK_SET(g_clk, plla_clk, 1, 1);
  79. SH_FIXED_RATIO_CLK_SET(z_clk, pllb_clk, 1, 1);
  80. static struct clk *main_clks[] = {
  81. &extal_clk,
  82. &plla_clk,
  83. &pllb_clk,
  84. &i_clk,
  85. &s_clk,
  86. &s1_clk,
  87. &s3_clk,
  88. &s4_clk,
  89. &b_clk,
  90. &out_clk,
  91. &p_clk,
  92. &g_clk,
  93. &z_clk,
  94. };
  95. enum {
  96. MSTP323, MSTP322, MSTP321,
  97. MSTP114,
  98. MSTP026, MSTP025, MSTP024, MSTP023, MSTP022, MSTP021,
  99. MSTP016, MSTP015,
  100. MSTP_NR };
  101. static struct clk mstp_clks[MSTP_NR] = {
  102. [MSTP323] = SH_CLK_MSTP32(&p_clk, MSTPCR3, 23, 0), /* SDHI0 */
  103. [MSTP322] = SH_CLK_MSTP32(&p_clk, MSTPCR3, 22, 0), /* SDHI1 */
  104. [MSTP321] = SH_CLK_MSTP32(&p_clk, MSTPCR3, 21, 0), /* SDHI2 */
  105. [MSTP114] = SH_CLK_MSTP32(&p_clk, MSTPCR1, 14, 0), /* Ether */
  106. [MSTP026] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 26, 0), /* SCIF0 */
  107. [MSTP025] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 25, 0), /* SCIF1 */
  108. [MSTP024] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 24, 0), /* SCIF2 */
  109. [MSTP023] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 23, 0), /* SCIF3 */
  110. [MSTP022] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 22, 0), /* SCIF4 */
  111. [MSTP021] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 21, 0), /* SCIF5 */
  112. [MSTP016] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 16, 0), /* TMU0 */
  113. [MSTP015] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 15, 0), /* TMU1 */
  114. };
  115. static struct clk_lookup lookups[] = {
  116. /* MSTP32 clocks */
  117. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP323]), /* SDHI0 */
  118. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP322]), /* SDHI1 */
  119. CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP321]), /* SDHI2 */
  120. CLKDEV_DEV_ID("sh-eth", &mstp_clks[MSTP114]), /* Ether */
  121. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP026]), /* SCIF0 */
  122. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP025]), /* SCIF1 */
  123. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP024]), /* SCIF2 */
  124. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP023]), /* SCIF3 */
  125. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP022]), /* SCIF4 */
  126. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP021]), /* SCIF6 */
  127. CLKDEV_DEV_ID("sh_tmu.0", &mstp_clks[MSTP016]), /* TMU00 */
  128. CLKDEV_DEV_ID("sh_tmu.1", &mstp_clks[MSTP015]), /* TMU01 */
  129. };
  130. void __init r8a7778_clock_init(void)
  131. {
  132. void __iomem *modemr = ioremap_nocache(MODEMR, PAGE_SIZE);
  133. u32 mode;
  134. int k, ret = 0;
  135. BUG_ON(!modemr);
  136. mode = ioread32(modemr);
  137. iounmap(modemr);
  138. switch (mode & (MD(19) | MD(18) | MD(12) | MD(11))) {
  139. case MD(19):
  140. extal_clk.rate = 38000000;
  141. SH_CLK_SET_RATIO(&plla_clk_ratio, 21, 1);
  142. SH_CLK_SET_RATIO(&pllb_clk_ratio, 21, 1);
  143. break;
  144. case MD(19) | MD(11):
  145. extal_clk.rate = 33333333;
  146. SH_CLK_SET_RATIO(&plla_clk_ratio, 24, 1);
  147. SH_CLK_SET_RATIO(&pllb_clk_ratio, 24, 1);
  148. break;
  149. case MD(19) | MD(12):
  150. extal_clk.rate = 28500000;
  151. SH_CLK_SET_RATIO(&plla_clk_ratio, 28, 1);
  152. SH_CLK_SET_RATIO(&pllb_clk_ratio, 28, 1);
  153. break;
  154. case MD(19) | MD(12) | MD(11):
  155. extal_clk.rate = 25000000;
  156. SH_CLK_SET_RATIO(&plla_clk_ratio, 32, 1);
  157. SH_CLK_SET_RATIO(&pllb_clk_ratio, 32, 1);
  158. break;
  159. case MD(19) | MD(18) | MD(11):
  160. extal_clk.rate = 33333333;
  161. SH_CLK_SET_RATIO(&plla_clk_ratio, 24, 1);
  162. SH_CLK_SET_RATIO(&pllb_clk_ratio, 21, 1);
  163. break;
  164. case MD(19) | MD(18) | MD(12):
  165. extal_clk.rate = 28500000;
  166. SH_CLK_SET_RATIO(&plla_clk_ratio, 28, 1);
  167. SH_CLK_SET_RATIO(&pllb_clk_ratio, 21, 1);
  168. break;
  169. case MD(19) | MD(18) | MD(12) | MD(11):
  170. extal_clk.rate = 25000000;
  171. SH_CLK_SET_RATIO(&plla_clk_ratio, 32, 1);
  172. SH_CLK_SET_RATIO(&pllb_clk_ratio, 24, 1);
  173. break;
  174. default:
  175. BUG();
  176. }
  177. if (mode & MD(1)) {
  178. SH_CLK_SET_RATIO(&i_clk_ratio, 1, 1);
  179. SH_CLK_SET_RATIO(&s_clk_ratio, 1, 3);
  180. SH_CLK_SET_RATIO(&s1_clk_ratio, 1, 6);
  181. SH_CLK_SET_RATIO(&s3_clk_ratio, 1, 4);
  182. SH_CLK_SET_RATIO(&s4_clk_ratio, 1, 8);
  183. SH_CLK_SET_RATIO(&p_clk_ratio, 1, 12);
  184. SH_CLK_SET_RATIO(&g_clk_ratio, 1, 12);
  185. if (mode & MD(2)) {
  186. SH_CLK_SET_RATIO(&b_clk_ratio, 1, 18);
  187. SH_CLK_SET_RATIO(&out_clk_ratio, 1, 18);
  188. } else {
  189. SH_CLK_SET_RATIO(&b_clk_ratio, 1, 12);
  190. SH_CLK_SET_RATIO(&out_clk_ratio, 1, 12);
  191. }
  192. } else {
  193. SH_CLK_SET_RATIO(&i_clk_ratio, 1, 1);
  194. SH_CLK_SET_RATIO(&s_clk_ratio, 1, 4);
  195. SH_CLK_SET_RATIO(&s1_clk_ratio, 1, 8);
  196. SH_CLK_SET_RATIO(&s3_clk_ratio, 1, 4);
  197. SH_CLK_SET_RATIO(&s4_clk_ratio, 1, 8);
  198. SH_CLK_SET_RATIO(&p_clk_ratio, 1, 16);
  199. SH_CLK_SET_RATIO(&g_clk_ratio, 1, 12);
  200. if (mode & MD(2)) {
  201. SH_CLK_SET_RATIO(&b_clk_ratio, 1, 16);
  202. SH_CLK_SET_RATIO(&out_clk_ratio, 1, 16);
  203. } else {
  204. SH_CLK_SET_RATIO(&b_clk_ratio, 1, 12);
  205. SH_CLK_SET_RATIO(&out_clk_ratio, 1, 12);
  206. }
  207. }
  208. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  209. ret = clk_register(main_clks[k]);
  210. if (!ret)
  211. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  212. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  213. if (!ret)
  214. shmobile_clk_init();
  215. else
  216. panic("failed to setup r8a7778 clocks\n");
  217. }