clock34xx.h 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static void omap3_dpll_recalc(struct clk *clk);
  26. static void omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  31. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  43. #define DPLL_LOW_POWER_STOP 0x1
  44. #define DPLL_LOW_POWER_BYPASS 0x5
  45. #define DPLL_LOCKED 0x7
  46. /* PRM CLOCKS */
  47. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  48. static struct clk omap_32k_fck = {
  49. .name = "omap_32k_fck",
  50. .ops = &clkops_null,
  51. .rate = 32768,
  52. .flags = RATE_FIXED | RATE_PROPAGATES,
  53. };
  54. static struct clk secure_32k_fck = {
  55. .name = "secure_32k_fck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .flags = RATE_FIXED | RATE_PROPAGATES,
  59. };
  60. /* Virtual source clocks for osc_sys_ck */
  61. static struct clk virt_12m_ck = {
  62. .name = "virt_12m_ck",
  63. .ops = &clkops_null,
  64. .rate = 12000000,
  65. .flags = RATE_FIXED | RATE_PROPAGATES,
  66. };
  67. static struct clk virt_13m_ck = {
  68. .name = "virt_13m_ck",
  69. .ops = &clkops_null,
  70. .rate = 13000000,
  71. .flags = RATE_FIXED | RATE_PROPAGATES,
  72. };
  73. static struct clk virt_16_8m_ck = {
  74. .name = "virt_16_8m_ck",
  75. .ops = &clkops_null,
  76. .rate = 16800000,
  77. .flags = RATE_FIXED | RATE_PROPAGATES,
  78. };
  79. static struct clk virt_19_2m_ck = {
  80. .name = "virt_19_2m_ck",
  81. .ops = &clkops_null,
  82. .rate = 19200000,
  83. .flags = RATE_FIXED | RATE_PROPAGATES,
  84. };
  85. static struct clk virt_26m_ck = {
  86. .name = "virt_26m_ck",
  87. .ops = &clkops_null,
  88. .rate = 26000000,
  89. .flags = RATE_FIXED | RATE_PROPAGATES,
  90. };
  91. static struct clk virt_38_4m_ck = {
  92. .name = "virt_38_4m_ck",
  93. .ops = &clkops_null,
  94. .rate = 38400000,
  95. .flags = RATE_FIXED | RATE_PROPAGATES,
  96. };
  97. static const struct clksel_rate osc_sys_12m_rates[] = {
  98. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  99. { .div = 0 }
  100. };
  101. static const struct clksel_rate osc_sys_13m_rates[] = {
  102. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  103. { .div = 0 }
  104. };
  105. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  106. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  110. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_26m_rates[] = {
  114. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  118. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel osc_sys_clksel[] = {
  122. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  123. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  124. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  125. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  126. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  127. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  128. { .parent = NULL },
  129. };
  130. /* Oscillator clock */
  131. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  132. static struct clk osc_sys_ck = {
  133. .name = "osc_sys_ck",
  134. .ops = &clkops_null,
  135. .init = &omap2_init_clksel_parent,
  136. .clksel_reg = OMAP3430_PRM_CLKSEL,
  137. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  138. .clksel = osc_sys_clksel,
  139. /* REVISIT: deal with autoextclkmode? */
  140. .flags = RATE_FIXED | RATE_PROPAGATES,
  141. .recalc = &omap2_clksel_recalc,
  142. };
  143. static const struct clksel_rate div2_rates[] = {
  144. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  145. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  146. { .div = 0 }
  147. };
  148. static const struct clksel sys_clksel[] = {
  149. { .parent = &osc_sys_ck, .rates = div2_rates },
  150. { .parent = NULL }
  151. };
  152. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  153. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  154. static struct clk sys_ck = {
  155. .name = "sys_ck",
  156. .ops = &clkops_null,
  157. .parent = &osc_sys_ck,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  160. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  161. .clksel = sys_clksel,
  162. .flags = RATE_PROPAGATES,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk sys_altclk = {
  166. .name = "sys_altclk",
  167. .ops = &clkops_null,
  168. .flags = RATE_PROPAGATES,
  169. };
  170. /* Optional external clock input for some McBSPs */
  171. static struct clk mcbsp_clks = {
  172. .name = "mcbsp_clks",
  173. .ops = &clkops_null,
  174. .flags = RATE_PROPAGATES,
  175. };
  176. /* PRM EXTERNAL CLOCK OUTPUT */
  177. static struct clk sys_clkout1 = {
  178. .name = "sys_clkout1",
  179. .ops = &clkops_omap2_dflt,
  180. .parent = &osc_sys_ck,
  181. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  182. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  183. .recalc = &followparent_recalc,
  184. };
  185. /* DPLLS */
  186. /* CM CLOCKS */
  187. static const struct clksel_rate dpll_bypass_rates[] = {
  188. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  189. { .div = 0 }
  190. };
  191. static const struct clksel_rate dpll_locked_rates[] = {
  192. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  193. { .div = 0 }
  194. };
  195. static const struct clksel_rate div16_dpll_rates[] = {
  196. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  197. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  198. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  199. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  200. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  201. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  202. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  203. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  204. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  205. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  206. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  207. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  208. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  209. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  210. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  211. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  212. { .div = 0 }
  213. };
  214. /* DPLL1 */
  215. /* MPU clock source */
  216. /* Type: DPLL */
  217. static struct dpll_data dpll1_dd = {
  218. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  219. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  220. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  221. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  222. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  223. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  224. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  225. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  226. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  227. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  228. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  229. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  230. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  231. .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
  232. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  233. .max_divider = OMAP3_MAX_DPLL_DIV,
  234. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  235. };
  236. static struct clk dpll1_ck = {
  237. .name = "dpll1_ck",
  238. .ops = &clkops_null,
  239. .parent = &sys_ck,
  240. .dpll_data = &dpll1_dd,
  241. .flags = RATE_PROPAGATES,
  242. .round_rate = &omap2_dpll_round_rate,
  243. .set_rate = &omap3_noncore_dpll_set_rate,
  244. .recalc = &omap3_dpll_recalc,
  245. };
  246. /*
  247. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  248. * DPLL isn't bypassed.
  249. */
  250. static struct clk dpll1_x2_ck = {
  251. .name = "dpll1_x2_ck",
  252. .ops = &clkops_null,
  253. .parent = &dpll1_ck,
  254. .flags = RATE_PROPAGATES,
  255. .recalc = &omap3_clkoutx2_recalc,
  256. };
  257. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  258. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  259. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  260. { .parent = NULL }
  261. };
  262. /*
  263. * Does not exist in the TRM - needed to separate the M2 divider from
  264. * bypass selection in mpu_ck
  265. */
  266. static struct clk dpll1_x2m2_ck = {
  267. .name = "dpll1_x2m2_ck",
  268. .ops = &clkops_null,
  269. .parent = &dpll1_x2_ck,
  270. .init = &omap2_init_clksel_parent,
  271. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  272. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  273. .clksel = div16_dpll1_x2m2_clksel,
  274. .flags = RATE_PROPAGATES,
  275. .recalc = &omap2_clksel_recalc,
  276. };
  277. /* DPLL2 */
  278. /* IVA2 clock source */
  279. /* Type: DPLL */
  280. static struct dpll_data dpll2_dd = {
  281. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  282. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  283. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  284. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  285. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  286. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  287. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  288. (1 << DPLL_LOW_POWER_BYPASS),
  289. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  290. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  291. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  292. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  293. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  294. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  295. .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
  296. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  297. .max_divider = OMAP3_MAX_DPLL_DIV,
  298. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  299. };
  300. static struct clk dpll2_ck = {
  301. .name = "dpll2_ck",
  302. .ops = &clkops_noncore_dpll_ops,
  303. .parent = &sys_ck,
  304. .dpll_data = &dpll2_dd,
  305. .flags = RATE_PROPAGATES,
  306. .round_rate = &omap2_dpll_round_rate,
  307. .set_rate = &omap3_noncore_dpll_set_rate,
  308. .recalc = &omap3_dpll_recalc,
  309. };
  310. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  311. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  312. { .parent = NULL }
  313. };
  314. /*
  315. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  316. * or CLKOUTX2. CLKOUT seems most plausible.
  317. */
  318. static struct clk dpll2_m2_ck = {
  319. .name = "dpll2_m2_ck",
  320. .ops = &clkops_null,
  321. .parent = &dpll2_ck,
  322. .init = &omap2_init_clksel_parent,
  323. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  324. OMAP3430_CM_CLKSEL2_PLL),
  325. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  326. .clksel = div16_dpll2_m2x2_clksel,
  327. .flags = RATE_PROPAGATES,
  328. .recalc = &omap2_clksel_recalc,
  329. };
  330. /*
  331. * DPLL3
  332. * Source clock for all interfaces and for some device fclks
  333. * REVISIT: Also supports fast relock bypass - not included below
  334. */
  335. static struct dpll_data dpll3_dd = {
  336. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  337. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  338. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  339. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  340. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  341. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  342. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  343. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  344. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  345. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  346. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  347. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  348. .max_divider = OMAP3_MAX_DPLL_DIV,
  349. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  350. };
  351. static struct clk dpll3_ck = {
  352. .name = "dpll3_ck",
  353. .ops = &clkops_null,
  354. .parent = &sys_ck,
  355. .dpll_data = &dpll3_dd,
  356. .flags = RATE_PROPAGATES,
  357. .round_rate = &omap2_dpll_round_rate,
  358. .recalc = &omap3_dpll_recalc,
  359. };
  360. /*
  361. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  362. * DPLL isn't bypassed
  363. */
  364. static struct clk dpll3_x2_ck = {
  365. .name = "dpll3_x2_ck",
  366. .ops = &clkops_null,
  367. .parent = &dpll3_ck,
  368. .flags = RATE_PROPAGATES,
  369. .recalc = &omap3_clkoutx2_recalc,
  370. };
  371. static const struct clksel_rate div31_dpll3_rates[] = {
  372. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  373. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  374. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  375. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  376. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  377. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  378. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  379. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  380. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  381. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  382. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  383. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  384. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  385. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  386. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  387. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  388. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  389. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  390. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  391. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  392. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  393. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  394. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  395. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  396. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  397. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  398. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  399. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  400. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  401. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  402. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  403. { .div = 0 },
  404. };
  405. static const struct clksel div31_dpll3m2_clksel[] = {
  406. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  407. { .parent = NULL }
  408. };
  409. /*
  410. * DPLL3 output M2
  411. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  412. * that code is ready, this should remain a 'read-only' clksel clock.
  413. */
  414. static struct clk dpll3_m2_ck = {
  415. .name = "dpll3_m2_ck",
  416. .ops = &clkops_null,
  417. .parent = &dpll3_ck,
  418. .init = &omap2_init_clksel_parent,
  419. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  420. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  421. .clksel = div31_dpll3m2_clksel,
  422. .flags = RATE_PROPAGATES,
  423. .recalc = &omap2_clksel_recalc,
  424. };
  425. static const struct clksel core_ck_clksel[] = {
  426. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  427. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  428. { .parent = NULL }
  429. };
  430. static struct clk core_ck = {
  431. .name = "core_ck",
  432. .ops = &clkops_null,
  433. .init = &omap2_init_clksel_parent,
  434. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  435. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  436. .clksel = core_ck_clksel,
  437. .flags = RATE_PROPAGATES,
  438. .recalc = &omap2_clksel_recalc,
  439. };
  440. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  441. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  442. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  443. { .parent = NULL }
  444. };
  445. static struct clk dpll3_m2x2_ck = {
  446. .name = "dpll3_m2x2_ck",
  447. .ops = &clkops_null,
  448. .init = &omap2_init_clksel_parent,
  449. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  450. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  451. .clksel = dpll3_m2x2_ck_clksel,
  452. .flags = RATE_PROPAGATES,
  453. .recalc = &omap2_clksel_recalc,
  454. };
  455. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  456. static const struct clksel div16_dpll3_clksel[] = {
  457. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  458. { .parent = NULL }
  459. };
  460. /* This virtual clock is the source for dpll3_m3x2_ck */
  461. static struct clk dpll3_m3_ck = {
  462. .name = "dpll3_m3_ck",
  463. .ops = &clkops_null,
  464. .parent = &dpll3_ck,
  465. .init = &omap2_init_clksel_parent,
  466. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  467. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  468. .clksel = div16_dpll3_clksel,
  469. .flags = RATE_PROPAGATES,
  470. .recalc = &omap2_clksel_recalc,
  471. };
  472. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  473. static struct clk dpll3_m3x2_ck = {
  474. .name = "dpll3_m3x2_ck",
  475. .ops = &clkops_omap2_dflt_wait,
  476. .parent = &dpll3_m3_ck,
  477. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  478. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  479. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  480. .recalc = &omap3_clkoutx2_recalc,
  481. };
  482. static const struct clksel emu_core_alwon_ck_clksel[] = {
  483. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  484. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  485. { .parent = NULL }
  486. };
  487. static struct clk emu_core_alwon_ck = {
  488. .name = "emu_core_alwon_ck",
  489. .ops = &clkops_null,
  490. .parent = &dpll3_m3x2_ck,
  491. .init = &omap2_init_clksel_parent,
  492. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  493. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  494. .clksel = emu_core_alwon_ck_clksel,
  495. .flags = RATE_PROPAGATES,
  496. .recalc = &omap2_clksel_recalc,
  497. };
  498. /* DPLL4 */
  499. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  500. /* Type: DPLL */
  501. static struct dpll_data dpll4_dd = {
  502. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  503. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  504. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  505. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  506. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  507. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  508. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  509. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  510. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  511. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  512. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  513. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  514. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  515. .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
  516. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  517. .max_divider = OMAP3_MAX_DPLL_DIV,
  518. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  519. };
  520. static struct clk dpll4_ck = {
  521. .name = "dpll4_ck",
  522. .ops = &clkops_noncore_dpll_ops,
  523. .parent = &sys_ck,
  524. .dpll_data = &dpll4_dd,
  525. .flags = RATE_PROPAGATES,
  526. .round_rate = &omap2_dpll_round_rate,
  527. .set_rate = &omap3_dpll4_set_rate,
  528. .recalc = &omap3_dpll_recalc,
  529. };
  530. /*
  531. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  532. * DPLL isn't bypassed --
  533. * XXX does this serve any downstream clocks?
  534. */
  535. static struct clk dpll4_x2_ck = {
  536. .name = "dpll4_x2_ck",
  537. .ops = &clkops_null,
  538. .parent = &dpll4_ck,
  539. .flags = RATE_PROPAGATES,
  540. .recalc = &omap3_clkoutx2_recalc,
  541. };
  542. static const struct clksel div16_dpll4_clksel[] = {
  543. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  544. { .parent = NULL }
  545. };
  546. /* This virtual clock is the source for dpll4_m2x2_ck */
  547. static struct clk dpll4_m2_ck = {
  548. .name = "dpll4_m2_ck",
  549. .ops = &clkops_null,
  550. .parent = &dpll4_ck,
  551. .init = &omap2_init_clksel_parent,
  552. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  553. .clksel_mask = OMAP3430_DIV_96M_MASK,
  554. .clksel = div16_dpll4_clksel,
  555. .flags = RATE_PROPAGATES,
  556. .recalc = &omap2_clksel_recalc,
  557. };
  558. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  559. static struct clk dpll4_m2x2_ck = {
  560. .name = "dpll4_m2x2_ck",
  561. .ops = &clkops_omap2_dflt_wait,
  562. .parent = &dpll4_m2_ck,
  563. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  564. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  565. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  566. .recalc = &omap3_clkoutx2_recalc,
  567. };
  568. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  569. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  570. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  571. { .parent = NULL }
  572. };
  573. /*
  574. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  575. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  576. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  577. * CM_96K_(F)CLK.
  578. */
  579. static struct clk omap_96m_alwon_fck = {
  580. .name = "omap_96m_alwon_fck",
  581. .ops = &clkops_null,
  582. .parent = &dpll4_m2x2_ck,
  583. .init = &omap2_init_clksel_parent,
  584. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  585. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  586. .clksel = omap_96m_alwon_fck_clksel,
  587. .flags = RATE_PROPAGATES,
  588. .recalc = &omap2_clksel_recalc,
  589. };
  590. static struct clk cm_96m_fck = {
  591. .name = "cm_96m_fck",
  592. .ops = &clkops_null,
  593. .parent = &omap_96m_alwon_fck,
  594. .flags = RATE_PROPAGATES,
  595. .recalc = &followparent_recalc,
  596. };
  597. static const struct clksel_rate omap_96m_dpll_rates[] = {
  598. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  599. { .div = 0 }
  600. };
  601. static const struct clksel_rate omap_96m_sys_rates[] = {
  602. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  603. { .div = 0 }
  604. };
  605. static const struct clksel omap_96m_fck_clksel[] = {
  606. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  607. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  608. { .parent = NULL }
  609. };
  610. static struct clk omap_96m_fck = {
  611. .name = "omap_96m_fck",
  612. .ops = &clkops_null,
  613. .parent = &sys_ck,
  614. .init = &omap2_init_clksel_parent,
  615. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  616. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  617. .clksel = omap_96m_fck_clksel,
  618. .flags = RATE_PROPAGATES,
  619. .recalc = &omap2_clksel_recalc,
  620. };
  621. /* This virtual clock is the source for dpll4_m3x2_ck */
  622. static struct clk dpll4_m3_ck = {
  623. .name = "dpll4_m3_ck",
  624. .ops = &clkops_null,
  625. .parent = &dpll4_ck,
  626. .init = &omap2_init_clksel_parent,
  627. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  628. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  629. .clksel = div16_dpll4_clksel,
  630. .flags = RATE_PROPAGATES,
  631. .recalc = &omap2_clksel_recalc,
  632. };
  633. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  634. static struct clk dpll4_m3x2_ck = {
  635. .name = "dpll4_m3x2_ck",
  636. .ops = &clkops_omap2_dflt_wait,
  637. .parent = &dpll4_m3_ck,
  638. .init = &omap2_init_clksel_parent,
  639. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  640. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  641. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  642. .recalc = &omap3_clkoutx2_recalc,
  643. };
  644. static const struct clksel virt_omap_54m_fck_clksel[] = {
  645. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  646. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  647. { .parent = NULL }
  648. };
  649. static struct clk virt_omap_54m_fck = {
  650. .name = "virt_omap_54m_fck",
  651. .ops = &clkops_null,
  652. .parent = &dpll4_m3x2_ck,
  653. .init = &omap2_init_clksel_parent,
  654. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  655. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  656. .clksel = virt_omap_54m_fck_clksel,
  657. .flags = RATE_PROPAGATES,
  658. .recalc = &omap2_clksel_recalc,
  659. };
  660. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  661. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  662. { .div = 0 }
  663. };
  664. static const struct clksel_rate omap_54m_alt_rates[] = {
  665. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  666. { .div = 0 }
  667. };
  668. static const struct clksel omap_54m_clksel[] = {
  669. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  670. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  671. { .parent = NULL }
  672. };
  673. static struct clk omap_54m_fck = {
  674. .name = "omap_54m_fck",
  675. .ops = &clkops_null,
  676. .init = &omap2_init_clksel_parent,
  677. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  678. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  679. .clksel = omap_54m_clksel,
  680. .flags = RATE_PROPAGATES,
  681. .recalc = &omap2_clksel_recalc,
  682. };
  683. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  684. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  685. { .div = 0 }
  686. };
  687. static const struct clksel_rate omap_48m_alt_rates[] = {
  688. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  689. { .div = 0 }
  690. };
  691. static const struct clksel omap_48m_clksel[] = {
  692. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  693. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  694. { .parent = NULL }
  695. };
  696. static struct clk omap_48m_fck = {
  697. .name = "omap_48m_fck",
  698. .ops = &clkops_null,
  699. .init = &omap2_init_clksel_parent,
  700. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  701. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  702. .clksel = omap_48m_clksel,
  703. .flags = RATE_PROPAGATES,
  704. .recalc = &omap2_clksel_recalc,
  705. };
  706. static struct clk omap_12m_fck = {
  707. .name = "omap_12m_fck",
  708. .ops = &clkops_null,
  709. .parent = &omap_48m_fck,
  710. .fixed_div = 4,
  711. .flags = RATE_PROPAGATES,
  712. .recalc = &omap2_fixed_divisor_recalc,
  713. };
  714. /* This virstual clock is the source for dpll4_m4x2_ck */
  715. static struct clk dpll4_m4_ck = {
  716. .name = "dpll4_m4_ck",
  717. .ops = &clkops_null,
  718. .parent = &dpll4_ck,
  719. .init = &omap2_init_clksel_parent,
  720. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  721. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  722. .clksel = div16_dpll4_clksel,
  723. .flags = RATE_PROPAGATES,
  724. .recalc = &omap2_clksel_recalc,
  725. .set_rate = &omap2_clksel_set_rate,
  726. .round_rate = &omap2_clksel_round_rate,
  727. };
  728. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  729. static struct clk dpll4_m4x2_ck = {
  730. .name = "dpll4_m4x2_ck",
  731. .ops = &clkops_omap2_dflt_wait,
  732. .parent = &dpll4_m4_ck,
  733. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  734. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  735. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  736. .recalc = &omap3_clkoutx2_recalc,
  737. };
  738. /* This virtual clock is the source for dpll4_m5x2_ck */
  739. static struct clk dpll4_m5_ck = {
  740. .name = "dpll4_m5_ck",
  741. .ops = &clkops_null,
  742. .parent = &dpll4_ck,
  743. .init = &omap2_init_clksel_parent,
  744. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  745. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  746. .clksel = div16_dpll4_clksel,
  747. .flags = RATE_PROPAGATES,
  748. .recalc = &omap2_clksel_recalc,
  749. };
  750. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  751. static struct clk dpll4_m5x2_ck = {
  752. .name = "dpll4_m5x2_ck",
  753. .ops = &clkops_omap2_dflt_wait,
  754. .parent = &dpll4_m5_ck,
  755. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  756. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  757. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  758. .recalc = &omap3_clkoutx2_recalc,
  759. };
  760. /* This virtual clock is the source for dpll4_m6x2_ck */
  761. static struct clk dpll4_m6_ck = {
  762. .name = "dpll4_m6_ck",
  763. .ops = &clkops_null,
  764. .parent = &dpll4_ck,
  765. .init = &omap2_init_clksel_parent,
  766. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  767. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  768. .clksel = div16_dpll4_clksel,
  769. .flags = RATE_PROPAGATES,
  770. .recalc = &omap2_clksel_recalc,
  771. };
  772. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  773. static struct clk dpll4_m6x2_ck = {
  774. .name = "dpll4_m6x2_ck",
  775. .ops = &clkops_omap2_dflt_wait,
  776. .parent = &dpll4_m6_ck,
  777. .init = &omap2_init_clksel_parent,
  778. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  779. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  780. .flags = RATE_PROPAGATES | INVERT_ENABLE,
  781. .recalc = &omap3_clkoutx2_recalc,
  782. };
  783. static struct clk emu_per_alwon_ck = {
  784. .name = "emu_per_alwon_ck",
  785. .ops = &clkops_null,
  786. .parent = &dpll4_m6x2_ck,
  787. .flags = RATE_PROPAGATES,
  788. .recalc = &followparent_recalc,
  789. };
  790. /* DPLL5 */
  791. /* Supplies 120MHz clock, USIM source clock */
  792. /* Type: DPLL */
  793. /* 3430ES2 only */
  794. static struct dpll_data dpll5_dd = {
  795. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  796. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  797. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  798. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  799. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  800. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  801. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  802. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  803. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  804. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  805. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  806. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  807. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  808. .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
  809. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  810. .max_divider = OMAP3_MAX_DPLL_DIV,
  811. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  812. };
  813. static struct clk dpll5_ck = {
  814. .name = "dpll5_ck",
  815. .ops = &clkops_noncore_dpll_ops,
  816. .parent = &sys_ck,
  817. .dpll_data = &dpll5_dd,
  818. .flags = RATE_PROPAGATES,
  819. .round_rate = &omap2_dpll_round_rate,
  820. .set_rate = &omap3_noncore_dpll_set_rate,
  821. .recalc = &omap3_dpll_recalc,
  822. };
  823. static const struct clksel div16_dpll5_clksel[] = {
  824. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  825. { .parent = NULL }
  826. };
  827. static struct clk dpll5_m2_ck = {
  828. .name = "dpll5_m2_ck",
  829. .ops = &clkops_null,
  830. .parent = &dpll5_ck,
  831. .init = &omap2_init_clksel_parent,
  832. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  833. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  834. .clksel = div16_dpll5_clksel,
  835. .flags = RATE_PROPAGATES,
  836. .recalc = &omap2_clksel_recalc,
  837. };
  838. static const struct clksel omap_120m_fck_clksel[] = {
  839. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  840. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  841. { .parent = NULL }
  842. };
  843. static struct clk omap_120m_fck = {
  844. .name = "omap_120m_fck",
  845. .ops = &clkops_null,
  846. .parent = &dpll5_m2_ck,
  847. .init = &omap2_init_clksel_parent,
  848. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  849. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  850. .clksel = omap_120m_fck_clksel,
  851. .flags = RATE_PROPAGATES,
  852. .recalc = &omap2_clksel_recalc,
  853. };
  854. /* CM EXTERNAL CLOCK OUTPUTS */
  855. static const struct clksel_rate clkout2_src_core_rates[] = {
  856. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  857. { .div = 0 }
  858. };
  859. static const struct clksel_rate clkout2_src_sys_rates[] = {
  860. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  861. { .div = 0 }
  862. };
  863. static const struct clksel_rate clkout2_src_96m_rates[] = {
  864. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  865. { .div = 0 }
  866. };
  867. static const struct clksel_rate clkout2_src_54m_rates[] = {
  868. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  869. { .div = 0 }
  870. };
  871. static const struct clksel clkout2_src_clksel[] = {
  872. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  873. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  874. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  875. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  876. { .parent = NULL }
  877. };
  878. static struct clk clkout2_src_ck = {
  879. .name = "clkout2_src_ck",
  880. .ops = &clkops_omap2_dflt,
  881. .init = &omap2_init_clksel_parent,
  882. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  883. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  884. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  885. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  886. .clksel = clkout2_src_clksel,
  887. .flags = RATE_PROPAGATES,
  888. .recalc = &omap2_clksel_recalc,
  889. };
  890. static const struct clksel_rate sys_clkout2_rates[] = {
  891. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  892. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  893. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  894. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  895. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  896. { .div = 0 },
  897. };
  898. static const struct clksel sys_clkout2_clksel[] = {
  899. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  900. { .parent = NULL },
  901. };
  902. static struct clk sys_clkout2 = {
  903. .name = "sys_clkout2",
  904. .ops = &clkops_null,
  905. .init = &omap2_init_clksel_parent,
  906. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  907. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  908. .clksel = sys_clkout2_clksel,
  909. .recalc = &omap2_clksel_recalc,
  910. };
  911. /* CM OUTPUT CLOCKS */
  912. static struct clk corex2_fck = {
  913. .name = "corex2_fck",
  914. .ops = &clkops_null,
  915. .parent = &dpll3_m2x2_ck,
  916. .flags = RATE_PROPAGATES,
  917. .recalc = &followparent_recalc,
  918. };
  919. /* DPLL power domain clock controls */
  920. static const struct clksel div2_core_clksel[] = {
  921. { .parent = &core_ck, .rates = div2_rates },
  922. { .parent = NULL }
  923. };
  924. /*
  925. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  926. * may be inconsistent here?
  927. */
  928. static struct clk dpll1_fck = {
  929. .name = "dpll1_fck",
  930. .ops = &clkops_null,
  931. .parent = &core_ck,
  932. .init = &omap2_init_clksel_parent,
  933. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  934. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  935. .clksel = div2_core_clksel,
  936. .flags = RATE_PROPAGATES,
  937. .recalc = &omap2_clksel_recalc,
  938. };
  939. /*
  940. * MPU clksel:
  941. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  942. * derives from the high-frequency bypass clock originating from DPLL3,
  943. * called 'dpll1_fck'
  944. */
  945. static const struct clksel mpu_clksel[] = {
  946. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  947. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  948. { .parent = NULL }
  949. };
  950. static struct clk mpu_ck = {
  951. .name = "mpu_ck",
  952. .ops = &clkops_null,
  953. .parent = &dpll1_x2m2_ck,
  954. .init = &omap2_init_clksel_parent,
  955. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  956. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  957. .clksel = mpu_clksel,
  958. .flags = RATE_PROPAGATES,
  959. .clkdm_name = "mpu_clkdm",
  960. .recalc = &omap2_clksel_recalc,
  961. };
  962. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  963. static const struct clksel_rate arm_fck_rates[] = {
  964. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  965. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  966. { .div = 0 },
  967. };
  968. static const struct clksel arm_fck_clksel[] = {
  969. { .parent = &mpu_ck, .rates = arm_fck_rates },
  970. { .parent = NULL }
  971. };
  972. static struct clk arm_fck = {
  973. .name = "arm_fck",
  974. .ops = &clkops_null,
  975. .parent = &mpu_ck,
  976. .init = &omap2_init_clksel_parent,
  977. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  978. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  979. .clksel = arm_fck_clksel,
  980. .flags = RATE_PROPAGATES,
  981. .recalc = &omap2_clksel_recalc,
  982. };
  983. /* XXX What about neon_clkdm ? */
  984. /*
  985. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  986. * although it is referenced - so this is a guess
  987. */
  988. static struct clk emu_mpu_alwon_ck = {
  989. .name = "emu_mpu_alwon_ck",
  990. .ops = &clkops_null,
  991. .parent = &mpu_ck,
  992. .flags = RATE_PROPAGATES,
  993. .recalc = &followparent_recalc,
  994. };
  995. static struct clk dpll2_fck = {
  996. .name = "dpll2_fck",
  997. .ops = &clkops_null,
  998. .parent = &core_ck,
  999. .init = &omap2_init_clksel_parent,
  1000. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  1001. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  1002. .clksel = div2_core_clksel,
  1003. .flags = RATE_PROPAGATES,
  1004. .recalc = &omap2_clksel_recalc,
  1005. };
  1006. /*
  1007. * IVA2 clksel:
  1008. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  1009. * derives from the high-frequency bypass clock originating from DPLL3,
  1010. * called 'dpll2_fck'
  1011. */
  1012. static const struct clksel iva2_clksel[] = {
  1013. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  1014. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  1015. { .parent = NULL }
  1016. };
  1017. static struct clk iva2_ck = {
  1018. .name = "iva2_ck",
  1019. .ops = &clkops_omap2_dflt_wait,
  1020. .parent = &dpll2_m2_ck,
  1021. .init = &omap2_init_clksel_parent,
  1022. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1023. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1024. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1025. OMAP3430_CM_IDLEST_PLL),
  1026. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1027. .clksel = iva2_clksel,
  1028. .flags = RATE_PROPAGATES,
  1029. .clkdm_name = "iva2_clkdm",
  1030. .recalc = &omap2_clksel_recalc,
  1031. };
  1032. /* Common interface clocks */
  1033. static struct clk l3_ick = {
  1034. .name = "l3_ick",
  1035. .ops = &clkops_null,
  1036. .parent = &core_ck,
  1037. .init = &omap2_init_clksel_parent,
  1038. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1039. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1040. .clksel = div2_core_clksel,
  1041. .flags = RATE_PROPAGATES,
  1042. .clkdm_name = "core_l3_clkdm",
  1043. .recalc = &omap2_clksel_recalc,
  1044. };
  1045. static const struct clksel div2_l3_clksel[] = {
  1046. { .parent = &l3_ick, .rates = div2_rates },
  1047. { .parent = NULL }
  1048. };
  1049. static struct clk l4_ick = {
  1050. .name = "l4_ick",
  1051. .ops = &clkops_null,
  1052. .parent = &l3_ick,
  1053. .init = &omap2_init_clksel_parent,
  1054. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1055. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1056. .clksel = div2_l3_clksel,
  1057. .flags = RATE_PROPAGATES,
  1058. .clkdm_name = "core_l4_clkdm",
  1059. .recalc = &omap2_clksel_recalc,
  1060. };
  1061. static const struct clksel div2_l4_clksel[] = {
  1062. { .parent = &l4_ick, .rates = div2_rates },
  1063. { .parent = NULL }
  1064. };
  1065. static struct clk rm_ick = {
  1066. .name = "rm_ick",
  1067. .ops = &clkops_null,
  1068. .parent = &l4_ick,
  1069. .init = &omap2_init_clksel_parent,
  1070. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1071. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1072. .clksel = div2_l4_clksel,
  1073. .recalc = &omap2_clksel_recalc,
  1074. };
  1075. /* GFX power domain */
  1076. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1077. static const struct clksel gfx_l3_clksel[] = {
  1078. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1079. { .parent = NULL }
  1080. };
  1081. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1082. static struct clk gfx_l3_ck = {
  1083. .name = "gfx_l3_ck",
  1084. .ops = &clkops_omap2_dflt_wait,
  1085. .parent = &l3_ick,
  1086. .init = &omap2_init_clksel_parent,
  1087. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1088. .enable_bit = OMAP_EN_GFX_SHIFT,
  1089. .recalc = &followparent_recalc,
  1090. };
  1091. static struct clk gfx_l3_fck = {
  1092. .name = "gfx_l3_fck",
  1093. .ops = &clkops_null,
  1094. .parent = &gfx_l3_ck,
  1095. .init = &omap2_init_clksel_parent,
  1096. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1097. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1098. .clksel = gfx_l3_clksel,
  1099. .flags = RATE_PROPAGATES,
  1100. .clkdm_name = "gfx_3430es1_clkdm",
  1101. .recalc = &omap2_clksel_recalc,
  1102. };
  1103. static struct clk gfx_l3_ick = {
  1104. .name = "gfx_l3_ick",
  1105. .ops = &clkops_null,
  1106. .parent = &gfx_l3_ck,
  1107. .clkdm_name = "gfx_3430es1_clkdm",
  1108. .recalc = &followparent_recalc,
  1109. };
  1110. static struct clk gfx_cg1_ck = {
  1111. .name = "gfx_cg1_ck",
  1112. .ops = &clkops_omap2_dflt_wait,
  1113. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1114. .init = &omap2_init_clk_clkdm,
  1115. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1116. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1117. .clkdm_name = "gfx_3430es1_clkdm",
  1118. .recalc = &followparent_recalc,
  1119. };
  1120. static struct clk gfx_cg2_ck = {
  1121. .name = "gfx_cg2_ck",
  1122. .ops = &clkops_omap2_dflt_wait,
  1123. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1124. .init = &omap2_init_clk_clkdm,
  1125. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1126. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1127. .clkdm_name = "gfx_3430es1_clkdm",
  1128. .recalc = &followparent_recalc,
  1129. };
  1130. /* SGX power domain - 3430ES2 only */
  1131. static const struct clksel_rate sgx_core_rates[] = {
  1132. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1133. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1134. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1135. { .div = 0 },
  1136. };
  1137. static const struct clksel_rate sgx_96m_rates[] = {
  1138. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1139. { .div = 0 },
  1140. };
  1141. static const struct clksel sgx_clksel[] = {
  1142. { .parent = &core_ck, .rates = sgx_core_rates },
  1143. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1144. { .parent = NULL },
  1145. };
  1146. static struct clk sgx_fck = {
  1147. .name = "sgx_fck",
  1148. .ops = &clkops_omap2_dflt_wait,
  1149. .init = &omap2_init_clksel_parent,
  1150. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1151. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1152. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1153. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1154. .clksel = sgx_clksel,
  1155. .clkdm_name = "sgx_clkdm",
  1156. .recalc = &omap2_clksel_recalc,
  1157. };
  1158. static struct clk sgx_ick = {
  1159. .name = "sgx_ick",
  1160. .ops = &clkops_omap2_dflt_wait,
  1161. .parent = &l3_ick,
  1162. .init = &omap2_init_clk_clkdm,
  1163. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1164. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1165. .clkdm_name = "sgx_clkdm",
  1166. .recalc = &followparent_recalc,
  1167. };
  1168. /* CORE power domain */
  1169. static struct clk d2d_26m_fck = {
  1170. .name = "d2d_26m_fck",
  1171. .ops = &clkops_omap2_dflt_wait,
  1172. .parent = &sys_ck,
  1173. .init = &omap2_init_clk_clkdm,
  1174. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1175. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1176. .clkdm_name = "d2d_clkdm",
  1177. .recalc = &followparent_recalc,
  1178. };
  1179. static const struct clksel omap343x_gpt_clksel[] = {
  1180. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1181. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1182. { .parent = NULL}
  1183. };
  1184. static struct clk gpt10_fck = {
  1185. .name = "gpt10_fck",
  1186. .ops = &clkops_omap2_dflt_wait,
  1187. .parent = &sys_ck,
  1188. .init = &omap2_init_clksel_parent,
  1189. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1190. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1191. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1192. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1193. .clksel = omap343x_gpt_clksel,
  1194. .clkdm_name = "core_l4_clkdm",
  1195. .recalc = &omap2_clksel_recalc,
  1196. };
  1197. static struct clk gpt11_fck = {
  1198. .name = "gpt11_fck",
  1199. .ops = &clkops_omap2_dflt_wait,
  1200. .parent = &sys_ck,
  1201. .init = &omap2_init_clksel_parent,
  1202. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1203. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1204. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1205. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1206. .clksel = omap343x_gpt_clksel,
  1207. .clkdm_name = "core_l4_clkdm",
  1208. .recalc = &omap2_clksel_recalc,
  1209. };
  1210. static struct clk cpefuse_fck = {
  1211. .name = "cpefuse_fck",
  1212. .ops = &clkops_omap2_dflt,
  1213. .parent = &sys_ck,
  1214. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1215. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. static struct clk ts_fck = {
  1219. .name = "ts_fck",
  1220. .ops = &clkops_omap2_dflt,
  1221. .parent = &omap_32k_fck,
  1222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1223. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1224. .recalc = &followparent_recalc,
  1225. };
  1226. static struct clk usbtll_fck = {
  1227. .name = "usbtll_fck",
  1228. .ops = &clkops_omap2_dflt,
  1229. .parent = &omap_120m_fck,
  1230. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1231. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. /* CORE 96M FCLK-derived clocks */
  1235. static struct clk core_96m_fck = {
  1236. .name = "core_96m_fck",
  1237. .ops = &clkops_null,
  1238. .parent = &omap_96m_fck,
  1239. .flags = RATE_PROPAGATES,
  1240. .clkdm_name = "core_l4_clkdm",
  1241. .recalc = &followparent_recalc,
  1242. };
  1243. static struct clk mmchs3_fck = {
  1244. .name = "mmchs_fck",
  1245. .ops = &clkops_omap2_dflt_wait,
  1246. .id = 2,
  1247. .parent = &core_96m_fck,
  1248. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1249. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1250. .clkdm_name = "core_l4_clkdm",
  1251. .recalc = &followparent_recalc,
  1252. };
  1253. static struct clk mmchs2_fck = {
  1254. .name = "mmchs_fck",
  1255. .ops = &clkops_omap2_dflt_wait,
  1256. .id = 1,
  1257. .parent = &core_96m_fck,
  1258. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1259. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1260. .clkdm_name = "core_l4_clkdm",
  1261. .recalc = &followparent_recalc,
  1262. };
  1263. static struct clk mspro_fck = {
  1264. .name = "mspro_fck",
  1265. .ops = &clkops_omap2_dflt_wait,
  1266. .parent = &core_96m_fck,
  1267. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1268. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1269. .clkdm_name = "core_l4_clkdm",
  1270. .recalc = &followparent_recalc,
  1271. };
  1272. static struct clk mmchs1_fck = {
  1273. .name = "mmchs_fck",
  1274. .ops = &clkops_omap2_dflt_wait,
  1275. .parent = &core_96m_fck,
  1276. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1277. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1278. .clkdm_name = "core_l4_clkdm",
  1279. .recalc = &followparent_recalc,
  1280. };
  1281. static struct clk i2c3_fck = {
  1282. .name = "i2c_fck",
  1283. .ops = &clkops_omap2_dflt_wait,
  1284. .id = 3,
  1285. .parent = &core_96m_fck,
  1286. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1287. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1288. .clkdm_name = "core_l4_clkdm",
  1289. .recalc = &followparent_recalc,
  1290. };
  1291. static struct clk i2c2_fck = {
  1292. .name = "i2c_fck",
  1293. .ops = &clkops_omap2_dflt_wait,
  1294. .id = 2,
  1295. .parent = &core_96m_fck,
  1296. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1297. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1298. .clkdm_name = "core_l4_clkdm",
  1299. .recalc = &followparent_recalc,
  1300. };
  1301. static struct clk i2c1_fck = {
  1302. .name = "i2c_fck",
  1303. .ops = &clkops_omap2_dflt_wait,
  1304. .id = 1,
  1305. .parent = &core_96m_fck,
  1306. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1307. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1308. .clkdm_name = "core_l4_clkdm",
  1309. .recalc = &followparent_recalc,
  1310. };
  1311. /*
  1312. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1313. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1314. */
  1315. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1316. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1317. { .div = 0 }
  1318. };
  1319. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1320. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1321. { .div = 0 }
  1322. };
  1323. static const struct clksel mcbsp_15_clksel[] = {
  1324. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1325. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1326. { .parent = NULL }
  1327. };
  1328. static struct clk mcbsp5_fck = {
  1329. .name = "mcbsp_fck",
  1330. .ops = &clkops_omap2_dflt_wait,
  1331. .id = 5,
  1332. .init = &omap2_init_clksel_parent,
  1333. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1334. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1335. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1336. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1337. .clksel = mcbsp_15_clksel,
  1338. .clkdm_name = "core_l4_clkdm",
  1339. .recalc = &omap2_clksel_recalc,
  1340. };
  1341. static struct clk mcbsp1_fck = {
  1342. .name = "mcbsp_fck",
  1343. .ops = &clkops_omap2_dflt_wait,
  1344. .id = 1,
  1345. .init = &omap2_init_clksel_parent,
  1346. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1347. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1348. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1349. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1350. .clksel = mcbsp_15_clksel,
  1351. .clkdm_name = "core_l4_clkdm",
  1352. .recalc = &omap2_clksel_recalc,
  1353. };
  1354. /* CORE_48M_FCK-derived clocks */
  1355. static struct clk core_48m_fck = {
  1356. .name = "core_48m_fck",
  1357. .ops = &clkops_null,
  1358. .parent = &omap_48m_fck,
  1359. .flags = RATE_PROPAGATES,
  1360. .clkdm_name = "core_l4_clkdm",
  1361. .recalc = &followparent_recalc,
  1362. };
  1363. static struct clk mcspi4_fck = {
  1364. .name = "mcspi_fck",
  1365. .ops = &clkops_omap2_dflt_wait,
  1366. .id = 4,
  1367. .parent = &core_48m_fck,
  1368. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1369. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk mcspi3_fck = {
  1373. .name = "mcspi_fck",
  1374. .ops = &clkops_omap2_dflt_wait,
  1375. .id = 3,
  1376. .parent = &core_48m_fck,
  1377. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1378. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1379. .recalc = &followparent_recalc,
  1380. };
  1381. static struct clk mcspi2_fck = {
  1382. .name = "mcspi_fck",
  1383. .ops = &clkops_omap2_dflt_wait,
  1384. .id = 2,
  1385. .parent = &core_48m_fck,
  1386. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1387. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk mcspi1_fck = {
  1391. .name = "mcspi_fck",
  1392. .ops = &clkops_omap2_dflt_wait,
  1393. .id = 1,
  1394. .parent = &core_48m_fck,
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1396. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk uart2_fck = {
  1400. .name = "uart2_fck",
  1401. .ops = &clkops_omap2_dflt_wait,
  1402. .parent = &core_48m_fck,
  1403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1404. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1405. .recalc = &followparent_recalc,
  1406. };
  1407. static struct clk uart1_fck = {
  1408. .name = "uart1_fck",
  1409. .ops = &clkops_omap2_dflt_wait,
  1410. .parent = &core_48m_fck,
  1411. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1412. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1413. .recalc = &followparent_recalc,
  1414. };
  1415. static struct clk fshostusb_fck = {
  1416. .name = "fshostusb_fck",
  1417. .ops = &clkops_omap2_dflt_wait,
  1418. .parent = &core_48m_fck,
  1419. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1420. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1421. .recalc = &followparent_recalc,
  1422. };
  1423. /* CORE_12M_FCK based clocks */
  1424. static struct clk core_12m_fck = {
  1425. .name = "core_12m_fck",
  1426. .ops = &clkops_null,
  1427. .parent = &omap_12m_fck,
  1428. .flags = RATE_PROPAGATES,
  1429. .clkdm_name = "core_l4_clkdm",
  1430. .recalc = &followparent_recalc,
  1431. };
  1432. static struct clk hdq_fck = {
  1433. .name = "hdq_fck",
  1434. .ops = &clkops_omap2_dflt_wait,
  1435. .parent = &core_12m_fck,
  1436. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1437. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1438. .recalc = &followparent_recalc,
  1439. };
  1440. /* DPLL3-derived clock */
  1441. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1442. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1443. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1444. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1445. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1446. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1447. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1448. { .div = 0 }
  1449. };
  1450. static const struct clksel ssi_ssr_clksel[] = {
  1451. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1452. { .parent = NULL }
  1453. };
  1454. static struct clk ssi_ssr_fck = {
  1455. .name = "ssi_ssr_fck",
  1456. .ops = &clkops_omap2_dflt,
  1457. .init = &omap2_init_clksel_parent,
  1458. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1459. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1460. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1461. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1462. .clksel = ssi_ssr_clksel,
  1463. .flags = RATE_PROPAGATES,
  1464. .clkdm_name = "core_l4_clkdm",
  1465. .recalc = &omap2_clksel_recalc,
  1466. };
  1467. static struct clk ssi_sst_fck = {
  1468. .name = "ssi_sst_fck",
  1469. .ops = &clkops_null,
  1470. .parent = &ssi_ssr_fck,
  1471. .fixed_div = 2,
  1472. .recalc = &omap2_fixed_divisor_recalc,
  1473. };
  1474. /* CORE_L3_ICK based clocks */
  1475. /*
  1476. * XXX must add clk_enable/clk_disable for these if standard code won't
  1477. * handle it
  1478. */
  1479. static struct clk core_l3_ick = {
  1480. .name = "core_l3_ick",
  1481. .ops = &clkops_null,
  1482. .parent = &l3_ick,
  1483. .init = &omap2_init_clk_clkdm,
  1484. .flags = RATE_PROPAGATES,
  1485. .clkdm_name = "core_l3_clkdm",
  1486. .recalc = &followparent_recalc,
  1487. };
  1488. static struct clk hsotgusb_ick = {
  1489. .name = "hsotgusb_ick",
  1490. .ops = &clkops_omap2_dflt_wait,
  1491. .parent = &core_l3_ick,
  1492. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1493. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1494. .clkdm_name = "core_l3_clkdm",
  1495. .recalc = &followparent_recalc,
  1496. };
  1497. static struct clk sdrc_ick = {
  1498. .name = "sdrc_ick",
  1499. .ops = &clkops_omap2_dflt_wait,
  1500. .parent = &core_l3_ick,
  1501. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1502. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1503. .flags = ENABLE_ON_INIT,
  1504. .clkdm_name = "core_l3_clkdm",
  1505. .recalc = &followparent_recalc,
  1506. };
  1507. static struct clk gpmc_fck = {
  1508. .name = "gpmc_fck",
  1509. .ops = &clkops_null,
  1510. .parent = &core_l3_ick,
  1511. .flags = ENABLE_ON_INIT, /* huh? */
  1512. .clkdm_name = "core_l3_clkdm",
  1513. .recalc = &followparent_recalc,
  1514. };
  1515. /* SECURITY_L3_ICK based clocks */
  1516. static struct clk security_l3_ick = {
  1517. .name = "security_l3_ick",
  1518. .ops = &clkops_null,
  1519. .parent = &l3_ick,
  1520. .flags = RATE_PROPAGATES,
  1521. .recalc = &followparent_recalc,
  1522. };
  1523. static struct clk pka_ick = {
  1524. .name = "pka_ick",
  1525. .ops = &clkops_omap2_dflt_wait,
  1526. .parent = &security_l3_ick,
  1527. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1528. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1529. .recalc = &followparent_recalc,
  1530. };
  1531. /* CORE_L4_ICK based clocks */
  1532. static struct clk core_l4_ick = {
  1533. .name = "core_l4_ick",
  1534. .ops = &clkops_null,
  1535. .parent = &l4_ick,
  1536. .init = &omap2_init_clk_clkdm,
  1537. .flags = RATE_PROPAGATES,
  1538. .clkdm_name = "core_l4_clkdm",
  1539. .recalc = &followparent_recalc,
  1540. };
  1541. static struct clk usbtll_ick = {
  1542. .name = "usbtll_ick",
  1543. .ops = &clkops_omap2_dflt_wait,
  1544. .parent = &core_l4_ick,
  1545. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1546. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1547. .clkdm_name = "core_l4_clkdm",
  1548. .recalc = &followparent_recalc,
  1549. };
  1550. static struct clk mmchs3_ick = {
  1551. .name = "mmchs_ick",
  1552. .ops = &clkops_omap2_dflt_wait,
  1553. .id = 2,
  1554. .parent = &core_l4_ick,
  1555. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1556. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1557. .clkdm_name = "core_l4_clkdm",
  1558. .recalc = &followparent_recalc,
  1559. };
  1560. /* Intersystem Communication Registers - chassis mode only */
  1561. static struct clk icr_ick = {
  1562. .name = "icr_ick",
  1563. .ops = &clkops_omap2_dflt_wait,
  1564. .parent = &core_l4_ick,
  1565. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1566. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1567. .clkdm_name = "core_l4_clkdm",
  1568. .recalc = &followparent_recalc,
  1569. };
  1570. static struct clk aes2_ick = {
  1571. .name = "aes2_ick",
  1572. .ops = &clkops_omap2_dflt_wait,
  1573. .parent = &core_l4_ick,
  1574. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1575. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1576. .clkdm_name = "core_l4_clkdm",
  1577. .recalc = &followparent_recalc,
  1578. };
  1579. static struct clk sha12_ick = {
  1580. .name = "sha12_ick",
  1581. .ops = &clkops_omap2_dflt_wait,
  1582. .parent = &core_l4_ick,
  1583. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1584. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1585. .clkdm_name = "core_l4_clkdm",
  1586. .recalc = &followparent_recalc,
  1587. };
  1588. static struct clk des2_ick = {
  1589. .name = "des2_ick",
  1590. .ops = &clkops_omap2_dflt_wait,
  1591. .parent = &core_l4_ick,
  1592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1593. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1594. .clkdm_name = "core_l4_clkdm",
  1595. .recalc = &followparent_recalc,
  1596. };
  1597. static struct clk mmchs2_ick = {
  1598. .name = "mmchs_ick",
  1599. .ops = &clkops_omap2_dflt_wait,
  1600. .id = 1,
  1601. .parent = &core_l4_ick,
  1602. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1603. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1604. .clkdm_name = "core_l4_clkdm",
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk mmchs1_ick = {
  1608. .name = "mmchs_ick",
  1609. .ops = &clkops_omap2_dflt_wait,
  1610. .parent = &core_l4_ick,
  1611. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1612. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1613. .clkdm_name = "core_l4_clkdm",
  1614. .recalc = &followparent_recalc,
  1615. };
  1616. static struct clk mspro_ick = {
  1617. .name = "mspro_ick",
  1618. .ops = &clkops_omap2_dflt_wait,
  1619. .parent = &core_l4_ick,
  1620. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1621. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1622. .clkdm_name = "core_l4_clkdm",
  1623. .recalc = &followparent_recalc,
  1624. };
  1625. static struct clk hdq_ick = {
  1626. .name = "hdq_ick",
  1627. .ops = &clkops_omap2_dflt_wait,
  1628. .parent = &core_l4_ick,
  1629. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1630. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1631. .clkdm_name = "core_l4_clkdm",
  1632. .recalc = &followparent_recalc,
  1633. };
  1634. static struct clk mcspi4_ick = {
  1635. .name = "mcspi_ick",
  1636. .ops = &clkops_omap2_dflt_wait,
  1637. .id = 4,
  1638. .parent = &core_l4_ick,
  1639. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1640. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1641. .clkdm_name = "core_l4_clkdm",
  1642. .recalc = &followparent_recalc,
  1643. };
  1644. static struct clk mcspi3_ick = {
  1645. .name = "mcspi_ick",
  1646. .ops = &clkops_omap2_dflt_wait,
  1647. .id = 3,
  1648. .parent = &core_l4_ick,
  1649. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1650. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1651. .clkdm_name = "core_l4_clkdm",
  1652. .recalc = &followparent_recalc,
  1653. };
  1654. static struct clk mcspi2_ick = {
  1655. .name = "mcspi_ick",
  1656. .ops = &clkops_omap2_dflt_wait,
  1657. .id = 2,
  1658. .parent = &core_l4_ick,
  1659. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1660. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1661. .clkdm_name = "core_l4_clkdm",
  1662. .recalc = &followparent_recalc,
  1663. };
  1664. static struct clk mcspi1_ick = {
  1665. .name = "mcspi_ick",
  1666. .ops = &clkops_omap2_dflt_wait,
  1667. .id = 1,
  1668. .parent = &core_l4_ick,
  1669. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1670. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1671. .clkdm_name = "core_l4_clkdm",
  1672. .recalc = &followparent_recalc,
  1673. };
  1674. static struct clk i2c3_ick = {
  1675. .name = "i2c_ick",
  1676. .ops = &clkops_omap2_dflt_wait,
  1677. .id = 3,
  1678. .parent = &core_l4_ick,
  1679. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1680. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1681. .clkdm_name = "core_l4_clkdm",
  1682. .recalc = &followparent_recalc,
  1683. };
  1684. static struct clk i2c2_ick = {
  1685. .name = "i2c_ick",
  1686. .ops = &clkops_omap2_dflt_wait,
  1687. .id = 2,
  1688. .parent = &core_l4_ick,
  1689. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1690. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1691. .clkdm_name = "core_l4_clkdm",
  1692. .recalc = &followparent_recalc,
  1693. };
  1694. static struct clk i2c1_ick = {
  1695. .name = "i2c_ick",
  1696. .ops = &clkops_omap2_dflt_wait,
  1697. .id = 1,
  1698. .parent = &core_l4_ick,
  1699. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1700. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1701. .clkdm_name = "core_l4_clkdm",
  1702. .recalc = &followparent_recalc,
  1703. };
  1704. static struct clk uart2_ick = {
  1705. .name = "uart2_ick",
  1706. .ops = &clkops_omap2_dflt_wait,
  1707. .parent = &core_l4_ick,
  1708. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1709. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1710. .clkdm_name = "core_l4_clkdm",
  1711. .recalc = &followparent_recalc,
  1712. };
  1713. static struct clk uart1_ick = {
  1714. .name = "uart1_ick",
  1715. .ops = &clkops_omap2_dflt_wait,
  1716. .parent = &core_l4_ick,
  1717. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1718. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1719. .clkdm_name = "core_l4_clkdm",
  1720. .recalc = &followparent_recalc,
  1721. };
  1722. static struct clk gpt11_ick = {
  1723. .name = "gpt11_ick",
  1724. .ops = &clkops_omap2_dflt_wait,
  1725. .parent = &core_l4_ick,
  1726. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1727. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1728. .clkdm_name = "core_l4_clkdm",
  1729. .recalc = &followparent_recalc,
  1730. };
  1731. static struct clk gpt10_ick = {
  1732. .name = "gpt10_ick",
  1733. .ops = &clkops_omap2_dflt_wait,
  1734. .parent = &core_l4_ick,
  1735. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1736. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1737. .clkdm_name = "core_l4_clkdm",
  1738. .recalc = &followparent_recalc,
  1739. };
  1740. static struct clk mcbsp5_ick = {
  1741. .name = "mcbsp_ick",
  1742. .ops = &clkops_omap2_dflt_wait,
  1743. .id = 5,
  1744. .parent = &core_l4_ick,
  1745. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1746. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1747. .clkdm_name = "core_l4_clkdm",
  1748. .recalc = &followparent_recalc,
  1749. };
  1750. static struct clk mcbsp1_ick = {
  1751. .name = "mcbsp_ick",
  1752. .ops = &clkops_omap2_dflt_wait,
  1753. .id = 1,
  1754. .parent = &core_l4_ick,
  1755. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1756. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1757. .clkdm_name = "core_l4_clkdm",
  1758. .recalc = &followparent_recalc,
  1759. };
  1760. static struct clk fac_ick = {
  1761. .name = "fac_ick",
  1762. .ops = &clkops_omap2_dflt_wait,
  1763. .parent = &core_l4_ick,
  1764. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1765. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1766. .clkdm_name = "core_l4_clkdm",
  1767. .recalc = &followparent_recalc,
  1768. };
  1769. static struct clk mailboxes_ick = {
  1770. .name = "mailboxes_ick",
  1771. .ops = &clkops_omap2_dflt_wait,
  1772. .parent = &core_l4_ick,
  1773. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1774. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1775. .clkdm_name = "core_l4_clkdm",
  1776. .recalc = &followparent_recalc,
  1777. };
  1778. static struct clk omapctrl_ick = {
  1779. .name = "omapctrl_ick",
  1780. .ops = &clkops_omap2_dflt_wait,
  1781. .parent = &core_l4_ick,
  1782. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1783. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1784. .flags = ENABLE_ON_INIT,
  1785. .recalc = &followparent_recalc,
  1786. };
  1787. /* SSI_L4_ICK based clocks */
  1788. static struct clk ssi_l4_ick = {
  1789. .name = "ssi_l4_ick",
  1790. .ops = &clkops_null,
  1791. .parent = &l4_ick,
  1792. .flags = RATE_PROPAGATES,
  1793. .clkdm_name = "core_l4_clkdm",
  1794. .recalc = &followparent_recalc,
  1795. };
  1796. static struct clk ssi_ick = {
  1797. .name = "ssi_ick",
  1798. .ops = &clkops_omap2_dflt,
  1799. .parent = &ssi_l4_ick,
  1800. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1801. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1802. .clkdm_name = "core_l4_clkdm",
  1803. .recalc = &followparent_recalc,
  1804. };
  1805. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1806. * but l4_ick makes more sense to me */
  1807. static const struct clksel usb_l4_clksel[] = {
  1808. { .parent = &l4_ick, .rates = div2_rates },
  1809. { .parent = NULL },
  1810. };
  1811. static struct clk usb_l4_ick = {
  1812. .name = "usb_l4_ick",
  1813. .ops = &clkops_omap2_dflt_wait,
  1814. .parent = &l4_ick,
  1815. .init = &omap2_init_clksel_parent,
  1816. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1817. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1818. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1819. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1820. .clksel = usb_l4_clksel,
  1821. .recalc = &omap2_clksel_recalc,
  1822. };
  1823. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1824. /* SECURITY_L4_ICK2 based clocks */
  1825. static struct clk security_l4_ick2 = {
  1826. .name = "security_l4_ick2",
  1827. .ops = &clkops_null,
  1828. .parent = &l4_ick,
  1829. .flags = RATE_PROPAGATES,
  1830. .recalc = &followparent_recalc,
  1831. };
  1832. static struct clk aes1_ick = {
  1833. .name = "aes1_ick",
  1834. .ops = &clkops_omap2_dflt_wait,
  1835. .parent = &security_l4_ick2,
  1836. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1837. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1838. .recalc = &followparent_recalc,
  1839. };
  1840. static struct clk rng_ick = {
  1841. .name = "rng_ick",
  1842. .ops = &clkops_omap2_dflt_wait,
  1843. .parent = &security_l4_ick2,
  1844. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1845. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1846. .recalc = &followparent_recalc,
  1847. };
  1848. static struct clk sha11_ick = {
  1849. .name = "sha11_ick",
  1850. .ops = &clkops_omap2_dflt_wait,
  1851. .parent = &security_l4_ick2,
  1852. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1853. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1854. .recalc = &followparent_recalc,
  1855. };
  1856. static struct clk des1_ick = {
  1857. .name = "des1_ick",
  1858. .ops = &clkops_omap2_dflt_wait,
  1859. .parent = &security_l4_ick2,
  1860. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1861. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1862. .recalc = &followparent_recalc,
  1863. };
  1864. /* DSS */
  1865. static const struct clksel dss1_alwon_fck_clksel[] = {
  1866. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1867. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1868. { .parent = NULL }
  1869. };
  1870. static struct clk dss1_alwon_fck = {
  1871. .name = "dss1_alwon_fck",
  1872. .ops = &clkops_omap2_dflt,
  1873. .parent = &dpll4_m4x2_ck,
  1874. .init = &omap2_init_clksel_parent,
  1875. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1876. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1877. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1878. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1879. .clksel = dss1_alwon_fck_clksel,
  1880. .clkdm_name = "dss_clkdm",
  1881. .recalc = &omap2_clksel_recalc,
  1882. };
  1883. static struct clk dss_tv_fck = {
  1884. .name = "dss_tv_fck",
  1885. .ops = &clkops_omap2_dflt,
  1886. .parent = &omap_54m_fck,
  1887. .init = &omap2_init_clk_clkdm,
  1888. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1889. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1890. .clkdm_name = "dss_clkdm",
  1891. .recalc = &followparent_recalc,
  1892. };
  1893. static struct clk dss_96m_fck = {
  1894. .name = "dss_96m_fck",
  1895. .ops = &clkops_omap2_dflt,
  1896. .parent = &omap_96m_fck,
  1897. .init = &omap2_init_clk_clkdm,
  1898. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1899. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1900. .clkdm_name = "dss_clkdm",
  1901. .recalc = &followparent_recalc,
  1902. };
  1903. static struct clk dss2_alwon_fck = {
  1904. .name = "dss2_alwon_fck",
  1905. .ops = &clkops_omap2_dflt,
  1906. .parent = &sys_ck,
  1907. .init = &omap2_init_clk_clkdm,
  1908. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1909. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1910. .clkdm_name = "dss_clkdm",
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk dss_ick = {
  1914. /* Handles both L3 and L4 clocks */
  1915. .name = "dss_ick",
  1916. .ops = &clkops_omap2_dflt,
  1917. .parent = &l4_ick,
  1918. .init = &omap2_init_clk_clkdm,
  1919. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1920. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1921. .clkdm_name = "dss_clkdm",
  1922. .recalc = &followparent_recalc,
  1923. };
  1924. /* CAM */
  1925. static const struct clksel cam_mclk_clksel[] = {
  1926. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1927. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1928. { .parent = NULL }
  1929. };
  1930. static struct clk cam_mclk = {
  1931. .name = "cam_mclk",
  1932. .ops = &clkops_omap2_dflt_wait,
  1933. .parent = &dpll4_m5x2_ck,
  1934. .init = &omap2_init_clksel_parent,
  1935. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1936. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1937. .clksel = cam_mclk_clksel,
  1938. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1939. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1940. .clkdm_name = "cam_clkdm",
  1941. .recalc = &omap2_clksel_recalc,
  1942. };
  1943. static struct clk cam_ick = {
  1944. /* Handles both L3 and L4 clocks */
  1945. .name = "cam_ick",
  1946. .ops = &clkops_omap2_dflt_wait,
  1947. .parent = &l4_ick,
  1948. .init = &omap2_init_clk_clkdm,
  1949. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1950. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1951. .clkdm_name = "cam_clkdm",
  1952. .recalc = &followparent_recalc,
  1953. };
  1954. static struct clk csi2_96m_fck = {
  1955. .name = "csi2_96m_fck",
  1956. .ops = &clkops_omap2_dflt_wait,
  1957. .parent = &core_96m_fck,
  1958. .init = &omap2_init_clk_clkdm,
  1959. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1960. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1961. .clkdm_name = "cam_clkdm",
  1962. .recalc = &followparent_recalc,
  1963. };
  1964. /* USBHOST - 3430ES2 only */
  1965. static struct clk usbhost_120m_fck = {
  1966. .name = "usbhost_120m_fck",
  1967. .ops = &clkops_omap2_dflt_wait,
  1968. .parent = &omap_120m_fck,
  1969. .init = &omap2_init_clk_clkdm,
  1970. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1971. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1972. .clkdm_name = "usbhost_clkdm",
  1973. .recalc = &followparent_recalc,
  1974. };
  1975. static struct clk usbhost_48m_fck = {
  1976. .name = "usbhost_48m_fck",
  1977. .ops = &clkops_omap2_dflt_wait,
  1978. .parent = &omap_48m_fck,
  1979. .init = &omap2_init_clk_clkdm,
  1980. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1981. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1982. .clkdm_name = "usbhost_clkdm",
  1983. .recalc = &followparent_recalc,
  1984. };
  1985. static struct clk usbhost_ick = {
  1986. /* Handles both L3 and L4 clocks */
  1987. .name = "usbhost_ick",
  1988. .ops = &clkops_omap2_dflt_wait,
  1989. .parent = &l4_ick,
  1990. .init = &omap2_init_clk_clkdm,
  1991. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1992. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1993. .clkdm_name = "usbhost_clkdm",
  1994. .recalc = &followparent_recalc,
  1995. };
  1996. /* WKUP */
  1997. static const struct clksel_rate usim_96m_rates[] = {
  1998. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1999. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2000. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  2001. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  2002. { .div = 0 },
  2003. };
  2004. static const struct clksel_rate usim_120m_rates[] = {
  2005. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  2006. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  2007. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  2008. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  2009. { .div = 0 },
  2010. };
  2011. static const struct clksel usim_clksel[] = {
  2012. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2013. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  2014. { .parent = &sys_ck, .rates = div2_rates },
  2015. { .parent = NULL },
  2016. };
  2017. /* 3430ES2 only */
  2018. static struct clk usim_fck = {
  2019. .name = "usim_fck",
  2020. .ops = &clkops_omap2_dflt_wait,
  2021. .init = &omap2_init_clksel_parent,
  2022. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2023. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2024. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2025. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2026. .clksel = usim_clksel,
  2027. .recalc = &omap2_clksel_recalc,
  2028. };
  2029. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2030. static struct clk gpt1_fck = {
  2031. .name = "gpt1_fck",
  2032. .ops = &clkops_omap2_dflt_wait,
  2033. .init = &omap2_init_clksel_parent,
  2034. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2035. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2036. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2037. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2038. .clksel = omap343x_gpt_clksel,
  2039. .clkdm_name = "wkup_clkdm",
  2040. .recalc = &omap2_clksel_recalc,
  2041. };
  2042. static struct clk wkup_32k_fck = {
  2043. .name = "wkup_32k_fck",
  2044. .ops = &clkops_null,
  2045. .init = &omap2_init_clk_clkdm,
  2046. .parent = &omap_32k_fck,
  2047. .flags = RATE_PROPAGATES,
  2048. .clkdm_name = "wkup_clkdm",
  2049. .recalc = &followparent_recalc,
  2050. };
  2051. static struct clk gpio1_dbck = {
  2052. .name = "gpio1_dbck",
  2053. .ops = &clkops_omap2_dflt_wait,
  2054. .parent = &wkup_32k_fck,
  2055. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2056. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2057. .clkdm_name = "wkup_clkdm",
  2058. .recalc = &followparent_recalc,
  2059. };
  2060. static struct clk wdt2_fck = {
  2061. .name = "wdt2_fck",
  2062. .ops = &clkops_omap2_dflt_wait,
  2063. .parent = &wkup_32k_fck,
  2064. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2065. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2066. .clkdm_name = "wkup_clkdm",
  2067. .recalc = &followparent_recalc,
  2068. };
  2069. static struct clk wkup_l4_ick = {
  2070. .name = "wkup_l4_ick",
  2071. .ops = &clkops_null,
  2072. .parent = &sys_ck,
  2073. .flags = RATE_PROPAGATES,
  2074. .clkdm_name = "wkup_clkdm",
  2075. .recalc = &followparent_recalc,
  2076. };
  2077. /* 3430ES2 only */
  2078. /* Never specifically named in the TRM, so we have to infer a likely name */
  2079. static struct clk usim_ick = {
  2080. .name = "usim_ick",
  2081. .ops = &clkops_omap2_dflt_wait,
  2082. .parent = &wkup_l4_ick,
  2083. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2084. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2085. .clkdm_name = "wkup_clkdm",
  2086. .recalc = &followparent_recalc,
  2087. };
  2088. static struct clk wdt2_ick = {
  2089. .name = "wdt2_ick",
  2090. .ops = &clkops_omap2_dflt_wait,
  2091. .parent = &wkup_l4_ick,
  2092. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2093. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2094. .clkdm_name = "wkup_clkdm",
  2095. .recalc = &followparent_recalc,
  2096. };
  2097. static struct clk wdt1_ick = {
  2098. .name = "wdt1_ick",
  2099. .ops = &clkops_omap2_dflt_wait,
  2100. .parent = &wkup_l4_ick,
  2101. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2102. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2103. .clkdm_name = "wkup_clkdm",
  2104. .recalc = &followparent_recalc,
  2105. };
  2106. static struct clk gpio1_ick = {
  2107. .name = "gpio1_ick",
  2108. .ops = &clkops_omap2_dflt_wait,
  2109. .parent = &wkup_l4_ick,
  2110. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2111. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2112. .clkdm_name = "wkup_clkdm",
  2113. .recalc = &followparent_recalc,
  2114. };
  2115. static struct clk omap_32ksync_ick = {
  2116. .name = "omap_32ksync_ick",
  2117. .ops = &clkops_omap2_dflt_wait,
  2118. .parent = &wkup_l4_ick,
  2119. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2120. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2121. .clkdm_name = "wkup_clkdm",
  2122. .recalc = &followparent_recalc,
  2123. };
  2124. /* XXX This clock no longer exists in 3430 TRM rev F */
  2125. static struct clk gpt12_ick = {
  2126. .name = "gpt12_ick",
  2127. .ops = &clkops_omap2_dflt_wait,
  2128. .parent = &wkup_l4_ick,
  2129. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2130. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2131. .clkdm_name = "wkup_clkdm",
  2132. .recalc = &followparent_recalc,
  2133. };
  2134. static struct clk gpt1_ick = {
  2135. .name = "gpt1_ick",
  2136. .ops = &clkops_omap2_dflt_wait,
  2137. .parent = &wkup_l4_ick,
  2138. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2139. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2140. .clkdm_name = "wkup_clkdm",
  2141. .recalc = &followparent_recalc,
  2142. };
  2143. /* PER clock domain */
  2144. static struct clk per_96m_fck = {
  2145. .name = "per_96m_fck",
  2146. .ops = &clkops_null,
  2147. .parent = &omap_96m_alwon_fck,
  2148. .init = &omap2_init_clk_clkdm,
  2149. .flags = RATE_PROPAGATES,
  2150. .clkdm_name = "per_clkdm",
  2151. .recalc = &followparent_recalc,
  2152. };
  2153. static struct clk per_48m_fck = {
  2154. .name = "per_48m_fck",
  2155. .ops = &clkops_null,
  2156. .parent = &omap_48m_fck,
  2157. .init = &omap2_init_clk_clkdm,
  2158. .flags = RATE_PROPAGATES,
  2159. .clkdm_name = "per_clkdm",
  2160. .recalc = &followparent_recalc,
  2161. };
  2162. static struct clk uart3_fck = {
  2163. .name = "uart3_fck",
  2164. .ops = &clkops_omap2_dflt_wait,
  2165. .parent = &per_48m_fck,
  2166. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2167. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2168. .clkdm_name = "per_clkdm",
  2169. .recalc = &followparent_recalc,
  2170. };
  2171. static struct clk gpt2_fck = {
  2172. .name = "gpt2_fck",
  2173. .ops = &clkops_omap2_dflt_wait,
  2174. .init = &omap2_init_clksel_parent,
  2175. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2176. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2177. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2178. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2179. .clksel = omap343x_gpt_clksel,
  2180. .clkdm_name = "per_clkdm",
  2181. .recalc = &omap2_clksel_recalc,
  2182. };
  2183. static struct clk gpt3_fck = {
  2184. .name = "gpt3_fck",
  2185. .ops = &clkops_omap2_dflt_wait,
  2186. .init = &omap2_init_clksel_parent,
  2187. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2188. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2189. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2190. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2191. .clksel = omap343x_gpt_clksel,
  2192. .clkdm_name = "per_clkdm",
  2193. .recalc = &omap2_clksel_recalc,
  2194. };
  2195. static struct clk gpt4_fck = {
  2196. .name = "gpt4_fck",
  2197. .ops = &clkops_omap2_dflt_wait,
  2198. .init = &omap2_init_clksel_parent,
  2199. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2200. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2201. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2202. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2203. .clksel = omap343x_gpt_clksel,
  2204. .clkdm_name = "per_clkdm",
  2205. .recalc = &omap2_clksel_recalc,
  2206. };
  2207. static struct clk gpt5_fck = {
  2208. .name = "gpt5_fck",
  2209. .ops = &clkops_omap2_dflt_wait,
  2210. .init = &omap2_init_clksel_parent,
  2211. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2212. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2213. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2214. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2215. .clksel = omap343x_gpt_clksel,
  2216. .clkdm_name = "per_clkdm",
  2217. .recalc = &omap2_clksel_recalc,
  2218. };
  2219. static struct clk gpt6_fck = {
  2220. .name = "gpt6_fck",
  2221. .ops = &clkops_omap2_dflt_wait,
  2222. .init = &omap2_init_clksel_parent,
  2223. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2224. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2225. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2226. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2227. .clksel = omap343x_gpt_clksel,
  2228. .clkdm_name = "per_clkdm",
  2229. .recalc = &omap2_clksel_recalc,
  2230. };
  2231. static struct clk gpt7_fck = {
  2232. .name = "gpt7_fck",
  2233. .ops = &clkops_omap2_dflt_wait,
  2234. .init = &omap2_init_clksel_parent,
  2235. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2236. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2237. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2238. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2239. .clksel = omap343x_gpt_clksel,
  2240. .clkdm_name = "per_clkdm",
  2241. .recalc = &omap2_clksel_recalc,
  2242. };
  2243. static struct clk gpt8_fck = {
  2244. .name = "gpt8_fck",
  2245. .ops = &clkops_omap2_dflt_wait,
  2246. .init = &omap2_init_clksel_parent,
  2247. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2248. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2249. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2250. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2251. .clksel = omap343x_gpt_clksel,
  2252. .clkdm_name = "per_clkdm",
  2253. .recalc = &omap2_clksel_recalc,
  2254. };
  2255. static struct clk gpt9_fck = {
  2256. .name = "gpt9_fck",
  2257. .ops = &clkops_omap2_dflt_wait,
  2258. .init = &omap2_init_clksel_parent,
  2259. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2260. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2261. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2262. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2263. .clksel = omap343x_gpt_clksel,
  2264. .clkdm_name = "per_clkdm",
  2265. .recalc = &omap2_clksel_recalc,
  2266. };
  2267. static struct clk per_32k_alwon_fck = {
  2268. .name = "per_32k_alwon_fck",
  2269. .ops = &clkops_null,
  2270. .parent = &omap_32k_fck,
  2271. .clkdm_name = "per_clkdm",
  2272. .flags = RATE_PROPAGATES,
  2273. .recalc = &followparent_recalc,
  2274. };
  2275. static struct clk gpio6_dbck = {
  2276. .name = "gpio6_dbck",
  2277. .ops = &clkops_omap2_dflt_wait,
  2278. .parent = &per_32k_alwon_fck,
  2279. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2280. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2281. .clkdm_name = "per_clkdm",
  2282. .recalc = &followparent_recalc,
  2283. };
  2284. static struct clk gpio5_dbck = {
  2285. .name = "gpio5_dbck",
  2286. .ops = &clkops_omap2_dflt_wait,
  2287. .parent = &per_32k_alwon_fck,
  2288. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2289. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2290. .clkdm_name = "per_clkdm",
  2291. .recalc = &followparent_recalc,
  2292. };
  2293. static struct clk gpio4_dbck = {
  2294. .name = "gpio4_dbck",
  2295. .ops = &clkops_omap2_dflt_wait,
  2296. .parent = &per_32k_alwon_fck,
  2297. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2298. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2299. .clkdm_name = "per_clkdm",
  2300. .recalc = &followparent_recalc,
  2301. };
  2302. static struct clk gpio3_dbck = {
  2303. .name = "gpio3_dbck",
  2304. .ops = &clkops_omap2_dflt_wait,
  2305. .parent = &per_32k_alwon_fck,
  2306. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2307. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2308. .clkdm_name = "per_clkdm",
  2309. .recalc = &followparent_recalc,
  2310. };
  2311. static struct clk gpio2_dbck = {
  2312. .name = "gpio2_dbck",
  2313. .ops = &clkops_omap2_dflt_wait,
  2314. .parent = &per_32k_alwon_fck,
  2315. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2316. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2317. .clkdm_name = "per_clkdm",
  2318. .recalc = &followparent_recalc,
  2319. };
  2320. static struct clk wdt3_fck = {
  2321. .name = "wdt3_fck",
  2322. .ops = &clkops_omap2_dflt_wait,
  2323. .parent = &per_32k_alwon_fck,
  2324. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2325. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2326. .clkdm_name = "per_clkdm",
  2327. .recalc = &followparent_recalc,
  2328. };
  2329. static struct clk per_l4_ick = {
  2330. .name = "per_l4_ick",
  2331. .ops = &clkops_null,
  2332. .parent = &l4_ick,
  2333. .flags = RATE_PROPAGATES,
  2334. .clkdm_name = "per_clkdm",
  2335. .recalc = &followparent_recalc,
  2336. };
  2337. static struct clk gpio6_ick = {
  2338. .name = "gpio6_ick",
  2339. .ops = &clkops_omap2_dflt_wait,
  2340. .parent = &per_l4_ick,
  2341. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2342. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2343. .clkdm_name = "per_clkdm",
  2344. .recalc = &followparent_recalc,
  2345. };
  2346. static struct clk gpio5_ick = {
  2347. .name = "gpio5_ick",
  2348. .ops = &clkops_omap2_dflt_wait,
  2349. .parent = &per_l4_ick,
  2350. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2351. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2352. .clkdm_name = "per_clkdm",
  2353. .recalc = &followparent_recalc,
  2354. };
  2355. static struct clk gpio4_ick = {
  2356. .name = "gpio4_ick",
  2357. .ops = &clkops_omap2_dflt_wait,
  2358. .parent = &per_l4_ick,
  2359. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2360. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2361. .clkdm_name = "per_clkdm",
  2362. .recalc = &followparent_recalc,
  2363. };
  2364. static struct clk gpio3_ick = {
  2365. .name = "gpio3_ick",
  2366. .ops = &clkops_omap2_dflt_wait,
  2367. .parent = &per_l4_ick,
  2368. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2369. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2370. .clkdm_name = "per_clkdm",
  2371. .recalc = &followparent_recalc,
  2372. };
  2373. static struct clk gpio2_ick = {
  2374. .name = "gpio2_ick",
  2375. .ops = &clkops_omap2_dflt_wait,
  2376. .parent = &per_l4_ick,
  2377. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2378. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2379. .clkdm_name = "per_clkdm",
  2380. .recalc = &followparent_recalc,
  2381. };
  2382. static struct clk wdt3_ick = {
  2383. .name = "wdt3_ick",
  2384. .ops = &clkops_omap2_dflt_wait,
  2385. .parent = &per_l4_ick,
  2386. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2387. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2388. .clkdm_name = "per_clkdm",
  2389. .recalc = &followparent_recalc,
  2390. };
  2391. static struct clk uart3_ick = {
  2392. .name = "uart3_ick",
  2393. .ops = &clkops_omap2_dflt_wait,
  2394. .parent = &per_l4_ick,
  2395. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2396. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2397. .clkdm_name = "per_clkdm",
  2398. .recalc = &followparent_recalc,
  2399. };
  2400. static struct clk gpt9_ick = {
  2401. .name = "gpt9_ick",
  2402. .ops = &clkops_omap2_dflt_wait,
  2403. .parent = &per_l4_ick,
  2404. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2405. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2406. .clkdm_name = "per_clkdm",
  2407. .recalc = &followparent_recalc,
  2408. };
  2409. static struct clk gpt8_ick = {
  2410. .name = "gpt8_ick",
  2411. .ops = &clkops_omap2_dflt_wait,
  2412. .parent = &per_l4_ick,
  2413. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2414. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2415. .clkdm_name = "per_clkdm",
  2416. .recalc = &followparent_recalc,
  2417. };
  2418. static struct clk gpt7_ick = {
  2419. .name = "gpt7_ick",
  2420. .ops = &clkops_omap2_dflt_wait,
  2421. .parent = &per_l4_ick,
  2422. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2423. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2424. .clkdm_name = "per_clkdm",
  2425. .recalc = &followparent_recalc,
  2426. };
  2427. static struct clk gpt6_ick = {
  2428. .name = "gpt6_ick",
  2429. .ops = &clkops_omap2_dflt_wait,
  2430. .parent = &per_l4_ick,
  2431. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2432. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2433. .clkdm_name = "per_clkdm",
  2434. .recalc = &followparent_recalc,
  2435. };
  2436. static struct clk gpt5_ick = {
  2437. .name = "gpt5_ick",
  2438. .ops = &clkops_omap2_dflt_wait,
  2439. .parent = &per_l4_ick,
  2440. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2441. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2442. .clkdm_name = "per_clkdm",
  2443. .recalc = &followparent_recalc,
  2444. };
  2445. static struct clk gpt4_ick = {
  2446. .name = "gpt4_ick",
  2447. .ops = &clkops_omap2_dflt_wait,
  2448. .parent = &per_l4_ick,
  2449. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2450. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2451. .clkdm_name = "per_clkdm",
  2452. .recalc = &followparent_recalc,
  2453. };
  2454. static struct clk gpt3_ick = {
  2455. .name = "gpt3_ick",
  2456. .ops = &clkops_omap2_dflt_wait,
  2457. .parent = &per_l4_ick,
  2458. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2459. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2460. .clkdm_name = "per_clkdm",
  2461. .recalc = &followparent_recalc,
  2462. };
  2463. static struct clk gpt2_ick = {
  2464. .name = "gpt2_ick",
  2465. .ops = &clkops_omap2_dflt_wait,
  2466. .parent = &per_l4_ick,
  2467. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2468. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2469. .clkdm_name = "per_clkdm",
  2470. .recalc = &followparent_recalc,
  2471. };
  2472. static struct clk mcbsp2_ick = {
  2473. .name = "mcbsp_ick",
  2474. .ops = &clkops_omap2_dflt_wait,
  2475. .id = 2,
  2476. .parent = &per_l4_ick,
  2477. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2478. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2479. .clkdm_name = "per_clkdm",
  2480. .recalc = &followparent_recalc,
  2481. };
  2482. static struct clk mcbsp3_ick = {
  2483. .name = "mcbsp_ick",
  2484. .ops = &clkops_omap2_dflt_wait,
  2485. .id = 3,
  2486. .parent = &per_l4_ick,
  2487. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2488. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2489. .clkdm_name = "per_clkdm",
  2490. .recalc = &followparent_recalc,
  2491. };
  2492. static struct clk mcbsp4_ick = {
  2493. .name = "mcbsp_ick",
  2494. .ops = &clkops_omap2_dflt_wait,
  2495. .id = 4,
  2496. .parent = &per_l4_ick,
  2497. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2498. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2499. .clkdm_name = "per_clkdm",
  2500. .recalc = &followparent_recalc,
  2501. };
  2502. static const struct clksel mcbsp_234_clksel[] = {
  2503. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  2504. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2505. { .parent = NULL }
  2506. };
  2507. static struct clk mcbsp2_fck = {
  2508. .name = "mcbsp_fck",
  2509. .ops = &clkops_omap2_dflt_wait,
  2510. .id = 2,
  2511. .init = &omap2_init_clksel_parent,
  2512. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2513. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2514. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2515. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2516. .clksel = mcbsp_234_clksel,
  2517. .clkdm_name = "per_clkdm",
  2518. .recalc = &omap2_clksel_recalc,
  2519. };
  2520. static struct clk mcbsp3_fck = {
  2521. .name = "mcbsp_fck",
  2522. .ops = &clkops_omap2_dflt_wait,
  2523. .id = 3,
  2524. .init = &omap2_init_clksel_parent,
  2525. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2526. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2527. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2528. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2529. .clksel = mcbsp_234_clksel,
  2530. .clkdm_name = "per_clkdm",
  2531. .recalc = &omap2_clksel_recalc,
  2532. };
  2533. static struct clk mcbsp4_fck = {
  2534. .name = "mcbsp_fck",
  2535. .ops = &clkops_omap2_dflt_wait,
  2536. .id = 4,
  2537. .init = &omap2_init_clksel_parent,
  2538. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2539. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2540. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2541. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2542. .clksel = mcbsp_234_clksel,
  2543. .clkdm_name = "per_clkdm",
  2544. .recalc = &omap2_clksel_recalc,
  2545. };
  2546. /* EMU clocks */
  2547. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2548. static const struct clksel_rate emu_src_sys_rates[] = {
  2549. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2550. { .div = 0 },
  2551. };
  2552. static const struct clksel_rate emu_src_core_rates[] = {
  2553. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2554. { .div = 0 },
  2555. };
  2556. static const struct clksel_rate emu_src_per_rates[] = {
  2557. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2558. { .div = 0 },
  2559. };
  2560. static const struct clksel_rate emu_src_mpu_rates[] = {
  2561. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2562. { .div = 0 },
  2563. };
  2564. static const struct clksel emu_src_clksel[] = {
  2565. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2566. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2567. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2568. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2569. { .parent = NULL },
  2570. };
  2571. /*
  2572. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2573. * to switch the source of some of the EMU clocks.
  2574. * XXX Are there CLKEN bits for these EMU clks?
  2575. */
  2576. static struct clk emu_src_ck = {
  2577. .name = "emu_src_ck",
  2578. .ops = &clkops_null,
  2579. .init = &omap2_init_clksel_parent,
  2580. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2581. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2582. .clksel = emu_src_clksel,
  2583. .flags = RATE_PROPAGATES,
  2584. .clkdm_name = "emu_clkdm",
  2585. .recalc = &omap2_clksel_recalc,
  2586. };
  2587. static const struct clksel_rate pclk_emu_rates[] = {
  2588. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2589. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2590. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2591. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2592. { .div = 0 },
  2593. };
  2594. static const struct clksel pclk_emu_clksel[] = {
  2595. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2596. { .parent = NULL },
  2597. };
  2598. static struct clk pclk_fck = {
  2599. .name = "pclk_fck",
  2600. .ops = &clkops_null,
  2601. .init = &omap2_init_clksel_parent,
  2602. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2603. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2604. .clksel = pclk_emu_clksel,
  2605. .flags = RATE_PROPAGATES,
  2606. .clkdm_name = "emu_clkdm",
  2607. .recalc = &omap2_clksel_recalc,
  2608. };
  2609. static const struct clksel_rate pclkx2_emu_rates[] = {
  2610. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2611. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2612. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2613. { .div = 0 },
  2614. };
  2615. static const struct clksel pclkx2_emu_clksel[] = {
  2616. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2617. { .parent = NULL },
  2618. };
  2619. static struct clk pclkx2_fck = {
  2620. .name = "pclkx2_fck",
  2621. .ops = &clkops_null,
  2622. .init = &omap2_init_clksel_parent,
  2623. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2624. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2625. .clksel = pclkx2_emu_clksel,
  2626. .flags = RATE_PROPAGATES,
  2627. .clkdm_name = "emu_clkdm",
  2628. .recalc = &omap2_clksel_recalc,
  2629. };
  2630. static const struct clksel atclk_emu_clksel[] = {
  2631. { .parent = &emu_src_ck, .rates = div2_rates },
  2632. { .parent = NULL },
  2633. };
  2634. static struct clk atclk_fck = {
  2635. .name = "atclk_fck",
  2636. .ops = &clkops_null,
  2637. .init = &omap2_init_clksel_parent,
  2638. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2639. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2640. .clksel = atclk_emu_clksel,
  2641. .flags = RATE_PROPAGATES,
  2642. .clkdm_name = "emu_clkdm",
  2643. .recalc = &omap2_clksel_recalc,
  2644. };
  2645. static struct clk traceclk_src_fck = {
  2646. .name = "traceclk_src_fck",
  2647. .ops = &clkops_null,
  2648. .init = &omap2_init_clksel_parent,
  2649. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2650. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2651. .clksel = emu_src_clksel,
  2652. .flags = RATE_PROPAGATES,
  2653. .clkdm_name = "emu_clkdm",
  2654. .recalc = &omap2_clksel_recalc,
  2655. };
  2656. static const struct clksel_rate traceclk_rates[] = {
  2657. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2658. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2659. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2660. { .div = 0 },
  2661. };
  2662. static const struct clksel traceclk_clksel[] = {
  2663. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2664. { .parent = NULL },
  2665. };
  2666. static struct clk traceclk_fck = {
  2667. .name = "traceclk_fck",
  2668. .ops = &clkops_null,
  2669. .init = &omap2_init_clksel_parent,
  2670. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2671. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2672. .clksel = traceclk_clksel,
  2673. .clkdm_name = "emu_clkdm",
  2674. .recalc = &omap2_clksel_recalc,
  2675. };
  2676. /* SR clocks */
  2677. /* SmartReflex fclk (VDD1) */
  2678. static struct clk sr1_fck = {
  2679. .name = "sr1_fck",
  2680. .ops = &clkops_omap2_dflt_wait,
  2681. .parent = &sys_ck,
  2682. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2683. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2684. .flags = RATE_PROPAGATES,
  2685. .recalc = &followparent_recalc,
  2686. };
  2687. /* SmartReflex fclk (VDD2) */
  2688. static struct clk sr2_fck = {
  2689. .name = "sr2_fck",
  2690. .ops = &clkops_omap2_dflt_wait,
  2691. .parent = &sys_ck,
  2692. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2693. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2694. .flags = RATE_PROPAGATES,
  2695. .recalc = &followparent_recalc,
  2696. };
  2697. static struct clk sr_l4_ick = {
  2698. .name = "sr_l4_ick",
  2699. .ops = &clkops_null, /* RMK: missing? */
  2700. .parent = &l4_ick,
  2701. .clkdm_name = "core_l4_clkdm",
  2702. .recalc = &followparent_recalc,
  2703. };
  2704. /* SECURE_32K_FCK clocks */
  2705. /* XXX This clock no longer exists in 3430 TRM rev F */
  2706. static struct clk gpt12_fck = {
  2707. .name = "gpt12_fck",
  2708. .ops = &clkops_null,
  2709. .parent = &secure_32k_fck,
  2710. .recalc = &followparent_recalc,
  2711. };
  2712. static struct clk wdt1_fck = {
  2713. .name = "wdt1_fck",
  2714. .ops = &clkops_null,
  2715. .parent = &secure_32k_fck,
  2716. .recalc = &followparent_recalc,
  2717. };
  2718. #endif