s3c64xx-spi.h 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /* linux/arch/arm/plat-samsung/include/plat/s3c64xx-spi.h
  2. *
  3. * Copyright (C) 2009 Samsung Electronics Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __S3C64XX_PLAT_SPI_H
  11. #define __S3C64XX_PLAT_SPI_H
  12. /**
  13. * struct s3c64xx_spi_csinfo - ChipSelect description
  14. * @fb_delay: Slave specific feedback delay.
  15. * Refer to FB_CLK_SEL register definition in SPI chapter.
  16. * @line: Custom 'identity' of the CS line.
  17. * @set_level: CS line control.
  18. *
  19. * This is per SPI-Slave Chipselect information.
  20. * Allocate and initialize one in machine init code and make the
  21. * spi_board_info.controller_data point to it.
  22. */
  23. struct s3c64xx_spi_csinfo {
  24. u8 fb_delay;
  25. unsigned line;
  26. void (*set_level)(unsigned line_id, int lvl);
  27. };
  28. /**
  29. * struct s3c64xx_spi_info - SPI Controller defining structure
  30. * @src_clk_nr: Clock source index for the CLK_CFG[SPI_CLKSEL] field.
  31. * @clk_from_cmu: If the SPI clock/prescalar control block is present
  32. * by the platform's clock-management-unit and not in SPI controller.
  33. * @num_cs: Number of CS this controller emulates.
  34. * @cfg_gpio: Configure pins for this SPI controller.
  35. * @fifo_lvl_mask: All tx fifo_lvl fields start at offset-6
  36. * @rx_lvl_offset: Depends on tx fifo_lvl field and bus number
  37. * @high_speed: If the controller supports HIGH_SPEED_EN bit
  38. * @tx_st_done: Depends on tx fifo_lvl field
  39. */
  40. struct s3c64xx_spi_info {
  41. int src_clk_nr;
  42. bool clk_from_cmu;
  43. int num_cs;
  44. int (*cfg_gpio)(struct platform_device *pdev);
  45. /* Following two fields are for future compatibility */
  46. int fifo_lvl_mask;
  47. int rx_lvl_offset;
  48. int high_speed;
  49. int tx_st_done;
  50. };
  51. /**
  52. * s3c64xx_spi_set_platdata - SPI Controller configure callback by the board
  53. * initialization code.
  54. * @pd: SPI platform data to set.
  55. * @src_clk_nr: Clock the SPI controller is to use to generate SPI clocks.
  56. * @num_cs: Number of elements in the 'cs' array.
  57. *
  58. * Call this from machine init code for each SPI Controller that
  59. * has some chips attached to it.
  60. */
  61. extern void s3c64xx_spi0_set_platdata(struct s3c64xx_spi_info *pd,
  62. int src_clk_nr, int num_cs);
  63. extern void s3c64xx_spi1_set_platdata(struct s3c64xx_spi_info *pd,
  64. int src_clk_nr, int num_cs);
  65. extern void s3c64xx_spi2_set_platdata(struct s3c64xx_spi_info *pd,
  66. int src_clk_nr, int num_cs);
  67. /* defined by architecture to configure gpio */
  68. extern int s3c64xx_spi0_cfg_gpio(struct platform_device *dev);
  69. extern int s3c64xx_spi1_cfg_gpio(struct platform_device *dev);
  70. extern int s3c64xx_spi2_cfg_gpio(struct platform_device *dev);
  71. extern struct s3c64xx_spi_info s3c64xx_spi0_pdata;
  72. extern struct s3c64xx_spi_info s3c64xx_spi1_pdata;
  73. extern struct s3c64xx_spi_info s3c64xx_spi2_pdata;
  74. #endif /* __S3C64XX_PLAT_SPI_H */