process.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451
  1. /*
  2. * Derived from "arch/i386/kernel/process.c"
  3. * Copyright (C) 1995 Linus Torvalds
  4. *
  5. * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
  6. * Paul Mackerras (paulus@cs.anu.edu.au)
  7. *
  8. * PowerPC version
  9. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/errno.h>
  17. #include <linux/sched.h>
  18. #include <linux/kernel.h>
  19. #include <linux/mm.h>
  20. #include <linux/smp.h>
  21. #include <linux/stddef.h>
  22. #include <linux/unistd.h>
  23. #include <linux/ptrace.h>
  24. #include <linux/slab.h>
  25. #include <linux/user.h>
  26. #include <linux/elf.h>
  27. #include <linux/init.h>
  28. #include <linux/prctl.h>
  29. #include <linux/init_task.h>
  30. #include <linux/export.h>
  31. #include <linux/kallsyms.h>
  32. #include <linux/mqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/utsname.h>
  35. #include <linux/ftrace.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/personality.h>
  38. #include <linux/random.h>
  39. #include <linux/hw_breakpoint.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/uaccess.h>
  42. #include <asm/io.h>
  43. #include <asm/processor.h>
  44. #include <asm/mmu.h>
  45. #include <asm/prom.h>
  46. #include <asm/machdep.h>
  47. #include <asm/time.h>
  48. #include <asm/runlatch.h>
  49. #include <asm/syscalls.h>
  50. #include <asm/switch_to.h>
  51. #include <asm/tm.h>
  52. #include <asm/debug.h>
  53. #ifdef CONFIG_PPC64
  54. #include <asm/firmware.h>
  55. #endif
  56. #include <linux/kprobes.h>
  57. #include <linux/kdebug.h>
  58. /* Transactional Memory debug */
  59. #ifdef TM_DEBUG_SW
  60. #define TM_DEBUG(x...) printk(KERN_INFO x)
  61. #else
  62. #define TM_DEBUG(x...) do { } while(0)
  63. #endif
  64. extern unsigned long _get_SP(void);
  65. #ifndef CONFIG_SMP
  66. struct task_struct *last_task_used_math = NULL;
  67. struct task_struct *last_task_used_altivec = NULL;
  68. struct task_struct *last_task_used_vsx = NULL;
  69. struct task_struct *last_task_used_spe = NULL;
  70. #endif
  71. /*
  72. * Make sure the floating-point register state in the
  73. * the thread_struct is up to date for task tsk.
  74. */
  75. void flush_fp_to_thread(struct task_struct *tsk)
  76. {
  77. if (tsk->thread.regs) {
  78. /*
  79. * We need to disable preemption here because if we didn't,
  80. * another process could get scheduled after the regs->msr
  81. * test but before we have finished saving the FP registers
  82. * to the thread_struct. That process could take over the
  83. * FPU, and then when we get scheduled again we would store
  84. * bogus values for the remaining FP registers.
  85. */
  86. preempt_disable();
  87. if (tsk->thread.regs->msr & MSR_FP) {
  88. #ifdef CONFIG_SMP
  89. /*
  90. * This should only ever be called for current or
  91. * for a stopped child process. Since we save away
  92. * the FP register state on context switch on SMP,
  93. * there is something wrong if a stopped child appears
  94. * to still have its FP state in the CPU registers.
  95. */
  96. BUG_ON(tsk != current);
  97. #endif
  98. giveup_fpu(tsk);
  99. }
  100. preempt_enable();
  101. }
  102. }
  103. EXPORT_SYMBOL_GPL(flush_fp_to_thread);
  104. void enable_kernel_fp(void)
  105. {
  106. WARN_ON(preemptible());
  107. #ifdef CONFIG_SMP
  108. if (current->thread.regs && (current->thread.regs->msr & MSR_FP))
  109. giveup_fpu(current);
  110. else
  111. giveup_fpu(NULL); /* just enables FP for kernel */
  112. #else
  113. giveup_fpu(last_task_used_math);
  114. #endif /* CONFIG_SMP */
  115. }
  116. EXPORT_SYMBOL(enable_kernel_fp);
  117. #ifdef CONFIG_ALTIVEC
  118. void enable_kernel_altivec(void)
  119. {
  120. WARN_ON(preemptible());
  121. #ifdef CONFIG_SMP
  122. if (current->thread.regs && (current->thread.regs->msr & MSR_VEC))
  123. giveup_altivec(current);
  124. else
  125. giveup_altivec_notask();
  126. #else
  127. giveup_altivec(last_task_used_altivec);
  128. #endif /* CONFIG_SMP */
  129. }
  130. EXPORT_SYMBOL(enable_kernel_altivec);
  131. /*
  132. * Make sure the VMX/Altivec register state in the
  133. * the thread_struct is up to date for task tsk.
  134. */
  135. void flush_altivec_to_thread(struct task_struct *tsk)
  136. {
  137. if (tsk->thread.regs) {
  138. preempt_disable();
  139. if (tsk->thread.regs->msr & MSR_VEC) {
  140. #ifdef CONFIG_SMP
  141. BUG_ON(tsk != current);
  142. #endif
  143. giveup_altivec(tsk);
  144. }
  145. preempt_enable();
  146. }
  147. }
  148. EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
  149. #endif /* CONFIG_ALTIVEC */
  150. #ifdef CONFIG_VSX
  151. #if 0
  152. /* not currently used, but some crazy RAID module might want to later */
  153. void enable_kernel_vsx(void)
  154. {
  155. WARN_ON(preemptible());
  156. #ifdef CONFIG_SMP
  157. if (current->thread.regs && (current->thread.regs->msr & MSR_VSX))
  158. giveup_vsx(current);
  159. else
  160. giveup_vsx(NULL); /* just enable vsx for kernel - force */
  161. #else
  162. giveup_vsx(last_task_used_vsx);
  163. #endif /* CONFIG_SMP */
  164. }
  165. EXPORT_SYMBOL(enable_kernel_vsx);
  166. #endif
  167. void giveup_vsx(struct task_struct *tsk)
  168. {
  169. giveup_fpu(tsk);
  170. giveup_altivec(tsk);
  171. __giveup_vsx(tsk);
  172. }
  173. void flush_vsx_to_thread(struct task_struct *tsk)
  174. {
  175. if (tsk->thread.regs) {
  176. preempt_disable();
  177. if (tsk->thread.regs->msr & MSR_VSX) {
  178. #ifdef CONFIG_SMP
  179. BUG_ON(tsk != current);
  180. #endif
  181. giveup_vsx(tsk);
  182. }
  183. preempt_enable();
  184. }
  185. }
  186. EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
  187. #endif /* CONFIG_VSX */
  188. #ifdef CONFIG_SPE
  189. void enable_kernel_spe(void)
  190. {
  191. WARN_ON(preemptible());
  192. #ifdef CONFIG_SMP
  193. if (current->thread.regs && (current->thread.regs->msr & MSR_SPE))
  194. giveup_spe(current);
  195. else
  196. giveup_spe(NULL); /* just enable SPE for kernel - force */
  197. #else
  198. giveup_spe(last_task_used_spe);
  199. #endif /* __SMP __ */
  200. }
  201. EXPORT_SYMBOL(enable_kernel_spe);
  202. void flush_spe_to_thread(struct task_struct *tsk)
  203. {
  204. if (tsk->thread.regs) {
  205. preempt_disable();
  206. if (tsk->thread.regs->msr & MSR_SPE) {
  207. #ifdef CONFIG_SMP
  208. BUG_ON(tsk != current);
  209. #endif
  210. tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
  211. giveup_spe(tsk);
  212. }
  213. preempt_enable();
  214. }
  215. }
  216. #endif /* CONFIG_SPE */
  217. #ifndef CONFIG_SMP
  218. /*
  219. * If we are doing lazy switching of CPU state (FP, altivec or SPE),
  220. * and the current task has some state, discard it.
  221. */
  222. void discard_lazy_cpu_state(void)
  223. {
  224. preempt_disable();
  225. if (last_task_used_math == current)
  226. last_task_used_math = NULL;
  227. #ifdef CONFIG_ALTIVEC
  228. if (last_task_used_altivec == current)
  229. last_task_used_altivec = NULL;
  230. #endif /* CONFIG_ALTIVEC */
  231. #ifdef CONFIG_VSX
  232. if (last_task_used_vsx == current)
  233. last_task_used_vsx = NULL;
  234. #endif /* CONFIG_VSX */
  235. #ifdef CONFIG_SPE
  236. if (last_task_used_spe == current)
  237. last_task_used_spe = NULL;
  238. #endif
  239. preempt_enable();
  240. }
  241. #endif /* CONFIG_SMP */
  242. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  243. void do_send_trap(struct pt_regs *regs, unsigned long address,
  244. unsigned long error_code, int signal_code, int breakpt)
  245. {
  246. siginfo_t info;
  247. current->thread.trap_nr = signal_code;
  248. if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
  249. 11, SIGSEGV) == NOTIFY_STOP)
  250. return;
  251. /* Deliver the signal to userspace */
  252. info.si_signo = SIGTRAP;
  253. info.si_errno = breakpt; /* breakpoint or watchpoint id */
  254. info.si_code = signal_code;
  255. info.si_addr = (void __user *)address;
  256. force_sig_info(SIGTRAP, &info, current);
  257. }
  258. #else /* !CONFIG_PPC_ADV_DEBUG_REGS */
  259. void do_break (struct pt_regs *regs, unsigned long address,
  260. unsigned long error_code)
  261. {
  262. siginfo_t info;
  263. current->thread.trap_nr = TRAP_HWBKPT;
  264. if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
  265. 11, SIGSEGV) == NOTIFY_STOP)
  266. return;
  267. if (debugger_break_match(regs))
  268. return;
  269. /* Clear the breakpoint */
  270. hw_breakpoint_disable();
  271. /* Deliver the signal to userspace */
  272. info.si_signo = SIGTRAP;
  273. info.si_errno = 0;
  274. info.si_code = TRAP_HWBKPT;
  275. info.si_addr = (void __user *)address;
  276. force_sig_info(SIGTRAP, &info, current);
  277. }
  278. #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
  279. static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
  280. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  281. /*
  282. * Set the debug registers back to their default "safe" values.
  283. */
  284. static void set_debug_reg_defaults(struct thread_struct *thread)
  285. {
  286. thread->iac1 = thread->iac2 = 0;
  287. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  288. thread->iac3 = thread->iac4 = 0;
  289. #endif
  290. thread->dac1 = thread->dac2 = 0;
  291. #if CONFIG_PPC_ADV_DEBUG_DVCS > 0
  292. thread->dvc1 = thread->dvc2 = 0;
  293. #endif
  294. thread->dbcr0 = 0;
  295. #ifdef CONFIG_BOOKE
  296. /*
  297. * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
  298. */
  299. thread->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | \
  300. DBCR1_IAC3US | DBCR1_IAC4US;
  301. /*
  302. * Force Data Address Compare User/Supervisor bits to be User-only
  303. * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
  304. */
  305. thread->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
  306. #else
  307. thread->dbcr1 = 0;
  308. #endif
  309. }
  310. static void prime_debug_regs(struct thread_struct *thread)
  311. {
  312. /*
  313. * We could have inherited MSR_DE from userspace, since
  314. * it doesn't get cleared on exception entry. Make sure
  315. * MSR_DE is clear before we enable any debug events.
  316. */
  317. mtmsr(mfmsr() & ~MSR_DE);
  318. mtspr(SPRN_IAC1, thread->iac1);
  319. mtspr(SPRN_IAC2, thread->iac2);
  320. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  321. mtspr(SPRN_IAC3, thread->iac3);
  322. mtspr(SPRN_IAC4, thread->iac4);
  323. #endif
  324. mtspr(SPRN_DAC1, thread->dac1);
  325. mtspr(SPRN_DAC2, thread->dac2);
  326. #if CONFIG_PPC_ADV_DEBUG_DVCS > 0
  327. mtspr(SPRN_DVC1, thread->dvc1);
  328. mtspr(SPRN_DVC2, thread->dvc2);
  329. #endif
  330. mtspr(SPRN_DBCR0, thread->dbcr0);
  331. mtspr(SPRN_DBCR1, thread->dbcr1);
  332. #ifdef CONFIG_BOOKE
  333. mtspr(SPRN_DBCR2, thread->dbcr2);
  334. #endif
  335. }
  336. /*
  337. * Unless neither the old or new thread are making use of the
  338. * debug registers, set the debug registers from the values
  339. * stored in the new thread.
  340. */
  341. static void switch_booke_debug_regs(struct thread_struct *new_thread)
  342. {
  343. if ((current->thread.dbcr0 & DBCR0_IDM)
  344. || (new_thread->dbcr0 & DBCR0_IDM))
  345. prime_debug_regs(new_thread);
  346. }
  347. #else /* !CONFIG_PPC_ADV_DEBUG_REGS */
  348. #ifndef CONFIG_HAVE_HW_BREAKPOINT
  349. static void set_debug_reg_defaults(struct thread_struct *thread)
  350. {
  351. thread->hw_brk.address = 0;
  352. thread->hw_brk.type = 0;
  353. set_breakpoint(&thread->hw_brk);
  354. }
  355. #endif /* !CONFIG_HAVE_HW_BREAKPOINT */
  356. #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
  357. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  358. static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
  359. {
  360. mtspr(SPRN_DAC1, dabr);
  361. #ifdef CONFIG_PPC_47x
  362. isync();
  363. #endif
  364. return 0;
  365. }
  366. #elif defined(CONFIG_PPC_BOOK3S)
  367. static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
  368. {
  369. mtspr(SPRN_DABR, dabr);
  370. if (cpu_has_feature(CPU_FTR_DABRX))
  371. mtspr(SPRN_DABRX, dabrx);
  372. return 0;
  373. }
  374. #else
  375. static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
  376. {
  377. return -EINVAL;
  378. }
  379. #endif
  380. static inline int set_dabr(struct arch_hw_breakpoint *brk)
  381. {
  382. unsigned long dabr, dabrx;
  383. dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
  384. dabrx = ((brk->type >> 3) & 0x7);
  385. if (ppc_md.set_dabr)
  386. return ppc_md.set_dabr(dabr, dabrx);
  387. return __set_dabr(dabr, dabrx);
  388. }
  389. static inline int set_dawr(struct arch_hw_breakpoint *brk)
  390. {
  391. unsigned long dawr, dawrx, mrd;
  392. dawr = brk->address;
  393. dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
  394. << (63 - 58); //* read/write bits */
  395. dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
  396. << (63 - 59); //* translate */
  397. dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
  398. >> 3; //* PRIM bits */
  399. /* dawr length is stored in field MDR bits 48:53. Matches range in
  400. doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
  401. 0b111111=64DW.
  402. brk->len is in bytes.
  403. This aligns up to double word size, shifts and does the bias.
  404. */
  405. mrd = ((brk->len + 7) >> 3) - 1;
  406. dawrx |= (mrd & 0x3f) << (63 - 53);
  407. if (ppc_md.set_dawr)
  408. return ppc_md.set_dawr(dawr, dawrx);
  409. mtspr(SPRN_DAWR, dawr);
  410. mtspr(SPRN_DAWRX, dawrx);
  411. return 0;
  412. }
  413. int set_breakpoint(struct arch_hw_breakpoint *brk)
  414. {
  415. __get_cpu_var(current_brk) = *brk;
  416. if (cpu_has_feature(CPU_FTR_DAWR))
  417. return set_dawr(brk);
  418. return set_dabr(brk);
  419. }
  420. #ifdef CONFIG_PPC64
  421. DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
  422. #endif
  423. static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
  424. struct arch_hw_breakpoint *b)
  425. {
  426. if (a->address != b->address)
  427. return false;
  428. if (a->type != b->type)
  429. return false;
  430. if (a->len != b->len)
  431. return false;
  432. return true;
  433. }
  434. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  435. static inline void tm_reclaim_task(struct task_struct *tsk)
  436. {
  437. /* We have to work out if we're switching from/to a task that's in the
  438. * middle of a transaction.
  439. *
  440. * In switching we need to maintain a 2nd register state as
  441. * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
  442. * checkpointed (tbegin) state in ckpt_regs and saves the transactional
  443. * (current) FPRs into oldtask->thread.transact_fpr[].
  444. *
  445. * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
  446. */
  447. struct thread_struct *thr = &tsk->thread;
  448. if (!thr->regs)
  449. return;
  450. if (!MSR_TM_ACTIVE(thr->regs->msr))
  451. goto out_and_saveregs;
  452. /* Stash the original thread MSR, as giveup_fpu et al will
  453. * modify it. We hold onto it to see whether the task used
  454. * FP & vector regs.
  455. */
  456. thr->tm_orig_msr = thr->regs->msr;
  457. TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
  458. "ccr=%lx, msr=%lx, trap=%lx)\n",
  459. tsk->pid, thr->regs->nip,
  460. thr->regs->ccr, thr->regs->msr,
  461. thr->regs->trap);
  462. tm_reclaim(thr, thr->regs->msr, TM_CAUSE_RESCHED);
  463. TM_DEBUG("--- tm_reclaim on pid %d complete\n",
  464. tsk->pid);
  465. out_and_saveregs:
  466. /* Always save the regs here, even if a transaction's not active.
  467. * This context-switches a thread's TM info SPRs. We do it here to
  468. * be consistent with the restore path (in recheckpoint) which
  469. * cannot happen later in _switch().
  470. */
  471. tm_save_sprs(thr);
  472. }
  473. static inline void tm_recheckpoint_new_task(struct task_struct *new)
  474. {
  475. unsigned long msr;
  476. if (!cpu_has_feature(CPU_FTR_TM))
  477. return;
  478. /* Recheckpoint the registers of the thread we're about to switch to.
  479. *
  480. * If the task was using FP, we non-lazily reload both the original and
  481. * the speculative FP register states. This is because the kernel
  482. * doesn't see if/when a TM rollback occurs, so if we take an FP
  483. * unavoidable later, we are unable to determine which set of FP regs
  484. * need to be restored.
  485. */
  486. if (!new->thread.regs)
  487. return;
  488. /* The TM SPRs are restored here, so that TEXASR.FS can be set
  489. * before the trecheckpoint and no explosion occurs.
  490. */
  491. tm_restore_sprs(&new->thread);
  492. if (!MSR_TM_ACTIVE(new->thread.regs->msr))
  493. return;
  494. msr = new->thread.tm_orig_msr;
  495. /* Recheckpoint to restore original checkpointed register state. */
  496. TM_DEBUG("*** tm_recheckpoint of pid %d "
  497. "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
  498. new->pid, new->thread.regs->msr, msr);
  499. /* This loads the checkpointed FP/VEC state, if used */
  500. tm_recheckpoint(&new->thread, msr);
  501. /* This loads the speculative FP/VEC state, if used */
  502. if (msr & MSR_FP) {
  503. do_load_up_transact_fpu(&new->thread);
  504. new->thread.regs->msr |=
  505. (MSR_FP | new->thread.fpexc_mode);
  506. }
  507. #ifdef CONFIG_ALTIVEC
  508. if (msr & MSR_VEC) {
  509. do_load_up_transact_altivec(&new->thread);
  510. new->thread.regs->msr |= MSR_VEC;
  511. }
  512. #endif
  513. /* We may as well turn on VSX too since all the state is restored now */
  514. if (msr & MSR_VSX)
  515. new->thread.regs->msr |= MSR_VSX;
  516. TM_DEBUG("*** tm_recheckpoint of pid %d complete "
  517. "(kernel msr 0x%lx)\n",
  518. new->pid, mfmsr());
  519. }
  520. static inline void __switch_to_tm(struct task_struct *prev)
  521. {
  522. if (cpu_has_feature(CPU_FTR_TM)) {
  523. tm_enable();
  524. tm_reclaim_task(prev);
  525. }
  526. }
  527. #else
  528. #define tm_recheckpoint_new_task(new)
  529. #define __switch_to_tm(prev)
  530. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  531. struct task_struct *__switch_to(struct task_struct *prev,
  532. struct task_struct *new)
  533. {
  534. struct thread_struct *new_thread, *old_thread;
  535. unsigned long flags;
  536. struct task_struct *last;
  537. #ifdef CONFIG_PPC_BOOK3S_64
  538. struct ppc64_tlb_batch *batch;
  539. #endif
  540. __switch_to_tm(prev);
  541. #ifdef CONFIG_SMP
  542. /* avoid complexity of lazy save/restore of fpu
  543. * by just saving it every time we switch out if
  544. * this task used the fpu during the last quantum.
  545. *
  546. * If it tries to use the fpu again, it'll trap and
  547. * reload its fp regs. So we don't have to do a restore
  548. * every switch, just a save.
  549. * -- Cort
  550. */
  551. if (prev->thread.regs && (prev->thread.regs->msr & MSR_FP))
  552. giveup_fpu(prev);
  553. #ifdef CONFIG_ALTIVEC
  554. /*
  555. * If the previous thread used altivec in the last quantum
  556. * (thus changing altivec regs) then save them.
  557. * We used to check the VRSAVE register but not all apps
  558. * set it, so we don't rely on it now (and in fact we need
  559. * to save & restore VSCR even if VRSAVE == 0). -- paulus
  560. *
  561. * On SMP we always save/restore altivec regs just to avoid the
  562. * complexity of changing processors.
  563. * -- Cort
  564. */
  565. if (prev->thread.regs && (prev->thread.regs->msr & MSR_VEC))
  566. giveup_altivec(prev);
  567. #endif /* CONFIG_ALTIVEC */
  568. #ifdef CONFIG_VSX
  569. if (prev->thread.regs && (prev->thread.regs->msr & MSR_VSX))
  570. /* VMX and FPU registers are already save here */
  571. __giveup_vsx(prev);
  572. #endif /* CONFIG_VSX */
  573. #ifdef CONFIG_SPE
  574. /*
  575. * If the previous thread used spe in the last quantum
  576. * (thus changing spe regs) then save them.
  577. *
  578. * On SMP we always save/restore spe regs just to avoid the
  579. * complexity of changing processors.
  580. */
  581. if ((prev->thread.regs && (prev->thread.regs->msr & MSR_SPE)))
  582. giveup_spe(prev);
  583. #endif /* CONFIG_SPE */
  584. #else /* CONFIG_SMP */
  585. #ifdef CONFIG_ALTIVEC
  586. /* Avoid the trap. On smp this this never happens since
  587. * we don't set last_task_used_altivec -- Cort
  588. */
  589. if (new->thread.regs && last_task_used_altivec == new)
  590. new->thread.regs->msr |= MSR_VEC;
  591. #endif /* CONFIG_ALTIVEC */
  592. #ifdef CONFIG_VSX
  593. if (new->thread.regs && last_task_used_vsx == new)
  594. new->thread.regs->msr |= MSR_VSX;
  595. #endif /* CONFIG_VSX */
  596. #ifdef CONFIG_SPE
  597. /* Avoid the trap. On smp this this never happens since
  598. * we don't set last_task_used_spe
  599. */
  600. if (new->thread.regs && last_task_used_spe == new)
  601. new->thread.regs->msr |= MSR_SPE;
  602. #endif /* CONFIG_SPE */
  603. #endif /* CONFIG_SMP */
  604. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  605. switch_booke_debug_regs(&new->thread);
  606. #else
  607. /*
  608. * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
  609. * schedule DABR
  610. */
  611. #ifndef CONFIG_HAVE_HW_BREAKPOINT
  612. if (unlikely(hw_brk_match(&__get_cpu_var(current_brk), &new->thread.hw_brk)))
  613. set_breakpoint(&new->thread.hw_brk);
  614. #endif /* CONFIG_HAVE_HW_BREAKPOINT */
  615. #endif
  616. new_thread = &new->thread;
  617. old_thread = &current->thread;
  618. #ifdef CONFIG_PPC64
  619. /*
  620. * Collect processor utilization data per process
  621. */
  622. if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
  623. struct cpu_usage *cu = &__get_cpu_var(cpu_usage_array);
  624. long unsigned start_tb, current_tb;
  625. start_tb = old_thread->start_tb;
  626. cu->current_tb = current_tb = mfspr(SPRN_PURR);
  627. old_thread->accum_tb += (current_tb - start_tb);
  628. new_thread->start_tb = current_tb;
  629. }
  630. #endif /* CONFIG_PPC64 */
  631. #ifdef CONFIG_PPC_BOOK3S_64
  632. batch = &__get_cpu_var(ppc64_tlb_batch);
  633. if (batch->active) {
  634. current_thread_info()->local_flags |= _TLF_LAZY_MMU;
  635. if (batch->index)
  636. __flush_tlb_pending(batch);
  637. batch->active = 0;
  638. }
  639. #endif /* CONFIG_PPC_BOOK3S_64 */
  640. local_irq_save(flags);
  641. /*
  642. * We can't take a PMU exception inside _switch() since there is a
  643. * window where the kernel stack SLB and the kernel stack are out
  644. * of sync. Hard disable here.
  645. */
  646. hard_irq_disable();
  647. tm_recheckpoint_new_task(new);
  648. last = _switch(old_thread, new_thread);
  649. #ifdef CONFIG_PPC_BOOK3S_64
  650. if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
  651. current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
  652. batch = &__get_cpu_var(ppc64_tlb_batch);
  653. batch->active = 1;
  654. }
  655. #endif /* CONFIG_PPC_BOOK3S_64 */
  656. local_irq_restore(flags);
  657. return last;
  658. }
  659. static int instructions_to_print = 16;
  660. static void show_instructions(struct pt_regs *regs)
  661. {
  662. int i;
  663. unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
  664. sizeof(int));
  665. printk("Instruction dump:");
  666. for (i = 0; i < instructions_to_print; i++) {
  667. int instr;
  668. if (!(i % 8))
  669. printk("\n");
  670. #if !defined(CONFIG_BOOKE)
  671. /* If executing with the IMMU off, adjust pc rather
  672. * than print XXXXXXXX.
  673. */
  674. if (!(regs->msr & MSR_IR))
  675. pc = (unsigned long)phys_to_virt(pc);
  676. #endif
  677. /* We use __get_user here *only* to avoid an OOPS on a
  678. * bad address because the pc *should* only be a
  679. * kernel address.
  680. */
  681. if (!__kernel_text_address(pc) ||
  682. __get_user(instr, (unsigned int __user *)pc)) {
  683. printk(KERN_CONT "XXXXXXXX ");
  684. } else {
  685. if (regs->nip == pc)
  686. printk(KERN_CONT "<%08x> ", instr);
  687. else
  688. printk(KERN_CONT "%08x ", instr);
  689. }
  690. pc += sizeof(int);
  691. }
  692. printk("\n");
  693. }
  694. static struct regbit {
  695. unsigned long bit;
  696. const char *name;
  697. } msr_bits[] = {
  698. #if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
  699. {MSR_SF, "SF"},
  700. {MSR_HV, "HV"},
  701. #endif
  702. {MSR_VEC, "VEC"},
  703. {MSR_VSX, "VSX"},
  704. #ifdef CONFIG_BOOKE
  705. {MSR_CE, "CE"},
  706. #endif
  707. {MSR_EE, "EE"},
  708. {MSR_PR, "PR"},
  709. {MSR_FP, "FP"},
  710. {MSR_ME, "ME"},
  711. #ifdef CONFIG_BOOKE
  712. {MSR_DE, "DE"},
  713. #else
  714. {MSR_SE, "SE"},
  715. {MSR_BE, "BE"},
  716. #endif
  717. {MSR_IR, "IR"},
  718. {MSR_DR, "DR"},
  719. {MSR_PMM, "PMM"},
  720. #ifndef CONFIG_BOOKE
  721. {MSR_RI, "RI"},
  722. {MSR_LE, "LE"},
  723. #endif
  724. {0, NULL}
  725. };
  726. static void printbits(unsigned long val, struct regbit *bits)
  727. {
  728. const char *sep = "";
  729. printk("<");
  730. for (; bits->bit; ++bits)
  731. if (val & bits->bit) {
  732. printk("%s%s", sep, bits->name);
  733. sep = ",";
  734. }
  735. printk(">");
  736. }
  737. #ifdef CONFIG_PPC64
  738. #define REG "%016lx"
  739. #define REGS_PER_LINE 4
  740. #define LAST_VOLATILE 13
  741. #else
  742. #define REG "%08lx"
  743. #define REGS_PER_LINE 8
  744. #define LAST_VOLATILE 12
  745. #endif
  746. void show_regs(struct pt_regs * regs)
  747. {
  748. int i, trap;
  749. show_regs_print_info(KERN_DEFAULT);
  750. printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
  751. regs->nip, regs->link, regs->ctr);
  752. printk("REGS: %p TRAP: %04lx %s (%s)\n",
  753. regs, regs->trap, print_tainted(), init_utsname()->release);
  754. printk("MSR: "REG" ", regs->msr);
  755. printbits(regs->msr, msr_bits);
  756. printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
  757. #ifdef CONFIG_PPC64
  758. printk("SOFTE: %ld\n", regs->softe);
  759. #endif
  760. trap = TRAP(regs);
  761. if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
  762. printk("CFAR: "REG"\n", regs->orig_gpr3);
  763. if (trap == 0x300 || trap == 0x600)
  764. #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
  765. printk("DEAR: "REG", ESR: "REG"\n", regs->dar, regs->dsisr);
  766. #else
  767. printk("DAR: "REG", DSISR: %08lx\n", regs->dar, regs->dsisr);
  768. #endif
  769. for (i = 0; i < 32; i++) {
  770. if ((i % REGS_PER_LINE) == 0)
  771. printk("\nGPR%02d: ", i);
  772. printk(REG " ", regs->gpr[i]);
  773. if (i == LAST_VOLATILE && !FULL_REGS(regs))
  774. break;
  775. }
  776. printk("\n");
  777. #ifdef CONFIG_KALLSYMS
  778. /*
  779. * Lookup NIP late so we have the best change of getting the
  780. * above info out without failing
  781. */
  782. printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
  783. printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
  784. #endif
  785. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  786. printk("PACATMSCRATCH [%llx]\n", get_paca()->tm_scratch);
  787. #endif
  788. show_stack(current, (unsigned long *) regs->gpr[1]);
  789. if (!user_mode(regs))
  790. show_instructions(regs);
  791. }
  792. void exit_thread(void)
  793. {
  794. discard_lazy_cpu_state();
  795. }
  796. void flush_thread(void)
  797. {
  798. discard_lazy_cpu_state();
  799. #ifdef CONFIG_HAVE_HW_BREAKPOINT
  800. flush_ptrace_hw_breakpoint(current);
  801. #else /* CONFIG_HAVE_HW_BREAKPOINT */
  802. set_debug_reg_defaults(&current->thread);
  803. #endif /* CONFIG_HAVE_HW_BREAKPOINT */
  804. }
  805. void
  806. release_thread(struct task_struct *t)
  807. {
  808. }
  809. /*
  810. * this gets called so that we can store coprocessor state into memory and
  811. * copy the current task into the new thread.
  812. */
  813. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  814. {
  815. flush_fp_to_thread(src);
  816. flush_altivec_to_thread(src);
  817. flush_vsx_to_thread(src);
  818. flush_spe_to_thread(src);
  819. *dst = *src;
  820. return 0;
  821. }
  822. /*
  823. * Copy a thread..
  824. */
  825. extern unsigned long dscr_default; /* defined in arch/powerpc/kernel/sysfs.c */
  826. int copy_thread(unsigned long clone_flags, unsigned long usp,
  827. unsigned long arg, struct task_struct *p)
  828. {
  829. struct pt_regs *childregs, *kregs;
  830. extern void ret_from_fork(void);
  831. extern void ret_from_kernel_thread(void);
  832. void (*f)(void);
  833. unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
  834. /* Copy registers */
  835. sp -= sizeof(struct pt_regs);
  836. childregs = (struct pt_regs *) sp;
  837. if (unlikely(p->flags & PF_KTHREAD)) {
  838. struct thread_info *ti = (void *)task_stack_page(p);
  839. memset(childregs, 0, sizeof(struct pt_regs));
  840. childregs->gpr[1] = sp + sizeof(struct pt_regs);
  841. childregs->gpr[14] = usp; /* function */
  842. #ifdef CONFIG_PPC64
  843. clear_tsk_thread_flag(p, TIF_32BIT);
  844. childregs->softe = 1;
  845. #endif
  846. childregs->gpr[15] = arg;
  847. p->thread.regs = NULL; /* no user register state */
  848. ti->flags |= _TIF_RESTOREALL;
  849. f = ret_from_kernel_thread;
  850. } else {
  851. struct pt_regs *regs = current_pt_regs();
  852. CHECK_FULL_REGS(regs);
  853. *childregs = *regs;
  854. if (usp)
  855. childregs->gpr[1] = usp;
  856. p->thread.regs = childregs;
  857. childregs->gpr[3] = 0; /* Result from fork() */
  858. if (clone_flags & CLONE_SETTLS) {
  859. #ifdef CONFIG_PPC64
  860. if (!is_32bit_task())
  861. childregs->gpr[13] = childregs->gpr[6];
  862. else
  863. #endif
  864. childregs->gpr[2] = childregs->gpr[6];
  865. }
  866. f = ret_from_fork;
  867. }
  868. sp -= STACK_FRAME_OVERHEAD;
  869. /*
  870. * The way this works is that at some point in the future
  871. * some task will call _switch to switch to the new task.
  872. * That will pop off the stack frame created below and start
  873. * the new task running at ret_from_fork. The new task will
  874. * do some house keeping and then return from the fork or clone
  875. * system call, using the stack frame created above.
  876. */
  877. ((unsigned long *)sp)[0] = 0;
  878. sp -= sizeof(struct pt_regs);
  879. kregs = (struct pt_regs *) sp;
  880. sp -= STACK_FRAME_OVERHEAD;
  881. p->thread.ksp = sp;
  882. p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
  883. _ALIGN_UP(sizeof(struct thread_info), 16);
  884. #ifdef CONFIG_HAVE_HW_BREAKPOINT
  885. p->thread.ptrace_bps[0] = NULL;
  886. #endif
  887. #ifdef CONFIG_PPC_STD_MMU_64
  888. if (mmu_has_feature(MMU_FTR_SLB)) {
  889. unsigned long sp_vsid;
  890. unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
  891. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  892. sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
  893. << SLB_VSID_SHIFT_1T;
  894. else
  895. sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
  896. << SLB_VSID_SHIFT;
  897. sp_vsid |= SLB_VSID_KERNEL | llp;
  898. p->thread.ksp_vsid = sp_vsid;
  899. }
  900. #endif /* CONFIG_PPC_STD_MMU_64 */
  901. #ifdef CONFIG_PPC64
  902. if (cpu_has_feature(CPU_FTR_DSCR)) {
  903. p->thread.dscr_inherit = current->thread.dscr_inherit;
  904. p->thread.dscr = current->thread.dscr;
  905. }
  906. if (cpu_has_feature(CPU_FTR_HAS_PPR))
  907. p->thread.ppr = INIT_PPR;
  908. #endif
  909. /*
  910. * The PPC64 ABI makes use of a TOC to contain function
  911. * pointers. The function (ret_from_except) is actually a pointer
  912. * to the TOC entry. The first entry is a pointer to the actual
  913. * function.
  914. */
  915. #ifdef CONFIG_PPC64
  916. kregs->nip = *((unsigned long *)f);
  917. #else
  918. kregs->nip = (unsigned long)f;
  919. #endif
  920. return 0;
  921. }
  922. /*
  923. * Set up a thread for executing a new program
  924. */
  925. void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
  926. {
  927. #ifdef CONFIG_PPC64
  928. unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
  929. #endif
  930. /*
  931. * If we exec out of a kernel thread then thread.regs will not be
  932. * set. Do it now.
  933. */
  934. if (!current->thread.regs) {
  935. struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
  936. current->thread.regs = regs - 1;
  937. }
  938. memset(regs->gpr, 0, sizeof(regs->gpr));
  939. regs->ctr = 0;
  940. regs->link = 0;
  941. regs->xer = 0;
  942. regs->ccr = 0;
  943. regs->gpr[1] = sp;
  944. /*
  945. * We have just cleared all the nonvolatile GPRs, so make
  946. * FULL_REGS(regs) return true. This is necessary to allow
  947. * ptrace to examine the thread immediately after exec.
  948. */
  949. regs->trap &= ~1UL;
  950. #ifdef CONFIG_PPC32
  951. regs->mq = 0;
  952. regs->nip = start;
  953. regs->msr = MSR_USER;
  954. #else
  955. if (!is_32bit_task()) {
  956. unsigned long entry, toc;
  957. /* start is a relocated pointer to the function descriptor for
  958. * the elf _start routine. The first entry in the function
  959. * descriptor is the entry address of _start and the second
  960. * entry is the TOC value we need to use.
  961. */
  962. __get_user(entry, (unsigned long __user *)start);
  963. __get_user(toc, (unsigned long __user *)start+1);
  964. /* Check whether the e_entry function descriptor entries
  965. * need to be relocated before we can use them.
  966. */
  967. if (load_addr != 0) {
  968. entry += load_addr;
  969. toc += load_addr;
  970. }
  971. regs->nip = entry;
  972. regs->gpr[2] = toc;
  973. regs->msr = MSR_USER64;
  974. } else {
  975. regs->nip = start;
  976. regs->gpr[2] = 0;
  977. regs->msr = MSR_USER32;
  978. }
  979. #endif
  980. discard_lazy_cpu_state();
  981. #ifdef CONFIG_VSX
  982. current->thread.used_vsr = 0;
  983. #endif
  984. memset(current->thread.fpr, 0, sizeof(current->thread.fpr));
  985. current->thread.fpscr.val = 0;
  986. #ifdef CONFIG_ALTIVEC
  987. memset(current->thread.vr, 0, sizeof(current->thread.vr));
  988. memset(&current->thread.vscr, 0, sizeof(current->thread.vscr));
  989. current->thread.vscr.u[3] = 0x00010000; /* Java mode disabled */
  990. current->thread.vrsave = 0;
  991. current->thread.used_vr = 0;
  992. #endif /* CONFIG_ALTIVEC */
  993. #ifdef CONFIG_SPE
  994. memset(current->thread.evr, 0, sizeof(current->thread.evr));
  995. current->thread.acc = 0;
  996. current->thread.spefscr = 0;
  997. current->thread.used_spe = 0;
  998. #endif /* CONFIG_SPE */
  999. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1000. if (cpu_has_feature(CPU_FTR_TM))
  1001. regs->msr |= MSR_TM;
  1002. current->thread.tm_tfhar = 0;
  1003. current->thread.tm_texasr = 0;
  1004. current->thread.tm_tfiar = 0;
  1005. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  1006. }
  1007. #define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
  1008. | PR_FP_EXC_RES | PR_FP_EXC_INV)
  1009. int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
  1010. {
  1011. struct pt_regs *regs = tsk->thread.regs;
  1012. /* This is a bit hairy. If we are an SPE enabled processor
  1013. * (have embedded fp) we store the IEEE exception enable flags in
  1014. * fpexc_mode. fpexc_mode is also used for setting FP exception
  1015. * mode (asyn, precise, disabled) for 'Classic' FP. */
  1016. if (val & PR_FP_EXC_SW_ENABLE) {
  1017. #ifdef CONFIG_SPE
  1018. if (cpu_has_feature(CPU_FTR_SPE)) {
  1019. tsk->thread.fpexc_mode = val &
  1020. (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
  1021. return 0;
  1022. } else {
  1023. return -EINVAL;
  1024. }
  1025. #else
  1026. return -EINVAL;
  1027. #endif
  1028. }
  1029. /* on a CONFIG_SPE this does not hurt us. The bits that
  1030. * __pack_fe01 use do not overlap with bits used for
  1031. * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
  1032. * on CONFIG_SPE implementations are reserved so writing to
  1033. * them does not change anything */
  1034. if (val > PR_FP_EXC_PRECISE)
  1035. return -EINVAL;
  1036. tsk->thread.fpexc_mode = __pack_fe01(val);
  1037. if (regs != NULL && (regs->msr & MSR_FP) != 0)
  1038. regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
  1039. | tsk->thread.fpexc_mode;
  1040. return 0;
  1041. }
  1042. int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
  1043. {
  1044. unsigned int val;
  1045. if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
  1046. #ifdef CONFIG_SPE
  1047. if (cpu_has_feature(CPU_FTR_SPE))
  1048. val = tsk->thread.fpexc_mode;
  1049. else
  1050. return -EINVAL;
  1051. #else
  1052. return -EINVAL;
  1053. #endif
  1054. else
  1055. val = __unpack_fe01(tsk->thread.fpexc_mode);
  1056. return put_user(val, (unsigned int __user *) adr);
  1057. }
  1058. int set_endian(struct task_struct *tsk, unsigned int val)
  1059. {
  1060. struct pt_regs *regs = tsk->thread.regs;
  1061. if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
  1062. (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
  1063. return -EINVAL;
  1064. if (regs == NULL)
  1065. return -EINVAL;
  1066. if (val == PR_ENDIAN_BIG)
  1067. regs->msr &= ~MSR_LE;
  1068. else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
  1069. regs->msr |= MSR_LE;
  1070. else
  1071. return -EINVAL;
  1072. return 0;
  1073. }
  1074. int get_endian(struct task_struct *tsk, unsigned long adr)
  1075. {
  1076. struct pt_regs *regs = tsk->thread.regs;
  1077. unsigned int val;
  1078. if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
  1079. !cpu_has_feature(CPU_FTR_REAL_LE))
  1080. return -EINVAL;
  1081. if (regs == NULL)
  1082. return -EINVAL;
  1083. if (regs->msr & MSR_LE) {
  1084. if (cpu_has_feature(CPU_FTR_REAL_LE))
  1085. val = PR_ENDIAN_LITTLE;
  1086. else
  1087. val = PR_ENDIAN_PPC_LITTLE;
  1088. } else
  1089. val = PR_ENDIAN_BIG;
  1090. return put_user(val, (unsigned int __user *)adr);
  1091. }
  1092. int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
  1093. {
  1094. tsk->thread.align_ctl = val;
  1095. return 0;
  1096. }
  1097. int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
  1098. {
  1099. return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
  1100. }
  1101. static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
  1102. unsigned long nbytes)
  1103. {
  1104. unsigned long stack_page;
  1105. unsigned long cpu = task_cpu(p);
  1106. /*
  1107. * Avoid crashing if the stack has overflowed and corrupted
  1108. * task_cpu(p), which is in the thread_info struct.
  1109. */
  1110. if (cpu < NR_CPUS && cpu_possible(cpu)) {
  1111. stack_page = (unsigned long) hardirq_ctx[cpu];
  1112. if (sp >= stack_page + sizeof(struct thread_struct)
  1113. && sp <= stack_page + THREAD_SIZE - nbytes)
  1114. return 1;
  1115. stack_page = (unsigned long) softirq_ctx[cpu];
  1116. if (sp >= stack_page + sizeof(struct thread_struct)
  1117. && sp <= stack_page + THREAD_SIZE - nbytes)
  1118. return 1;
  1119. }
  1120. return 0;
  1121. }
  1122. int validate_sp(unsigned long sp, struct task_struct *p,
  1123. unsigned long nbytes)
  1124. {
  1125. unsigned long stack_page = (unsigned long)task_stack_page(p);
  1126. if (sp >= stack_page + sizeof(struct thread_struct)
  1127. && sp <= stack_page + THREAD_SIZE - nbytes)
  1128. return 1;
  1129. return valid_irq_stack(sp, p, nbytes);
  1130. }
  1131. EXPORT_SYMBOL(validate_sp);
  1132. unsigned long get_wchan(struct task_struct *p)
  1133. {
  1134. unsigned long ip, sp;
  1135. int count = 0;
  1136. if (!p || p == current || p->state == TASK_RUNNING)
  1137. return 0;
  1138. sp = p->thread.ksp;
  1139. if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
  1140. return 0;
  1141. do {
  1142. sp = *(unsigned long *)sp;
  1143. if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
  1144. return 0;
  1145. if (count > 0) {
  1146. ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
  1147. if (!in_sched_functions(ip))
  1148. return ip;
  1149. }
  1150. } while (count++ < 16);
  1151. return 0;
  1152. }
  1153. static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
  1154. void show_stack(struct task_struct *tsk, unsigned long *stack)
  1155. {
  1156. unsigned long sp, ip, lr, newsp;
  1157. int count = 0;
  1158. int firstframe = 1;
  1159. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  1160. int curr_frame = current->curr_ret_stack;
  1161. extern void return_to_handler(void);
  1162. unsigned long rth = (unsigned long)return_to_handler;
  1163. unsigned long mrth = -1;
  1164. #ifdef CONFIG_PPC64
  1165. extern void mod_return_to_handler(void);
  1166. rth = *(unsigned long *)rth;
  1167. mrth = (unsigned long)mod_return_to_handler;
  1168. mrth = *(unsigned long *)mrth;
  1169. #endif
  1170. #endif
  1171. sp = (unsigned long) stack;
  1172. if (tsk == NULL)
  1173. tsk = current;
  1174. if (sp == 0) {
  1175. if (tsk == current)
  1176. asm("mr %0,1" : "=r" (sp));
  1177. else
  1178. sp = tsk->thread.ksp;
  1179. }
  1180. lr = 0;
  1181. printk("Call Trace:\n");
  1182. do {
  1183. if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
  1184. return;
  1185. stack = (unsigned long *) sp;
  1186. newsp = stack[0];
  1187. ip = stack[STACK_FRAME_LR_SAVE];
  1188. if (!firstframe || ip != lr) {
  1189. printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
  1190. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  1191. if ((ip == rth || ip == mrth) && curr_frame >= 0) {
  1192. printk(" (%pS)",
  1193. (void *)current->ret_stack[curr_frame].ret);
  1194. curr_frame--;
  1195. }
  1196. #endif
  1197. if (firstframe)
  1198. printk(" (unreliable)");
  1199. printk("\n");
  1200. }
  1201. firstframe = 0;
  1202. /*
  1203. * See if this is an exception frame.
  1204. * We look for the "regshere" marker in the current frame.
  1205. */
  1206. if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
  1207. && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
  1208. struct pt_regs *regs = (struct pt_regs *)
  1209. (sp + STACK_FRAME_OVERHEAD);
  1210. lr = regs->link;
  1211. printk("--- Exception: %lx at %pS\n LR = %pS\n",
  1212. regs->trap, (void *)regs->nip, (void *)lr);
  1213. firstframe = 1;
  1214. }
  1215. sp = newsp;
  1216. } while (count++ < kstack_depth_to_print);
  1217. }
  1218. #ifdef CONFIG_PPC64
  1219. /* Called with hard IRQs off */
  1220. void __ppc64_runlatch_on(void)
  1221. {
  1222. struct thread_info *ti = current_thread_info();
  1223. unsigned long ctrl;
  1224. ctrl = mfspr(SPRN_CTRLF);
  1225. ctrl |= CTRL_RUNLATCH;
  1226. mtspr(SPRN_CTRLT, ctrl);
  1227. ti->local_flags |= _TLF_RUNLATCH;
  1228. }
  1229. /* Called with hard IRQs off */
  1230. void __ppc64_runlatch_off(void)
  1231. {
  1232. struct thread_info *ti = current_thread_info();
  1233. unsigned long ctrl;
  1234. ti->local_flags &= ~_TLF_RUNLATCH;
  1235. ctrl = mfspr(SPRN_CTRLF);
  1236. ctrl &= ~CTRL_RUNLATCH;
  1237. mtspr(SPRN_CTRLT, ctrl);
  1238. }
  1239. #endif /* CONFIG_PPC64 */
  1240. unsigned long arch_align_stack(unsigned long sp)
  1241. {
  1242. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  1243. sp -= get_random_int() & ~PAGE_MASK;
  1244. return sp & ~0xf;
  1245. }
  1246. static inline unsigned long brk_rnd(void)
  1247. {
  1248. unsigned long rnd = 0;
  1249. /* 8MB for 32bit, 1GB for 64bit */
  1250. if (is_32bit_task())
  1251. rnd = (long)(get_random_int() % (1<<(23-PAGE_SHIFT)));
  1252. else
  1253. rnd = (long)(get_random_int() % (1<<(30-PAGE_SHIFT)));
  1254. return rnd << PAGE_SHIFT;
  1255. }
  1256. unsigned long arch_randomize_brk(struct mm_struct *mm)
  1257. {
  1258. unsigned long base = mm->brk;
  1259. unsigned long ret;
  1260. #ifdef CONFIG_PPC_STD_MMU_64
  1261. /*
  1262. * If we are using 1TB segments and we are allowed to randomise
  1263. * the heap, we can put it above 1TB so it is backed by a 1TB
  1264. * segment. Otherwise the heap will be in the bottom 1TB
  1265. * which always uses 256MB segments and this may result in a
  1266. * performance penalty.
  1267. */
  1268. if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
  1269. base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
  1270. #endif
  1271. ret = PAGE_ALIGN(base + brk_rnd());
  1272. if (ret < mm->brk)
  1273. return mm->brk;
  1274. return ret;
  1275. }
  1276. unsigned long randomize_et_dyn(unsigned long base)
  1277. {
  1278. unsigned long ret = PAGE_ALIGN(base + brk_rnd());
  1279. if (ret < base)
  1280. return base;
  1281. return ret;
  1282. }