atl1.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong_huang@attansic.com>
  28. * Attansic Technology Corp. 3F 147, Xianzheng 9th Road, Zhubei,
  29. * Xinzhu 302, TAIWAN, REPUBLIC OF CHINA
  30. *
  31. * Chris Snook <csnook@redhat.com>
  32. * Jay Cliburn <jcliburn@gmail.com>
  33. *
  34. * This version is adapted from the Attansic reference driver for
  35. * inclusion in the Linux kernel. It is currently under heavy development.
  36. * A very incomplete list of things that need to be dealt with:
  37. *
  38. * TODO:
  39. * Add more ethtool functions.
  40. * Fix abstruse irq enable/disable condition described here:
  41. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  42. *
  43. * NEEDS TESTING:
  44. * VLAN
  45. * multicast
  46. * promiscuous mode
  47. * interrupt coalescing
  48. * SMP torture testing
  49. */
  50. #include <asm/atomic.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/compiler.h>
  53. #include <linux/crc32.h>
  54. #include <linux/delay.h>
  55. #include <linux/dma-mapping.h>
  56. #include <linux/etherdevice.h>
  57. #include <linux/hardirq.h>
  58. #include <linux/if_ether.h>
  59. #include <linux/if_vlan.h>
  60. #include <linux/in.h>
  61. #include <linux/interrupt.h>
  62. #include <linux/ip.h>
  63. #include <linux/irqflags.h>
  64. #include <linux/irqreturn.h>
  65. #include <linux/jiffies.h>
  66. #include <linux/mii.h>
  67. #include <linux/module.h>
  68. #include <linux/moduleparam.h>
  69. #include <linux/net.h>
  70. #include <linux/netdevice.h>
  71. #include <linux/pci.h>
  72. #include <linux/pci_ids.h>
  73. #include <linux/pm.h>
  74. #include <linux/skbuff.h>
  75. #include <linux/slab.h>
  76. #include <linux/spinlock.h>
  77. #include <linux/string.h>
  78. #include <linux/tcp.h>
  79. #include <linux/timer.h>
  80. #include <linux/types.h>
  81. #include <linux/workqueue.h>
  82. #include <net/checksum.h>
  83. #include "atl1.h"
  84. /* Temporary hack for merging atl1 and atl2 */
  85. #include "atlx.c"
  86. /*
  87. * This is the only thing that needs to be changed to adjust the
  88. * maximum number of ports that the driver can manage.
  89. */
  90. #define ATL1_MAX_NIC 4
  91. #define OPTION_UNSET -1
  92. #define OPTION_DISABLED 0
  93. #define OPTION_ENABLED 1
  94. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  95. /*
  96. * Interrupt Moderate Timer in units of 2 us
  97. *
  98. * Valid Range: 10-65535
  99. *
  100. * Default Value: 100 (200us)
  101. */
  102. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  103. static int num_int_mod_timer;
  104. module_param_array_named(int_mod_timer, int_mod_timer, int,
  105. &num_int_mod_timer, 0);
  106. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  107. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  108. #define MAX_INT_MOD_CNT 65000
  109. #define MIN_INT_MOD_CNT 50
  110. struct atl1_option {
  111. enum { enable_option, range_option, list_option } type;
  112. char *name;
  113. char *err;
  114. int def;
  115. union {
  116. struct { /* range_option info */
  117. int min;
  118. int max;
  119. } r;
  120. struct { /* list_option info */
  121. int nr;
  122. struct atl1_opt_list {
  123. int i;
  124. char *str;
  125. } *p;
  126. } l;
  127. } arg;
  128. };
  129. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  130. struct pci_dev *pdev)
  131. {
  132. if (*value == OPTION_UNSET) {
  133. *value = opt->def;
  134. return 0;
  135. }
  136. switch (opt->type) {
  137. case enable_option:
  138. switch (*value) {
  139. case OPTION_ENABLED:
  140. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  141. return 0;
  142. case OPTION_DISABLED:
  143. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  144. return 0;
  145. }
  146. break;
  147. case range_option:
  148. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  149. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  150. *value);
  151. return 0;
  152. }
  153. break;
  154. case list_option:{
  155. int i;
  156. struct atl1_opt_list *ent;
  157. for (i = 0; i < opt->arg.l.nr; i++) {
  158. ent = &opt->arg.l.p[i];
  159. if (*value == ent->i) {
  160. if (ent->str[0] != '\0')
  161. dev_info(&pdev->dev, "%s\n",
  162. ent->str);
  163. return 0;
  164. }
  165. }
  166. }
  167. break;
  168. default:
  169. break;
  170. }
  171. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  172. opt->name, *value, opt->err);
  173. *value = opt->def;
  174. return -1;
  175. }
  176. /*
  177. * atl1_check_options - Range Checking for Command Line Parameters
  178. * @adapter: board private structure
  179. *
  180. * This routine checks all command line parameters for valid user
  181. * input. If an invalid value is given, or if no user specified
  182. * value exists, a default value is used. The final value is stored
  183. * in a variable in the adapter structure.
  184. */
  185. void __devinit atl1_check_options(struct atl1_adapter *adapter)
  186. {
  187. struct pci_dev *pdev = adapter->pdev;
  188. int bd = adapter->bd_number;
  189. if (bd >= ATL1_MAX_NIC) {
  190. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  191. dev_notice(&pdev->dev, "using defaults for all values\n");
  192. }
  193. { /* Interrupt Moderate Timer */
  194. struct atl1_option opt = {
  195. .type = range_option,
  196. .name = "Interrupt Moderator Timer",
  197. .err = "using default of "
  198. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  199. .def = DEFAULT_INT_MOD_CNT,
  200. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  201. .max = MAX_INT_MOD_CNT} }
  202. };
  203. int val;
  204. if (num_int_mod_timer > bd) {
  205. val = int_mod_timer[bd];
  206. atl1_validate_option(&val, &opt, pdev);
  207. adapter->imt = (u16) val;
  208. } else
  209. adapter->imt = (u16) (opt.def);
  210. }
  211. }
  212. /*
  213. * atl1_pci_tbl - PCI Device ID Table
  214. */
  215. static const struct pci_device_id atl1_pci_tbl[] = {
  216. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  217. /* required last entry */
  218. {0,}
  219. };
  220. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  221. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  222. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  223. static int debug = -1;
  224. module_param(debug, int, 0);
  225. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  226. /*
  227. * Reset the transmit and receive units; mask and clear all interrupts.
  228. * hw - Struct containing variables accessed by shared code
  229. * return : 0 or idle status (if error)
  230. */
  231. static s32 atl1_reset_hw(struct atl1_hw *hw)
  232. {
  233. struct pci_dev *pdev = hw->back->pdev;
  234. struct atl1_adapter *adapter = hw->back;
  235. u32 icr;
  236. int i;
  237. /*
  238. * Clear Interrupt mask to stop board from generating
  239. * interrupts & Clear any pending interrupt events
  240. */
  241. /*
  242. * iowrite32(0, hw->hw_addr + REG_IMR);
  243. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  244. */
  245. /*
  246. * Issue Soft Reset to the MAC. This will reset the chip's
  247. * transmit, receive, DMA. It will not effect
  248. * the current PCI configuration. The global reset bit is self-
  249. * clearing, and should clear within a microsecond.
  250. */
  251. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  252. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  253. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  254. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  255. /* delay about 1ms */
  256. msleep(1);
  257. /* Wait at least 10ms for All module to be Idle */
  258. for (i = 0; i < 10; i++) {
  259. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  260. if (!icr)
  261. break;
  262. /* delay 1 ms */
  263. msleep(1);
  264. /* FIXME: still the right way to do this? */
  265. cpu_relax();
  266. }
  267. if (icr) {
  268. if (netif_msg_hw(adapter))
  269. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  270. return icr;
  271. }
  272. return 0;
  273. }
  274. /* function about EEPROM
  275. *
  276. * check_eeprom_exist
  277. * return 0 if eeprom exist
  278. */
  279. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  280. {
  281. u32 value;
  282. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  283. if (value & SPI_FLASH_CTRL_EN_VPD) {
  284. value &= ~SPI_FLASH_CTRL_EN_VPD;
  285. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  286. }
  287. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  288. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  289. }
  290. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  291. {
  292. int i;
  293. u32 control;
  294. if (offset & 3)
  295. /* address do not align */
  296. return false;
  297. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  298. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  299. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  300. ioread32(hw->hw_addr + REG_VPD_CAP);
  301. for (i = 0; i < 10; i++) {
  302. msleep(2);
  303. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  304. if (control & VPD_CAP_VPD_FLAG)
  305. break;
  306. }
  307. if (control & VPD_CAP_VPD_FLAG) {
  308. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  309. return true;
  310. }
  311. /* timeout */
  312. return false;
  313. }
  314. /*
  315. * Reads the value from a PHY register
  316. * hw - Struct containing variables accessed by shared code
  317. * reg_addr - address of the PHY register to read
  318. */
  319. s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  320. {
  321. u32 val;
  322. int i;
  323. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  324. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  325. MDIO_CLK_SEL_SHIFT;
  326. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  327. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  328. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  329. udelay(2);
  330. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  331. if (!(val & (MDIO_START | MDIO_BUSY)))
  332. break;
  333. }
  334. if (!(val & (MDIO_START | MDIO_BUSY))) {
  335. *phy_data = (u16) val;
  336. return 0;
  337. }
  338. return ATLX_ERR_PHY;
  339. }
  340. #define CUSTOM_SPI_CS_SETUP 2
  341. #define CUSTOM_SPI_CLK_HI 2
  342. #define CUSTOM_SPI_CLK_LO 2
  343. #define CUSTOM_SPI_CS_HOLD 2
  344. #define CUSTOM_SPI_CS_HI 3
  345. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  346. {
  347. int i;
  348. u32 value;
  349. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  350. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  351. value = SPI_FLASH_CTRL_WAIT_READY |
  352. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  353. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  354. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  355. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  356. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  357. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  358. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  359. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  360. SPI_FLASH_CTRL_CS_HI_MASK) <<
  361. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  362. SPI_FLASH_CTRL_INS_SHIFT;
  363. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  364. value |= SPI_FLASH_CTRL_START;
  365. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  366. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  367. for (i = 0; i < 10; i++) {
  368. msleep(1);
  369. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  370. if (!(value & SPI_FLASH_CTRL_START))
  371. break;
  372. }
  373. if (value & SPI_FLASH_CTRL_START)
  374. return false;
  375. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  376. return true;
  377. }
  378. /*
  379. * get_permanent_address
  380. * return 0 if get valid mac address,
  381. */
  382. static int atl1_get_permanent_address(struct atl1_hw *hw)
  383. {
  384. u32 addr[2];
  385. u32 i, control;
  386. u16 reg;
  387. u8 eth_addr[ETH_ALEN];
  388. bool key_valid;
  389. if (is_valid_ether_addr(hw->perm_mac_addr))
  390. return 0;
  391. /* init */
  392. addr[0] = addr[1] = 0;
  393. if (!atl1_check_eeprom_exist(hw)) {
  394. reg = 0;
  395. key_valid = false;
  396. /* Read out all EEPROM content */
  397. i = 0;
  398. while (1) {
  399. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  400. if (key_valid) {
  401. if (reg == REG_MAC_STA_ADDR)
  402. addr[0] = control;
  403. else if (reg == (REG_MAC_STA_ADDR + 4))
  404. addr[1] = control;
  405. key_valid = false;
  406. } else if ((control & 0xff) == 0x5A) {
  407. key_valid = true;
  408. reg = (u16) (control >> 16);
  409. } else
  410. break;
  411. } else
  412. /* read error */
  413. break;
  414. i += 4;
  415. }
  416. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  417. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  418. if (is_valid_ether_addr(eth_addr)) {
  419. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  420. return 0;
  421. }
  422. return 1;
  423. }
  424. /* see if SPI FLAGS exist ? */
  425. addr[0] = addr[1] = 0;
  426. reg = 0;
  427. key_valid = false;
  428. i = 0;
  429. while (1) {
  430. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  431. if (key_valid) {
  432. if (reg == REG_MAC_STA_ADDR)
  433. addr[0] = control;
  434. else if (reg == (REG_MAC_STA_ADDR + 4))
  435. addr[1] = control;
  436. key_valid = false;
  437. } else if ((control & 0xff) == 0x5A) {
  438. key_valid = true;
  439. reg = (u16) (control >> 16);
  440. } else
  441. /* data end */
  442. break;
  443. } else
  444. /* read error */
  445. break;
  446. i += 4;
  447. }
  448. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  449. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  450. if (is_valid_ether_addr(eth_addr)) {
  451. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  452. return 0;
  453. }
  454. /*
  455. * On some motherboards, the MAC address is written by the
  456. * BIOS directly to the MAC register during POST, and is
  457. * not stored in eeprom. If all else thus far has failed
  458. * to fetch the permanent MAC address, try reading it directly.
  459. */
  460. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  461. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  462. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  463. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  464. if (is_valid_ether_addr(eth_addr)) {
  465. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  466. return 0;
  467. }
  468. return 1;
  469. }
  470. /*
  471. * Reads the adapter's MAC address from the EEPROM
  472. * hw - Struct containing variables accessed by shared code
  473. */
  474. s32 atl1_read_mac_addr(struct atl1_hw *hw)
  475. {
  476. u16 i;
  477. if (atl1_get_permanent_address(hw))
  478. random_ether_addr(hw->perm_mac_addr);
  479. for (i = 0; i < ETH_ALEN; i++)
  480. hw->mac_addr[i] = hw->perm_mac_addr[i];
  481. return 0;
  482. }
  483. /*
  484. * Hashes an address to determine its location in the multicast table
  485. * hw - Struct containing variables accessed by shared code
  486. * mc_addr - the multicast address to hash
  487. *
  488. * atl1_hash_mc_addr
  489. * purpose
  490. * set hash value for a multicast address
  491. * hash calcu processing :
  492. * 1. calcu 32bit CRC for multicast address
  493. * 2. reverse crc with MSB to LSB
  494. */
  495. u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  496. {
  497. u32 crc32, value = 0;
  498. int i;
  499. crc32 = ether_crc_le(6, mc_addr);
  500. for (i = 0; i < 32; i++)
  501. value |= (((crc32 >> i) & 1) << (31 - i));
  502. return value;
  503. }
  504. /*
  505. * Sets the bit in the multicast table corresponding to the hash value.
  506. * hw - Struct containing variables accessed by shared code
  507. * hash_value - Multicast address hash value
  508. */
  509. void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  510. {
  511. u32 hash_bit, hash_reg;
  512. u32 mta;
  513. /*
  514. * The HASH Table is a register array of 2 32-bit registers.
  515. * It is treated like an array of 64 bits. We want to set
  516. * bit BitArray[hash_value]. So we figure out what register
  517. * the bit is in, read it, OR in the new bit, then write
  518. * back the new value. The register is determined by the
  519. * upper 7 bits of the hash value and the bit within that
  520. * register are determined by the lower 5 bits of the value.
  521. */
  522. hash_reg = (hash_value >> 31) & 0x1;
  523. hash_bit = (hash_value >> 26) & 0x1F;
  524. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  525. mta |= (1 << hash_bit);
  526. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  527. }
  528. /*
  529. * Writes a value to a PHY register
  530. * hw - Struct containing variables accessed by shared code
  531. * reg_addr - address of the PHY register to write
  532. * data - data to write to the PHY
  533. */
  534. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  535. {
  536. int i;
  537. u32 val;
  538. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  539. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  540. MDIO_SUP_PREAMBLE |
  541. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  542. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  543. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  544. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  545. udelay(2);
  546. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  547. if (!(val & (MDIO_START | MDIO_BUSY)))
  548. break;
  549. }
  550. if (!(val & (MDIO_START | MDIO_BUSY)))
  551. return 0;
  552. return ATLX_ERR_PHY;
  553. }
  554. /*
  555. * Make L001's PHY out of Power Saving State (bug)
  556. * hw - Struct containing variables accessed by shared code
  557. * when power on, L001's PHY always on Power saving State
  558. * (Gigabit Link forbidden)
  559. */
  560. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  561. {
  562. s32 ret;
  563. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  564. if (ret)
  565. return ret;
  566. return atl1_write_phy_reg(hw, 30, 0);
  567. }
  568. /*
  569. * Resets the PHY and make all config validate
  570. * hw - Struct containing variables accessed by shared code
  571. *
  572. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  573. */
  574. static s32 atl1_phy_reset(struct atl1_hw *hw)
  575. {
  576. struct pci_dev *pdev = hw->back->pdev;
  577. struct atl1_adapter *adapter = hw->back;
  578. s32 ret_val;
  579. u16 phy_data;
  580. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  581. hw->media_type == MEDIA_TYPE_1000M_FULL)
  582. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  583. else {
  584. switch (hw->media_type) {
  585. case MEDIA_TYPE_100M_FULL:
  586. phy_data =
  587. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  588. MII_CR_RESET;
  589. break;
  590. case MEDIA_TYPE_100M_HALF:
  591. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  592. break;
  593. case MEDIA_TYPE_10M_FULL:
  594. phy_data =
  595. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  596. break;
  597. default:
  598. /* MEDIA_TYPE_10M_HALF: */
  599. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  600. break;
  601. }
  602. }
  603. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  604. if (ret_val) {
  605. u32 val;
  606. int i;
  607. /* pcie serdes link may be down! */
  608. if (netif_msg_hw(adapter))
  609. dev_dbg(&pdev->dev, "pcie phy link down\n");
  610. for (i = 0; i < 25; i++) {
  611. msleep(1);
  612. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  613. if (!(val & (MDIO_START | MDIO_BUSY)))
  614. break;
  615. }
  616. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  617. if (netif_msg_hw(adapter))
  618. dev_warn(&pdev->dev,
  619. "pcie link down at least 25ms\n");
  620. return ret_val;
  621. }
  622. }
  623. return 0;
  624. }
  625. /*
  626. * Configures PHY autoneg and flow control advertisement settings
  627. * hw - Struct containing variables accessed by shared code
  628. */
  629. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  630. {
  631. s32 ret_val;
  632. s16 mii_autoneg_adv_reg;
  633. s16 mii_1000t_ctrl_reg;
  634. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  635. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  636. /* Read the MII 1000Base-T Control Register (Address 9). */
  637. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  638. /*
  639. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  640. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  641. * the 1000Base-T Control Register (Address 9).
  642. */
  643. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  644. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  645. /*
  646. * Need to parse media_type and set up
  647. * the appropriate PHY registers.
  648. */
  649. switch (hw->media_type) {
  650. case MEDIA_TYPE_AUTO_SENSOR:
  651. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  652. MII_AR_10T_FD_CAPS |
  653. MII_AR_100TX_HD_CAPS |
  654. MII_AR_100TX_FD_CAPS);
  655. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  656. break;
  657. case MEDIA_TYPE_1000M_FULL:
  658. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  659. break;
  660. case MEDIA_TYPE_100M_FULL:
  661. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  662. break;
  663. case MEDIA_TYPE_100M_HALF:
  664. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  665. break;
  666. case MEDIA_TYPE_10M_FULL:
  667. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  668. break;
  669. default:
  670. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  671. break;
  672. }
  673. /* flow control fixed to enable all */
  674. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  675. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  676. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  677. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  678. if (ret_val)
  679. return ret_val;
  680. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  681. if (ret_val)
  682. return ret_val;
  683. return 0;
  684. }
  685. /*
  686. * Configures link settings.
  687. * hw - Struct containing variables accessed by shared code
  688. * Assumes the hardware has previously been reset and the
  689. * transmitter and receiver are not enabled.
  690. */
  691. static s32 atl1_setup_link(struct atl1_hw *hw)
  692. {
  693. struct pci_dev *pdev = hw->back->pdev;
  694. struct atl1_adapter *adapter = hw->back;
  695. s32 ret_val;
  696. /*
  697. * Options:
  698. * PHY will advertise value(s) parsed from
  699. * autoneg_advertised and fc
  700. * no matter what autoneg is , We will not wait link result.
  701. */
  702. ret_val = atl1_phy_setup_autoneg_adv(hw);
  703. if (ret_val) {
  704. if (netif_msg_link(adapter))
  705. dev_dbg(&pdev->dev,
  706. "error setting up autonegotiation\n");
  707. return ret_val;
  708. }
  709. /* SW.Reset , En-Auto-Neg if needed */
  710. ret_val = atl1_phy_reset(hw);
  711. if (ret_val) {
  712. if (netif_msg_link(adapter))
  713. dev_dbg(&pdev->dev, "error resetting phy\n");
  714. return ret_val;
  715. }
  716. hw->phy_configured = true;
  717. return ret_val;
  718. }
  719. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  720. {
  721. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  722. /* Atmel */
  723. hw->flash_vendor = 0;
  724. /* Init OP table */
  725. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  726. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  727. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  728. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  729. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  730. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  731. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  732. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  733. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  734. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  735. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  736. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  737. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  738. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  739. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  740. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  741. }
  742. /*
  743. * Performs basic configuration of the adapter.
  744. * hw - Struct containing variables accessed by shared code
  745. * Assumes that the controller has previously been reset and is in a
  746. * post-reset uninitialized state. Initializes multicast table,
  747. * and Calls routines to setup link
  748. * Leaves the transmit and receive units disabled and uninitialized.
  749. */
  750. static s32 atl1_init_hw(struct atl1_hw *hw)
  751. {
  752. u32 ret_val = 0;
  753. /* Zero out the Multicast HASH table */
  754. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  755. /* clear the old settings from the multicast hash table */
  756. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  757. atl1_init_flash_opcode(hw);
  758. if (!hw->phy_configured) {
  759. /* enable GPHY LinkChange Interrrupt */
  760. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  761. if (ret_val)
  762. return ret_val;
  763. /* make PHY out of power-saving state */
  764. ret_val = atl1_phy_leave_power_saving(hw);
  765. if (ret_val)
  766. return ret_val;
  767. /* Call a subroutine to configure the link */
  768. ret_val = atl1_setup_link(hw);
  769. }
  770. return ret_val;
  771. }
  772. /*
  773. * Detects the current speed and duplex settings of the hardware.
  774. * hw - Struct containing variables accessed by shared code
  775. * speed - Speed of the connection
  776. * duplex - Duplex setting of the connection
  777. */
  778. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  779. {
  780. struct pci_dev *pdev = hw->back->pdev;
  781. struct atl1_adapter *adapter = hw->back;
  782. s32 ret_val;
  783. u16 phy_data;
  784. /* ; --- Read PHY Specific Status Register (17) */
  785. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  786. if (ret_val)
  787. return ret_val;
  788. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  789. return ATLX_ERR_PHY_RES;
  790. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  791. case MII_ATLX_PSSR_1000MBS:
  792. *speed = SPEED_1000;
  793. break;
  794. case MII_ATLX_PSSR_100MBS:
  795. *speed = SPEED_100;
  796. break;
  797. case MII_ATLX_PSSR_10MBS:
  798. *speed = SPEED_10;
  799. break;
  800. default:
  801. if (netif_msg_hw(adapter))
  802. dev_dbg(&pdev->dev, "error getting speed\n");
  803. return ATLX_ERR_PHY_SPEED;
  804. break;
  805. }
  806. if (phy_data & MII_ATLX_PSSR_DPLX)
  807. *duplex = FULL_DUPLEX;
  808. else
  809. *duplex = HALF_DUPLEX;
  810. return 0;
  811. }
  812. void atl1_set_mac_addr(struct atl1_hw *hw)
  813. {
  814. u32 value;
  815. /*
  816. * 00-0B-6A-F6-00-DC
  817. * 0: 6AF600DC 1: 000B
  818. * low dword
  819. */
  820. value = (((u32) hw->mac_addr[2]) << 24) |
  821. (((u32) hw->mac_addr[3]) << 16) |
  822. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  823. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  824. /* high dword */
  825. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  826. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  827. }
  828. /*
  829. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  830. * @adapter: board private structure to initialize
  831. *
  832. * atl1_sw_init initializes the Adapter private data structure.
  833. * Fields are initialized based on PCI device information and
  834. * OS network device settings (MTU size).
  835. */
  836. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  837. {
  838. struct atl1_hw *hw = &adapter->hw;
  839. struct net_device *netdev = adapter->netdev;
  840. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  841. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  842. adapter->wol = 0;
  843. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  844. adapter->ict = 50000; /* 100ms */
  845. adapter->link_speed = SPEED_0; /* hardware init */
  846. adapter->link_duplex = FULL_DUPLEX;
  847. hw->phy_configured = false;
  848. hw->preamble_len = 7;
  849. hw->ipgt = 0x60;
  850. hw->min_ifg = 0x50;
  851. hw->ipgr1 = 0x40;
  852. hw->ipgr2 = 0x60;
  853. hw->max_retry = 0xf;
  854. hw->lcol = 0x37;
  855. hw->jam_ipg = 7;
  856. hw->rfd_burst = 8;
  857. hw->rrd_burst = 8;
  858. hw->rfd_fetch_gap = 1;
  859. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  860. hw->rx_jumbo_lkah = 1;
  861. hw->rrd_ret_timer = 16;
  862. hw->tpd_burst = 4;
  863. hw->tpd_fetch_th = 16;
  864. hw->txf_burst = 0x100;
  865. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  866. hw->tpd_fetch_gap = 1;
  867. hw->rcb_value = atl1_rcb_64;
  868. hw->dma_ord = atl1_dma_ord_enh;
  869. hw->dmar_block = atl1_dma_req_256;
  870. hw->dmaw_block = atl1_dma_req_256;
  871. hw->cmb_rrd = 4;
  872. hw->cmb_tpd = 4;
  873. hw->cmb_rx_timer = 1; /* about 2us */
  874. hw->cmb_tx_timer = 1; /* about 2us */
  875. hw->smb_timer = 100000; /* about 200ms */
  876. spin_lock_init(&adapter->lock);
  877. spin_lock_init(&adapter->mb_lock);
  878. return 0;
  879. }
  880. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  881. {
  882. struct atl1_adapter *adapter = netdev_priv(netdev);
  883. u16 result;
  884. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  885. return result;
  886. }
  887. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  888. int val)
  889. {
  890. struct atl1_adapter *adapter = netdev_priv(netdev);
  891. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  892. }
  893. /*
  894. * atl1_mii_ioctl -
  895. * @netdev:
  896. * @ifreq:
  897. * @cmd:
  898. */
  899. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  900. {
  901. struct atl1_adapter *adapter = netdev_priv(netdev);
  902. unsigned long flags;
  903. int retval;
  904. if (!netif_running(netdev))
  905. return -EINVAL;
  906. spin_lock_irqsave(&adapter->lock, flags);
  907. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  908. spin_unlock_irqrestore(&adapter->lock, flags);
  909. return retval;
  910. }
  911. /*
  912. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  913. * @adapter: board private structure
  914. *
  915. * Return 0 on success, negative on failure
  916. */
  917. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  918. {
  919. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  920. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  921. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  922. struct atl1_ring_header *ring_header = &adapter->ring_header;
  923. struct pci_dev *pdev = adapter->pdev;
  924. int size;
  925. u8 offset = 0;
  926. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  927. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  928. if (unlikely(!tpd_ring->buffer_info)) {
  929. if (netif_msg_drv(adapter))
  930. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  931. size);
  932. goto err_nomem;
  933. }
  934. rfd_ring->buffer_info =
  935. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  936. /*
  937. * real ring DMA buffer
  938. * each ring/block may need up to 8 bytes for alignment, hence the
  939. * additional 40 bytes tacked onto the end.
  940. */
  941. ring_header->size = size =
  942. sizeof(struct tx_packet_desc) * tpd_ring->count
  943. + sizeof(struct rx_free_desc) * rfd_ring->count
  944. + sizeof(struct rx_return_desc) * rrd_ring->count
  945. + sizeof(struct coals_msg_block)
  946. + sizeof(struct stats_msg_block)
  947. + 40;
  948. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  949. &ring_header->dma);
  950. if (unlikely(!ring_header->desc)) {
  951. if (netif_msg_drv(adapter))
  952. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  953. goto err_nomem;
  954. }
  955. memset(ring_header->desc, 0, ring_header->size);
  956. /* init TPD ring */
  957. tpd_ring->dma = ring_header->dma;
  958. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  959. tpd_ring->dma += offset;
  960. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  961. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  962. /* init RFD ring */
  963. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  964. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  965. rfd_ring->dma += offset;
  966. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  967. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  968. /* init RRD ring */
  969. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  970. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  971. rrd_ring->dma += offset;
  972. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  973. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  974. /* init CMB */
  975. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  976. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  977. adapter->cmb.dma += offset;
  978. adapter->cmb.cmb = (struct coals_msg_block *)
  979. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  980. /* init SMB */
  981. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  982. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  983. adapter->smb.dma += offset;
  984. adapter->smb.smb = (struct stats_msg_block *)
  985. ((u8 *) adapter->cmb.cmb +
  986. (sizeof(struct coals_msg_block) + offset));
  987. return 0;
  988. err_nomem:
  989. kfree(tpd_ring->buffer_info);
  990. return -ENOMEM;
  991. }
  992. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  993. {
  994. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  995. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  996. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  997. atomic_set(&tpd_ring->next_to_use, 0);
  998. atomic_set(&tpd_ring->next_to_clean, 0);
  999. rfd_ring->next_to_clean = 0;
  1000. atomic_set(&rfd_ring->next_to_use, 0);
  1001. rrd_ring->next_to_use = 0;
  1002. atomic_set(&rrd_ring->next_to_clean, 0);
  1003. }
  1004. /*
  1005. * atl1_clean_rx_ring - Free RFD Buffers
  1006. * @adapter: board private structure
  1007. */
  1008. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1009. {
  1010. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1011. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1012. struct atl1_buffer *buffer_info;
  1013. struct pci_dev *pdev = adapter->pdev;
  1014. unsigned long size;
  1015. unsigned int i;
  1016. /* Free all the Rx ring sk_buffs */
  1017. for (i = 0; i < rfd_ring->count; i++) {
  1018. buffer_info = &rfd_ring->buffer_info[i];
  1019. if (buffer_info->dma) {
  1020. pci_unmap_page(pdev, buffer_info->dma,
  1021. buffer_info->length, PCI_DMA_FROMDEVICE);
  1022. buffer_info->dma = 0;
  1023. }
  1024. if (buffer_info->skb) {
  1025. dev_kfree_skb(buffer_info->skb);
  1026. buffer_info->skb = NULL;
  1027. }
  1028. }
  1029. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1030. memset(rfd_ring->buffer_info, 0, size);
  1031. /* Zero out the descriptor ring */
  1032. memset(rfd_ring->desc, 0, rfd_ring->size);
  1033. rfd_ring->next_to_clean = 0;
  1034. atomic_set(&rfd_ring->next_to_use, 0);
  1035. rrd_ring->next_to_use = 0;
  1036. atomic_set(&rrd_ring->next_to_clean, 0);
  1037. }
  1038. /*
  1039. * atl1_clean_tx_ring - Free Tx Buffers
  1040. * @adapter: board private structure
  1041. */
  1042. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1043. {
  1044. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1045. struct atl1_buffer *buffer_info;
  1046. struct pci_dev *pdev = adapter->pdev;
  1047. unsigned long size;
  1048. unsigned int i;
  1049. /* Free all the Tx ring sk_buffs */
  1050. for (i = 0; i < tpd_ring->count; i++) {
  1051. buffer_info = &tpd_ring->buffer_info[i];
  1052. if (buffer_info->dma) {
  1053. pci_unmap_page(pdev, buffer_info->dma,
  1054. buffer_info->length, PCI_DMA_TODEVICE);
  1055. buffer_info->dma = 0;
  1056. }
  1057. }
  1058. for (i = 0; i < tpd_ring->count; i++) {
  1059. buffer_info = &tpd_ring->buffer_info[i];
  1060. if (buffer_info->skb) {
  1061. dev_kfree_skb_any(buffer_info->skb);
  1062. buffer_info->skb = NULL;
  1063. }
  1064. }
  1065. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1066. memset(tpd_ring->buffer_info, 0, size);
  1067. /* Zero out the descriptor ring */
  1068. memset(tpd_ring->desc, 0, tpd_ring->size);
  1069. atomic_set(&tpd_ring->next_to_use, 0);
  1070. atomic_set(&tpd_ring->next_to_clean, 0);
  1071. }
  1072. /*
  1073. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1074. * @adapter: board private structure
  1075. *
  1076. * Free all transmit software resources
  1077. */
  1078. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1079. {
  1080. struct pci_dev *pdev = adapter->pdev;
  1081. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1082. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1083. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1084. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1085. atl1_clean_tx_ring(adapter);
  1086. atl1_clean_rx_ring(adapter);
  1087. kfree(tpd_ring->buffer_info);
  1088. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1089. ring_header->dma);
  1090. tpd_ring->buffer_info = NULL;
  1091. tpd_ring->desc = NULL;
  1092. tpd_ring->dma = 0;
  1093. rfd_ring->buffer_info = NULL;
  1094. rfd_ring->desc = NULL;
  1095. rfd_ring->dma = 0;
  1096. rrd_ring->desc = NULL;
  1097. rrd_ring->dma = 0;
  1098. }
  1099. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1100. {
  1101. u32 value;
  1102. struct atl1_hw *hw = &adapter->hw;
  1103. struct net_device *netdev = adapter->netdev;
  1104. /* Config MAC CTRL Register */
  1105. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1106. /* duplex */
  1107. if (FULL_DUPLEX == adapter->link_duplex)
  1108. value |= MAC_CTRL_DUPLX;
  1109. /* speed */
  1110. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1111. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1112. MAC_CTRL_SPEED_SHIFT);
  1113. /* flow control */
  1114. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1115. /* PAD & CRC */
  1116. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1117. /* preamble length */
  1118. value |= (((u32) adapter->hw.preamble_len
  1119. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1120. /* vlan */
  1121. if (adapter->vlgrp)
  1122. value |= MAC_CTRL_RMV_VLAN;
  1123. /* rx checksum
  1124. if (adapter->rx_csum)
  1125. value |= MAC_CTRL_RX_CHKSUM_EN;
  1126. */
  1127. /* filter mode */
  1128. value |= MAC_CTRL_BC_EN;
  1129. if (netdev->flags & IFF_PROMISC)
  1130. value |= MAC_CTRL_PROMIS_EN;
  1131. else if (netdev->flags & IFF_ALLMULTI)
  1132. value |= MAC_CTRL_MC_ALL_EN;
  1133. /* value |= MAC_CTRL_LOOPBACK; */
  1134. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1135. }
  1136. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1137. {
  1138. struct atl1_hw *hw = &adapter->hw;
  1139. struct net_device *netdev = adapter->netdev;
  1140. u32 ret_val;
  1141. u16 speed, duplex, phy_data;
  1142. int reconfig = 0;
  1143. /* MII_BMSR must read twice */
  1144. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1145. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1146. if (!(phy_data & BMSR_LSTATUS)) {
  1147. /* link down */
  1148. if (netif_carrier_ok(netdev)) {
  1149. /* old link state: Up */
  1150. if (netif_msg_link(adapter))
  1151. dev_info(&adapter->pdev->dev, "link is down\n");
  1152. adapter->link_speed = SPEED_0;
  1153. netif_carrier_off(netdev);
  1154. netif_stop_queue(netdev);
  1155. }
  1156. return 0;
  1157. }
  1158. /* Link Up */
  1159. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1160. if (ret_val)
  1161. return ret_val;
  1162. switch (hw->media_type) {
  1163. case MEDIA_TYPE_1000M_FULL:
  1164. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1165. reconfig = 1;
  1166. break;
  1167. case MEDIA_TYPE_100M_FULL:
  1168. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1169. reconfig = 1;
  1170. break;
  1171. case MEDIA_TYPE_100M_HALF:
  1172. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1173. reconfig = 1;
  1174. break;
  1175. case MEDIA_TYPE_10M_FULL:
  1176. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1177. reconfig = 1;
  1178. break;
  1179. case MEDIA_TYPE_10M_HALF:
  1180. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1181. reconfig = 1;
  1182. break;
  1183. }
  1184. /* link result is our setting */
  1185. if (!reconfig) {
  1186. if (adapter->link_speed != speed
  1187. || adapter->link_duplex != duplex) {
  1188. adapter->link_speed = speed;
  1189. adapter->link_duplex = duplex;
  1190. atl1_setup_mac_ctrl(adapter);
  1191. if (netif_msg_link(adapter))
  1192. dev_info(&adapter->pdev->dev,
  1193. "%s link is up %d Mbps %s\n",
  1194. netdev->name, adapter->link_speed,
  1195. adapter->link_duplex == FULL_DUPLEX ?
  1196. "full duplex" : "half duplex");
  1197. }
  1198. if (!netif_carrier_ok(netdev)) {
  1199. /* Link down -> Up */
  1200. netif_carrier_on(netdev);
  1201. netif_wake_queue(netdev);
  1202. }
  1203. return 0;
  1204. }
  1205. /* change original link status */
  1206. if (netif_carrier_ok(netdev)) {
  1207. adapter->link_speed = SPEED_0;
  1208. netif_carrier_off(netdev);
  1209. netif_stop_queue(netdev);
  1210. }
  1211. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1212. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1213. switch (hw->media_type) {
  1214. case MEDIA_TYPE_100M_FULL:
  1215. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1216. MII_CR_RESET;
  1217. break;
  1218. case MEDIA_TYPE_100M_HALF:
  1219. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1220. break;
  1221. case MEDIA_TYPE_10M_FULL:
  1222. phy_data =
  1223. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1224. break;
  1225. default:
  1226. /* MEDIA_TYPE_10M_HALF: */
  1227. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1228. break;
  1229. }
  1230. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1231. return 0;
  1232. }
  1233. /* auto-neg, insert timer to re-config phy */
  1234. if (!adapter->phy_timer_pending) {
  1235. adapter->phy_timer_pending = true;
  1236. mod_timer(&adapter->phy_config_timer, jiffies + 3 * HZ);
  1237. }
  1238. return 0;
  1239. }
  1240. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1241. {
  1242. u32 hi, lo, value;
  1243. /* RFD Flow Control */
  1244. value = adapter->rfd_ring.count;
  1245. hi = value / 16;
  1246. if (hi < 2)
  1247. hi = 2;
  1248. lo = value * 7 / 8;
  1249. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1250. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1251. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1252. /* RRD Flow Control */
  1253. value = adapter->rrd_ring.count;
  1254. lo = value / 16;
  1255. hi = value * 7 / 8;
  1256. if (lo < 2)
  1257. lo = 2;
  1258. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1259. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1260. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1261. }
  1262. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1263. {
  1264. u32 hi, lo, value;
  1265. /* RXF Flow Control */
  1266. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1267. lo = value / 16;
  1268. if (lo < 192)
  1269. lo = 192;
  1270. hi = value * 7 / 8;
  1271. if (hi < lo)
  1272. hi = lo + 16;
  1273. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1274. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1275. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1276. /* RRD Flow Control */
  1277. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1278. lo = value / 8;
  1279. hi = value * 7 / 8;
  1280. if (lo < 2)
  1281. lo = 2;
  1282. if (hi < lo)
  1283. hi = lo + 3;
  1284. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1285. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1286. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1287. }
  1288. /*
  1289. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1290. * @adapter: board private structure
  1291. *
  1292. * Configure the Tx /Rx unit of the MAC after a reset.
  1293. */
  1294. static u32 atl1_configure(struct atl1_adapter *adapter)
  1295. {
  1296. struct atl1_hw *hw = &adapter->hw;
  1297. u32 value;
  1298. /* clear interrupt status */
  1299. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1300. /* set MAC Address */
  1301. value = (((u32) hw->mac_addr[2]) << 24) |
  1302. (((u32) hw->mac_addr[3]) << 16) |
  1303. (((u32) hw->mac_addr[4]) << 8) |
  1304. (((u32) hw->mac_addr[5]));
  1305. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1306. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1307. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1308. /* tx / rx ring */
  1309. /* HI base address */
  1310. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1311. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1312. /* LO base address */
  1313. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1314. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1315. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1316. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1317. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1318. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1319. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1320. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1321. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1322. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1323. /* element count */
  1324. value = adapter->rrd_ring.count;
  1325. value <<= 16;
  1326. value += adapter->rfd_ring.count;
  1327. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1328. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1329. REG_DESC_TPD_RING_SIZE);
  1330. /* Load Ptr */
  1331. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1332. /* config Mailbox */
  1333. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1334. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1335. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1336. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1337. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1338. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1339. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1340. /* config IPG/IFG */
  1341. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1342. << MAC_IPG_IFG_IPGT_SHIFT) |
  1343. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1344. << MAC_IPG_IFG_MIFG_SHIFT) |
  1345. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1346. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1347. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1348. << MAC_IPG_IFG_IPGR2_SHIFT);
  1349. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1350. /* config Half-Duplex Control */
  1351. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1352. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1353. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1354. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1355. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1356. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1357. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1358. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1359. /* set Interrupt Moderator Timer */
  1360. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1361. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1362. /* set Interrupt Clear Timer */
  1363. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1364. /* set max frame size hw will accept */
  1365. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1366. /* jumbo size & rrd retirement timer */
  1367. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1368. << RXQ_JMBOSZ_TH_SHIFT) |
  1369. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1370. << RXQ_JMBO_LKAH_SHIFT) |
  1371. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1372. << RXQ_RRD_TIMER_SHIFT);
  1373. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1374. /* Flow Control */
  1375. switch (hw->dev_rev) {
  1376. case 0x8001:
  1377. case 0x9001:
  1378. case 0x9002:
  1379. case 0x9003:
  1380. set_flow_ctrl_old(adapter);
  1381. break;
  1382. default:
  1383. set_flow_ctrl_new(hw);
  1384. break;
  1385. }
  1386. /* config TXQ */
  1387. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1388. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1389. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1390. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1391. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1392. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1393. TXQ_CTRL_EN;
  1394. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1395. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1396. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1397. << TX_JUMBO_TASK_TH_SHIFT) |
  1398. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1399. << TX_TPD_MIN_IPG_SHIFT);
  1400. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1401. /* config RXQ */
  1402. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1403. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1404. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1405. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1406. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1407. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1408. RXQ_CTRL_EN;
  1409. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1410. /* config DMA Engine */
  1411. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1412. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1413. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1414. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1415. DMA_CTRL_DMAW_EN;
  1416. value |= (u32) hw->dma_ord;
  1417. if (atl1_rcb_128 == hw->rcb_value)
  1418. value |= DMA_CTRL_RCB_VALUE;
  1419. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1420. /* config CMB / SMB */
  1421. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1422. hw->cmb_tpd : adapter->tpd_ring.count;
  1423. value <<= 16;
  1424. value |= hw->cmb_rrd;
  1425. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1426. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1427. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1428. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1429. /* --- enable CMB / SMB */
  1430. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1431. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1432. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1433. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1434. value = 1; /* config failed */
  1435. else
  1436. value = 0;
  1437. /* clear all interrupt status */
  1438. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1439. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1440. return value;
  1441. }
  1442. /*
  1443. * atl1_pcie_patch - Patch for PCIE module
  1444. */
  1445. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1446. {
  1447. u32 value;
  1448. /* much vendor magic here */
  1449. value = 0x6500;
  1450. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1451. /* pcie flow control mode change */
  1452. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1453. value |= 0x8000;
  1454. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1455. }
  1456. /*
  1457. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1458. * on PCI Command register is disable.
  1459. * The function enable this bit.
  1460. * Brackett, 2006/03/15
  1461. */
  1462. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1463. {
  1464. unsigned long value;
  1465. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1466. if (value & PCI_COMMAND_INTX_DISABLE)
  1467. value &= ~PCI_COMMAND_INTX_DISABLE;
  1468. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1469. }
  1470. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1471. {
  1472. struct stats_msg_block *smb = adapter->smb.smb;
  1473. /* Fill out the OS statistics structure */
  1474. adapter->soft_stats.rx_packets += smb->rx_ok;
  1475. adapter->soft_stats.tx_packets += smb->tx_ok;
  1476. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1477. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1478. adapter->soft_stats.multicast += smb->rx_mcast;
  1479. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1480. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1481. /* Rx Errors */
  1482. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1483. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1484. smb->rx_rrd_ov + smb->rx_align_err);
  1485. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1486. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1487. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1488. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1489. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1490. smb->rx_rxf_ov);
  1491. adapter->soft_stats.rx_pause += smb->rx_pause;
  1492. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1493. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1494. /* Tx Errors */
  1495. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1496. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1497. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1498. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1499. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1500. adapter->soft_stats.excecol += smb->tx_abort_col;
  1501. adapter->soft_stats.deffer += smb->tx_defer;
  1502. adapter->soft_stats.scc += smb->tx_1_col;
  1503. adapter->soft_stats.mcc += smb->tx_2_col;
  1504. adapter->soft_stats.latecol += smb->tx_late_col;
  1505. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1506. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1507. adapter->soft_stats.tx_pause += smb->tx_pause;
  1508. adapter->net_stats.rx_packets = adapter->soft_stats.rx_packets;
  1509. adapter->net_stats.tx_packets = adapter->soft_stats.tx_packets;
  1510. adapter->net_stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1511. adapter->net_stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1512. adapter->net_stats.multicast = adapter->soft_stats.multicast;
  1513. adapter->net_stats.collisions = adapter->soft_stats.collisions;
  1514. adapter->net_stats.rx_errors = adapter->soft_stats.rx_errors;
  1515. adapter->net_stats.rx_over_errors =
  1516. adapter->soft_stats.rx_missed_errors;
  1517. adapter->net_stats.rx_length_errors =
  1518. adapter->soft_stats.rx_length_errors;
  1519. adapter->net_stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1520. adapter->net_stats.rx_frame_errors =
  1521. adapter->soft_stats.rx_frame_errors;
  1522. adapter->net_stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1523. adapter->net_stats.rx_missed_errors =
  1524. adapter->soft_stats.rx_missed_errors;
  1525. adapter->net_stats.tx_errors = adapter->soft_stats.tx_errors;
  1526. adapter->net_stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1527. adapter->net_stats.tx_aborted_errors =
  1528. adapter->soft_stats.tx_aborted_errors;
  1529. adapter->net_stats.tx_window_errors =
  1530. adapter->soft_stats.tx_window_errors;
  1531. adapter->net_stats.tx_carrier_errors =
  1532. adapter->soft_stats.tx_carrier_errors;
  1533. }
  1534. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1535. {
  1536. unsigned long flags;
  1537. u32 tpd_next_to_use;
  1538. u32 rfd_next_to_use;
  1539. u32 rrd_next_to_clean;
  1540. u32 value;
  1541. spin_lock_irqsave(&adapter->mb_lock, flags);
  1542. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1543. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1544. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1545. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1546. MB_RFD_PROD_INDX_SHIFT) |
  1547. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1548. MB_RRD_CONS_INDX_SHIFT) |
  1549. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1550. MB_TPD_PROD_INDX_SHIFT);
  1551. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1552. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1553. }
  1554. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1555. struct rx_return_desc *rrd, u16 offset)
  1556. {
  1557. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1558. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1559. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1560. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1561. rfd_ring->next_to_clean = 0;
  1562. }
  1563. }
  1564. }
  1565. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1566. struct rx_return_desc *rrd)
  1567. {
  1568. u16 num_buf;
  1569. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1570. adapter->rx_buffer_len;
  1571. if (rrd->num_buf == num_buf)
  1572. /* clean alloc flag for bad rrd */
  1573. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1574. }
  1575. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1576. struct rx_return_desc *rrd, struct sk_buff *skb)
  1577. {
  1578. struct pci_dev *pdev = adapter->pdev;
  1579. skb->ip_summed = CHECKSUM_NONE;
  1580. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1581. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1582. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1583. adapter->hw_csum_err++;
  1584. if (netif_msg_rx_err(adapter))
  1585. dev_printk(KERN_DEBUG, &pdev->dev,
  1586. "rx checksum error\n");
  1587. return;
  1588. }
  1589. }
  1590. /* not IPv4 */
  1591. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1592. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1593. return;
  1594. /* IPv4 packet */
  1595. if (likely(!(rrd->err_flg &
  1596. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1597. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1598. adapter->hw_csum_good++;
  1599. return;
  1600. }
  1601. /* IPv4, but hardware thinks its checksum is wrong */
  1602. if (netif_msg_rx_err(adapter))
  1603. dev_printk(KERN_DEBUG, &pdev->dev,
  1604. "hw csum wrong, pkt_flag:%x, err_flag:%x\n",
  1605. rrd->pkt_flg, rrd->err_flg);
  1606. skb->ip_summed = CHECKSUM_COMPLETE;
  1607. skb->csum = htons(rrd->xsz.xsum_sz.rx_chksum);
  1608. adapter->hw_csum_err++;
  1609. return;
  1610. }
  1611. /*
  1612. * atl1_alloc_rx_buffers - Replace used receive buffers
  1613. * @adapter: address of board private structure
  1614. */
  1615. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1616. {
  1617. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1618. struct pci_dev *pdev = adapter->pdev;
  1619. struct page *page;
  1620. unsigned long offset;
  1621. struct atl1_buffer *buffer_info, *next_info;
  1622. struct sk_buff *skb;
  1623. u16 num_alloc = 0;
  1624. u16 rfd_next_to_use, next_next;
  1625. struct rx_free_desc *rfd_desc;
  1626. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1627. if (++next_next == rfd_ring->count)
  1628. next_next = 0;
  1629. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1630. next_info = &rfd_ring->buffer_info[next_next];
  1631. while (!buffer_info->alloced && !next_info->alloced) {
  1632. if (buffer_info->skb) {
  1633. buffer_info->alloced = 1;
  1634. goto next;
  1635. }
  1636. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1637. skb = dev_alloc_skb(adapter->rx_buffer_len + NET_IP_ALIGN);
  1638. if (unlikely(!skb)) {
  1639. /* Better luck next round */
  1640. adapter->net_stats.rx_dropped++;
  1641. break;
  1642. }
  1643. /*
  1644. * Make buffer alignment 2 beyond a 16 byte boundary
  1645. * this will result in a 16 byte aligned IP header after
  1646. * the 14 byte MAC header is removed
  1647. */
  1648. skb_reserve(skb, NET_IP_ALIGN);
  1649. buffer_info->alloced = 1;
  1650. buffer_info->skb = skb;
  1651. buffer_info->length = (u16) adapter->rx_buffer_len;
  1652. page = virt_to_page(skb->data);
  1653. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1654. buffer_info->dma = pci_map_page(pdev, page, offset,
  1655. adapter->rx_buffer_len,
  1656. PCI_DMA_FROMDEVICE);
  1657. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1658. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1659. rfd_desc->coalese = 0;
  1660. next:
  1661. rfd_next_to_use = next_next;
  1662. if (unlikely(++next_next == rfd_ring->count))
  1663. next_next = 0;
  1664. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1665. next_info = &rfd_ring->buffer_info[next_next];
  1666. num_alloc++;
  1667. }
  1668. if (num_alloc) {
  1669. /*
  1670. * Force memory writes to complete before letting h/w
  1671. * know there are new descriptors to fetch. (Only
  1672. * applicable for weak-ordered memory model archs,
  1673. * such as IA-64).
  1674. */
  1675. wmb();
  1676. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1677. }
  1678. return num_alloc;
  1679. }
  1680. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1681. {
  1682. int i, count;
  1683. u16 length;
  1684. u16 rrd_next_to_clean;
  1685. u32 value;
  1686. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1687. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1688. struct atl1_buffer *buffer_info;
  1689. struct rx_return_desc *rrd;
  1690. struct sk_buff *skb;
  1691. count = 0;
  1692. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1693. while (1) {
  1694. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1695. i = 1;
  1696. if (likely(rrd->xsz.valid)) { /* packet valid */
  1697. chk_rrd:
  1698. /* check rrd status */
  1699. if (likely(rrd->num_buf == 1))
  1700. goto rrd_ok;
  1701. else if (netif_msg_rx_err(adapter)) {
  1702. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1703. "unexpected RRD buffer count\n");
  1704. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1705. "rx_buf_len = %d\n",
  1706. adapter->rx_buffer_len);
  1707. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1708. "RRD num_buf = %d\n",
  1709. rrd->num_buf);
  1710. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1711. "RRD pkt_len = %d\n",
  1712. rrd->xsz.xsum_sz.pkt_size);
  1713. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1714. "RRD pkt_flg = 0x%08X\n",
  1715. rrd->pkt_flg);
  1716. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1717. "RRD err_flg = 0x%08X\n",
  1718. rrd->err_flg);
  1719. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1720. "RRD vlan_tag = 0x%08X\n",
  1721. rrd->vlan_tag);
  1722. }
  1723. /* rrd seems to be bad */
  1724. if (unlikely(i-- > 0)) {
  1725. /* rrd may not be DMAed completely */
  1726. udelay(1);
  1727. goto chk_rrd;
  1728. }
  1729. /* bad rrd */
  1730. if (netif_msg_rx_err(adapter))
  1731. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1732. "bad RRD\n");
  1733. /* see if update RFD index */
  1734. if (rrd->num_buf > 1)
  1735. atl1_update_rfd_index(adapter, rrd);
  1736. /* update rrd */
  1737. rrd->xsz.valid = 0;
  1738. if (++rrd_next_to_clean == rrd_ring->count)
  1739. rrd_next_to_clean = 0;
  1740. count++;
  1741. continue;
  1742. } else { /* current rrd still not be updated */
  1743. break;
  1744. }
  1745. rrd_ok:
  1746. /* clean alloc flag for bad rrd */
  1747. atl1_clean_alloc_flag(adapter, rrd, 0);
  1748. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1749. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1750. rfd_ring->next_to_clean = 0;
  1751. /* update rrd next to clean */
  1752. if (++rrd_next_to_clean == rrd_ring->count)
  1753. rrd_next_to_clean = 0;
  1754. count++;
  1755. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1756. if (!(rrd->err_flg &
  1757. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1758. | ERR_FLAG_LEN))) {
  1759. /* packet error, don't need upstream */
  1760. buffer_info->alloced = 0;
  1761. rrd->xsz.valid = 0;
  1762. continue;
  1763. }
  1764. }
  1765. /* Good Receive */
  1766. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1767. buffer_info->length, PCI_DMA_FROMDEVICE);
  1768. buffer_info->dma = 0;
  1769. skb = buffer_info->skb;
  1770. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1771. skb_put(skb, length - ETH_FCS_LEN);
  1772. /* Receive Checksum Offload */
  1773. atl1_rx_checksum(adapter, rrd, skb);
  1774. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1775. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1776. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1777. ((rrd->vlan_tag & 7) << 13) |
  1778. ((rrd->vlan_tag & 8) << 9);
  1779. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1780. } else
  1781. netif_rx(skb);
  1782. /* let protocol layer free skb */
  1783. buffer_info->skb = NULL;
  1784. buffer_info->alloced = 0;
  1785. rrd->xsz.valid = 0;
  1786. adapter->netdev->last_rx = jiffies;
  1787. }
  1788. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1789. atl1_alloc_rx_buffers(adapter);
  1790. /* update mailbox ? */
  1791. if (count) {
  1792. u32 tpd_next_to_use;
  1793. u32 rfd_next_to_use;
  1794. spin_lock(&adapter->mb_lock);
  1795. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1796. rfd_next_to_use =
  1797. atomic_read(&adapter->rfd_ring.next_to_use);
  1798. rrd_next_to_clean =
  1799. atomic_read(&adapter->rrd_ring.next_to_clean);
  1800. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1801. MB_RFD_PROD_INDX_SHIFT) |
  1802. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1803. MB_RRD_CONS_INDX_SHIFT) |
  1804. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1805. MB_TPD_PROD_INDX_SHIFT);
  1806. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1807. spin_unlock(&adapter->mb_lock);
  1808. }
  1809. }
  1810. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1811. {
  1812. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1813. struct atl1_buffer *buffer_info;
  1814. u16 sw_tpd_next_to_clean;
  1815. u16 cmb_tpd_next_to_clean;
  1816. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1817. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1818. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1819. struct tx_packet_desc *tpd;
  1820. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1821. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1822. if (buffer_info->dma) {
  1823. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1824. buffer_info->length, PCI_DMA_TODEVICE);
  1825. buffer_info->dma = 0;
  1826. }
  1827. if (buffer_info->skb) {
  1828. dev_kfree_skb_irq(buffer_info->skb);
  1829. buffer_info->skb = NULL;
  1830. }
  1831. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1832. sw_tpd_next_to_clean = 0;
  1833. }
  1834. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1835. if (netif_queue_stopped(adapter->netdev)
  1836. && netif_carrier_ok(adapter->netdev))
  1837. netif_wake_queue(adapter->netdev);
  1838. }
  1839. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1840. {
  1841. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1842. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1843. return ((next_to_clean > next_to_use) ?
  1844. next_to_clean - next_to_use - 1 :
  1845. tpd_ring->count + next_to_clean - next_to_use - 1);
  1846. }
  1847. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1848. struct tx_packet_desc *ptpd)
  1849. {
  1850. /* spinlock held */
  1851. u8 hdr_len, ip_off;
  1852. u32 real_len;
  1853. int err;
  1854. if (skb_shinfo(skb)->gso_size) {
  1855. if (skb_header_cloned(skb)) {
  1856. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1857. if (unlikely(err))
  1858. return -1;
  1859. }
  1860. if (skb->protocol == htons(ETH_P_IP)) {
  1861. struct iphdr *iph = ip_hdr(skb);
  1862. real_len = (((unsigned char *)iph - skb->data) +
  1863. ntohs(iph->tot_len));
  1864. if (real_len < skb->len)
  1865. pskb_trim(skb, real_len);
  1866. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1867. if (skb->len == hdr_len) {
  1868. iph->check = 0;
  1869. tcp_hdr(skb)->check =
  1870. ~csum_tcpudp_magic(iph->saddr,
  1871. iph->daddr, tcp_hdrlen(skb),
  1872. IPPROTO_TCP, 0);
  1873. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1874. TPD_IPHL_SHIFT;
  1875. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1876. TPD_TCPHDRLEN_MASK) <<
  1877. TPD_TCPHDRLEN_SHIFT;
  1878. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1879. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1880. return 1;
  1881. }
  1882. iph->check = 0;
  1883. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1884. iph->daddr, 0, IPPROTO_TCP, 0);
  1885. ip_off = (unsigned char *)iph -
  1886. (unsigned char *) skb_network_header(skb);
  1887. if (ip_off == 8) /* 802.3-SNAP frame */
  1888. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1889. else if (ip_off != 0)
  1890. return -2;
  1891. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1892. TPD_IPHL_SHIFT;
  1893. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1894. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1895. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1896. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1897. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1898. return 3;
  1899. }
  1900. }
  1901. return false;
  1902. }
  1903. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1904. struct tx_packet_desc *ptpd)
  1905. {
  1906. u8 css, cso;
  1907. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1908. css = (u8) (skb->csum_start - skb_headroom(skb));
  1909. cso = css + (u8) skb->csum_offset;
  1910. if (unlikely(css & 0x1)) {
  1911. /* L1 hardware requires an even number here */
  1912. if (netif_msg_tx_err(adapter))
  1913. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1914. "payload offset not an even number\n");
  1915. return -1;
  1916. }
  1917. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1918. TPD_PLOADOFFSET_SHIFT;
  1919. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1920. TPD_CCSUMOFFSET_SHIFT;
  1921. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1922. return true;
  1923. }
  1924. return 0;
  1925. }
  1926. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1927. struct tx_packet_desc *ptpd)
  1928. {
  1929. /* spinlock held */
  1930. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1931. struct atl1_buffer *buffer_info;
  1932. u16 buf_len = skb->len;
  1933. struct page *page;
  1934. unsigned long offset;
  1935. unsigned int nr_frags;
  1936. unsigned int f;
  1937. int retval;
  1938. u16 next_to_use;
  1939. u16 data_len;
  1940. u8 hdr_len;
  1941. buf_len -= skb->data_len;
  1942. nr_frags = skb_shinfo(skb)->nr_frags;
  1943. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1944. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1945. if (unlikely(buffer_info->skb))
  1946. BUG();
  1947. /* put skb in last TPD */
  1948. buffer_info->skb = NULL;
  1949. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1950. if (retval) {
  1951. /* TSO */
  1952. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1953. buffer_info->length = hdr_len;
  1954. page = virt_to_page(skb->data);
  1955. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1956. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1957. offset, hdr_len,
  1958. PCI_DMA_TODEVICE);
  1959. if (++next_to_use == tpd_ring->count)
  1960. next_to_use = 0;
  1961. if (buf_len > hdr_len) {
  1962. int i, nseg;
  1963. data_len = buf_len - hdr_len;
  1964. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1965. ATL1_MAX_TX_BUF_LEN;
  1966. for (i = 0; i < nseg; i++) {
  1967. buffer_info =
  1968. &tpd_ring->buffer_info[next_to_use];
  1969. buffer_info->skb = NULL;
  1970. buffer_info->length =
  1971. (ATL1_MAX_TX_BUF_LEN >=
  1972. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1973. data_len -= buffer_info->length;
  1974. page = virt_to_page(skb->data +
  1975. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1976. offset = (unsigned long)(skb->data +
  1977. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1978. ~PAGE_MASK;
  1979. buffer_info->dma = pci_map_page(adapter->pdev,
  1980. page, offset, buffer_info->length,
  1981. PCI_DMA_TODEVICE);
  1982. if (++next_to_use == tpd_ring->count)
  1983. next_to_use = 0;
  1984. }
  1985. }
  1986. } else {
  1987. /* not TSO */
  1988. buffer_info->length = buf_len;
  1989. page = virt_to_page(skb->data);
  1990. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1991. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1992. offset, buf_len, PCI_DMA_TODEVICE);
  1993. if (++next_to_use == tpd_ring->count)
  1994. next_to_use = 0;
  1995. }
  1996. for (f = 0; f < nr_frags; f++) {
  1997. struct skb_frag_struct *frag;
  1998. u16 i, nseg;
  1999. frag = &skb_shinfo(skb)->frags[f];
  2000. buf_len = frag->size;
  2001. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  2002. ATL1_MAX_TX_BUF_LEN;
  2003. for (i = 0; i < nseg; i++) {
  2004. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2005. if (unlikely(buffer_info->skb))
  2006. BUG();
  2007. buffer_info->skb = NULL;
  2008. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2009. ATL1_MAX_TX_BUF_LEN : buf_len;
  2010. buf_len -= buffer_info->length;
  2011. buffer_info->dma = pci_map_page(adapter->pdev,
  2012. frag->page,
  2013. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  2014. buffer_info->length, PCI_DMA_TODEVICE);
  2015. if (++next_to_use == tpd_ring->count)
  2016. next_to_use = 0;
  2017. }
  2018. }
  2019. /* last tpd's buffer-info */
  2020. buffer_info->skb = skb;
  2021. }
  2022. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2023. struct tx_packet_desc *ptpd)
  2024. {
  2025. /* spinlock held */
  2026. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2027. struct atl1_buffer *buffer_info;
  2028. struct tx_packet_desc *tpd;
  2029. u16 j;
  2030. u32 val;
  2031. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2032. for (j = 0; j < count; j++) {
  2033. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2034. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2035. if (tpd != ptpd)
  2036. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2037. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2038. tpd->word2 = (cpu_to_le16(buffer_info->length) &
  2039. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2040. /*
  2041. * if this is the first packet in a TSO chain, set
  2042. * TPD_HDRFLAG, otherwise, clear it.
  2043. */
  2044. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2045. TPD_SEGMENT_EN_MASK;
  2046. if (val) {
  2047. if (!j)
  2048. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2049. else
  2050. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2051. }
  2052. if (j == (count - 1))
  2053. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2054. if (++next_to_use == tpd_ring->count)
  2055. next_to_use = 0;
  2056. }
  2057. /*
  2058. * Force memory writes to complete before letting h/w
  2059. * know there are new descriptors to fetch. (Only
  2060. * applicable for weak-ordered memory model archs,
  2061. * such as IA-64).
  2062. */
  2063. wmb();
  2064. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2065. }
  2066. static int atl1_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2067. {
  2068. struct atl1_adapter *adapter = netdev_priv(netdev);
  2069. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2070. int len = skb->len;
  2071. int tso;
  2072. int count = 1;
  2073. int ret_val;
  2074. struct tx_packet_desc *ptpd;
  2075. u16 frag_size;
  2076. u16 vlan_tag;
  2077. unsigned long flags;
  2078. unsigned int nr_frags = 0;
  2079. unsigned int mss = 0;
  2080. unsigned int f;
  2081. unsigned int proto_hdr_len;
  2082. len -= skb->data_len;
  2083. if (unlikely(skb->len <= 0)) {
  2084. dev_kfree_skb_any(skb);
  2085. return NETDEV_TX_OK;
  2086. }
  2087. nr_frags = skb_shinfo(skb)->nr_frags;
  2088. for (f = 0; f < nr_frags; f++) {
  2089. frag_size = skb_shinfo(skb)->frags[f].size;
  2090. if (frag_size)
  2091. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2092. ATL1_MAX_TX_BUF_LEN;
  2093. }
  2094. mss = skb_shinfo(skb)->gso_size;
  2095. if (mss) {
  2096. if (skb->protocol == ntohs(ETH_P_IP)) {
  2097. proto_hdr_len = (skb_transport_offset(skb) +
  2098. tcp_hdrlen(skb));
  2099. if (unlikely(proto_hdr_len > len)) {
  2100. dev_kfree_skb_any(skb);
  2101. return NETDEV_TX_OK;
  2102. }
  2103. /* need additional TPD ? */
  2104. if (proto_hdr_len != len)
  2105. count += (len - proto_hdr_len +
  2106. ATL1_MAX_TX_BUF_LEN - 1) /
  2107. ATL1_MAX_TX_BUF_LEN;
  2108. }
  2109. }
  2110. if (!spin_trylock_irqsave(&adapter->lock, flags)) {
  2111. /* Can't get lock - tell upper layer to requeue */
  2112. if (netif_msg_tx_queued(adapter))
  2113. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2114. "tx locked\n");
  2115. return NETDEV_TX_LOCKED;
  2116. }
  2117. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2118. /* not enough descriptors */
  2119. netif_stop_queue(netdev);
  2120. spin_unlock_irqrestore(&adapter->lock, flags);
  2121. if (netif_msg_tx_queued(adapter))
  2122. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2123. "tx busy\n");
  2124. return NETDEV_TX_BUSY;
  2125. }
  2126. ptpd = ATL1_TPD_DESC(tpd_ring,
  2127. (u16) atomic_read(&tpd_ring->next_to_use));
  2128. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2129. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2130. vlan_tag = vlan_tx_tag_get(skb);
  2131. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2132. ((vlan_tag >> 9) & 0x8);
  2133. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2134. ptpd->word3 |= (vlan_tag & TPD_VL_TAGGED_MASK) <<
  2135. TPD_VL_TAGGED_SHIFT;
  2136. }
  2137. tso = atl1_tso(adapter, skb, ptpd);
  2138. if (tso < 0) {
  2139. spin_unlock_irqrestore(&adapter->lock, flags);
  2140. dev_kfree_skb_any(skb);
  2141. return NETDEV_TX_OK;
  2142. }
  2143. if (!tso) {
  2144. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2145. if (ret_val < 0) {
  2146. spin_unlock_irqrestore(&adapter->lock, flags);
  2147. dev_kfree_skb_any(skb);
  2148. return NETDEV_TX_OK;
  2149. }
  2150. }
  2151. atl1_tx_map(adapter, skb, ptpd);
  2152. atl1_tx_queue(adapter, count, ptpd);
  2153. atl1_update_mailbox(adapter);
  2154. spin_unlock_irqrestore(&adapter->lock, flags);
  2155. netdev->trans_start = jiffies;
  2156. return NETDEV_TX_OK;
  2157. }
  2158. /*
  2159. * atl1_intr - Interrupt Handler
  2160. * @irq: interrupt number
  2161. * @data: pointer to a network interface device structure
  2162. * @pt_regs: CPU registers structure
  2163. */
  2164. static irqreturn_t atl1_intr(int irq, void *data)
  2165. {
  2166. struct atl1_adapter *adapter = netdev_priv(data);
  2167. u32 status;
  2168. int max_ints = 10;
  2169. status = adapter->cmb.cmb->int_stats;
  2170. if (!status)
  2171. return IRQ_NONE;
  2172. do {
  2173. /* clear CMB interrupt status at once */
  2174. adapter->cmb.cmb->int_stats = 0;
  2175. if (status & ISR_GPHY) /* clear phy status */
  2176. atlx_clear_phy_int(adapter);
  2177. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2178. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2179. /* check if SMB intr */
  2180. if (status & ISR_SMB)
  2181. atl1_inc_smb(adapter);
  2182. /* check if PCIE PHY Link down */
  2183. if (status & ISR_PHY_LINKDOWN) {
  2184. if (netif_msg_intr(adapter))
  2185. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2186. "pcie phy link down %x\n", status);
  2187. if (netif_running(adapter->netdev)) { /* reset MAC */
  2188. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2189. schedule_work(&adapter->pcie_dma_to_rst_task);
  2190. return IRQ_HANDLED;
  2191. }
  2192. }
  2193. /* check if DMA read/write error ? */
  2194. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2195. if (netif_msg_intr(adapter))
  2196. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2197. "pcie DMA r/w error (status = 0x%x)\n",
  2198. status);
  2199. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2200. schedule_work(&adapter->pcie_dma_to_rst_task);
  2201. return IRQ_HANDLED;
  2202. }
  2203. /* link event */
  2204. if (status & ISR_GPHY) {
  2205. adapter->soft_stats.tx_carrier_errors++;
  2206. atl1_check_for_link(adapter);
  2207. }
  2208. /* transmit event */
  2209. if (status & ISR_CMB_TX)
  2210. atl1_intr_tx(adapter);
  2211. /* rx exception */
  2212. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2213. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2214. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2215. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2216. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2217. ISR_HOST_RRD_OV))
  2218. if (netif_msg_intr(adapter))
  2219. dev_printk(KERN_DEBUG,
  2220. &adapter->pdev->dev,
  2221. "rx exception, ISR = 0x%x\n",
  2222. status);
  2223. atl1_intr_rx(adapter);
  2224. }
  2225. if (--max_ints < 0)
  2226. break;
  2227. } while ((status = adapter->cmb.cmb->int_stats));
  2228. /* re-enable Interrupt */
  2229. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2230. return IRQ_HANDLED;
  2231. }
  2232. /*
  2233. * atl1_watchdog - Timer Call-back
  2234. * @data: pointer to netdev cast into an unsigned long
  2235. */
  2236. static void atl1_watchdog(unsigned long data)
  2237. {
  2238. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2239. /* Reset the timer */
  2240. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  2241. }
  2242. /*
  2243. * atl1_phy_config - Timer Call-back
  2244. * @data: pointer to netdev cast into an unsigned long
  2245. */
  2246. static void atl1_phy_config(unsigned long data)
  2247. {
  2248. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2249. struct atl1_hw *hw = &adapter->hw;
  2250. unsigned long flags;
  2251. spin_lock_irqsave(&adapter->lock, flags);
  2252. adapter->phy_timer_pending = false;
  2253. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2254. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2255. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2256. spin_unlock_irqrestore(&adapter->lock, flags);
  2257. }
  2258. /*
  2259. * Orphaned vendor comment left intact here:
  2260. * <vendor comment>
  2261. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2262. * will assert. We do soft reset <0x1400=1> according
  2263. * with the SPEC. BUT, it seemes that PCIE or DMA
  2264. * state-machine will not be reset. DMAR_TO_INT will
  2265. * assert again and again.
  2266. * </vendor comment>
  2267. */
  2268. static int atl1_reset(struct atl1_adapter *adapter)
  2269. {
  2270. int ret;
  2271. ret = atl1_reset_hw(&adapter->hw);
  2272. if (ret)
  2273. return ret;
  2274. return atl1_init_hw(&adapter->hw);
  2275. }
  2276. static s32 atl1_up(struct atl1_adapter *adapter)
  2277. {
  2278. struct net_device *netdev = adapter->netdev;
  2279. int err;
  2280. int irq_flags = IRQF_SAMPLE_RANDOM;
  2281. /* hardware has been reset, we need to reload some things */
  2282. atlx_set_multi(netdev);
  2283. atl1_init_ring_ptrs(adapter);
  2284. atlx_restore_vlan(adapter);
  2285. err = atl1_alloc_rx_buffers(adapter);
  2286. if (unlikely(!err))
  2287. /* no RX BUFFER allocated */
  2288. return -ENOMEM;
  2289. if (unlikely(atl1_configure(adapter))) {
  2290. err = -EIO;
  2291. goto err_up;
  2292. }
  2293. err = pci_enable_msi(adapter->pdev);
  2294. if (err) {
  2295. if (netif_msg_ifup(adapter))
  2296. dev_info(&adapter->pdev->dev,
  2297. "Unable to enable MSI: %d\n", err);
  2298. irq_flags |= IRQF_SHARED;
  2299. }
  2300. err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
  2301. netdev->name, netdev);
  2302. if (unlikely(err))
  2303. goto err_up;
  2304. mod_timer(&adapter->watchdog_timer, jiffies);
  2305. atlx_irq_enable(adapter);
  2306. atl1_check_link(adapter);
  2307. return 0;
  2308. err_up:
  2309. pci_disable_msi(adapter->pdev);
  2310. /* free rx_buffers */
  2311. atl1_clean_rx_ring(adapter);
  2312. return err;
  2313. }
  2314. static void atl1_down(struct atl1_adapter *adapter)
  2315. {
  2316. struct net_device *netdev = adapter->netdev;
  2317. del_timer_sync(&adapter->watchdog_timer);
  2318. del_timer_sync(&adapter->phy_config_timer);
  2319. adapter->phy_timer_pending = false;
  2320. atlx_irq_disable(adapter);
  2321. free_irq(adapter->pdev->irq, netdev);
  2322. pci_disable_msi(adapter->pdev);
  2323. atl1_reset_hw(&adapter->hw);
  2324. adapter->cmb.cmb->int_stats = 0;
  2325. adapter->link_speed = SPEED_0;
  2326. adapter->link_duplex = -1;
  2327. netif_carrier_off(netdev);
  2328. netif_stop_queue(netdev);
  2329. atl1_clean_tx_ring(adapter);
  2330. atl1_clean_rx_ring(adapter);
  2331. }
  2332. static void atl1_tx_timeout_task(struct work_struct *work)
  2333. {
  2334. struct atl1_adapter *adapter =
  2335. container_of(work, struct atl1_adapter, tx_timeout_task);
  2336. struct net_device *netdev = adapter->netdev;
  2337. netif_device_detach(netdev);
  2338. atl1_down(adapter);
  2339. atl1_up(adapter);
  2340. netif_device_attach(netdev);
  2341. }
  2342. /*
  2343. * atl1_change_mtu - Change the Maximum Transfer Unit
  2344. * @netdev: network interface device structure
  2345. * @new_mtu: new value for maximum frame size
  2346. *
  2347. * Returns 0 on success, negative on failure
  2348. */
  2349. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2350. {
  2351. struct atl1_adapter *adapter = netdev_priv(netdev);
  2352. int old_mtu = netdev->mtu;
  2353. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2354. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2355. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2356. if (netif_msg_link(adapter))
  2357. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2358. return -EINVAL;
  2359. }
  2360. adapter->hw.max_frame_size = max_frame;
  2361. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2362. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2363. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2364. netdev->mtu = new_mtu;
  2365. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2366. atl1_down(adapter);
  2367. atl1_up(adapter);
  2368. }
  2369. return 0;
  2370. }
  2371. /*
  2372. * atl1_open - Called when a network interface is made active
  2373. * @netdev: network interface device structure
  2374. *
  2375. * Returns 0 on success, negative value on failure
  2376. *
  2377. * The open entry point is called when a network interface is made
  2378. * active by the system (IFF_UP). At this point all resources needed
  2379. * for transmit and receive operations are allocated, the interrupt
  2380. * handler is registered with the OS, the watchdog timer is started,
  2381. * and the stack is notified that the interface is ready.
  2382. */
  2383. static int atl1_open(struct net_device *netdev)
  2384. {
  2385. struct atl1_adapter *adapter = netdev_priv(netdev);
  2386. int err;
  2387. /* allocate transmit descriptors */
  2388. err = atl1_setup_ring_resources(adapter);
  2389. if (err)
  2390. return err;
  2391. err = atl1_up(adapter);
  2392. if (err)
  2393. goto err_up;
  2394. return 0;
  2395. err_up:
  2396. atl1_reset(adapter);
  2397. return err;
  2398. }
  2399. /*
  2400. * atl1_close - Disables a network interface
  2401. * @netdev: network interface device structure
  2402. *
  2403. * Returns 0, this is not allowed to fail
  2404. *
  2405. * The close entry point is called when an interface is de-activated
  2406. * by the OS. The hardware is still under the drivers control, but
  2407. * needs to be disabled. A global MAC reset is issued to stop the
  2408. * hardware, and all transmit and receive resources are freed.
  2409. */
  2410. static int atl1_close(struct net_device *netdev)
  2411. {
  2412. struct atl1_adapter *adapter = netdev_priv(netdev);
  2413. atl1_down(adapter);
  2414. atl1_free_ring_resources(adapter);
  2415. return 0;
  2416. }
  2417. #ifdef CONFIG_PM
  2418. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2419. {
  2420. struct net_device *netdev = pci_get_drvdata(pdev);
  2421. struct atl1_adapter *adapter = netdev_priv(netdev);
  2422. struct atl1_hw *hw = &adapter->hw;
  2423. u32 ctrl = 0;
  2424. u32 wufc = adapter->wol;
  2425. u32 val;
  2426. int retval;
  2427. u16 speed;
  2428. u16 duplex;
  2429. netif_device_detach(netdev);
  2430. if (netif_running(netdev))
  2431. atl1_down(adapter);
  2432. retval = pci_save_state(pdev);
  2433. if (retval)
  2434. return retval;
  2435. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2436. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2437. val = ctrl & BMSR_LSTATUS;
  2438. if (val)
  2439. wufc &= ~ATLX_WUFC_LNKC;
  2440. if (val && wufc) {
  2441. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2442. if (val) {
  2443. if (netif_msg_ifdown(adapter))
  2444. dev_printk(KERN_DEBUG, &pdev->dev,
  2445. "error getting speed/duplex\n");
  2446. goto disable_wol;
  2447. }
  2448. ctrl = 0;
  2449. /* enable magic packet WOL */
  2450. if (wufc & ATLX_WUFC_MAG)
  2451. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2452. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2453. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2454. /* configure the mac */
  2455. ctrl = MAC_CTRL_RX_EN;
  2456. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2457. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2458. if (duplex == FULL_DUPLEX)
  2459. ctrl |= MAC_CTRL_DUPLX;
  2460. ctrl |= (((u32)adapter->hw.preamble_len &
  2461. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2462. if (adapter->vlgrp)
  2463. ctrl |= MAC_CTRL_RMV_VLAN;
  2464. if (wufc & ATLX_WUFC_MAG)
  2465. ctrl |= MAC_CTRL_BC_EN;
  2466. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2467. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2468. /* poke the PHY */
  2469. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2470. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2471. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2472. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2473. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2474. goto exit;
  2475. }
  2476. if (!val && wufc) {
  2477. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2478. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2479. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2480. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2481. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2482. hw->phy_configured = false;
  2483. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2484. goto exit;
  2485. }
  2486. disable_wol:
  2487. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2488. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2489. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2490. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2491. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2492. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2493. hw->phy_configured = false;
  2494. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  2495. exit:
  2496. if (netif_running(netdev))
  2497. pci_disable_msi(adapter->pdev);
  2498. pci_disable_device(pdev);
  2499. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2500. return 0;
  2501. }
  2502. static int atl1_resume(struct pci_dev *pdev)
  2503. {
  2504. struct net_device *netdev = pci_get_drvdata(pdev);
  2505. struct atl1_adapter *adapter = netdev_priv(netdev);
  2506. u32 err;
  2507. pci_set_power_state(pdev, PCI_D0);
  2508. pci_restore_state(pdev);
  2509. err = pci_enable_device(pdev);
  2510. if (err) {
  2511. if (netif_msg_ifup(adapter))
  2512. dev_printk(KERN_DEBUG, &pdev->dev,
  2513. "error enabling pci device\n");
  2514. return err;
  2515. }
  2516. pci_set_master(pdev);
  2517. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2518. pci_enable_wake(pdev, PCI_D3hot, 0);
  2519. pci_enable_wake(pdev, PCI_D3cold, 0);
  2520. atl1_reset_hw(&adapter->hw);
  2521. adapter->cmb.cmb->int_stats = 0;
  2522. if (netif_running(netdev))
  2523. atl1_up(adapter);
  2524. netif_device_attach(netdev);
  2525. return 0;
  2526. }
  2527. #else
  2528. #define atl1_suspend NULL
  2529. #define atl1_resume NULL
  2530. #endif
  2531. static void atl1_shutdown(struct pci_dev *pdev)
  2532. {
  2533. #ifdef CONFIG_PM
  2534. atl1_suspend(pdev, PMSG_SUSPEND);
  2535. #endif
  2536. }
  2537. #ifdef CONFIG_NET_POLL_CONTROLLER
  2538. static void atl1_poll_controller(struct net_device *netdev)
  2539. {
  2540. disable_irq(netdev->irq);
  2541. atl1_intr(netdev->irq, netdev);
  2542. enable_irq(netdev->irq);
  2543. }
  2544. #endif
  2545. /*
  2546. * atl1_probe - Device Initialization Routine
  2547. * @pdev: PCI device information struct
  2548. * @ent: entry in atl1_pci_tbl
  2549. *
  2550. * Returns 0 on success, negative on failure
  2551. *
  2552. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2553. * The OS initialization, configuring of the adapter private structure,
  2554. * and a hardware reset occur.
  2555. */
  2556. static int __devinit atl1_probe(struct pci_dev *pdev,
  2557. const struct pci_device_id *ent)
  2558. {
  2559. struct net_device *netdev;
  2560. struct atl1_adapter *adapter;
  2561. static int cards_found = 0;
  2562. int err;
  2563. err = pci_enable_device(pdev);
  2564. if (err)
  2565. return err;
  2566. /*
  2567. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2568. * shared register for the high 32 bits, so only a single, aligned,
  2569. * 4 GB physical address range can be used at a time.
  2570. *
  2571. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2572. * worth. It is far easier to limit to 32-bit DMA than update
  2573. * various kernel subsystems to support the mechanics required by a
  2574. * fixed-high-32-bit system.
  2575. */
  2576. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2577. if (err) {
  2578. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2579. goto err_dma;
  2580. }
  2581. /*
  2582. * Mark all PCI regions associated with PCI device
  2583. * pdev as being reserved by owner atl1_driver_name
  2584. */
  2585. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2586. if (err)
  2587. goto err_request_regions;
  2588. /*
  2589. * Enables bus-mastering on the device and calls
  2590. * pcibios_set_master to do the needed arch specific settings
  2591. */
  2592. pci_set_master(pdev);
  2593. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2594. if (!netdev) {
  2595. err = -ENOMEM;
  2596. goto err_alloc_etherdev;
  2597. }
  2598. SET_NETDEV_DEV(netdev, &pdev->dev);
  2599. pci_set_drvdata(pdev, netdev);
  2600. adapter = netdev_priv(netdev);
  2601. adapter->netdev = netdev;
  2602. adapter->pdev = pdev;
  2603. adapter->hw.back = adapter;
  2604. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2605. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2606. if (!adapter->hw.hw_addr) {
  2607. err = -EIO;
  2608. goto err_pci_iomap;
  2609. }
  2610. /* get device revision number */
  2611. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2612. (REG_MASTER_CTRL + 2));
  2613. if (netif_msg_probe(adapter))
  2614. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2615. /* set default ring resource counts */
  2616. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2617. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2618. adapter->mii.dev = netdev;
  2619. adapter->mii.mdio_read = mdio_read;
  2620. adapter->mii.mdio_write = mdio_write;
  2621. adapter->mii.phy_id_mask = 0x1f;
  2622. adapter->mii.reg_num_mask = 0x1f;
  2623. netdev->open = &atl1_open;
  2624. netdev->stop = &atl1_close;
  2625. netdev->hard_start_xmit = &atl1_xmit_frame;
  2626. netdev->get_stats = &atlx_get_stats;
  2627. netdev->set_multicast_list = &atlx_set_multi;
  2628. netdev->set_mac_address = &atl1_set_mac;
  2629. netdev->change_mtu = &atl1_change_mtu;
  2630. netdev->do_ioctl = &atlx_ioctl;
  2631. netdev->tx_timeout = &atlx_tx_timeout;
  2632. netdev->watchdog_timeo = 5 * HZ;
  2633. #ifdef CONFIG_NET_POLL_CONTROLLER
  2634. netdev->poll_controller = atl1_poll_controller;
  2635. #endif
  2636. netdev->vlan_rx_register = atlx_vlan_rx_register;
  2637. netdev->ethtool_ops = &atl1_ethtool_ops;
  2638. adapter->bd_number = cards_found;
  2639. /* setup the private structure */
  2640. err = atl1_sw_init(adapter);
  2641. if (err)
  2642. goto err_common;
  2643. netdev->features = NETIF_F_HW_CSUM;
  2644. netdev->features |= NETIF_F_SG;
  2645. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2646. netdev->features |= NETIF_F_TSO;
  2647. netdev->features |= NETIF_F_LLTX;
  2648. /*
  2649. * patch for some L1 of old version,
  2650. * the final version of L1 may not need these
  2651. * patches
  2652. */
  2653. /* atl1_pcie_patch(adapter); */
  2654. /* really reset GPHY core */
  2655. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2656. /*
  2657. * reset the controller to
  2658. * put the device in a known good starting state
  2659. */
  2660. if (atl1_reset_hw(&adapter->hw)) {
  2661. err = -EIO;
  2662. goto err_common;
  2663. }
  2664. /* copy the MAC address out of the EEPROM */
  2665. atl1_read_mac_addr(&adapter->hw);
  2666. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2667. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2668. err = -EIO;
  2669. goto err_common;
  2670. }
  2671. atl1_check_options(adapter);
  2672. /* pre-init the MAC, and setup link */
  2673. err = atl1_init_hw(&adapter->hw);
  2674. if (err) {
  2675. err = -EIO;
  2676. goto err_common;
  2677. }
  2678. atl1_pcie_patch(adapter);
  2679. /* assume we have no link for now */
  2680. netif_carrier_off(netdev);
  2681. netif_stop_queue(netdev);
  2682. init_timer(&adapter->watchdog_timer);
  2683. adapter->watchdog_timer.function = &atl1_watchdog;
  2684. adapter->watchdog_timer.data = (unsigned long)adapter;
  2685. init_timer(&adapter->phy_config_timer);
  2686. adapter->phy_config_timer.function = &atl1_phy_config;
  2687. adapter->phy_config_timer.data = (unsigned long)adapter;
  2688. adapter->phy_timer_pending = false;
  2689. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2690. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2691. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2692. err = register_netdev(netdev);
  2693. if (err)
  2694. goto err_common;
  2695. cards_found++;
  2696. atl1_via_workaround(adapter);
  2697. return 0;
  2698. err_common:
  2699. pci_iounmap(pdev, adapter->hw.hw_addr);
  2700. err_pci_iomap:
  2701. free_netdev(netdev);
  2702. err_alloc_etherdev:
  2703. pci_release_regions(pdev);
  2704. err_dma:
  2705. err_request_regions:
  2706. pci_disable_device(pdev);
  2707. return err;
  2708. }
  2709. /*
  2710. * atl1_remove - Device Removal Routine
  2711. * @pdev: PCI device information struct
  2712. *
  2713. * atl1_remove is called by the PCI subsystem to alert the driver
  2714. * that it should release a PCI device. The could be caused by a
  2715. * Hot-Plug event, or because the driver is going to be removed from
  2716. * memory.
  2717. */
  2718. static void __devexit atl1_remove(struct pci_dev *pdev)
  2719. {
  2720. struct net_device *netdev = pci_get_drvdata(pdev);
  2721. struct atl1_adapter *adapter;
  2722. /* Device not available. Return. */
  2723. if (!netdev)
  2724. return;
  2725. adapter = netdev_priv(netdev);
  2726. /*
  2727. * Some atl1 boards lack persistent storage for their MAC, and get it
  2728. * from the BIOS during POST. If we've been messing with the MAC
  2729. * address, we need to save the permanent one.
  2730. */
  2731. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2732. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2733. ETH_ALEN);
  2734. atl1_set_mac_addr(&adapter->hw);
  2735. }
  2736. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2737. unregister_netdev(netdev);
  2738. pci_iounmap(pdev, adapter->hw.hw_addr);
  2739. pci_release_regions(pdev);
  2740. free_netdev(netdev);
  2741. pci_disable_device(pdev);
  2742. }
  2743. static struct pci_driver atl1_driver = {
  2744. .name = ATLX_DRIVER_NAME,
  2745. .id_table = atl1_pci_tbl,
  2746. .probe = atl1_probe,
  2747. .remove = __devexit_p(atl1_remove),
  2748. .suspend = atl1_suspend,
  2749. .resume = atl1_resume,
  2750. .shutdown = atl1_shutdown
  2751. };
  2752. /*
  2753. * atl1_exit_module - Driver Exit Cleanup Routine
  2754. *
  2755. * atl1_exit_module is called just before the driver is removed
  2756. * from memory.
  2757. */
  2758. static void __exit atl1_exit_module(void)
  2759. {
  2760. pci_unregister_driver(&atl1_driver);
  2761. }
  2762. /*
  2763. * atl1_init_module - Driver Registration Routine
  2764. *
  2765. * atl1_init_module is the first routine called when the driver is
  2766. * loaded. All it does is register with the PCI subsystem.
  2767. */
  2768. static int __init atl1_init_module(void)
  2769. {
  2770. return pci_register_driver(&atl1_driver);
  2771. }
  2772. module_init(atl1_init_module);
  2773. module_exit(atl1_exit_module);
  2774. struct atl1_stats {
  2775. char stat_string[ETH_GSTRING_LEN];
  2776. int sizeof_stat;
  2777. int stat_offset;
  2778. };
  2779. #define ATL1_STAT(m) \
  2780. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2781. static struct atl1_stats atl1_gstrings_stats[] = {
  2782. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2783. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2784. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2785. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2786. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2787. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2788. {"rx_dropped", ATL1_STAT(net_stats.rx_dropped)},
  2789. {"tx_dropped", ATL1_STAT(net_stats.tx_dropped)},
  2790. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2791. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2792. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2793. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2794. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2795. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2796. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2797. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2798. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2799. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2800. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2801. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2802. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2803. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2804. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2805. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2806. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2807. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2808. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2809. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2810. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2811. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2812. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2813. };
  2814. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2815. struct ethtool_stats *stats, u64 *data)
  2816. {
  2817. struct atl1_adapter *adapter = netdev_priv(netdev);
  2818. int i;
  2819. char *p;
  2820. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2821. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2822. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2823. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2824. }
  2825. }
  2826. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2827. {
  2828. switch (sset) {
  2829. case ETH_SS_STATS:
  2830. return ARRAY_SIZE(atl1_gstrings_stats);
  2831. default:
  2832. return -EOPNOTSUPP;
  2833. }
  2834. }
  2835. static int atl1_get_settings(struct net_device *netdev,
  2836. struct ethtool_cmd *ecmd)
  2837. {
  2838. struct atl1_adapter *adapter = netdev_priv(netdev);
  2839. struct atl1_hw *hw = &adapter->hw;
  2840. ecmd->supported = (SUPPORTED_10baseT_Half |
  2841. SUPPORTED_10baseT_Full |
  2842. SUPPORTED_100baseT_Half |
  2843. SUPPORTED_100baseT_Full |
  2844. SUPPORTED_1000baseT_Full |
  2845. SUPPORTED_Autoneg | SUPPORTED_TP);
  2846. ecmd->advertising = ADVERTISED_TP;
  2847. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2848. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2849. ecmd->advertising |= ADVERTISED_Autoneg;
  2850. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2851. ecmd->advertising |= ADVERTISED_Autoneg;
  2852. ecmd->advertising |=
  2853. (ADVERTISED_10baseT_Half |
  2854. ADVERTISED_10baseT_Full |
  2855. ADVERTISED_100baseT_Half |
  2856. ADVERTISED_100baseT_Full |
  2857. ADVERTISED_1000baseT_Full);
  2858. } else
  2859. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2860. }
  2861. ecmd->port = PORT_TP;
  2862. ecmd->phy_address = 0;
  2863. ecmd->transceiver = XCVR_INTERNAL;
  2864. if (netif_carrier_ok(adapter->netdev)) {
  2865. u16 link_speed, link_duplex;
  2866. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2867. ecmd->speed = link_speed;
  2868. if (link_duplex == FULL_DUPLEX)
  2869. ecmd->duplex = DUPLEX_FULL;
  2870. else
  2871. ecmd->duplex = DUPLEX_HALF;
  2872. } else {
  2873. ecmd->speed = -1;
  2874. ecmd->duplex = -1;
  2875. }
  2876. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2877. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2878. ecmd->autoneg = AUTONEG_ENABLE;
  2879. else
  2880. ecmd->autoneg = AUTONEG_DISABLE;
  2881. return 0;
  2882. }
  2883. static int atl1_set_settings(struct net_device *netdev,
  2884. struct ethtool_cmd *ecmd)
  2885. {
  2886. struct atl1_adapter *adapter = netdev_priv(netdev);
  2887. struct atl1_hw *hw = &adapter->hw;
  2888. u16 phy_data;
  2889. int ret_val = 0;
  2890. u16 old_media_type = hw->media_type;
  2891. if (netif_running(adapter->netdev)) {
  2892. if (netif_msg_link(adapter))
  2893. dev_dbg(&adapter->pdev->dev,
  2894. "ethtool shutting down adapter\n");
  2895. atl1_down(adapter);
  2896. }
  2897. if (ecmd->autoneg == AUTONEG_ENABLE)
  2898. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2899. else {
  2900. if (ecmd->speed == SPEED_1000) {
  2901. if (ecmd->duplex != DUPLEX_FULL) {
  2902. if (netif_msg_link(adapter))
  2903. dev_warn(&adapter->pdev->dev,
  2904. "1000M half is invalid\n");
  2905. ret_val = -EINVAL;
  2906. goto exit_sset;
  2907. }
  2908. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2909. } else if (ecmd->speed == SPEED_100) {
  2910. if (ecmd->duplex == DUPLEX_FULL)
  2911. hw->media_type = MEDIA_TYPE_100M_FULL;
  2912. else
  2913. hw->media_type = MEDIA_TYPE_100M_HALF;
  2914. } else {
  2915. if (ecmd->duplex == DUPLEX_FULL)
  2916. hw->media_type = MEDIA_TYPE_10M_FULL;
  2917. else
  2918. hw->media_type = MEDIA_TYPE_10M_HALF;
  2919. }
  2920. }
  2921. switch (hw->media_type) {
  2922. case MEDIA_TYPE_AUTO_SENSOR:
  2923. ecmd->advertising =
  2924. ADVERTISED_10baseT_Half |
  2925. ADVERTISED_10baseT_Full |
  2926. ADVERTISED_100baseT_Half |
  2927. ADVERTISED_100baseT_Full |
  2928. ADVERTISED_1000baseT_Full |
  2929. ADVERTISED_Autoneg | ADVERTISED_TP;
  2930. break;
  2931. case MEDIA_TYPE_1000M_FULL:
  2932. ecmd->advertising =
  2933. ADVERTISED_1000baseT_Full |
  2934. ADVERTISED_Autoneg | ADVERTISED_TP;
  2935. break;
  2936. default:
  2937. ecmd->advertising = 0;
  2938. break;
  2939. }
  2940. if (atl1_phy_setup_autoneg_adv(hw)) {
  2941. ret_val = -EINVAL;
  2942. if (netif_msg_link(adapter))
  2943. dev_warn(&adapter->pdev->dev,
  2944. "invalid ethtool speed/duplex setting\n");
  2945. goto exit_sset;
  2946. }
  2947. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2948. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2949. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2950. else {
  2951. switch (hw->media_type) {
  2952. case MEDIA_TYPE_100M_FULL:
  2953. phy_data =
  2954. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2955. MII_CR_RESET;
  2956. break;
  2957. case MEDIA_TYPE_100M_HALF:
  2958. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2959. break;
  2960. case MEDIA_TYPE_10M_FULL:
  2961. phy_data =
  2962. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2963. break;
  2964. default:
  2965. /* MEDIA_TYPE_10M_HALF: */
  2966. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2967. break;
  2968. }
  2969. }
  2970. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2971. exit_sset:
  2972. if (ret_val)
  2973. hw->media_type = old_media_type;
  2974. if (netif_running(adapter->netdev)) {
  2975. if (netif_msg_link(adapter))
  2976. dev_dbg(&adapter->pdev->dev,
  2977. "ethtool starting adapter\n");
  2978. atl1_up(adapter);
  2979. } else if (!ret_val) {
  2980. if (netif_msg_link(adapter))
  2981. dev_dbg(&adapter->pdev->dev,
  2982. "ethtool resetting adapter\n");
  2983. atl1_reset(adapter);
  2984. }
  2985. return ret_val;
  2986. }
  2987. static void atl1_get_drvinfo(struct net_device *netdev,
  2988. struct ethtool_drvinfo *drvinfo)
  2989. {
  2990. struct atl1_adapter *adapter = netdev_priv(netdev);
  2991. strncpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2992. strncpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2993. sizeof(drvinfo->version));
  2994. strncpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2995. strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2996. sizeof(drvinfo->bus_info));
  2997. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2998. }
  2999. static void atl1_get_wol(struct net_device *netdev,
  3000. struct ethtool_wolinfo *wol)
  3001. {
  3002. struct atl1_adapter *adapter = netdev_priv(netdev);
  3003. wol->supported = WAKE_UCAST | WAKE_MCAST | WAKE_BCAST | WAKE_MAGIC;
  3004. wol->wolopts = 0;
  3005. if (adapter->wol & ATLX_WUFC_EX)
  3006. wol->wolopts |= WAKE_UCAST;
  3007. if (adapter->wol & ATLX_WUFC_MC)
  3008. wol->wolopts |= WAKE_MCAST;
  3009. if (adapter->wol & ATLX_WUFC_BC)
  3010. wol->wolopts |= WAKE_BCAST;
  3011. if (adapter->wol & ATLX_WUFC_MAG)
  3012. wol->wolopts |= WAKE_MAGIC;
  3013. return;
  3014. }
  3015. static int atl1_set_wol(struct net_device *netdev,
  3016. struct ethtool_wolinfo *wol)
  3017. {
  3018. struct atl1_adapter *adapter = netdev_priv(netdev);
  3019. if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
  3020. return -EOPNOTSUPP;
  3021. adapter->wol = 0;
  3022. if (wol->wolopts & WAKE_UCAST)
  3023. adapter->wol |= ATLX_WUFC_EX;
  3024. if (wol->wolopts & WAKE_MCAST)
  3025. adapter->wol |= ATLX_WUFC_MC;
  3026. if (wol->wolopts & WAKE_BCAST)
  3027. adapter->wol |= ATLX_WUFC_BC;
  3028. if (wol->wolopts & WAKE_MAGIC)
  3029. adapter->wol |= ATLX_WUFC_MAG;
  3030. return 0;
  3031. }
  3032. static u32 atl1_get_msglevel(struct net_device *netdev)
  3033. {
  3034. struct atl1_adapter *adapter = netdev_priv(netdev);
  3035. return adapter->msg_enable;
  3036. }
  3037. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  3038. {
  3039. struct atl1_adapter *adapter = netdev_priv(netdev);
  3040. adapter->msg_enable = value;
  3041. }
  3042. static int atl1_get_regs_len(struct net_device *netdev)
  3043. {
  3044. return ATL1_REG_COUNT * sizeof(u32);
  3045. }
  3046. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  3047. void *p)
  3048. {
  3049. struct atl1_adapter *adapter = netdev_priv(netdev);
  3050. struct atl1_hw *hw = &adapter->hw;
  3051. unsigned int i;
  3052. u32 *regbuf = p;
  3053. for (i = 0; i < ATL1_REG_COUNT; i++) {
  3054. /*
  3055. * This switch statement avoids reserved regions
  3056. * of register space.
  3057. */
  3058. switch (i) {
  3059. case 6 ... 9:
  3060. case 14:
  3061. case 29 ... 31:
  3062. case 34 ... 63:
  3063. case 75 ... 127:
  3064. case 136 ... 1023:
  3065. case 1027 ... 1087:
  3066. case 1091 ... 1151:
  3067. case 1194 ... 1195:
  3068. case 1200 ... 1201:
  3069. case 1206 ... 1213:
  3070. case 1216 ... 1279:
  3071. case 1290 ... 1311:
  3072. case 1323 ... 1343:
  3073. case 1358 ... 1359:
  3074. case 1368 ... 1375:
  3075. case 1378 ... 1383:
  3076. case 1388 ... 1391:
  3077. case 1393 ... 1395:
  3078. case 1402 ... 1403:
  3079. case 1410 ... 1471:
  3080. case 1522 ... 1535:
  3081. /* reserved region; don't read it */
  3082. regbuf[i] = 0;
  3083. break;
  3084. default:
  3085. /* unreserved region */
  3086. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3087. }
  3088. }
  3089. }
  3090. static void atl1_get_ringparam(struct net_device *netdev,
  3091. struct ethtool_ringparam *ring)
  3092. {
  3093. struct atl1_adapter *adapter = netdev_priv(netdev);
  3094. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3095. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3096. ring->rx_max_pending = ATL1_MAX_RFD;
  3097. ring->tx_max_pending = ATL1_MAX_TPD;
  3098. ring->rx_mini_max_pending = 0;
  3099. ring->rx_jumbo_max_pending = 0;
  3100. ring->rx_pending = rxdr->count;
  3101. ring->tx_pending = txdr->count;
  3102. ring->rx_mini_pending = 0;
  3103. ring->rx_jumbo_pending = 0;
  3104. }
  3105. static int atl1_set_ringparam(struct net_device *netdev,
  3106. struct ethtool_ringparam *ring)
  3107. {
  3108. struct atl1_adapter *adapter = netdev_priv(netdev);
  3109. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3110. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3111. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3112. struct atl1_tpd_ring tpd_old, tpd_new;
  3113. struct atl1_rfd_ring rfd_old, rfd_new;
  3114. struct atl1_rrd_ring rrd_old, rrd_new;
  3115. struct atl1_ring_header rhdr_old, rhdr_new;
  3116. int err;
  3117. tpd_old = adapter->tpd_ring;
  3118. rfd_old = adapter->rfd_ring;
  3119. rrd_old = adapter->rrd_ring;
  3120. rhdr_old = adapter->ring_header;
  3121. if (netif_running(adapter->netdev))
  3122. atl1_down(adapter);
  3123. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3124. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3125. rfdr->count;
  3126. rfdr->count = (rfdr->count + 3) & ~3;
  3127. rrdr->count = rfdr->count;
  3128. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3129. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3130. tpdr->count;
  3131. tpdr->count = (tpdr->count + 3) & ~3;
  3132. if (netif_running(adapter->netdev)) {
  3133. /* try to get new resources before deleting old */
  3134. err = atl1_setup_ring_resources(adapter);
  3135. if (err)
  3136. goto err_setup_ring;
  3137. /*
  3138. * save the new, restore the old in order to free it,
  3139. * then restore the new back again
  3140. */
  3141. rfd_new = adapter->rfd_ring;
  3142. rrd_new = adapter->rrd_ring;
  3143. tpd_new = adapter->tpd_ring;
  3144. rhdr_new = adapter->ring_header;
  3145. adapter->rfd_ring = rfd_old;
  3146. adapter->rrd_ring = rrd_old;
  3147. adapter->tpd_ring = tpd_old;
  3148. adapter->ring_header = rhdr_old;
  3149. atl1_free_ring_resources(adapter);
  3150. adapter->rfd_ring = rfd_new;
  3151. adapter->rrd_ring = rrd_new;
  3152. adapter->tpd_ring = tpd_new;
  3153. adapter->ring_header = rhdr_new;
  3154. err = atl1_up(adapter);
  3155. if (err)
  3156. return err;
  3157. }
  3158. return 0;
  3159. err_setup_ring:
  3160. adapter->rfd_ring = rfd_old;
  3161. adapter->rrd_ring = rrd_old;
  3162. adapter->tpd_ring = tpd_old;
  3163. adapter->ring_header = rhdr_old;
  3164. atl1_up(adapter);
  3165. return err;
  3166. }
  3167. static void atl1_get_pauseparam(struct net_device *netdev,
  3168. struct ethtool_pauseparam *epause)
  3169. {
  3170. struct atl1_adapter *adapter = netdev_priv(netdev);
  3171. struct atl1_hw *hw = &adapter->hw;
  3172. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3173. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3174. epause->autoneg = AUTONEG_ENABLE;
  3175. } else {
  3176. epause->autoneg = AUTONEG_DISABLE;
  3177. }
  3178. epause->rx_pause = 1;
  3179. epause->tx_pause = 1;
  3180. }
  3181. static int atl1_set_pauseparam(struct net_device *netdev,
  3182. struct ethtool_pauseparam *epause)
  3183. {
  3184. struct atl1_adapter *adapter = netdev_priv(netdev);
  3185. struct atl1_hw *hw = &adapter->hw;
  3186. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3187. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3188. epause->autoneg = AUTONEG_ENABLE;
  3189. } else {
  3190. epause->autoneg = AUTONEG_DISABLE;
  3191. }
  3192. epause->rx_pause = 1;
  3193. epause->tx_pause = 1;
  3194. return 0;
  3195. }
  3196. /* FIXME: is this right? -- CHS */
  3197. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3198. {
  3199. return 1;
  3200. }
  3201. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3202. u8 *data)
  3203. {
  3204. u8 *p = data;
  3205. int i;
  3206. switch (stringset) {
  3207. case ETH_SS_STATS:
  3208. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3209. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3210. ETH_GSTRING_LEN);
  3211. p += ETH_GSTRING_LEN;
  3212. }
  3213. break;
  3214. }
  3215. }
  3216. static int atl1_nway_reset(struct net_device *netdev)
  3217. {
  3218. struct atl1_adapter *adapter = netdev_priv(netdev);
  3219. struct atl1_hw *hw = &adapter->hw;
  3220. if (netif_running(netdev)) {
  3221. u16 phy_data;
  3222. atl1_down(adapter);
  3223. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3224. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3225. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3226. } else {
  3227. switch (hw->media_type) {
  3228. case MEDIA_TYPE_100M_FULL:
  3229. phy_data = MII_CR_FULL_DUPLEX |
  3230. MII_CR_SPEED_100 | MII_CR_RESET;
  3231. break;
  3232. case MEDIA_TYPE_100M_HALF:
  3233. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3234. break;
  3235. case MEDIA_TYPE_10M_FULL:
  3236. phy_data = MII_CR_FULL_DUPLEX |
  3237. MII_CR_SPEED_10 | MII_CR_RESET;
  3238. break;
  3239. default:
  3240. /* MEDIA_TYPE_10M_HALF */
  3241. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3242. }
  3243. }
  3244. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3245. atl1_up(adapter);
  3246. }
  3247. return 0;
  3248. }
  3249. const struct ethtool_ops atl1_ethtool_ops = {
  3250. .get_settings = atl1_get_settings,
  3251. .set_settings = atl1_set_settings,
  3252. .get_drvinfo = atl1_get_drvinfo,
  3253. .get_wol = atl1_get_wol,
  3254. .set_wol = atl1_set_wol,
  3255. .get_msglevel = atl1_get_msglevel,
  3256. .set_msglevel = atl1_set_msglevel,
  3257. .get_regs_len = atl1_get_regs_len,
  3258. .get_regs = atl1_get_regs,
  3259. .get_ringparam = atl1_get_ringparam,
  3260. .set_ringparam = atl1_set_ringparam,
  3261. .get_pauseparam = atl1_get_pauseparam,
  3262. .set_pauseparam = atl1_set_pauseparam,
  3263. .get_rx_csum = atl1_get_rx_csum,
  3264. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3265. .get_link = ethtool_op_get_link,
  3266. .set_sg = ethtool_op_set_sg,
  3267. .get_strings = atl1_get_strings,
  3268. .nway_reset = atl1_nway_reset,
  3269. .get_ethtool_stats = atl1_get_ethtool_stats,
  3270. .get_sset_count = atl1_get_sset_count,
  3271. .set_tso = ethtool_op_set_tso,
  3272. };