iwl-core.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. struct iwl_priv; /* FIXME: remove */
  32. #include "iwl-debug.h"
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-rfkill.h"
  38. #include "iwl-power.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *control)
  85. {
  86. int rate_index;
  87. control->antenna_sel_tx =
  88. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  89. if (rate_n_flags & RATE_MCS_HT_MSK)
  90. control->flags |= IEEE80211_TX_CTL_OFDM_HT;
  91. if (rate_n_flags & RATE_MCS_GF_MSK)
  92. control->flags |= IEEE80211_TX_CTL_GREEN_FIELD;
  93. if (rate_n_flags & RATE_MCS_FAT_MSK)
  94. control->flags |= IEEE80211_TX_CTL_40_MHZ_WIDTH;
  95. if (rate_n_flags & RATE_MCS_DUP_MSK)
  96. control->flags |= IEEE80211_TX_CTL_DUP_DATA;
  97. if (rate_n_flags & RATE_MCS_SGI_MSK)
  98. control->flags |= IEEE80211_TX_CTL_SHORT_GI;
  99. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  100. if (control->band == IEEE80211_BAND_5GHZ)
  101. rate_index -= IWL_FIRST_OFDM_RATE;
  102. control->tx_rate_idx = rate_index;
  103. }
  104. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  105. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  106. {
  107. int idx = 0;
  108. /* HT rate format */
  109. if (rate_n_flags & RATE_MCS_HT_MSK) {
  110. idx = (rate_n_flags & 0xff);
  111. if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  112. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  113. idx += IWL_FIRST_OFDM_RATE;
  114. /* skip 9M not supported in ht*/
  115. if (idx >= IWL_RATE_9M_INDEX)
  116. idx += 1;
  117. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  118. return idx;
  119. /* legacy rate format, search for match in table */
  120. } else {
  121. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  122. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  123. return idx;
  124. }
  125. return -1;
  126. }
  127. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  128. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  129. EXPORT_SYMBOL(iwl_bcast_addr);
  130. /* This function both allocates and initializes hw and priv. */
  131. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  132. struct ieee80211_ops *hw_ops)
  133. {
  134. struct iwl_priv *priv;
  135. /* mac80211 allocates memory for this device instance, including
  136. * space for this driver's private structure */
  137. struct ieee80211_hw *hw =
  138. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  139. if (hw == NULL) {
  140. IWL_ERROR("Can not allocate network device\n");
  141. goto out;
  142. }
  143. priv = hw->priv;
  144. priv->hw = hw;
  145. out:
  146. return hw;
  147. }
  148. EXPORT_SYMBOL(iwl_alloc_all);
  149. void iwl_hw_detect(struct iwl_priv *priv)
  150. {
  151. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  152. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  153. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  154. }
  155. EXPORT_SYMBOL(iwl_hw_detect);
  156. /* Tell nic where to find the "keep warm" buffer */
  157. int iwl_kw_init(struct iwl_priv *priv)
  158. {
  159. unsigned long flags;
  160. int ret;
  161. spin_lock_irqsave(&priv->lock, flags);
  162. ret = iwl_grab_nic_access(priv);
  163. if (ret)
  164. goto out;
  165. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  166. priv->kw.dma_addr >> 4);
  167. iwl_release_nic_access(priv);
  168. out:
  169. spin_unlock_irqrestore(&priv->lock, flags);
  170. return ret;
  171. }
  172. int iwl_kw_alloc(struct iwl_priv *priv)
  173. {
  174. struct pci_dev *dev = priv->pci_dev;
  175. struct iwl_kw *kw = &priv->kw;
  176. kw->size = IWL_KW_SIZE;
  177. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  178. if (!kw->v_addr)
  179. return -ENOMEM;
  180. return 0;
  181. }
  182. /**
  183. * iwl_kw_free - Free the "keep warm" buffer
  184. */
  185. void iwl_kw_free(struct iwl_priv *priv)
  186. {
  187. struct pci_dev *dev = priv->pci_dev;
  188. struct iwl_kw *kw = &priv->kw;
  189. if (kw->v_addr) {
  190. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  191. memset(kw, 0, sizeof(*kw));
  192. }
  193. }
  194. int iwl_hw_nic_init(struct iwl_priv *priv)
  195. {
  196. unsigned long flags;
  197. struct iwl_rx_queue *rxq = &priv->rxq;
  198. int ret;
  199. /* nic_init */
  200. spin_lock_irqsave(&priv->lock, flags);
  201. priv->cfg->ops->lib->apm_ops.init(priv);
  202. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  203. spin_unlock_irqrestore(&priv->lock, flags);
  204. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  205. priv->cfg->ops->lib->apm_ops.config(priv);
  206. /* Allocate the RX queue, or reset if it is already allocated */
  207. if (!rxq->bd) {
  208. ret = iwl_rx_queue_alloc(priv);
  209. if (ret) {
  210. IWL_ERROR("Unable to initialize Rx queue\n");
  211. return -ENOMEM;
  212. }
  213. } else
  214. iwl_rx_queue_reset(priv, rxq);
  215. iwl_rx_replenish(priv);
  216. iwl_rx_init(priv, rxq);
  217. spin_lock_irqsave(&priv->lock, flags);
  218. rxq->need_update = 1;
  219. iwl_rx_queue_update_write_ptr(priv, rxq);
  220. spin_unlock_irqrestore(&priv->lock, flags);
  221. /* Allocate and init all Tx and Command queues */
  222. ret = iwl_txq_ctx_reset(priv);
  223. if (ret)
  224. return ret;
  225. set_bit(STATUS_INIT, &priv->status);
  226. return 0;
  227. }
  228. EXPORT_SYMBOL(iwl_hw_nic_init);
  229. /**
  230. * iwl_clear_stations_table - Clear the driver's station table
  231. *
  232. * NOTE: This does not clear or otherwise alter the device's station table.
  233. */
  234. void iwl_clear_stations_table(struct iwl_priv *priv)
  235. {
  236. unsigned long flags;
  237. spin_lock_irqsave(&priv->sta_lock, flags);
  238. if (iwl_is_alive(priv) &&
  239. !test_bit(STATUS_EXIT_PENDING, &priv->status) &&
  240. iwl_send_cmd_pdu_async(priv, REPLY_REMOVE_ALL_STA, 0, NULL, NULL))
  241. IWL_ERROR("Couldn't clear the station table\n");
  242. priv->num_stations = 0;
  243. memset(priv->stations, 0, sizeof(priv->stations));
  244. spin_unlock_irqrestore(&priv->sta_lock, flags);
  245. }
  246. EXPORT_SYMBOL(iwl_clear_stations_table);
  247. void iwl_reset_qos(struct iwl_priv *priv)
  248. {
  249. u16 cw_min = 15;
  250. u16 cw_max = 1023;
  251. u8 aifs = 2;
  252. u8 is_legacy = 0;
  253. unsigned long flags;
  254. int i;
  255. spin_lock_irqsave(&priv->lock, flags);
  256. priv->qos_data.qos_active = 0;
  257. if (priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  258. if (priv->qos_data.qos_enable)
  259. priv->qos_data.qos_active = 1;
  260. if (!(priv->active_rate & 0xfff0)) {
  261. cw_min = 31;
  262. is_legacy = 1;
  263. }
  264. } else if (priv->iw_mode == NL80211_IFTYPE_AP) {
  265. if (priv->qos_data.qos_enable)
  266. priv->qos_data.qos_active = 1;
  267. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  268. cw_min = 31;
  269. is_legacy = 1;
  270. }
  271. if (priv->qos_data.qos_active)
  272. aifs = 3;
  273. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  274. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  275. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  276. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  277. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  278. if (priv->qos_data.qos_active) {
  279. i = 1;
  280. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  281. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  282. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  283. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  284. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  285. i = 2;
  286. priv->qos_data.def_qos_parm.ac[i].cw_min =
  287. cpu_to_le16((cw_min + 1) / 2 - 1);
  288. priv->qos_data.def_qos_parm.ac[i].cw_max =
  289. cpu_to_le16(cw_max);
  290. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  291. if (is_legacy)
  292. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  293. cpu_to_le16(6016);
  294. else
  295. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  296. cpu_to_le16(3008);
  297. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  298. i = 3;
  299. priv->qos_data.def_qos_parm.ac[i].cw_min =
  300. cpu_to_le16((cw_min + 1) / 4 - 1);
  301. priv->qos_data.def_qos_parm.ac[i].cw_max =
  302. cpu_to_le16((cw_max + 1) / 2 - 1);
  303. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  304. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  305. if (is_legacy)
  306. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  307. cpu_to_le16(3264);
  308. else
  309. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  310. cpu_to_le16(1504);
  311. } else {
  312. for (i = 1; i < 4; i++) {
  313. priv->qos_data.def_qos_parm.ac[i].cw_min =
  314. cpu_to_le16(cw_min);
  315. priv->qos_data.def_qos_parm.ac[i].cw_max =
  316. cpu_to_le16(cw_max);
  317. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  318. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  319. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  320. }
  321. }
  322. IWL_DEBUG_QOS("set QoS to default \n");
  323. spin_unlock_irqrestore(&priv->lock, flags);
  324. }
  325. EXPORT_SYMBOL(iwl_reset_qos);
  326. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  327. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  328. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  329. struct ieee80211_sta_ht_cap *ht_info,
  330. enum ieee80211_band band)
  331. {
  332. u16 max_bit_rate = 0;
  333. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  334. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  335. ht_info->cap = 0;
  336. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  337. ht_info->ht_supported = true;
  338. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  339. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  340. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  341. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  342. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  343. if (priv->hw_params.fat_channel & BIT(band)) {
  344. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  345. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  346. ht_info->mcs.rx_mask[4] = 0x01;
  347. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  348. }
  349. if (priv->cfg->mod_params->amsdu_size_8K)
  350. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  351. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  352. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  353. ht_info->mcs.rx_mask[0] = 0xFF;
  354. if (rx_chains_num >= 2)
  355. ht_info->mcs.rx_mask[1] = 0xFF;
  356. if (rx_chains_num >= 3)
  357. ht_info->mcs.rx_mask[2] = 0xFF;
  358. /* Highest supported Rx data rate */
  359. max_bit_rate *= rx_chains_num;
  360. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  361. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  362. /* Tx MCS capabilities */
  363. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  364. if (tx_chains_num != rx_chains_num) {
  365. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  366. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  367. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  368. }
  369. }
  370. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  371. struct ieee80211_rate *rates)
  372. {
  373. int i;
  374. for (i = 0; i < IWL_RATE_COUNT; i++) {
  375. rates[i].bitrate = iwl_rates[i].ieee * 5;
  376. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  377. rates[i].hw_value_short = i;
  378. rates[i].flags = 0;
  379. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  380. /*
  381. * If CCK != 1M then set short preamble rate flag.
  382. */
  383. rates[i].flags |=
  384. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  385. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  386. }
  387. }
  388. }
  389. /**
  390. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  391. */
  392. static int iwlcore_init_geos(struct iwl_priv *priv)
  393. {
  394. struct iwl_channel_info *ch;
  395. struct ieee80211_supported_band *sband;
  396. struct ieee80211_channel *channels;
  397. struct ieee80211_channel *geo_ch;
  398. struct ieee80211_rate *rates;
  399. int i = 0;
  400. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  401. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  402. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  403. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  404. return 0;
  405. }
  406. channels = kzalloc(sizeof(struct ieee80211_channel) *
  407. priv->channel_count, GFP_KERNEL);
  408. if (!channels)
  409. return -ENOMEM;
  410. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  411. GFP_KERNEL);
  412. if (!rates) {
  413. kfree(channels);
  414. return -ENOMEM;
  415. }
  416. /* 5.2GHz channels start after the 2.4GHz channels */
  417. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  418. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  419. /* just OFDM */
  420. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  421. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  422. if (priv->cfg->sku & IWL_SKU_N)
  423. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  424. IEEE80211_BAND_5GHZ);
  425. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  426. sband->channels = channels;
  427. /* OFDM & CCK */
  428. sband->bitrates = rates;
  429. sband->n_bitrates = IWL_RATE_COUNT;
  430. if (priv->cfg->sku & IWL_SKU_N)
  431. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  432. IEEE80211_BAND_2GHZ);
  433. priv->ieee_channels = channels;
  434. priv->ieee_rates = rates;
  435. iwlcore_init_hw_rates(priv, rates);
  436. for (i = 0; i < priv->channel_count; i++) {
  437. ch = &priv->channel_info[i];
  438. /* FIXME: might be removed if scan is OK */
  439. if (!is_channel_valid(ch))
  440. continue;
  441. if (is_channel_a_band(ch))
  442. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  443. else
  444. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  445. geo_ch = &sband->channels[sband->n_channels++];
  446. geo_ch->center_freq =
  447. ieee80211_channel_to_frequency(ch->channel);
  448. geo_ch->max_power = ch->max_power_avg;
  449. geo_ch->max_antenna_gain = 0xff;
  450. geo_ch->hw_value = ch->channel;
  451. if (is_channel_valid(ch)) {
  452. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  453. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  454. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  455. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  456. if (ch->flags & EEPROM_CHANNEL_RADAR)
  457. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  458. geo_ch->flags |= ch->fat_extension_channel;
  459. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  460. priv->tx_power_channel_lmt = ch->max_power_avg;
  461. } else {
  462. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  463. }
  464. /* Save flags for reg domain usage */
  465. geo_ch->orig_flags = geo_ch->flags;
  466. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  467. ch->channel, geo_ch->center_freq,
  468. is_channel_a_band(ch) ? "5.2" : "2.4",
  469. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  470. "restricted" : "valid",
  471. geo_ch->flags);
  472. }
  473. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  474. priv->cfg->sku & IWL_SKU_A) {
  475. printk(KERN_INFO DRV_NAME
  476. ": Incorrectly detected BG card as ABG. Please send "
  477. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  478. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  479. priv->cfg->sku &= ~IWL_SKU_A;
  480. }
  481. printk(KERN_INFO DRV_NAME
  482. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  483. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  484. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  485. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  486. return 0;
  487. }
  488. /*
  489. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  490. */
  491. static void iwlcore_free_geos(struct iwl_priv *priv)
  492. {
  493. kfree(priv->ieee_channels);
  494. kfree(priv->ieee_rates);
  495. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  496. }
  497. static bool is_single_rx_stream(struct iwl_priv *priv)
  498. {
  499. return !priv->current_ht_config.is_ht ||
  500. ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
  501. (priv->current_ht_config.mcs.rx_mask[2] == 0));
  502. }
  503. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  504. enum ieee80211_band band,
  505. u16 channel, u8 extension_chan_offset)
  506. {
  507. const struct iwl_channel_info *ch_info;
  508. ch_info = iwl_get_channel_info(priv, band, channel);
  509. if (!is_channel_valid(ch_info))
  510. return 0;
  511. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  512. return !(ch_info->fat_extension_channel &
  513. IEEE80211_CHAN_NO_FAT_ABOVE);
  514. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  515. return !(ch_info->fat_extension_channel &
  516. IEEE80211_CHAN_NO_FAT_BELOW);
  517. return 0;
  518. }
  519. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  520. struct ieee80211_sta_ht_cap *sta_ht_inf)
  521. {
  522. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  523. if ((!iwl_ht_conf->is_ht) ||
  524. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  525. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
  526. return 0;
  527. if (sta_ht_inf) {
  528. if ((!sta_ht_inf->ht_supported) ||
  529. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
  530. return 0;
  531. }
  532. return iwl_is_channel_extension(priv, priv->band,
  533. le16_to_cpu(priv->staging_rxon.channel),
  534. iwl_ht_conf->extension_chan_offset);
  535. }
  536. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  537. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  538. {
  539. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  540. u32 val;
  541. if (!ht_info->is_ht) {
  542. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  543. RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
  544. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  545. RXON_FLG_FAT_PROT_MSK |
  546. RXON_FLG_HT_PROT_MSK);
  547. return;
  548. }
  549. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  550. if (iwl_is_fat_tx_allowed(priv, NULL))
  551. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  552. else
  553. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  554. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  555. /* Note: control channel is opposite of extension channel */
  556. switch (ht_info->extension_chan_offset) {
  557. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  558. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  559. break;
  560. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  561. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  562. break;
  563. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  564. default:
  565. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  566. break;
  567. }
  568. val = ht_info->ht_protection;
  569. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  570. iwl_set_rxon_chain(priv);
  571. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  572. "rxon flags 0x%X operation mode :0x%X "
  573. "extension channel offset 0x%x\n",
  574. ht_info->mcs.rx_mask[0],
  575. ht_info->mcs.rx_mask[1],
  576. ht_info->mcs.rx_mask[2],
  577. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  578. ht_info->extension_chan_offset);
  579. return;
  580. }
  581. EXPORT_SYMBOL(iwl_set_rxon_ht);
  582. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  583. #define IWL_NUM_RX_CHAINS_SINGLE 2
  584. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  585. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  586. /* Determine how many receiver/antenna chains to use.
  587. * More provides better reception via diversity. Fewer saves power.
  588. * MIMO (dual stream) requires at least 2, but works better with 3.
  589. * This does not determine *which* chains to use, just how many.
  590. */
  591. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  592. {
  593. bool is_single = is_single_rx_stream(priv);
  594. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  595. /* # of Rx chains to use when expecting MIMO. */
  596. if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
  597. WLAN_HT_CAP_SM_PS_STATIC)))
  598. return IWL_NUM_RX_CHAINS_SINGLE;
  599. else
  600. return IWL_NUM_RX_CHAINS_MULTIPLE;
  601. }
  602. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  603. {
  604. int idle_cnt;
  605. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  606. /* # Rx chains when idling and maybe trying to save power */
  607. switch (priv->current_ht_config.sm_ps) {
  608. case WLAN_HT_CAP_SM_PS_STATIC:
  609. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  610. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  611. IWL_NUM_IDLE_CHAINS_SINGLE;
  612. break;
  613. case WLAN_HT_CAP_SM_PS_DISABLED:
  614. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  615. break;
  616. case WLAN_HT_CAP_SM_PS_INVALID:
  617. default:
  618. IWL_ERROR("invalide mimo ps mode %d\n",
  619. priv->current_ht_config.sm_ps);
  620. WARN_ON(1);
  621. idle_cnt = -1;
  622. break;
  623. }
  624. return idle_cnt;
  625. }
  626. /* up to 4 chains */
  627. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  628. {
  629. u8 res;
  630. res = (chain_bitmap & BIT(0)) >> 0;
  631. res += (chain_bitmap & BIT(1)) >> 1;
  632. res += (chain_bitmap & BIT(2)) >> 2;
  633. res += (chain_bitmap & BIT(4)) >> 4;
  634. return res;
  635. }
  636. /**
  637. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  638. *
  639. * Selects how many and which Rx receivers/antennas/chains to use.
  640. * This should not be used for scan command ... it puts data in wrong place.
  641. */
  642. void iwl_set_rxon_chain(struct iwl_priv *priv)
  643. {
  644. bool is_single = is_single_rx_stream(priv);
  645. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  646. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  647. u32 active_chains;
  648. u16 rx_chain;
  649. /* Tell uCode which antennas are actually connected.
  650. * Before first association, we assume all antennas are connected.
  651. * Just after first association, iwl_chain_noise_calibration()
  652. * checks which antennas actually *are* connected. */
  653. if (priv->chain_noise_data.active_chains)
  654. active_chains = priv->chain_noise_data.active_chains;
  655. else
  656. active_chains = priv->hw_params.valid_rx_ant;
  657. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  658. /* How many receivers should we use? */
  659. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  660. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  661. /* correct rx chain count according hw settings
  662. * and chain noise calibration
  663. */
  664. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  665. if (valid_rx_cnt < active_rx_cnt)
  666. active_rx_cnt = valid_rx_cnt;
  667. if (valid_rx_cnt < idle_rx_cnt)
  668. idle_rx_cnt = valid_rx_cnt;
  669. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  670. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  671. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  672. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  673. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  674. else
  675. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  676. IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  677. priv->staging_rxon.rx_chain,
  678. active_rx_cnt, idle_rx_cnt);
  679. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  680. active_rx_cnt < idle_rx_cnt);
  681. }
  682. EXPORT_SYMBOL(iwl_set_rxon_chain);
  683. /**
  684. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  685. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  686. * @channel: Any channel valid for the requested phymode
  687. * In addition to setting the staging RXON, priv->phymode is also set.
  688. *
  689. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  690. * in the staging RXON flag structure based on the phymode
  691. */
  692. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  693. {
  694. enum ieee80211_band band = ch->band;
  695. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  696. if (!iwl_get_channel_info(priv, band, channel)) {
  697. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  698. channel, band);
  699. return -EINVAL;
  700. }
  701. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  702. (priv->band == band))
  703. return 0;
  704. priv->staging_rxon.channel = cpu_to_le16(channel);
  705. if (band == IEEE80211_BAND_5GHZ)
  706. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  707. else
  708. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  709. priv->band = band;
  710. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  711. return 0;
  712. }
  713. EXPORT_SYMBOL(iwl_set_rxon_channel);
  714. int iwl_setup_mac(struct iwl_priv *priv)
  715. {
  716. int ret;
  717. struct ieee80211_hw *hw = priv->hw;
  718. hw->rate_control_algorithm = "iwl-agn-rs";
  719. /* Tell mac80211 our characteristics */
  720. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  721. IEEE80211_HW_NOISE_DBM;
  722. hw->wiphy->interface_modes =
  723. BIT(NL80211_IFTYPE_AP) |
  724. BIT(NL80211_IFTYPE_STATION) |
  725. BIT(NL80211_IFTYPE_ADHOC);
  726. /* Default value; 4 EDCA QOS priorities */
  727. hw->queues = 4;
  728. /* queues to support 11n aggregation */
  729. if (priv->cfg->sku & IWL_SKU_N)
  730. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  731. hw->conf.beacon_int = 100;
  732. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  733. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  734. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  735. &priv->bands[IEEE80211_BAND_2GHZ];
  736. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  737. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  738. &priv->bands[IEEE80211_BAND_5GHZ];
  739. ret = ieee80211_register_hw(priv->hw);
  740. if (ret) {
  741. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  742. return ret;
  743. }
  744. priv->mac80211_registered = 1;
  745. return 0;
  746. }
  747. EXPORT_SYMBOL(iwl_setup_mac);
  748. int iwl_set_hw_params(struct iwl_priv *priv)
  749. {
  750. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  751. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  752. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  753. if (priv->cfg->mod_params->amsdu_size_8K)
  754. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  755. else
  756. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  757. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  758. if (priv->cfg->mod_params->disable_11n)
  759. priv->cfg->sku &= ~IWL_SKU_N;
  760. /* Device-specific setup */
  761. return priv->cfg->ops->lib->set_hw_params(priv);
  762. }
  763. EXPORT_SYMBOL(iwl_set_hw_params);
  764. int iwl_init_drv(struct iwl_priv *priv)
  765. {
  766. int ret;
  767. priv->retry_rate = 1;
  768. priv->ibss_beacon = NULL;
  769. spin_lock_init(&priv->lock);
  770. spin_lock_init(&priv->power_data.lock);
  771. spin_lock_init(&priv->sta_lock);
  772. spin_lock_init(&priv->hcmd_lock);
  773. INIT_LIST_HEAD(&priv->free_frames);
  774. mutex_init(&priv->mutex);
  775. /* Clear the driver's (not device's) station table */
  776. iwl_clear_stations_table(priv);
  777. priv->data_retry_limit = -1;
  778. priv->ieee_channels = NULL;
  779. priv->ieee_rates = NULL;
  780. priv->band = IEEE80211_BAND_2GHZ;
  781. priv->iw_mode = NL80211_IFTYPE_STATION;
  782. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  783. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  784. /* Choose which receivers/antennas to use */
  785. iwl_set_rxon_chain(priv);
  786. iwl_init_scan_params(priv);
  787. if (priv->cfg->mod_params->enable_qos)
  788. priv->qos_data.qos_enable = 1;
  789. iwl_reset_qos(priv);
  790. priv->qos_data.qos_active = 0;
  791. priv->qos_data.qos_cap.val = 0;
  792. priv->rates_mask = IWL_RATES_MASK;
  793. /* If power management is turned on, default to AC mode */
  794. priv->power_mode = IWL_POWER_AC;
  795. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  796. ret = iwl_init_channel_map(priv);
  797. if (ret) {
  798. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  799. goto err;
  800. }
  801. ret = iwlcore_init_geos(priv);
  802. if (ret) {
  803. IWL_ERROR("initializing geos failed: %d\n", ret);
  804. goto err_free_channel_map;
  805. }
  806. return 0;
  807. err_free_channel_map:
  808. iwl_free_channel_map(priv);
  809. err:
  810. return ret;
  811. }
  812. EXPORT_SYMBOL(iwl_init_drv);
  813. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  814. {
  815. int ret = 0;
  816. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  817. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  818. priv->tx_power_user_lmt);
  819. return -EINVAL;
  820. }
  821. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  822. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  823. priv->tx_power_user_lmt);
  824. return -EINVAL;
  825. }
  826. if (priv->tx_power_user_lmt != tx_power)
  827. force = true;
  828. priv->tx_power_user_lmt = tx_power;
  829. if (force && priv->cfg->ops->lib->send_tx_power)
  830. ret = priv->cfg->ops->lib->send_tx_power(priv);
  831. return ret;
  832. }
  833. EXPORT_SYMBOL(iwl_set_tx_power);
  834. void iwl_uninit_drv(struct iwl_priv *priv)
  835. {
  836. iwl_calib_free_results(priv);
  837. iwlcore_free_geos(priv);
  838. iwl_free_channel_map(priv);
  839. kfree(priv->scan);
  840. }
  841. EXPORT_SYMBOL(iwl_uninit_drv);
  842. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  843. {
  844. u32 stat_flags = 0;
  845. struct iwl_host_cmd cmd = {
  846. .id = REPLY_STATISTICS_CMD,
  847. .meta.flags = flags,
  848. .len = sizeof(stat_flags),
  849. .data = (u8 *) &stat_flags,
  850. };
  851. return iwl_send_cmd(priv, &cmd);
  852. }
  853. EXPORT_SYMBOL(iwl_send_statistics_request);
  854. /**
  855. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  856. * using sample data 100 bytes apart. If these sample points are good,
  857. * it's a pretty good bet that everything between them is good, too.
  858. */
  859. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  860. {
  861. u32 val;
  862. int ret = 0;
  863. u32 errcnt = 0;
  864. u32 i;
  865. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  866. ret = iwl_grab_nic_access(priv);
  867. if (ret)
  868. return ret;
  869. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  870. /* read data comes through single port, auto-incr addr */
  871. /* NOTE: Use the debugless read so we don't flood kernel log
  872. * if IWL_DL_IO is set */
  873. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  874. i + RTC_INST_LOWER_BOUND);
  875. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  876. if (val != le32_to_cpu(*image)) {
  877. ret = -EIO;
  878. errcnt++;
  879. if (errcnt >= 3)
  880. break;
  881. }
  882. }
  883. iwl_release_nic_access(priv);
  884. return ret;
  885. }
  886. /**
  887. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  888. * looking at all data.
  889. */
  890. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  891. u32 len)
  892. {
  893. u32 val;
  894. u32 save_len = len;
  895. int ret = 0;
  896. u32 errcnt;
  897. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  898. ret = iwl_grab_nic_access(priv);
  899. if (ret)
  900. return ret;
  901. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  902. errcnt = 0;
  903. for (; len > 0; len -= sizeof(u32), image++) {
  904. /* read data comes through single port, auto-incr addr */
  905. /* NOTE: Use the debugless read so we don't flood kernel log
  906. * if IWL_DL_IO is set */
  907. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  908. if (val != le32_to_cpu(*image)) {
  909. IWL_ERROR("uCode INST section is invalid at "
  910. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  911. save_len - len, val, le32_to_cpu(*image));
  912. ret = -EIO;
  913. errcnt++;
  914. if (errcnt >= 20)
  915. break;
  916. }
  917. }
  918. iwl_release_nic_access(priv);
  919. if (!errcnt)
  920. IWL_DEBUG_INFO
  921. ("ucode image in INSTRUCTION memory is good\n");
  922. return ret;
  923. }
  924. /**
  925. * iwl_verify_ucode - determine which instruction image is in SRAM,
  926. * and verify its contents
  927. */
  928. int iwl_verify_ucode(struct iwl_priv *priv)
  929. {
  930. __le32 *image;
  931. u32 len;
  932. int ret;
  933. /* Try bootstrap */
  934. image = (__le32 *)priv->ucode_boot.v_addr;
  935. len = priv->ucode_boot.len;
  936. ret = iwlcore_verify_inst_sparse(priv, image, len);
  937. if (!ret) {
  938. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  939. return 0;
  940. }
  941. /* Try initialize */
  942. image = (__le32 *)priv->ucode_init.v_addr;
  943. len = priv->ucode_init.len;
  944. ret = iwlcore_verify_inst_sparse(priv, image, len);
  945. if (!ret) {
  946. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  947. return 0;
  948. }
  949. /* Try runtime/protocol */
  950. image = (__le32 *)priv->ucode_code.v_addr;
  951. len = priv->ucode_code.len;
  952. ret = iwlcore_verify_inst_sparse(priv, image, len);
  953. if (!ret) {
  954. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  955. return 0;
  956. }
  957. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  958. /* Since nothing seems to match, show first several data entries in
  959. * instruction SRAM, so maybe visual inspection will give a clue.
  960. * Selection of bootstrap image (vs. other images) is arbitrary. */
  961. image = (__le32 *)priv->ucode_boot.v_addr;
  962. len = priv->ucode_boot.len;
  963. ret = iwl_verify_inst_full(priv, image, len);
  964. return ret;
  965. }
  966. EXPORT_SYMBOL(iwl_verify_ucode);
  967. static const char *desc_lookup(int i)
  968. {
  969. switch (i) {
  970. case 1:
  971. return "FAIL";
  972. case 2:
  973. return "BAD_PARAM";
  974. case 3:
  975. return "BAD_CHECKSUM";
  976. case 4:
  977. return "NMI_INTERRUPT";
  978. case 5:
  979. return "SYSASSERT";
  980. case 6:
  981. return "FATAL_ERROR";
  982. }
  983. return "UNKNOWN";
  984. }
  985. #define ERROR_START_OFFSET (1 * sizeof(u32))
  986. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  987. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  988. {
  989. u32 data2, line;
  990. u32 desc, time, count, base, data1;
  991. u32 blink1, blink2, ilink1, ilink2;
  992. int ret;
  993. if (priv->ucode_type == UCODE_INIT)
  994. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  995. else
  996. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  997. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  998. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  999. return;
  1000. }
  1001. ret = iwl_grab_nic_access(priv);
  1002. if (ret) {
  1003. IWL_WARNING("Can not read from adapter at this time.\n");
  1004. return;
  1005. }
  1006. count = iwl_read_targ_mem(priv, base);
  1007. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1008. IWL_ERROR("Start IWL Error Log Dump:\n");
  1009. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  1010. }
  1011. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1012. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1013. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1014. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1015. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1016. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1017. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1018. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1019. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1020. IWL_ERROR("Desc Time "
  1021. "data1 data2 line\n");
  1022. IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
  1023. desc_lookup(desc), desc, time, data1, data2, line);
  1024. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1025. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1026. ilink1, ilink2);
  1027. iwl_release_nic_access(priv);
  1028. }
  1029. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1030. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1031. /**
  1032. * iwl_print_event_log - Dump error event log to syslog
  1033. *
  1034. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1035. */
  1036. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1037. u32 num_events, u32 mode)
  1038. {
  1039. u32 i;
  1040. u32 base; /* SRAM byte address of event log header */
  1041. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1042. u32 ptr; /* SRAM byte address of log data */
  1043. u32 ev, time, data; /* event log data */
  1044. if (num_events == 0)
  1045. return;
  1046. if (priv->ucode_type == UCODE_INIT)
  1047. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1048. else
  1049. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1050. if (mode == 0)
  1051. event_size = 2 * sizeof(u32);
  1052. else
  1053. event_size = 3 * sizeof(u32);
  1054. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1055. /* "time" is actually "data" for mode 0 (no timestamp).
  1056. * place event id # at far right for easier visual parsing. */
  1057. for (i = 0; i < num_events; i++) {
  1058. ev = iwl_read_targ_mem(priv, ptr);
  1059. ptr += sizeof(u32);
  1060. time = iwl_read_targ_mem(priv, ptr);
  1061. ptr += sizeof(u32);
  1062. if (mode == 0) {
  1063. /* data, ev */
  1064. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1065. } else {
  1066. data = iwl_read_targ_mem(priv, ptr);
  1067. ptr += sizeof(u32);
  1068. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1069. time, data, ev);
  1070. }
  1071. }
  1072. }
  1073. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1074. {
  1075. int ret;
  1076. u32 base; /* SRAM byte address of event log header */
  1077. u32 capacity; /* event log capacity in # entries */
  1078. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1079. u32 num_wraps; /* # times uCode wrapped to top of log */
  1080. u32 next_entry; /* index of next entry to be written by uCode */
  1081. u32 size; /* # entries that we'll print */
  1082. if (priv->ucode_type == UCODE_INIT)
  1083. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1084. else
  1085. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1086. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1087. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1088. return;
  1089. }
  1090. ret = iwl_grab_nic_access(priv);
  1091. if (ret) {
  1092. IWL_WARNING("Can not read from adapter at this time.\n");
  1093. return;
  1094. }
  1095. /* event log header */
  1096. capacity = iwl_read_targ_mem(priv, base);
  1097. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1098. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1099. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1100. size = num_wraps ? capacity : next_entry;
  1101. /* bail out if nothing in log */
  1102. if (size == 0) {
  1103. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1104. iwl_release_nic_access(priv);
  1105. return;
  1106. }
  1107. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1108. size, num_wraps);
  1109. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1110. * i.e the next one that uCode would fill. */
  1111. if (num_wraps)
  1112. iwl_print_event_log(priv, next_entry,
  1113. capacity - next_entry, mode);
  1114. /* (then/else) start at top of log */
  1115. iwl_print_event_log(priv, 0, next_entry, mode);
  1116. iwl_release_nic_access(priv);
  1117. }
  1118. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1119. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1120. {
  1121. struct iwl_ct_kill_config cmd;
  1122. unsigned long flags;
  1123. int ret = 0;
  1124. spin_lock_irqsave(&priv->lock, flags);
  1125. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1126. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1127. spin_unlock_irqrestore(&priv->lock, flags);
  1128. cmd.critical_temperature_R =
  1129. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1130. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1131. sizeof(cmd), &cmd);
  1132. if (ret)
  1133. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1134. else
  1135. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1136. "critical temperature is %d\n",
  1137. cmd.critical_temperature_R);
  1138. }
  1139. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1140. /*
  1141. * CARD_STATE_CMD
  1142. *
  1143. * Use: Sets the device's internal card state to enable, disable, or halt
  1144. *
  1145. * When in the 'enable' state the card operates as normal.
  1146. * When in the 'disable' state, the card enters into a low power mode.
  1147. * When in the 'halt' state, the card is shut down and must be fully
  1148. * restarted to come back on.
  1149. */
  1150. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1151. {
  1152. struct iwl_host_cmd cmd = {
  1153. .id = REPLY_CARD_STATE_CMD,
  1154. .len = sizeof(u32),
  1155. .data = &flags,
  1156. .meta.flags = meta_flag,
  1157. };
  1158. return iwl_send_cmd(priv, &cmd);
  1159. }
  1160. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1161. {
  1162. unsigned long flags;
  1163. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1164. return;
  1165. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1166. iwl_scan_cancel(priv);
  1167. /* FIXME: This is a workaround for AP */
  1168. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  1169. spin_lock_irqsave(&priv->lock, flags);
  1170. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1171. CSR_UCODE_SW_BIT_RFKILL);
  1172. spin_unlock_irqrestore(&priv->lock, flags);
  1173. /* call the host command only if no hw rf-kill set */
  1174. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1175. iwl_is_ready(priv))
  1176. iwl_send_card_state(priv,
  1177. CARD_STATE_CMD_DISABLE, 0);
  1178. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1179. /* make sure mac80211 stop sending Tx frame */
  1180. if (priv->mac80211_registered)
  1181. ieee80211_stop_queues(priv->hw);
  1182. }
  1183. }
  1184. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1185. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1186. {
  1187. unsigned long flags;
  1188. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1189. return 0;
  1190. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1191. spin_lock_irqsave(&priv->lock, flags);
  1192. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1193. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1194. * notification where it will clear SW rfkill status.
  1195. * Setting it here would break the handler. Only if the
  1196. * interface is down we can set here since we don't
  1197. * receive any further notification.
  1198. */
  1199. if (!priv->is_open)
  1200. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1201. spin_unlock_irqrestore(&priv->lock, flags);
  1202. /* wake up ucode */
  1203. msleep(10);
  1204. spin_lock_irqsave(&priv->lock, flags);
  1205. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1206. if (!iwl_grab_nic_access(priv))
  1207. iwl_release_nic_access(priv);
  1208. spin_unlock_irqrestore(&priv->lock, flags);
  1209. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1210. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1211. "disabled by HW switch\n");
  1212. return 0;
  1213. }
  1214. /* If the driver is already loaded, it will receive
  1215. * CARD_STATE_NOTIFICATION notifications and the handler will
  1216. * call restart to reload the driver.
  1217. */
  1218. return 1;
  1219. }
  1220. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);