smpboot.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. /* SMP boot always wants to use real time delay to allow sufficient time for
  36. * the APs to come online */
  37. #define USE_REAL_TIME_DELAY
  38. #include <linux/module.h>
  39. #include <linux/init.h>
  40. #include <linux/kernel.h>
  41. #include <linux/mm.h>
  42. #include <linux/sched.h>
  43. #include <linux/kernel_stat.h>
  44. #include <linux/smp_lock.h>
  45. #include <linux/bootmem.h>
  46. #include <linux/notifier.h>
  47. #include <linux/cpu.h>
  48. #include <linux/percpu.h>
  49. #include <linux/delay.h>
  50. #include <linux/mc146818rtc.h>
  51. #include <asm/tlbflush.h>
  52. #include <asm/desc.h>
  53. #include <asm/arch_hooks.h>
  54. #include <asm/nmi.h>
  55. #include <asm/pda.h>
  56. #include <asm/genapic.h>
  57. #include <mach_apic.h>
  58. #include <mach_wakecpu.h>
  59. #include <smpboot_hooks.h>
  60. /* Set if we find a B stepping CPU */
  61. static int __devinitdata smp_b_stepping;
  62. /* Number of siblings per CPU package */
  63. int smp_num_siblings = 1;
  64. EXPORT_SYMBOL(smp_num_siblings);
  65. /* Last level cache ID of each logical CPU */
  66. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  67. /* representing HT siblings of each logical CPU */
  68. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  69. EXPORT_SYMBOL(cpu_sibling_map);
  70. /* representing HT and core siblings of each logical CPU */
  71. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  72. EXPORT_SYMBOL(cpu_core_map);
  73. /* bitmap of online cpus */
  74. cpumask_t cpu_online_map __read_mostly;
  75. EXPORT_SYMBOL(cpu_online_map);
  76. cpumask_t cpu_callin_map;
  77. cpumask_t cpu_callout_map;
  78. EXPORT_SYMBOL(cpu_callout_map);
  79. cpumask_t cpu_possible_map;
  80. EXPORT_SYMBOL(cpu_possible_map);
  81. static cpumask_t smp_commenced_mask;
  82. /* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
  83. * is no way to resync one AP against BP. TBD: for prescott and above, we
  84. * should use IA64's algorithm
  85. */
  86. static int __devinitdata tsc_sync_disabled;
  87. /* Per CPU bogomips and other parameters */
  88. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  89. EXPORT_SYMBOL(cpu_data);
  90. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  91. { [0 ... NR_CPUS-1] = 0xff };
  92. EXPORT_SYMBOL(x86_cpu_to_apicid);
  93. u8 apicid_2_node[MAX_APICID];
  94. /*
  95. * Trampoline 80x86 program as an array.
  96. */
  97. extern unsigned char trampoline_data [];
  98. extern unsigned char trampoline_end [];
  99. static unsigned char *trampoline_base;
  100. static int trampoline_exec;
  101. static void map_cpu_to_logical_apicid(void);
  102. /* State of each CPU. */
  103. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  104. /*
  105. * Currently trivial. Write the real->protected mode
  106. * bootstrap into the page concerned. The caller
  107. * has made sure it's suitably aligned.
  108. */
  109. static unsigned long __devinit setup_trampoline(void)
  110. {
  111. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  112. return virt_to_phys(trampoline_base);
  113. }
  114. /*
  115. * We are called very early to get the low memory for the
  116. * SMP bootup trampoline page.
  117. */
  118. void __init smp_alloc_memory(void)
  119. {
  120. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  121. /*
  122. * Has to be in very low memory so we can execute
  123. * real-mode AP code.
  124. */
  125. if (__pa(trampoline_base) >= 0x9F000)
  126. BUG();
  127. /*
  128. * Make the SMP trampoline executable:
  129. */
  130. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  131. }
  132. /*
  133. * The bootstrap kernel entry code has set these up. Save them for
  134. * a given CPU
  135. */
  136. static void __cpuinit smp_store_cpu_info(int id)
  137. {
  138. struct cpuinfo_x86 *c = cpu_data + id;
  139. *c = boot_cpu_data;
  140. if (id!=0)
  141. identify_cpu(c);
  142. /*
  143. * Mask B, Pentium, but not Pentium MMX
  144. */
  145. if (c->x86_vendor == X86_VENDOR_INTEL &&
  146. c->x86 == 5 &&
  147. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  148. c->x86_model <= 3)
  149. /*
  150. * Remember we have B step Pentia with bugs
  151. */
  152. smp_b_stepping = 1;
  153. /*
  154. * Certain Athlons might work (for various values of 'work') in SMP
  155. * but they are not certified as MP capable.
  156. */
  157. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  158. if (num_possible_cpus() == 1)
  159. goto valid_k7;
  160. /* Athlon 660/661 is valid. */
  161. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  162. goto valid_k7;
  163. /* Duron 670 is valid */
  164. if ((c->x86_model==7) && (c->x86_mask==0))
  165. goto valid_k7;
  166. /*
  167. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  168. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  169. * have the MP bit set.
  170. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  171. */
  172. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  173. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  174. (c->x86_model> 7))
  175. if (cpu_has_mp)
  176. goto valid_k7;
  177. /* If we get here, it's not a certified SMP capable AMD system. */
  178. add_taint(TAINT_UNSAFE_SMP);
  179. }
  180. valid_k7:
  181. ;
  182. }
  183. /*
  184. * TSC synchronization.
  185. *
  186. * We first check whether all CPUs have their TSC's synchronized,
  187. * then we print a warning if not, and always resync.
  188. */
  189. static struct {
  190. atomic_t start_flag;
  191. atomic_t count_start;
  192. atomic_t count_stop;
  193. unsigned long long values[NR_CPUS];
  194. } tsc __cpuinitdata = {
  195. .start_flag = ATOMIC_INIT(0),
  196. .count_start = ATOMIC_INIT(0),
  197. .count_stop = ATOMIC_INIT(0),
  198. };
  199. #define NR_LOOPS 5
  200. static void __init synchronize_tsc_bp(void)
  201. {
  202. int i;
  203. unsigned long long t0;
  204. unsigned long long sum, avg;
  205. long long delta;
  206. unsigned int one_usec;
  207. int buggy = 0;
  208. printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
  209. /* convert from kcyc/sec to cyc/usec */
  210. one_usec = cpu_khz / 1000;
  211. atomic_set(&tsc.start_flag, 1);
  212. wmb();
  213. /*
  214. * We loop a few times to get a primed instruction cache,
  215. * then the last pass is more or less synchronized and
  216. * the BP and APs set their cycle counters to zero all at
  217. * once. This reduces the chance of having random offsets
  218. * between the processors, and guarantees that the maximum
  219. * delay between the cycle counters is never bigger than
  220. * the latency of information-passing (cachelines) between
  221. * two CPUs.
  222. */
  223. for (i = 0; i < NR_LOOPS; i++) {
  224. /*
  225. * all APs synchronize but they loop on '== num_cpus'
  226. */
  227. while (atomic_read(&tsc.count_start) != num_booting_cpus()-1)
  228. cpu_relax();
  229. atomic_set(&tsc.count_stop, 0);
  230. wmb();
  231. /*
  232. * this lets the APs save their current TSC:
  233. */
  234. atomic_inc(&tsc.count_start);
  235. rdtscll(tsc.values[smp_processor_id()]);
  236. /*
  237. * We clear the TSC in the last loop:
  238. */
  239. if (i == NR_LOOPS-1)
  240. write_tsc(0, 0);
  241. /*
  242. * Wait for all APs to leave the synchronization point:
  243. */
  244. while (atomic_read(&tsc.count_stop) != num_booting_cpus()-1)
  245. cpu_relax();
  246. atomic_set(&tsc.count_start, 0);
  247. wmb();
  248. atomic_inc(&tsc.count_stop);
  249. }
  250. sum = 0;
  251. for (i = 0; i < NR_CPUS; i++) {
  252. if (cpu_isset(i, cpu_callout_map)) {
  253. t0 = tsc.values[i];
  254. sum += t0;
  255. }
  256. }
  257. avg = sum;
  258. do_div(avg, num_booting_cpus());
  259. for (i = 0; i < NR_CPUS; i++) {
  260. if (!cpu_isset(i, cpu_callout_map))
  261. continue;
  262. delta = tsc.values[i] - avg;
  263. if (delta < 0)
  264. delta = -delta;
  265. /*
  266. * We report bigger than 2 microseconds clock differences.
  267. */
  268. if (delta > 2*one_usec) {
  269. long long realdelta;
  270. if (!buggy) {
  271. buggy = 1;
  272. printk("\n");
  273. }
  274. realdelta = delta;
  275. do_div(realdelta, one_usec);
  276. if (tsc.values[i] < avg)
  277. realdelta = -realdelta;
  278. if (realdelta)
  279. printk(KERN_INFO "CPU#%d had %Ld usecs TSC "
  280. "skew, fixed it up.\n", i, realdelta);
  281. }
  282. }
  283. if (!buggy)
  284. printk("passed.\n");
  285. }
  286. static void __cpuinit synchronize_tsc_ap(void)
  287. {
  288. int i;
  289. /*
  290. * Not every cpu is online at the time
  291. * this gets called, so we first wait for the BP to
  292. * finish SMP initialization:
  293. */
  294. while (!atomic_read(&tsc.start_flag))
  295. cpu_relax();
  296. for (i = 0; i < NR_LOOPS; i++) {
  297. atomic_inc(&tsc.count_start);
  298. while (atomic_read(&tsc.count_start) != num_booting_cpus())
  299. cpu_relax();
  300. rdtscll(tsc.values[smp_processor_id()]);
  301. if (i == NR_LOOPS-1)
  302. write_tsc(0, 0);
  303. atomic_inc(&tsc.count_stop);
  304. while (atomic_read(&tsc.count_stop) != num_booting_cpus())
  305. cpu_relax();
  306. }
  307. }
  308. #undef NR_LOOPS
  309. extern void calibrate_delay(void);
  310. static atomic_t init_deasserted;
  311. static void __cpuinit smp_callin(void)
  312. {
  313. int cpuid, phys_id;
  314. unsigned long timeout;
  315. /*
  316. * If waken up by an INIT in an 82489DX configuration
  317. * we may get here before an INIT-deassert IPI reaches
  318. * our local APIC. We have to wait for the IPI or we'll
  319. * lock up on an APIC access.
  320. */
  321. wait_for_init_deassert(&init_deasserted);
  322. /*
  323. * (This works even if the APIC is not enabled.)
  324. */
  325. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  326. cpuid = smp_processor_id();
  327. if (cpu_isset(cpuid, cpu_callin_map)) {
  328. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  329. phys_id, cpuid);
  330. BUG();
  331. }
  332. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  333. /*
  334. * STARTUP IPIs are fragile beasts as they might sometimes
  335. * trigger some glue motherboard logic. Complete APIC bus
  336. * silence for 1 second, this overestimates the time the
  337. * boot CPU is spending to send the up to 2 STARTUP IPIs
  338. * by a factor of two. This should be enough.
  339. */
  340. /*
  341. * Waiting 2s total for startup (udelay is not yet working)
  342. */
  343. timeout = jiffies + 2*HZ;
  344. while (time_before(jiffies, timeout)) {
  345. /*
  346. * Has the boot CPU finished it's STARTUP sequence?
  347. */
  348. if (cpu_isset(cpuid, cpu_callout_map))
  349. break;
  350. rep_nop();
  351. }
  352. if (!time_before(jiffies, timeout)) {
  353. printk("BUG: CPU%d started up but did not get a callout!\n",
  354. cpuid);
  355. BUG();
  356. }
  357. /*
  358. * the boot CPU has finished the init stage and is spinning
  359. * on callin_map until we finish. We are free to set up this
  360. * CPU, first the APIC. (this is probably redundant on most
  361. * boards)
  362. */
  363. Dprintk("CALLIN, before setup_local_APIC().\n");
  364. smp_callin_clear_local_apic();
  365. setup_local_APIC();
  366. map_cpu_to_logical_apicid();
  367. /*
  368. * Get our bogomips.
  369. */
  370. calibrate_delay();
  371. Dprintk("Stack at about %p\n",&cpuid);
  372. /*
  373. * Save our processor parameters
  374. */
  375. smp_store_cpu_info(cpuid);
  376. disable_APIC_timer();
  377. /*
  378. * Allow the master to continue.
  379. */
  380. cpu_set(cpuid, cpu_callin_map);
  381. /*
  382. * Synchronize the TSC with the BP
  383. */
  384. if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
  385. synchronize_tsc_ap();
  386. }
  387. static int cpucount;
  388. /* maps the cpu to the sched domain representing multi-core */
  389. cpumask_t cpu_coregroup_map(int cpu)
  390. {
  391. struct cpuinfo_x86 *c = cpu_data + cpu;
  392. /*
  393. * For perf, we return last level cache shared map.
  394. * And for power savings, we return cpu_core_map
  395. */
  396. if (sched_mc_power_savings || sched_smt_power_savings)
  397. return cpu_core_map[cpu];
  398. else
  399. return c->llc_shared_map;
  400. }
  401. /* representing cpus for which sibling maps can be computed */
  402. static cpumask_t cpu_sibling_setup_map;
  403. static inline void
  404. set_cpu_sibling_map(int cpu)
  405. {
  406. int i;
  407. struct cpuinfo_x86 *c = cpu_data;
  408. cpu_set(cpu, cpu_sibling_setup_map);
  409. if (smp_num_siblings > 1) {
  410. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  411. if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
  412. c[cpu].cpu_core_id == c[i].cpu_core_id) {
  413. cpu_set(i, cpu_sibling_map[cpu]);
  414. cpu_set(cpu, cpu_sibling_map[i]);
  415. cpu_set(i, cpu_core_map[cpu]);
  416. cpu_set(cpu, cpu_core_map[i]);
  417. cpu_set(i, c[cpu].llc_shared_map);
  418. cpu_set(cpu, c[i].llc_shared_map);
  419. }
  420. }
  421. } else {
  422. cpu_set(cpu, cpu_sibling_map[cpu]);
  423. }
  424. cpu_set(cpu, c[cpu].llc_shared_map);
  425. if (current_cpu_data.x86_max_cores == 1) {
  426. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  427. c[cpu].booted_cores = 1;
  428. return;
  429. }
  430. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  431. if (cpu_llc_id[cpu] != BAD_APICID &&
  432. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  433. cpu_set(i, c[cpu].llc_shared_map);
  434. cpu_set(cpu, c[i].llc_shared_map);
  435. }
  436. if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
  437. cpu_set(i, cpu_core_map[cpu]);
  438. cpu_set(cpu, cpu_core_map[i]);
  439. /*
  440. * Does this new cpu bringup a new core?
  441. */
  442. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  443. /*
  444. * for each core in package, increment
  445. * the booted_cores for this new cpu
  446. */
  447. if (first_cpu(cpu_sibling_map[i]) == i)
  448. c[cpu].booted_cores++;
  449. /*
  450. * increment the core count for all
  451. * the other cpus in this package
  452. */
  453. if (i != cpu)
  454. c[i].booted_cores++;
  455. } else if (i != cpu && !c[cpu].booted_cores)
  456. c[cpu].booted_cores = c[i].booted_cores;
  457. }
  458. }
  459. }
  460. /*
  461. * Activate a secondary processor.
  462. */
  463. static void __cpuinit start_secondary(void *unused)
  464. {
  465. /*
  466. * Don't put *anything* before secondary_cpu_init(), SMP
  467. * booting is too fragile that we want to limit the
  468. * things done here to the most necessary things.
  469. */
  470. secondary_cpu_init();
  471. preempt_disable();
  472. smp_callin();
  473. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  474. rep_nop();
  475. setup_secondary_APIC_clock();
  476. if (nmi_watchdog == NMI_IO_APIC) {
  477. disable_8259A_irq(0);
  478. enable_NMI_through_LVT0(NULL);
  479. enable_8259A_irq(0);
  480. }
  481. enable_APIC_timer();
  482. /*
  483. * low-memory mappings have been cleared, flush them from
  484. * the local TLBs too.
  485. */
  486. local_flush_tlb();
  487. /* This must be done before setting cpu_online_map */
  488. set_cpu_sibling_map(raw_smp_processor_id());
  489. wmb();
  490. /*
  491. * We need to hold call_lock, so there is no inconsistency
  492. * between the time smp_call_function() determines number of
  493. * IPI receipients, and the time when the determination is made
  494. * for which cpus receive the IPI. Holding this
  495. * lock helps us to not include this cpu in a currently in progress
  496. * smp_call_function().
  497. */
  498. lock_ipi_call_lock();
  499. cpu_set(smp_processor_id(), cpu_online_map);
  500. unlock_ipi_call_lock();
  501. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  502. /* We can take interrupts now: we're officially "up". */
  503. local_irq_enable();
  504. wmb();
  505. cpu_idle();
  506. }
  507. /*
  508. * Everything has been set up for the secondary
  509. * CPUs - they just need to reload everything
  510. * from the task structure
  511. * This function must not return.
  512. */
  513. void __devinit initialize_secondary(void)
  514. {
  515. /*
  516. * switch to the per CPU GDT we already set up
  517. * in do_boot_cpu()
  518. */
  519. cpu_set_gdt(current_thread_info()->cpu);
  520. /*
  521. * We don't actually need to load the full TSS,
  522. * basically just the stack pointer and the eip.
  523. */
  524. asm volatile(
  525. "movl %0,%%esp\n\t"
  526. "jmp *%1"
  527. :
  528. :"m" (current->thread.esp),"m" (current->thread.eip));
  529. }
  530. /* Static state in head.S used to set up a CPU */
  531. extern struct {
  532. void * esp;
  533. unsigned short ss;
  534. } stack_start;
  535. extern struct i386_pda *start_pda;
  536. extern struct Xgt_desc_struct cpu_gdt_descr;
  537. #ifdef CONFIG_NUMA
  538. /* which logical CPUs are on which nodes */
  539. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  540. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  541. EXPORT_SYMBOL(node_2_cpu_mask);
  542. /* which node each logical CPU is on */
  543. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  544. EXPORT_SYMBOL(cpu_2_node);
  545. /* set up a mapping between cpu and node. */
  546. static inline void map_cpu_to_node(int cpu, int node)
  547. {
  548. printk("Mapping cpu %d to node %d\n", cpu, node);
  549. cpu_set(cpu, node_2_cpu_mask[node]);
  550. cpu_2_node[cpu] = node;
  551. }
  552. /* undo a mapping between cpu and node. */
  553. static inline void unmap_cpu_to_node(int cpu)
  554. {
  555. int node;
  556. printk("Unmapping cpu %d from all nodes\n", cpu);
  557. for (node = 0; node < MAX_NUMNODES; node ++)
  558. cpu_clear(cpu, node_2_cpu_mask[node]);
  559. cpu_2_node[cpu] = 0;
  560. }
  561. #else /* !CONFIG_NUMA */
  562. #define map_cpu_to_node(cpu, node) ({})
  563. #define unmap_cpu_to_node(cpu) ({})
  564. #endif /* CONFIG_NUMA */
  565. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  566. static void map_cpu_to_logical_apicid(void)
  567. {
  568. int cpu = smp_processor_id();
  569. int apicid = logical_smp_processor_id();
  570. int node = apicid_to_node(apicid);
  571. if (!node_online(node))
  572. node = first_online_node;
  573. cpu_2_logical_apicid[cpu] = apicid;
  574. map_cpu_to_node(cpu, node);
  575. }
  576. static void unmap_cpu_to_logical_apicid(int cpu)
  577. {
  578. cpu_2_logical_apicid[cpu] = BAD_APICID;
  579. unmap_cpu_to_node(cpu);
  580. }
  581. #if APIC_DEBUG
  582. static inline void __inquire_remote_apic(int apicid)
  583. {
  584. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  585. char *names[] = { "ID", "VERSION", "SPIV" };
  586. int timeout, status;
  587. printk("Inquiring remote APIC #%d...\n", apicid);
  588. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  589. printk("... APIC #%d %s: ", apicid, names[i]);
  590. /*
  591. * Wait for idle.
  592. */
  593. apic_wait_icr_idle();
  594. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  595. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  596. timeout = 0;
  597. do {
  598. udelay(100);
  599. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  600. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  601. switch (status) {
  602. case APIC_ICR_RR_VALID:
  603. status = apic_read(APIC_RRR);
  604. printk("%08x\n", status);
  605. break;
  606. default:
  607. printk("failed\n");
  608. }
  609. }
  610. }
  611. #endif
  612. #ifdef WAKE_SECONDARY_VIA_NMI
  613. /*
  614. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  615. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  616. * won't ... remember to clear down the APIC, etc later.
  617. */
  618. static int __devinit
  619. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  620. {
  621. unsigned long send_status = 0, accept_status = 0;
  622. int timeout, maxlvt;
  623. /* Target chip */
  624. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  625. /* Boot on the stack */
  626. /* Kick the second */
  627. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  628. Dprintk("Waiting for send to finish...\n");
  629. timeout = 0;
  630. do {
  631. Dprintk("+");
  632. udelay(100);
  633. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  634. } while (send_status && (timeout++ < 1000));
  635. /*
  636. * Give the other CPU some time to accept the IPI.
  637. */
  638. udelay(200);
  639. /*
  640. * Due to the Pentium erratum 3AP.
  641. */
  642. maxlvt = get_maxlvt();
  643. if (maxlvt > 3) {
  644. apic_read_around(APIC_SPIV);
  645. apic_write(APIC_ESR, 0);
  646. }
  647. accept_status = (apic_read(APIC_ESR) & 0xEF);
  648. Dprintk("NMI sent.\n");
  649. if (send_status)
  650. printk("APIC never delivered???\n");
  651. if (accept_status)
  652. printk("APIC delivery error (%lx).\n", accept_status);
  653. return (send_status | accept_status);
  654. }
  655. #endif /* WAKE_SECONDARY_VIA_NMI */
  656. #ifdef WAKE_SECONDARY_VIA_INIT
  657. static int __devinit
  658. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  659. {
  660. unsigned long send_status = 0, accept_status = 0;
  661. int maxlvt, timeout, num_starts, j;
  662. /*
  663. * Be paranoid about clearing APIC errors.
  664. */
  665. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  666. apic_read_around(APIC_SPIV);
  667. apic_write(APIC_ESR, 0);
  668. apic_read(APIC_ESR);
  669. }
  670. Dprintk("Asserting INIT.\n");
  671. /*
  672. * Turn INIT on target chip
  673. */
  674. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  675. /*
  676. * Send IPI
  677. */
  678. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  679. | APIC_DM_INIT);
  680. Dprintk("Waiting for send to finish...\n");
  681. timeout = 0;
  682. do {
  683. Dprintk("+");
  684. udelay(100);
  685. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  686. } while (send_status && (timeout++ < 1000));
  687. mdelay(10);
  688. Dprintk("Deasserting INIT.\n");
  689. /* Target chip */
  690. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  691. /* Send IPI */
  692. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  693. Dprintk("Waiting for send to finish...\n");
  694. timeout = 0;
  695. do {
  696. Dprintk("+");
  697. udelay(100);
  698. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  699. } while (send_status && (timeout++ < 1000));
  700. atomic_set(&init_deasserted, 1);
  701. /*
  702. * Should we send STARTUP IPIs ?
  703. *
  704. * Determine this based on the APIC version.
  705. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  706. */
  707. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  708. num_starts = 2;
  709. else
  710. num_starts = 0;
  711. /*
  712. * Paravirt / VMI wants a startup IPI hook here to set up the
  713. * target processor state.
  714. */
  715. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  716. (unsigned long) stack_start.esp);
  717. /*
  718. * Run STARTUP IPI loop.
  719. */
  720. Dprintk("#startup loops: %d.\n", num_starts);
  721. maxlvt = get_maxlvt();
  722. for (j = 1; j <= num_starts; j++) {
  723. Dprintk("Sending STARTUP #%d.\n",j);
  724. apic_read_around(APIC_SPIV);
  725. apic_write(APIC_ESR, 0);
  726. apic_read(APIC_ESR);
  727. Dprintk("After apic_write.\n");
  728. /*
  729. * STARTUP IPI
  730. */
  731. /* Target chip */
  732. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  733. /* Boot on the stack */
  734. /* Kick the second */
  735. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  736. | (start_eip >> 12));
  737. /*
  738. * Give the other CPU some time to accept the IPI.
  739. */
  740. udelay(300);
  741. Dprintk("Startup point 1.\n");
  742. Dprintk("Waiting for send to finish...\n");
  743. timeout = 0;
  744. do {
  745. Dprintk("+");
  746. udelay(100);
  747. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  748. } while (send_status && (timeout++ < 1000));
  749. /*
  750. * Give the other CPU some time to accept the IPI.
  751. */
  752. udelay(200);
  753. /*
  754. * Due to the Pentium erratum 3AP.
  755. */
  756. if (maxlvt > 3) {
  757. apic_read_around(APIC_SPIV);
  758. apic_write(APIC_ESR, 0);
  759. }
  760. accept_status = (apic_read(APIC_ESR) & 0xEF);
  761. if (send_status || accept_status)
  762. break;
  763. }
  764. Dprintk("After Startup.\n");
  765. if (send_status)
  766. printk("APIC never delivered???\n");
  767. if (accept_status)
  768. printk("APIC delivery error (%lx).\n", accept_status);
  769. return (send_status | accept_status);
  770. }
  771. #endif /* WAKE_SECONDARY_VIA_INIT */
  772. extern cpumask_t cpu_initialized;
  773. static inline int alloc_cpu_id(void)
  774. {
  775. cpumask_t tmp_map;
  776. int cpu;
  777. cpus_complement(tmp_map, cpu_present_map);
  778. cpu = first_cpu(tmp_map);
  779. if (cpu >= NR_CPUS)
  780. return -ENODEV;
  781. return cpu;
  782. }
  783. #ifdef CONFIG_HOTPLUG_CPU
  784. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  785. static inline struct task_struct * alloc_idle_task(int cpu)
  786. {
  787. struct task_struct *idle;
  788. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  789. /* initialize thread_struct. we really want to avoid destroy
  790. * idle tread
  791. */
  792. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  793. init_idle(idle, cpu);
  794. return idle;
  795. }
  796. idle = fork_idle(cpu);
  797. if (!IS_ERR(idle))
  798. cpu_idle_tasks[cpu] = idle;
  799. return idle;
  800. }
  801. #else
  802. #define alloc_idle_task(cpu) fork_idle(cpu)
  803. #endif
  804. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  805. /*
  806. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  807. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  808. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  809. */
  810. {
  811. struct task_struct *idle;
  812. unsigned long boot_error;
  813. int timeout;
  814. unsigned long start_eip;
  815. unsigned short nmi_high = 0, nmi_low = 0;
  816. /*
  817. * We can't use kernel_thread since we must avoid to
  818. * reschedule the child.
  819. */
  820. idle = alloc_idle_task(cpu);
  821. if (IS_ERR(idle))
  822. panic("failed fork for CPU %d", cpu);
  823. /* Pre-allocate and initialize the CPU's GDT and PDA so it
  824. doesn't have to do any memory allocation during the
  825. delicate CPU-bringup phase. */
  826. if (!init_gdt(cpu, idle)) {
  827. printk(KERN_INFO "Couldn't allocate GDT/PDA for CPU %d\n", cpu);
  828. return -1; /* ? */
  829. }
  830. idle->thread.eip = (unsigned long) start_secondary;
  831. /* start_eip had better be page-aligned! */
  832. start_eip = setup_trampoline();
  833. ++cpucount;
  834. alternatives_smp_switch(1);
  835. /* So we see what's up */
  836. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  837. /* Stack for startup_32 can be just as for start_secondary onwards */
  838. stack_start.esp = (void *) idle->thread.esp;
  839. irq_ctx_init(cpu);
  840. x86_cpu_to_apicid[cpu] = apicid;
  841. /*
  842. * This grunge runs the startup process for
  843. * the targeted processor.
  844. */
  845. atomic_set(&init_deasserted, 0);
  846. Dprintk("Setting warm reset code and vector.\n");
  847. store_NMI_vector(&nmi_high, &nmi_low);
  848. smpboot_setup_warm_reset_vector(start_eip);
  849. /*
  850. * Starting actual IPI sequence...
  851. */
  852. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  853. if (!boot_error) {
  854. /*
  855. * allow APs to start initializing.
  856. */
  857. Dprintk("Before Callout %d.\n", cpu);
  858. cpu_set(cpu, cpu_callout_map);
  859. Dprintk("After Callout %d.\n", cpu);
  860. /*
  861. * Wait 5s total for a response
  862. */
  863. for (timeout = 0; timeout < 50000; timeout++) {
  864. if (cpu_isset(cpu, cpu_callin_map))
  865. break; /* It has booted */
  866. udelay(100);
  867. }
  868. if (cpu_isset(cpu, cpu_callin_map)) {
  869. /* number CPUs logically, starting from 1 (BSP is 0) */
  870. Dprintk("OK.\n");
  871. printk("CPU%d: ", cpu);
  872. print_cpu_info(&cpu_data[cpu]);
  873. Dprintk("CPU has booted.\n");
  874. } else {
  875. boot_error= 1;
  876. if (*((volatile unsigned char *)trampoline_base)
  877. == 0xA5)
  878. /* trampoline started but...? */
  879. printk("Stuck ??\n");
  880. else
  881. /* trampoline code not run */
  882. printk("Not responding.\n");
  883. inquire_remote_apic(apicid);
  884. }
  885. }
  886. if (boot_error) {
  887. /* Try to put things back the way they were before ... */
  888. unmap_cpu_to_logical_apicid(cpu);
  889. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  890. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  891. cpucount--;
  892. } else {
  893. x86_cpu_to_apicid[cpu] = apicid;
  894. cpu_set(cpu, cpu_present_map);
  895. }
  896. /* mark "stuck" area as not stuck */
  897. *((volatile unsigned long *)trampoline_base) = 0;
  898. return boot_error;
  899. }
  900. #ifdef CONFIG_HOTPLUG_CPU
  901. void cpu_exit_clear(void)
  902. {
  903. int cpu = raw_smp_processor_id();
  904. idle_task_exit();
  905. cpucount --;
  906. cpu_uninit();
  907. irq_ctx_exit(cpu);
  908. cpu_clear(cpu, cpu_callout_map);
  909. cpu_clear(cpu, cpu_callin_map);
  910. cpu_clear(cpu, smp_commenced_mask);
  911. unmap_cpu_to_logical_apicid(cpu);
  912. }
  913. struct warm_boot_cpu_info {
  914. struct completion *complete;
  915. struct work_struct task;
  916. int apicid;
  917. int cpu;
  918. };
  919. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  920. {
  921. struct warm_boot_cpu_info *info =
  922. container_of(work, struct warm_boot_cpu_info, task);
  923. do_boot_cpu(info->apicid, info->cpu);
  924. complete(info->complete);
  925. }
  926. static int __cpuinit __smp_prepare_cpu(int cpu)
  927. {
  928. DECLARE_COMPLETION_ONSTACK(done);
  929. struct warm_boot_cpu_info info;
  930. int apicid, ret;
  931. struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
  932. apicid = x86_cpu_to_apicid[cpu];
  933. if (apicid == BAD_APICID) {
  934. ret = -ENODEV;
  935. goto exit;
  936. }
  937. /*
  938. * the CPU isn't initialized at boot time, allocate gdt table here.
  939. * cpu_init will initialize it
  940. */
  941. if (!cpu_gdt_descr->address) {
  942. cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
  943. if (!cpu_gdt_descr->address)
  944. printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
  945. ret = -ENOMEM;
  946. goto exit;
  947. }
  948. info.complete = &done;
  949. info.apicid = apicid;
  950. info.cpu = cpu;
  951. INIT_WORK(&info.task, do_warm_boot_cpu);
  952. tsc_sync_disabled = 1;
  953. /* init low mem mapping */
  954. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  955. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  956. flush_tlb_all();
  957. schedule_work(&info.task);
  958. wait_for_completion(&done);
  959. tsc_sync_disabled = 0;
  960. zap_low_mappings();
  961. ret = 0;
  962. exit:
  963. return ret;
  964. }
  965. #endif
  966. static void smp_tune_scheduling(void)
  967. {
  968. unsigned long cachesize; /* kB */
  969. if (cpu_khz) {
  970. cachesize = boot_cpu_data.x86_cache_size;
  971. if (cachesize > 0)
  972. max_cache_size = cachesize * 1024;
  973. }
  974. }
  975. /*
  976. * Cycle through the processors sending APIC IPIs to boot each.
  977. */
  978. static int boot_cpu_logical_apicid;
  979. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  980. void *xquad_portio;
  981. #ifdef CONFIG_X86_NUMAQ
  982. EXPORT_SYMBOL(xquad_portio);
  983. #endif
  984. static void __init smp_boot_cpus(unsigned int max_cpus)
  985. {
  986. int apicid, cpu, bit, kicked;
  987. unsigned long bogosum = 0;
  988. /*
  989. * Setup boot CPU information
  990. */
  991. smp_store_cpu_info(0); /* Final full version of the data */
  992. printk("CPU%d: ", 0);
  993. print_cpu_info(&cpu_data[0]);
  994. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  995. boot_cpu_logical_apicid = logical_smp_processor_id();
  996. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  997. current_thread_info()->cpu = 0;
  998. smp_tune_scheduling();
  999. set_cpu_sibling_map(0);
  1000. /*
  1001. * If we couldn't find an SMP configuration at boot time,
  1002. * get out of here now!
  1003. */
  1004. if (!smp_found_config && !acpi_lapic) {
  1005. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  1006. smpboot_clear_io_apic_irqs();
  1007. phys_cpu_present_map = physid_mask_of_physid(0);
  1008. if (APIC_init_uniprocessor())
  1009. printk(KERN_NOTICE "Local APIC not detected."
  1010. " Using dummy APIC emulation.\n");
  1011. map_cpu_to_logical_apicid();
  1012. cpu_set(0, cpu_sibling_map[0]);
  1013. cpu_set(0, cpu_core_map[0]);
  1014. return;
  1015. }
  1016. /*
  1017. * Should not be necessary because the MP table should list the boot
  1018. * CPU too, but we do it for the sake of robustness anyway.
  1019. * Makes no sense to do this check in clustered apic mode, so skip it
  1020. */
  1021. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  1022. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  1023. boot_cpu_physical_apicid);
  1024. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  1025. }
  1026. /*
  1027. * If we couldn't find a local APIC, then get out of here now!
  1028. */
  1029. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  1030. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1031. boot_cpu_physical_apicid);
  1032. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  1033. smpboot_clear_io_apic_irqs();
  1034. phys_cpu_present_map = physid_mask_of_physid(0);
  1035. cpu_set(0, cpu_sibling_map[0]);
  1036. cpu_set(0, cpu_core_map[0]);
  1037. return;
  1038. }
  1039. verify_local_APIC();
  1040. /*
  1041. * If SMP should be disabled, then really disable it!
  1042. */
  1043. if (!max_cpus) {
  1044. smp_found_config = 0;
  1045. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  1046. smpboot_clear_io_apic_irqs();
  1047. phys_cpu_present_map = physid_mask_of_physid(0);
  1048. cpu_set(0, cpu_sibling_map[0]);
  1049. cpu_set(0, cpu_core_map[0]);
  1050. return;
  1051. }
  1052. connect_bsp_APIC();
  1053. setup_local_APIC();
  1054. map_cpu_to_logical_apicid();
  1055. setup_portio_remap();
  1056. /*
  1057. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  1058. *
  1059. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  1060. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  1061. * clustered apic ID.
  1062. */
  1063. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  1064. kicked = 1;
  1065. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  1066. apicid = cpu_present_to_apicid(bit);
  1067. /*
  1068. * Don't even attempt to start the boot CPU!
  1069. */
  1070. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  1071. continue;
  1072. if (!check_apicid_present(bit))
  1073. continue;
  1074. if (max_cpus <= cpucount+1)
  1075. continue;
  1076. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  1077. printk("CPU #%d not responding - cannot use it.\n",
  1078. apicid);
  1079. else
  1080. ++kicked;
  1081. }
  1082. /*
  1083. * Cleanup possible dangling ends...
  1084. */
  1085. smpboot_restore_warm_reset_vector();
  1086. /*
  1087. * Allow the user to impress friends.
  1088. */
  1089. Dprintk("Before bogomips.\n");
  1090. for (cpu = 0; cpu < NR_CPUS; cpu++)
  1091. if (cpu_isset(cpu, cpu_callout_map))
  1092. bogosum += cpu_data[cpu].loops_per_jiffy;
  1093. printk(KERN_INFO
  1094. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  1095. cpucount+1,
  1096. bogosum/(500000/HZ),
  1097. (bogosum/(5000/HZ))%100);
  1098. Dprintk("Before bogocount - setting activated=1.\n");
  1099. if (smp_b_stepping)
  1100. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  1101. /*
  1102. * Don't taint if we are running SMP kernel on a single non-MP
  1103. * approved Athlon
  1104. */
  1105. if (tainted & TAINT_UNSAFE_SMP) {
  1106. if (cpucount)
  1107. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  1108. else
  1109. tainted &= ~TAINT_UNSAFE_SMP;
  1110. }
  1111. Dprintk("Boot done.\n");
  1112. /*
  1113. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  1114. * efficiently.
  1115. */
  1116. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1117. cpus_clear(cpu_sibling_map[cpu]);
  1118. cpus_clear(cpu_core_map[cpu]);
  1119. }
  1120. cpu_set(0, cpu_sibling_map[0]);
  1121. cpu_set(0, cpu_core_map[0]);
  1122. smpboot_setup_io_apic();
  1123. setup_boot_APIC_clock();
  1124. /*
  1125. * Synchronize the TSC with the AP
  1126. */
  1127. if (cpu_has_tsc && cpucount && cpu_khz)
  1128. synchronize_tsc_bp();
  1129. }
  1130. /* These are wrappers to interface to the new boot process. Someone
  1131. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  1132. void __init smp_prepare_cpus(unsigned int max_cpus)
  1133. {
  1134. smp_commenced_mask = cpumask_of_cpu(0);
  1135. cpu_callin_map = cpumask_of_cpu(0);
  1136. mb();
  1137. smp_boot_cpus(max_cpus);
  1138. }
  1139. void __devinit smp_prepare_boot_cpu(void)
  1140. {
  1141. cpu_set(smp_processor_id(), cpu_online_map);
  1142. cpu_set(smp_processor_id(), cpu_callout_map);
  1143. cpu_set(smp_processor_id(), cpu_present_map);
  1144. cpu_set(smp_processor_id(), cpu_possible_map);
  1145. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1146. }
  1147. #ifdef CONFIG_HOTPLUG_CPU
  1148. static void
  1149. remove_siblinginfo(int cpu)
  1150. {
  1151. int sibling;
  1152. struct cpuinfo_x86 *c = cpu_data;
  1153. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1154. cpu_clear(cpu, cpu_core_map[sibling]);
  1155. /*
  1156. * last thread sibling in this cpu core going down
  1157. */
  1158. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1159. c[sibling].booted_cores--;
  1160. }
  1161. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1162. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1163. cpus_clear(cpu_sibling_map[cpu]);
  1164. cpus_clear(cpu_core_map[cpu]);
  1165. c[cpu].phys_proc_id = 0;
  1166. c[cpu].cpu_core_id = 0;
  1167. cpu_clear(cpu, cpu_sibling_setup_map);
  1168. }
  1169. int __cpu_disable(void)
  1170. {
  1171. cpumask_t map = cpu_online_map;
  1172. int cpu = smp_processor_id();
  1173. /*
  1174. * Perhaps use cpufreq to drop frequency, but that could go
  1175. * into generic code.
  1176. *
  1177. * We won't take down the boot processor on i386 due to some
  1178. * interrupts only being able to be serviced by the BSP.
  1179. * Especially so if we're not using an IOAPIC -zwane
  1180. */
  1181. if (cpu == 0)
  1182. return -EBUSY;
  1183. if (nmi_watchdog == NMI_LOCAL_APIC)
  1184. stop_apic_nmi_watchdog(NULL);
  1185. clear_local_APIC();
  1186. /* Allow any queued timer interrupts to get serviced */
  1187. local_irq_enable();
  1188. mdelay(1);
  1189. local_irq_disable();
  1190. remove_siblinginfo(cpu);
  1191. cpu_clear(cpu, map);
  1192. fixup_irqs(map);
  1193. /* It's now safe to remove this processor from the online map */
  1194. cpu_clear(cpu, cpu_online_map);
  1195. return 0;
  1196. }
  1197. void __cpu_die(unsigned int cpu)
  1198. {
  1199. /* We don't do anything here: idle task is faking death itself. */
  1200. unsigned int i;
  1201. for (i = 0; i < 10; i++) {
  1202. /* They ack this in play_dead by setting CPU_DEAD */
  1203. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1204. printk ("CPU %d is now offline\n", cpu);
  1205. if (1 == num_online_cpus())
  1206. alternatives_smp_switch(0);
  1207. return;
  1208. }
  1209. msleep(100);
  1210. }
  1211. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1212. }
  1213. #else /* ... !CONFIG_HOTPLUG_CPU */
  1214. int __cpu_disable(void)
  1215. {
  1216. return -ENOSYS;
  1217. }
  1218. void __cpu_die(unsigned int cpu)
  1219. {
  1220. /* We said "no" in __cpu_disable */
  1221. BUG();
  1222. }
  1223. #endif /* CONFIG_HOTPLUG_CPU */
  1224. int __cpuinit __cpu_up(unsigned int cpu)
  1225. {
  1226. #ifdef CONFIG_HOTPLUG_CPU
  1227. int ret=0;
  1228. /*
  1229. * We do warm boot only on cpus that had booted earlier
  1230. * Otherwise cold boot is all handled from smp_boot_cpus().
  1231. * cpu_callin_map is set during AP kickstart process. Its reset
  1232. * when a cpu is taken offline from cpu_exit_clear().
  1233. */
  1234. if (!cpu_isset(cpu, cpu_callin_map))
  1235. ret = __smp_prepare_cpu(cpu);
  1236. if (ret)
  1237. return -EIO;
  1238. #endif
  1239. /* In case one didn't come up */
  1240. if (!cpu_isset(cpu, cpu_callin_map)) {
  1241. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1242. local_irq_enable();
  1243. return -EIO;
  1244. }
  1245. local_irq_enable();
  1246. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1247. /* Unleash the CPU! */
  1248. cpu_set(cpu, smp_commenced_mask);
  1249. while (!cpu_isset(cpu, cpu_online_map))
  1250. cpu_relax();
  1251. #ifdef CONFIG_X86_GENERICARCH
  1252. if (num_online_cpus() > 8 && genapic == &apic_default)
  1253. panic("Default flat APIC routing can't be used with > 8 cpus\n");
  1254. #endif
  1255. return 0;
  1256. }
  1257. void __init smp_cpus_done(unsigned int max_cpus)
  1258. {
  1259. #ifdef CONFIG_X86_IO_APIC
  1260. setup_ioapic_dest();
  1261. #endif
  1262. zap_low_mappings();
  1263. #ifndef CONFIG_HOTPLUG_CPU
  1264. /*
  1265. * Disable executability of the SMP trampoline:
  1266. */
  1267. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1268. #endif
  1269. }
  1270. void __init smp_intr_init(void)
  1271. {
  1272. /*
  1273. * IRQ0 must be given a fixed assignment and initialized,
  1274. * because it's used before the IO-APIC is set up.
  1275. */
  1276. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1277. /*
  1278. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1279. * IPI, driven by wakeup.
  1280. */
  1281. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1282. /* IPI for invalidation */
  1283. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1284. /* IPI for generic function call */
  1285. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1286. }
  1287. /*
  1288. * If the BIOS enumerates physical processors before logical,
  1289. * maxcpus=N at enumeration-time can be used to disable HT.
  1290. */
  1291. static int __init parse_maxcpus(char *arg)
  1292. {
  1293. extern unsigned int maxcpus;
  1294. maxcpus = simple_strtoul(arg, NULL, 0);
  1295. return 0;
  1296. }
  1297. early_param("maxcpus", parse_maxcpus);