radeon.h 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. /*
  94. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  95. * symbol;
  96. */
  97. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  98. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  99. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  100. #define RADEON_IB_POOL_SIZE 16
  101. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  102. #define RADEONFB_CONN_LIMIT 4
  103. #define RADEON_BIOS_NUM_SCRATCH 8
  104. /* max number of rings */
  105. #define RADEON_NUM_RINGS 6
  106. /* fence seq are set to this number when signaled */
  107. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  108. /* internal ring indices */
  109. /* r1xx+ has gfx CP ring */
  110. #define RADEON_RING_TYPE_GFX_INDEX 0
  111. /* cayman has 2 compute CP rings */
  112. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  113. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  114. /* R600+ has an async dma ring */
  115. #define R600_RING_TYPE_DMA_INDEX 3
  116. /* cayman add a second async dma ring */
  117. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  118. /* R600+ */
  119. #define R600_RING_TYPE_UVD_INDEX 5
  120. /* hardcode those limit for now */
  121. #define RADEON_VA_IB_OFFSET (1 << 20)
  122. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  123. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  124. /* reset flags */
  125. #define RADEON_RESET_GFX (1 << 0)
  126. #define RADEON_RESET_COMPUTE (1 << 1)
  127. #define RADEON_RESET_DMA (1 << 2)
  128. #define RADEON_RESET_CP (1 << 3)
  129. #define RADEON_RESET_GRBM (1 << 4)
  130. #define RADEON_RESET_DMA1 (1 << 5)
  131. #define RADEON_RESET_RLC (1 << 6)
  132. #define RADEON_RESET_SEM (1 << 7)
  133. #define RADEON_RESET_IH (1 << 8)
  134. #define RADEON_RESET_VMC (1 << 9)
  135. #define RADEON_RESET_MC (1 << 10)
  136. #define RADEON_RESET_DISPLAY (1 << 11)
  137. /* max cursor sizes (in pixels) */
  138. #define CURSOR_WIDTH 64
  139. #define CURSOR_HEIGHT 64
  140. #define CIK_CURSOR_WIDTH 128
  141. #define CIK_CURSOR_HEIGHT 128
  142. /*
  143. * Errata workarounds.
  144. */
  145. enum radeon_pll_errata {
  146. CHIP_ERRATA_R300_CG = 0x00000001,
  147. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  148. CHIP_ERRATA_PLL_DELAY = 0x00000004
  149. };
  150. struct radeon_device;
  151. /*
  152. * BIOS.
  153. */
  154. bool radeon_get_bios(struct radeon_device *rdev);
  155. /*
  156. * Dummy page
  157. */
  158. struct radeon_dummy_page {
  159. struct page *page;
  160. dma_addr_t addr;
  161. };
  162. int radeon_dummy_page_init(struct radeon_device *rdev);
  163. void radeon_dummy_page_fini(struct radeon_device *rdev);
  164. /*
  165. * Clocks
  166. */
  167. struct radeon_clock {
  168. struct radeon_pll p1pll;
  169. struct radeon_pll p2pll;
  170. struct radeon_pll dcpll;
  171. struct radeon_pll spll;
  172. struct radeon_pll mpll;
  173. /* 10 Khz units */
  174. uint32_t default_mclk;
  175. uint32_t default_sclk;
  176. uint32_t default_dispclk;
  177. uint32_t dp_extclk;
  178. uint32_t max_pixel_clock;
  179. };
  180. /*
  181. * Power management
  182. */
  183. int radeon_pm_init(struct radeon_device *rdev);
  184. void radeon_pm_fini(struct radeon_device *rdev);
  185. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  186. void radeon_pm_suspend(struct radeon_device *rdev);
  187. void radeon_pm_resume(struct radeon_device *rdev);
  188. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  189. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  190. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  191. u8 clock_type,
  192. u32 clock,
  193. bool strobe_mode,
  194. struct atom_clock_dividers *dividers);
  195. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  196. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  197. u16 voltage_level, u8 voltage_type,
  198. u32 *gpio_value, u32 *gpio_mask);
  199. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  200. u32 eng_clock, u32 mem_clock);
  201. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  202. u8 voltage_type, u16 *voltage_step);
  203. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  204. u8 voltage_type,
  205. u16 nominal_voltage,
  206. u16 *true_voltage);
  207. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  208. u8 voltage_type, u16 *min_voltage);
  209. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  210. u8 voltage_type, u16 *max_voltage);
  211. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  212. u8 voltage_type,
  213. struct atom_voltage_table *voltage_table);
  214. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type);
  215. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  216. u32 mem_clock);
  217. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  218. u32 mem_clock);
  219. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  220. u8 module_index,
  221. struct atom_mc_reg_table *reg_table);
  222. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  223. u8 module_index, struct atom_memory_info *mem_info);
  224. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  225. bool gddr5, u8 module_index,
  226. struct atom_memory_clock_range_table *mclk_range_table);
  227. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  228. u16 voltage_id, u16 *voltage);
  229. void rs690_pm_info(struct radeon_device *rdev);
  230. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  231. unsigned *bankh, unsigned *mtaspect,
  232. unsigned *tile_split);
  233. /*
  234. * Fences.
  235. */
  236. struct radeon_fence_driver {
  237. uint32_t scratch_reg;
  238. uint64_t gpu_addr;
  239. volatile uint32_t *cpu_addr;
  240. /* sync_seq is protected by ring emission lock */
  241. uint64_t sync_seq[RADEON_NUM_RINGS];
  242. atomic64_t last_seq;
  243. unsigned long last_activity;
  244. bool initialized;
  245. };
  246. struct radeon_fence {
  247. struct radeon_device *rdev;
  248. struct kref kref;
  249. /* protected by radeon_fence.lock */
  250. uint64_t seq;
  251. /* RB, DMA, etc. */
  252. unsigned ring;
  253. };
  254. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  255. int radeon_fence_driver_init(struct radeon_device *rdev);
  256. void radeon_fence_driver_fini(struct radeon_device *rdev);
  257. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  258. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  259. void radeon_fence_process(struct radeon_device *rdev, int ring);
  260. bool radeon_fence_signaled(struct radeon_fence *fence);
  261. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  262. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  263. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  264. int radeon_fence_wait_any(struct radeon_device *rdev,
  265. struct radeon_fence **fences,
  266. bool intr);
  267. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  268. void radeon_fence_unref(struct radeon_fence **fence);
  269. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  270. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  271. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  272. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  273. struct radeon_fence *b)
  274. {
  275. if (!a) {
  276. return b;
  277. }
  278. if (!b) {
  279. return a;
  280. }
  281. BUG_ON(a->ring != b->ring);
  282. if (a->seq > b->seq) {
  283. return a;
  284. } else {
  285. return b;
  286. }
  287. }
  288. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  289. struct radeon_fence *b)
  290. {
  291. if (!a) {
  292. return false;
  293. }
  294. if (!b) {
  295. return true;
  296. }
  297. BUG_ON(a->ring != b->ring);
  298. return a->seq < b->seq;
  299. }
  300. /*
  301. * Tiling registers
  302. */
  303. struct radeon_surface_reg {
  304. struct radeon_bo *bo;
  305. };
  306. #define RADEON_GEM_MAX_SURFACES 8
  307. /*
  308. * TTM.
  309. */
  310. struct radeon_mman {
  311. struct ttm_bo_global_ref bo_global_ref;
  312. struct drm_global_reference mem_global_ref;
  313. struct ttm_bo_device bdev;
  314. bool mem_global_referenced;
  315. bool initialized;
  316. };
  317. /* bo virtual address in a specific vm */
  318. struct radeon_bo_va {
  319. /* protected by bo being reserved */
  320. struct list_head bo_list;
  321. uint64_t soffset;
  322. uint64_t eoffset;
  323. uint32_t flags;
  324. bool valid;
  325. unsigned ref_count;
  326. /* protected by vm mutex */
  327. struct list_head vm_list;
  328. /* constant after initialization */
  329. struct radeon_vm *vm;
  330. struct radeon_bo *bo;
  331. };
  332. struct radeon_bo {
  333. /* Protected by gem.mutex */
  334. struct list_head list;
  335. /* Protected by tbo.reserved */
  336. u32 placements[3];
  337. struct ttm_placement placement;
  338. struct ttm_buffer_object tbo;
  339. struct ttm_bo_kmap_obj kmap;
  340. unsigned pin_count;
  341. void *kptr;
  342. u32 tiling_flags;
  343. u32 pitch;
  344. int surface_reg;
  345. /* list of all virtual address to which this bo
  346. * is associated to
  347. */
  348. struct list_head va;
  349. /* Constant after initialization */
  350. struct radeon_device *rdev;
  351. struct drm_gem_object gem_base;
  352. struct ttm_bo_kmap_obj dma_buf_vmap;
  353. pid_t pid;
  354. };
  355. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  356. struct radeon_bo_list {
  357. struct ttm_validate_buffer tv;
  358. struct radeon_bo *bo;
  359. uint64_t gpu_offset;
  360. bool written;
  361. unsigned domain;
  362. unsigned alt_domain;
  363. u32 tiling_flags;
  364. };
  365. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  366. /* sub-allocation manager, it has to be protected by another lock.
  367. * By conception this is an helper for other part of the driver
  368. * like the indirect buffer or semaphore, which both have their
  369. * locking.
  370. *
  371. * Principe is simple, we keep a list of sub allocation in offset
  372. * order (first entry has offset == 0, last entry has the highest
  373. * offset).
  374. *
  375. * When allocating new object we first check if there is room at
  376. * the end total_size - (last_object_offset + last_object_size) >=
  377. * alloc_size. If so we allocate new object there.
  378. *
  379. * When there is not enough room at the end, we start waiting for
  380. * each sub object until we reach object_offset+object_size >=
  381. * alloc_size, this object then become the sub object we return.
  382. *
  383. * Alignment can't be bigger than page size.
  384. *
  385. * Hole are not considered for allocation to keep things simple.
  386. * Assumption is that there won't be hole (all object on same
  387. * alignment).
  388. */
  389. struct radeon_sa_manager {
  390. wait_queue_head_t wq;
  391. struct radeon_bo *bo;
  392. struct list_head *hole;
  393. struct list_head flist[RADEON_NUM_RINGS];
  394. struct list_head olist;
  395. unsigned size;
  396. uint64_t gpu_addr;
  397. void *cpu_ptr;
  398. uint32_t domain;
  399. };
  400. struct radeon_sa_bo;
  401. /* sub-allocation buffer */
  402. struct radeon_sa_bo {
  403. struct list_head olist;
  404. struct list_head flist;
  405. struct radeon_sa_manager *manager;
  406. unsigned soffset;
  407. unsigned eoffset;
  408. struct radeon_fence *fence;
  409. };
  410. /*
  411. * GEM objects.
  412. */
  413. struct radeon_gem {
  414. struct mutex mutex;
  415. struct list_head objects;
  416. };
  417. int radeon_gem_init(struct radeon_device *rdev);
  418. void radeon_gem_fini(struct radeon_device *rdev);
  419. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  420. int alignment, int initial_domain,
  421. bool discardable, bool kernel,
  422. struct drm_gem_object **obj);
  423. int radeon_mode_dumb_create(struct drm_file *file_priv,
  424. struct drm_device *dev,
  425. struct drm_mode_create_dumb *args);
  426. int radeon_mode_dumb_mmap(struct drm_file *filp,
  427. struct drm_device *dev,
  428. uint32_t handle, uint64_t *offset_p);
  429. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  430. struct drm_device *dev,
  431. uint32_t handle);
  432. /*
  433. * Semaphores.
  434. */
  435. /* everything here is constant */
  436. struct radeon_semaphore {
  437. struct radeon_sa_bo *sa_bo;
  438. signed waiters;
  439. uint64_t gpu_addr;
  440. };
  441. int radeon_semaphore_create(struct radeon_device *rdev,
  442. struct radeon_semaphore **semaphore);
  443. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  444. struct radeon_semaphore *semaphore);
  445. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  446. struct radeon_semaphore *semaphore);
  447. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  448. struct radeon_semaphore *semaphore,
  449. int signaler, int waiter);
  450. void radeon_semaphore_free(struct radeon_device *rdev,
  451. struct radeon_semaphore **semaphore,
  452. struct radeon_fence *fence);
  453. /*
  454. * GART structures, functions & helpers
  455. */
  456. struct radeon_mc;
  457. #define RADEON_GPU_PAGE_SIZE 4096
  458. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  459. #define RADEON_GPU_PAGE_SHIFT 12
  460. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  461. struct radeon_gart {
  462. dma_addr_t table_addr;
  463. struct radeon_bo *robj;
  464. void *ptr;
  465. unsigned num_gpu_pages;
  466. unsigned num_cpu_pages;
  467. unsigned table_size;
  468. struct page **pages;
  469. dma_addr_t *pages_addr;
  470. bool ready;
  471. };
  472. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  473. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  474. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  475. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  476. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  477. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  478. int radeon_gart_init(struct radeon_device *rdev);
  479. void radeon_gart_fini(struct radeon_device *rdev);
  480. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  481. int pages);
  482. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  483. int pages, struct page **pagelist,
  484. dma_addr_t *dma_addr);
  485. void radeon_gart_restore(struct radeon_device *rdev);
  486. /*
  487. * GPU MC structures, functions & helpers
  488. */
  489. struct radeon_mc {
  490. resource_size_t aper_size;
  491. resource_size_t aper_base;
  492. resource_size_t agp_base;
  493. /* for some chips with <= 32MB we need to lie
  494. * about vram size near mc fb location */
  495. u64 mc_vram_size;
  496. u64 visible_vram_size;
  497. u64 gtt_size;
  498. u64 gtt_start;
  499. u64 gtt_end;
  500. u64 vram_start;
  501. u64 vram_end;
  502. unsigned vram_width;
  503. u64 real_vram_size;
  504. int vram_mtrr;
  505. bool vram_is_ddr;
  506. bool igp_sideport_enabled;
  507. u64 gtt_base_align;
  508. u64 mc_mask;
  509. };
  510. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  511. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  512. /*
  513. * GPU scratch registers structures, functions & helpers
  514. */
  515. struct radeon_scratch {
  516. unsigned num_reg;
  517. uint32_t reg_base;
  518. bool free[32];
  519. uint32_t reg[32];
  520. };
  521. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  522. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  523. /*
  524. * GPU doorbell structures, functions & helpers
  525. */
  526. struct radeon_doorbell {
  527. u32 num_pages;
  528. bool free[1024];
  529. /* doorbell mmio */
  530. resource_size_t base;
  531. resource_size_t size;
  532. void __iomem *ptr;
  533. };
  534. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  535. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  536. /*
  537. * IRQS.
  538. */
  539. struct radeon_unpin_work {
  540. struct work_struct work;
  541. struct radeon_device *rdev;
  542. int crtc_id;
  543. struct radeon_fence *fence;
  544. struct drm_pending_vblank_event *event;
  545. struct radeon_bo *old_rbo;
  546. u64 new_crtc_base;
  547. };
  548. struct r500_irq_stat_regs {
  549. u32 disp_int;
  550. u32 hdmi0_status;
  551. };
  552. struct r600_irq_stat_regs {
  553. u32 disp_int;
  554. u32 disp_int_cont;
  555. u32 disp_int_cont2;
  556. u32 d1grph_int;
  557. u32 d2grph_int;
  558. u32 hdmi0_status;
  559. u32 hdmi1_status;
  560. };
  561. struct evergreen_irq_stat_regs {
  562. u32 disp_int;
  563. u32 disp_int_cont;
  564. u32 disp_int_cont2;
  565. u32 disp_int_cont3;
  566. u32 disp_int_cont4;
  567. u32 disp_int_cont5;
  568. u32 d1grph_int;
  569. u32 d2grph_int;
  570. u32 d3grph_int;
  571. u32 d4grph_int;
  572. u32 d5grph_int;
  573. u32 d6grph_int;
  574. u32 afmt_status1;
  575. u32 afmt_status2;
  576. u32 afmt_status3;
  577. u32 afmt_status4;
  578. u32 afmt_status5;
  579. u32 afmt_status6;
  580. };
  581. struct cik_irq_stat_regs {
  582. u32 disp_int;
  583. u32 disp_int_cont;
  584. u32 disp_int_cont2;
  585. u32 disp_int_cont3;
  586. u32 disp_int_cont4;
  587. u32 disp_int_cont5;
  588. u32 disp_int_cont6;
  589. };
  590. union radeon_irq_stat_regs {
  591. struct r500_irq_stat_regs r500;
  592. struct r600_irq_stat_regs r600;
  593. struct evergreen_irq_stat_regs evergreen;
  594. struct cik_irq_stat_regs cik;
  595. };
  596. #define RADEON_MAX_HPD_PINS 6
  597. #define RADEON_MAX_CRTCS 6
  598. #define RADEON_MAX_AFMT_BLOCKS 6
  599. struct radeon_irq {
  600. bool installed;
  601. spinlock_t lock;
  602. atomic_t ring_int[RADEON_NUM_RINGS];
  603. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  604. atomic_t pflip[RADEON_MAX_CRTCS];
  605. wait_queue_head_t vblank_queue;
  606. bool hpd[RADEON_MAX_HPD_PINS];
  607. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  608. union radeon_irq_stat_regs stat_regs;
  609. };
  610. int radeon_irq_kms_init(struct radeon_device *rdev);
  611. void radeon_irq_kms_fini(struct radeon_device *rdev);
  612. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  613. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  614. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  615. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  616. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  617. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  618. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  619. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  620. /*
  621. * CP & rings.
  622. */
  623. struct radeon_ib {
  624. struct radeon_sa_bo *sa_bo;
  625. uint32_t length_dw;
  626. uint64_t gpu_addr;
  627. uint32_t *ptr;
  628. int ring;
  629. struct radeon_fence *fence;
  630. struct radeon_vm *vm;
  631. bool is_const_ib;
  632. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  633. struct radeon_semaphore *semaphore;
  634. };
  635. struct radeon_ring {
  636. struct radeon_bo *ring_obj;
  637. volatile uint32_t *ring;
  638. unsigned rptr;
  639. unsigned rptr_offs;
  640. unsigned rptr_reg;
  641. unsigned rptr_save_reg;
  642. u64 next_rptr_gpu_addr;
  643. volatile u32 *next_rptr_cpu_addr;
  644. unsigned wptr;
  645. unsigned wptr_old;
  646. unsigned wptr_reg;
  647. unsigned ring_size;
  648. unsigned ring_free_dw;
  649. int count_dw;
  650. unsigned long last_activity;
  651. unsigned last_rptr;
  652. uint64_t gpu_addr;
  653. uint32_t align_mask;
  654. uint32_t ptr_mask;
  655. bool ready;
  656. u32 ptr_reg_shift;
  657. u32 ptr_reg_mask;
  658. u32 nop;
  659. u32 idx;
  660. u64 last_semaphore_signal_addr;
  661. u64 last_semaphore_wait_addr;
  662. /* for CIK queues */
  663. u32 me;
  664. u32 pipe;
  665. u32 queue;
  666. struct radeon_bo *mqd_obj;
  667. u32 doorbell_page_num;
  668. u32 doorbell_offset;
  669. unsigned wptr_offs;
  670. };
  671. struct radeon_mec {
  672. struct radeon_bo *hpd_eop_obj;
  673. u64 hpd_eop_gpu_addr;
  674. u32 num_pipe;
  675. u32 num_mec;
  676. u32 num_queue;
  677. };
  678. /*
  679. * VM
  680. */
  681. /* maximum number of VMIDs */
  682. #define RADEON_NUM_VM 16
  683. /* defines number of bits in page table versus page directory,
  684. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  685. * table and the remaining 19 bits are in the page directory */
  686. #define RADEON_VM_BLOCK_SIZE 9
  687. /* number of entries in page table */
  688. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  689. struct radeon_vm {
  690. struct list_head list;
  691. struct list_head va;
  692. unsigned id;
  693. /* contains the page directory */
  694. struct radeon_sa_bo *page_directory;
  695. uint64_t pd_gpu_addr;
  696. /* array of page tables, one for each page directory entry */
  697. struct radeon_sa_bo **page_tables;
  698. struct mutex mutex;
  699. /* last fence for cs using this vm */
  700. struct radeon_fence *fence;
  701. /* last flush or NULL if we still need to flush */
  702. struct radeon_fence *last_flush;
  703. };
  704. struct radeon_vm_manager {
  705. struct mutex lock;
  706. struct list_head lru_vm;
  707. struct radeon_fence *active[RADEON_NUM_VM];
  708. struct radeon_sa_manager sa_manager;
  709. uint32_t max_pfn;
  710. /* number of VMIDs */
  711. unsigned nvm;
  712. /* vram base address for page table entry */
  713. u64 vram_base_offset;
  714. /* is vm enabled? */
  715. bool enabled;
  716. };
  717. /*
  718. * file private structure
  719. */
  720. struct radeon_fpriv {
  721. struct radeon_vm vm;
  722. };
  723. /*
  724. * R6xx+ IH ring
  725. */
  726. struct r600_ih {
  727. struct radeon_bo *ring_obj;
  728. volatile uint32_t *ring;
  729. unsigned rptr;
  730. unsigned ring_size;
  731. uint64_t gpu_addr;
  732. uint32_t ptr_mask;
  733. atomic_t lock;
  734. bool enabled;
  735. };
  736. struct r600_blit_cp_primitives {
  737. void (*set_render_target)(struct radeon_device *rdev, int format,
  738. int w, int h, u64 gpu_addr);
  739. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  740. u32 sync_type, u32 size,
  741. u64 mc_addr);
  742. void (*set_shaders)(struct radeon_device *rdev);
  743. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  744. void (*set_tex_resource)(struct radeon_device *rdev,
  745. int format, int w, int h, int pitch,
  746. u64 gpu_addr, u32 size);
  747. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  748. int x2, int y2);
  749. void (*draw_auto)(struct radeon_device *rdev);
  750. void (*set_default_state)(struct radeon_device *rdev);
  751. };
  752. struct r600_blit {
  753. struct radeon_bo *shader_obj;
  754. struct r600_blit_cp_primitives primitives;
  755. int max_dim;
  756. int ring_size_common;
  757. int ring_size_per_loop;
  758. u64 shader_gpu_addr;
  759. u32 vs_offset, ps_offset;
  760. u32 state_offset;
  761. u32 state_len;
  762. };
  763. /*
  764. * RLC stuff
  765. */
  766. #include "clearstate_defs.h"
  767. struct radeon_rlc {
  768. /* for power gating */
  769. struct radeon_bo *save_restore_obj;
  770. uint64_t save_restore_gpu_addr;
  771. volatile uint32_t *sr_ptr;
  772. u32 *reg_list;
  773. u32 reg_list_size;
  774. /* for clear state */
  775. struct radeon_bo *clear_state_obj;
  776. uint64_t clear_state_gpu_addr;
  777. volatile uint32_t *cs_ptr;
  778. struct cs_section_def *cs_data;
  779. };
  780. int radeon_ib_get(struct radeon_device *rdev, int ring,
  781. struct radeon_ib *ib, struct radeon_vm *vm,
  782. unsigned size);
  783. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  784. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  785. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  786. struct radeon_ib *const_ib);
  787. int radeon_ib_pool_init(struct radeon_device *rdev);
  788. void radeon_ib_pool_fini(struct radeon_device *rdev);
  789. int radeon_ib_ring_tests(struct radeon_device *rdev);
  790. /* Ring access between begin & end cannot sleep */
  791. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  792. struct radeon_ring *ring);
  793. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  794. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  795. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  796. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  797. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  798. void radeon_ring_undo(struct radeon_ring *ring);
  799. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  800. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  801. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  802. void radeon_ring_lockup_update(struct radeon_ring *ring);
  803. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  804. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  805. uint32_t **data);
  806. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  807. unsigned size, uint32_t *data);
  808. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  809. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  810. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  811. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  812. /* r600 async dma */
  813. void r600_dma_stop(struct radeon_device *rdev);
  814. int r600_dma_resume(struct radeon_device *rdev);
  815. void r600_dma_fini(struct radeon_device *rdev);
  816. void cayman_dma_stop(struct radeon_device *rdev);
  817. int cayman_dma_resume(struct radeon_device *rdev);
  818. void cayman_dma_fini(struct radeon_device *rdev);
  819. /*
  820. * CS.
  821. */
  822. struct radeon_cs_reloc {
  823. struct drm_gem_object *gobj;
  824. struct radeon_bo *robj;
  825. struct radeon_bo_list lobj;
  826. uint32_t handle;
  827. uint32_t flags;
  828. };
  829. struct radeon_cs_chunk {
  830. uint32_t chunk_id;
  831. uint32_t length_dw;
  832. int kpage_idx[2];
  833. uint32_t *kpage[2];
  834. uint32_t *kdata;
  835. void __user *user_ptr;
  836. int last_copied_page;
  837. int last_page_index;
  838. };
  839. struct radeon_cs_parser {
  840. struct device *dev;
  841. struct radeon_device *rdev;
  842. struct drm_file *filp;
  843. /* chunks */
  844. unsigned nchunks;
  845. struct radeon_cs_chunk *chunks;
  846. uint64_t *chunks_array;
  847. /* IB */
  848. unsigned idx;
  849. /* relocations */
  850. unsigned nrelocs;
  851. struct radeon_cs_reloc *relocs;
  852. struct radeon_cs_reloc **relocs_ptr;
  853. struct list_head validated;
  854. unsigned dma_reloc_idx;
  855. /* indices of various chunks */
  856. int chunk_ib_idx;
  857. int chunk_relocs_idx;
  858. int chunk_flags_idx;
  859. int chunk_const_ib_idx;
  860. struct radeon_ib ib;
  861. struct radeon_ib const_ib;
  862. void *track;
  863. unsigned family;
  864. int parser_error;
  865. u32 cs_flags;
  866. u32 ring;
  867. s32 priority;
  868. };
  869. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  870. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  871. struct radeon_cs_packet {
  872. unsigned idx;
  873. unsigned type;
  874. unsigned reg;
  875. unsigned opcode;
  876. int count;
  877. unsigned one_reg_wr;
  878. };
  879. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  880. struct radeon_cs_packet *pkt,
  881. unsigned idx, unsigned reg);
  882. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  883. struct radeon_cs_packet *pkt);
  884. /*
  885. * AGP
  886. */
  887. int radeon_agp_init(struct radeon_device *rdev);
  888. void radeon_agp_resume(struct radeon_device *rdev);
  889. void radeon_agp_suspend(struct radeon_device *rdev);
  890. void radeon_agp_fini(struct radeon_device *rdev);
  891. /*
  892. * Writeback
  893. */
  894. struct radeon_wb {
  895. struct radeon_bo *wb_obj;
  896. volatile uint32_t *wb;
  897. uint64_t gpu_addr;
  898. bool enabled;
  899. bool use_event;
  900. };
  901. #define RADEON_WB_SCRATCH_OFFSET 0
  902. #define RADEON_WB_RING0_NEXT_RPTR 256
  903. #define RADEON_WB_CP_RPTR_OFFSET 1024
  904. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  905. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  906. #define R600_WB_DMA_RPTR_OFFSET 1792
  907. #define R600_WB_IH_WPTR_OFFSET 2048
  908. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  909. #define R600_WB_UVD_RPTR_OFFSET 2560
  910. #define R600_WB_EVENT_OFFSET 3072
  911. #define CIK_WB_CP1_WPTR_OFFSET 3328
  912. #define CIK_WB_CP2_WPTR_OFFSET 3584
  913. /**
  914. * struct radeon_pm - power management datas
  915. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  916. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  917. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  918. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  919. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  920. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  921. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  922. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  923. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  924. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  925. * @needed_bandwidth: current bandwidth needs
  926. *
  927. * It keeps track of various data needed to take powermanagement decision.
  928. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  929. * Equation between gpu/memory clock and available bandwidth is hw dependent
  930. * (type of memory, bus size, efficiency, ...)
  931. */
  932. enum radeon_pm_method {
  933. PM_METHOD_PROFILE,
  934. PM_METHOD_DYNPM,
  935. };
  936. enum radeon_dynpm_state {
  937. DYNPM_STATE_DISABLED,
  938. DYNPM_STATE_MINIMUM,
  939. DYNPM_STATE_PAUSED,
  940. DYNPM_STATE_ACTIVE,
  941. DYNPM_STATE_SUSPENDED,
  942. };
  943. enum radeon_dynpm_action {
  944. DYNPM_ACTION_NONE,
  945. DYNPM_ACTION_MINIMUM,
  946. DYNPM_ACTION_DOWNCLOCK,
  947. DYNPM_ACTION_UPCLOCK,
  948. DYNPM_ACTION_DEFAULT
  949. };
  950. enum radeon_voltage_type {
  951. VOLTAGE_NONE = 0,
  952. VOLTAGE_GPIO,
  953. VOLTAGE_VDDC,
  954. VOLTAGE_SW
  955. };
  956. enum radeon_pm_state_type {
  957. POWER_STATE_TYPE_DEFAULT,
  958. POWER_STATE_TYPE_POWERSAVE,
  959. POWER_STATE_TYPE_BATTERY,
  960. POWER_STATE_TYPE_BALANCED,
  961. POWER_STATE_TYPE_PERFORMANCE,
  962. };
  963. enum radeon_pm_profile_type {
  964. PM_PROFILE_DEFAULT,
  965. PM_PROFILE_AUTO,
  966. PM_PROFILE_LOW,
  967. PM_PROFILE_MID,
  968. PM_PROFILE_HIGH,
  969. };
  970. #define PM_PROFILE_DEFAULT_IDX 0
  971. #define PM_PROFILE_LOW_SH_IDX 1
  972. #define PM_PROFILE_MID_SH_IDX 2
  973. #define PM_PROFILE_HIGH_SH_IDX 3
  974. #define PM_PROFILE_LOW_MH_IDX 4
  975. #define PM_PROFILE_MID_MH_IDX 5
  976. #define PM_PROFILE_HIGH_MH_IDX 6
  977. #define PM_PROFILE_MAX 7
  978. struct radeon_pm_profile {
  979. int dpms_off_ps_idx;
  980. int dpms_on_ps_idx;
  981. int dpms_off_cm_idx;
  982. int dpms_on_cm_idx;
  983. };
  984. enum radeon_int_thermal_type {
  985. THERMAL_TYPE_NONE,
  986. THERMAL_TYPE_RV6XX,
  987. THERMAL_TYPE_RV770,
  988. THERMAL_TYPE_EVERGREEN,
  989. THERMAL_TYPE_SUMO,
  990. THERMAL_TYPE_NI,
  991. THERMAL_TYPE_SI,
  992. THERMAL_TYPE_CI,
  993. };
  994. struct radeon_voltage {
  995. enum radeon_voltage_type type;
  996. /* gpio voltage */
  997. struct radeon_gpio_rec gpio;
  998. u32 delay; /* delay in usec from voltage drop to sclk change */
  999. bool active_high; /* voltage drop is active when bit is high */
  1000. /* VDDC voltage */
  1001. u8 vddc_id; /* index into vddc voltage table */
  1002. u8 vddci_id; /* index into vddci voltage table */
  1003. bool vddci_enabled;
  1004. /* r6xx+ sw */
  1005. u16 voltage;
  1006. /* evergreen+ vddci */
  1007. u16 vddci;
  1008. };
  1009. /* clock mode flags */
  1010. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1011. struct radeon_pm_clock_info {
  1012. /* memory clock */
  1013. u32 mclk;
  1014. /* engine clock */
  1015. u32 sclk;
  1016. /* voltage info */
  1017. struct radeon_voltage voltage;
  1018. /* standardized clock flags */
  1019. u32 flags;
  1020. };
  1021. /* state flags */
  1022. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1023. struct radeon_power_state {
  1024. enum radeon_pm_state_type type;
  1025. struct radeon_pm_clock_info *clock_info;
  1026. /* number of valid clock modes in this power state */
  1027. int num_clock_modes;
  1028. struct radeon_pm_clock_info *default_clock_mode;
  1029. /* standardized state flags */
  1030. u32 flags;
  1031. u32 misc; /* vbios specific flags */
  1032. u32 misc2; /* vbios specific flags */
  1033. int pcie_lanes; /* pcie lanes */
  1034. };
  1035. /*
  1036. * Some modes are overclocked by very low value, accept them
  1037. */
  1038. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1039. struct radeon_pm {
  1040. struct mutex mutex;
  1041. /* write locked while reprogramming mclk */
  1042. struct rw_semaphore mclk_lock;
  1043. u32 active_crtcs;
  1044. int active_crtc_count;
  1045. int req_vblank;
  1046. bool vblank_sync;
  1047. fixed20_12 max_bandwidth;
  1048. fixed20_12 igp_sideport_mclk;
  1049. fixed20_12 igp_system_mclk;
  1050. fixed20_12 igp_ht_link_clk;
  1051. fixed20_12 igp_ht_link_width;
  1052. fixed20_12 k8_bandwidth;
  1053. fixed20_12 sideport_bandwidth;
  1054. fixed20_12 ht_bandwidth;
  1055. fixed20_12 core_bandwidth;
  1056. fixed20_12 sclk;
  1057. fixed20_12 mclk;
  1058. fixed20_12 needed_bandwidth;
  1059. struct radeon_power_state *power_state;
  1060. /* number of valid power states */
  1061. int num_power_states;
  1062. int current_power_state_index;
  1063. int current_clock_mode_index;
  1064. int requested_power_state_index;
  1065. int requested_clock_mode_index;
  1066. int default_power_state_index;
  1067. u32 current_sclk;
  1068. u32 current_mclk;
  1069. u16 current_vddc;
  1070. u16 current_vddci;
  1071. u32 default_sclk;
  1072. u32 default_mclk;
  1073. u16 default_vddc;
  1074. u16 default_vddci;
  1075. struct radeon_i2c_chan *i2c_bus;
  1076. /* selected pm method */
  1077. enum radeon_pm_method pm_method;
  1078. /* dynpm power management */
  1079. struct delayed_work dynpm_idle_work;
  1080. enum radeon_dynpm_state dynpm_state;
  1081. enum radeon_dynpm_action dynpm_planned_action;
  1082. unsigned long dynpm_action_timeout;
  1083. bool dynpm_can_upclock;
  1084. bool dynpm_can_downclock;
  1085. /* profile-based power management */
  1086. enum radeon_pm_profile_type profile;
  1087. int profile_index;
  1088. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1089. /* internal thermal controller on rv6xx+ */
  1090. enum radeon_int_thermal_type int_thermal_type;
  1091. struct device *int_hwmon_dev;
  1092. };
  1093. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1094. enum radeon_pm_state_type ps_type,
  1095. int instance);
  1096. /*
  1097. * UVD
  1098. */
  1099. #define RADEON_MAX_UVD_HANDLES 10
  1100. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1101. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1102. struct radeon_uvd {
  1103. struct radeon_bo *vcpu_bo;
  1104. void *cpu_addr;
  1105. uint64_t gpu_addr;
  1106. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1107. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1108. struct delayed_work idle_work;
  1109. };
  1110. int radeon_uvd_init(struct radeon_device *rdev);
  1111. void radeon_uvd_fini(struct radeon_device *rdev);
  1112. int radeon_uvd_suspend(struct radeon_device *rdev);
  1113. int radeon_uvd_resume(struct radeon_device *rdev);
  1114. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1115. uint32_t handle, struct radeon_fence **fence);
  1116. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1117. uint32_t handle, struct radeon_fence **fence);
  1118. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1119. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1120. struct drm_file *filp);
  1121. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1122. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1123. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1124. unsigned vclk, unsigned dclk,
  1125. unsigned vco_min, unsigned vco_max,
  1126. unsigned fb_factor, unsigned fb_mask,
  1127. unsigned pd_min, unsigned pd_max,
  1128. unsigned pd_even,
  1129. unsigned *optimal_fb_div,
  1130. unsigned *optimal_vclk_div,
  1131. unsigned *optimal_dclk_div);
  1132. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1133. unsigned cg_upll_func_cntl);
  1134. struct r600_audio {
  1135. int channels;
  1136. int rate;
  1137. int bits_per_sample;
  1138. u8 status_bits;
  1139. u8 category_code;
  1140. };
  1141. /*
  1142. * Benchmarking
  1143. */
  1144. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1145. /*
  1146. * Testing
  1147. */
  1148. void radeon_test_moves(struct radeon_device *rdev);
  1149. void radeon_test_ring_sync(struct radeon_device *rdev,
  1150. struct radeon_ring *cpA,
  1151. struct radeon_ring *cpB);
  1152. void radeon_test_syncing(struct radeon_device *rdev);
  1153. /*
  1154. * Debugfs
  1155. */
  1156. struct radeon_debugfs {
  1157. struct drm_info_list *files;
  1158. unsigned num_files;
  1159. };
  1160. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1161. struct drm_info_list *files,
  1162. unsigned nfiles);
  1163. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1164. /*
  1165. * ASIC specific functions.
  1166. */
  1167. struct radeon_asic {
  1168. int (*init)(struct radeon_device *rdev);
  1169. void (*fini)(struct radeon_device *rdev);
  1170. int (*resume)(struct radeon_device *rdev);
  1171. int (*suspend)(struct radeon_device *rdev);
  1172. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1173. int (*asic_reset)(struct radeon_device *rdev);
  1174. /* ioctl hw specific callback. Some hw might want to perform special
  1175. * operation on specific ioctl. For instance on wait idle some hw
  1176. * might want to perform and HDP flush through MMIO as it seems that
  1177. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1178. * through ring.
  1179. */
  1180. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1181. /* check if 3D engine is idle */
  1182. bool (*gui_idle)(struct radeon_device *rdev);
  1183. /* wait for mc_idle */
  1184. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1185. /* get the reference clock */
  1186. u32 (*get_xclk)(struct radeon_device *rdev);
  1187. /* get the gpu clock counter */
  1188. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1189. /* gart */
  1190. struct {
  1191. void (*tlb_flush)(struct radeon_device *rdev);
  1192. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1193. } gart;
  1194. struct {
  1195. int (*init)(struct radeon_device *rdev);
  1196. void (*fini)(struct radeon_device *rdev);
  1197. u32 pt_ring_index;
  1198. void (*set_page)(struct radeon_device *rdev,
  1199. struct radeon_ib *ib,
  1200. uint64_t pe,
  1201. uint64_t addr, unsigned count,
  1202. uint32_t incr, uint32_t flags);
  1203. } vm;
  1204. /* ring specific callbacks */
  1205. struct {
  1206. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1207. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1208. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1209. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1210. struct radeon_semaphore *semaphore, bool emit_wait);
  1211. int (*cs_parse)(struct radeon_cs_parser *p);
  1212. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1213. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1214. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1215. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1216. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1217. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1218. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1219. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1220. } ring[RADEON_NUM_RINGS];
  1221. /* irqs */
  1222. struct {
  1223. int (*set)(struct radeon_device *rdev);
  1224. int (*process)(struct radeon_device *rdev);
  1225. } irq;
  1226. /* displays */
  1227. struct {
  1228. /* display watermarks */
  1229. void (*bandwidth_update)(struct radeon_device *rdev);
  1230. /* get frame count */
  1231. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1232. /* wait for vblank */
  1233. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1234. /* set backlight level */
  1235. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1236. /* get backlight level */
  1237. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1238. /* audio callbacks */
  1239. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1240. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1241. } display;
  1242. /* copy functions for bo handling */
  1243. struct {
  1244. int (*blit)(struct radeon_device *rdev,
  1245. uint64_t src_offset,
  1246. uint64_t dst_offset,
  1247. unsigned num_gpu_pages,
  1248. struct radeon_fence **fence);
  1249. u32 blit_ring_index;
  1250. int (*dma)(struct radeon_device *rdev,
  1251. uint64_t src_offset,
  1252. uint64_t dst_offset,
  1253. unsigned num_gpu_pages,
  1254. struct radeon_fence **fence);
  1255. u32 dma_ring_index;
  1256. /* method used for bo copy */
  1257. int (*copy)(struct radeon_device *rdev,
  1258. uint64_t src_offset,
  1259. uint64_t dst_offset,
  1260. unsigned num_gpu_pages,
  1261. struct radeon_fence **fence);
  1262. /* ring used for bo copies */
  1263. u32 copy_ring_index;
  1264. } copy;
  1265. /* surfaces */
  1266. struct {
  1267. int (*set_reg)(struct radeon_device *rdev, int reg,
  1268. uint32_t tiling_flags, uint32_t pitch,
  1269. uint32_t offset, uint32_t obj_size);
  1270. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1271. } surface;
  1272. /* hotplug detect */
  1273. struct {
  1274. void (*init)(struct radeon_device *rdev);
  1275. void (*fini)(struct radeon_device *rdev);
  1276. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1277. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1278. } hpd;
  1279. /* power management */
  1280. struct {
  1281. void (*misc)(struct radeon_device *rdev);
  1282. void (*prepare)(struct radeon_device *rdev);
  1283. void (*finish)(struct radeon_device *rdev);
  1284. void (*init_profile)(struct radeon_device *rdev);
  1285. void (*get_dynpm_state)(struct radeon_device *rdev);
  1286. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1287. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1288. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1289. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1290. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1291. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1292. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1293. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1294. int (*get_temperature)(struct radeon_device *rdev);
  1295. } pm;
  1296. /* pageflipping */
  1297. struct {
  1298. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1299. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1300. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1301. } pflip;
  1302. };
  1303. /*
  1304. * Asic structures
  1305. */
  1306. struct r100_asic {
  1307. const unsigned *reg_safe_bm;
  1308. unsigned reg_safe_bm_size;
  1309. u32 hdp_cntl;
  1310. };
  1311. struct r300_asic {
  1312. const unsigned *reg_safe_bm;
  1313. unsigned reg_safe_bm_size;
  1314. u32 resync_scratch;
  1315. u32 hdp_cntl;
  1316. };
  1317. struct r600_asic {
  1318. unsigned max_pipes;
  1319. unsigned max_tile_pipes;
  1320. unsigned max_simds;
  1321. unsigned max_backends;
  1322. unsigned max_gprs;
  1323. unsigned max_threads;
  1324. unsigned max_stack_entries;
  1325. unsigned max_hw_contexts;
  1326. unsigned max_gs_threads;
  1327. unsigned sx_max_export_size;
  1328. unsigned sx_max_export_pos_size;
  1329. unsigned sx_max_export_smx_size;
  1330. unsigned sq_num_cf_insts;
  1331. unsigned tiling_nbanks;
  1332. unsigned tiling_npipes;
  1333. unsigned tiling_group_size;
  1334. unsigned tile_config;
  1335. unsigned backend_map;
  1336. };
  1337. struct rv770_asic {
  1338. unsigned max_pipes;
  1339. unsigned max_tile_pipes;
  1340. unsigned max_simds;
  1341. unsigned max_backends;
  1342. unsigned max_gprs;
  1343. unsigned max_threads;
  1344. unsigned max_stack_entries;
  1345. unsigned max_hw_contexts;
  1346. unsigned max_gs_threads;
  1347. unsigned sx_max_export_size;
  1348. unsigned sx_max_export_pos_size;
  1349. unsigned sx_max_export_smx_size;
  1350. unsigned sq_num_cf_insts;
  1351. unsigned sx_num_of_sets;
  1352. unsigned sc_prim_fifo_size;
  1353. unsigned sc_hiz_tile_fifo_size;
  1354. unsigned sc_earlyz_tile_fifo_fize;
  1355. unsigned tiling_nbanks;
  1356. unsigned tiling_npipes;
  1357. unsigned tiling_group_size;
  1358. unsigned tile_config;
  1359. unsigned backend_map;
  1360. };
  1361. struct evergreen_asic {
  1362. unsigned num_ses;
  1363. unsigned max_pipes;
  1364. unsigned max_tile_pipes;
  1365. unsigned max_simds;
  1366. unsigned max_backends;
  1367. unsigned max_gprs;
  1368. unsigned max_threads;
  1369. unsigned max_stack_entries;
  1370. unsigned max_hw_contexts;
  1371. unsigned max_gs_threads;
  1372. unsigned sx_max_export_size;
  1373. unsigned sx_max_export_pos_size;
  1374. unsigned sx_max_export_smx_size;
  1375. unsigned sq_num_cf_insts;
  1376. unsigned sx_num_of_sets;
  1377. unsigned sc_prim_fifo_size;
  1378. unsigned sc_hiz_tile_fifo_size;
  1379. unsigned sc_earlyz_tile_fifo_size;
  1380. unsigned tiling_nbanks;
  1381. unsigned tiling_npipes;
  1382. unsigned tiling_group_size;
  1383. unsigned tile_config;
  1384. unsigned backend_map;
  1385. };
  1386. struct cayman_asic {
  1387. unsigned max_shader_engines;
  1388. unsigned max_pipes_per_simd;
  1389. unsigned max_tile_pipes;
  1390. unsigned max_simds_per_se;
  1391. unsigned max_backends_per_se;
  1392. unsigned max_texture_channel_caches;
  1393. unsigned max_gprs;
  1394. unsigned max_threads;
  1395. unsigned max_gs_threads;
  1396. unsigned max_stack_entries;
  1397. unsigned sx_num_of_sets;
  1398. unsigned sx_max_export_size;
  1399. unsigned sx_max_export_pos_size;
  1400. unsigned sx_max_export_smx_size;
  1401. unsigned max_hw_contexts;
  1402. unsigned sq_num_cf_insts;
  1403. unsigned sc_prim_fifo_size;
  1404. unsigned sc_hiz_tile_fifo_size;
  1405. unsigned sc_earlyz_tile_fifo_size;
  1406. unsigned num_shader_engines;
  1407. unsigned num_shader_pipes_per_simd;
  1408. unsigned num_tile_pipes;
  1409. unsigned num_simds_per_se;
  1410. unsigned num_backends_per_se;
  1411. unsigned backend_disable_mask_per_asic;
  1412. unsigned backend_map;
  1413. unsigned num_texture_channel_caches;
  1414. unsigned mem_max_burst_length_bytes;
  1415. unsigned mem_row_size_in_kb;
  1416. unsigned shader_engine_tile_size;
  1417. unsigned num_gpus;
  1418. unsigned multi_gpu_tile_size;
  1419. unsigned tile_config;
  1420. };
  1421. struct si_asic {
  1422. unsigned max_shader_engines;
  1423. unsigned max_tile_pipes;
  1424. unsigned max_cu_per_sh;
  1425. unsigned max_sh_per_se;
  1426. unsigned max_backends_per_se;
  1427. unsigned max_texture_channel_caches;
  1428. unsigned max_gprs;
  1429. unsigned max_gs_threads;
  1430. unsigned max_hw_contexts;
  1431. unsigned sc_prim_fifo_size_frontend;
  1432. unsigned sc_prim_fifo_size_backend;
  1433. unsigned sc_hiz_tile_fifo_size;
  1434. unsigned sc_earlyz_tile_fifo_size;
  1435. unsigned num_tile_pipes;
  1436. unsigned num_backends_per_se;
  1437. unsigned backend_disable_mask_per_asic;
  1438. unsigned backend_map;
  1439. unsigned num_texture_channel_caches;
  1440. unsigned mem_max_burst_length_bytes;
  1441. unsigned mem_row_size_in_kb;
  1442. unsigned shader_engine_tile_size;
  1443. unsigned num_gpus;
  1444. unsigned multi_gpu_tile_size;
  1445. unsigned tile_config;
  1446. uint32_t tile_mode_array[32];
  1447. };
  1448. struct cik_asic {
  1449. unsigned max_shader_engines;
  1450. unsigned max_tile_pipes;
  1451. unsigned max_cu_per_sh;
  1452. unsigned max_sh_per_se;
  1453. unsigned max_backends_per_se;
  1454. unsigned max_texture_channel_caches;
  1455. unsigned max_gprs;
  1456. unsigned max_gs_threads;
  1457. unsigned max_hw_contexts;
  1458. unsigned sc_prim_fifo_size_frontend;
  1459. unsigned sc_prim_fifo_size_backend;
  1460. unsigned sc_hiz_tile_fifo_size;
  1461. unsigned sc_earlyz_tile_fifo_size;
  1462. unsigned num_tile_pipes;
  1463. unsigned num_backends_per_se;
  1464. unsigned backend_disable_mask_per_asic;
  1465. unsigned backend_map;
  1466. unsigned num_texture_channel_caches;
  1467. unsigned mem_max_burst_length_bytes;
  1468. unsigned mem_row_size_in_kb;
  1469. unsigned shader_engine_tile_size;
  1470. unsigned num_gpus;
  1471. unsigned multi_gpu_tile_size;
  1472. unsigned tile_config;
  1473. uint32_t tile_mode_array[32];
  1474. };
  1475. union radeon_asic_config {
  1476. struct r300_asic r300;
  1477. struct r100_asic r100;
  1478. struct r600_asic r600;
  1479. struct rv770_asic rv770;
  1480. struct evergreen_asic evergreen;
  1481. struct cayman_asic cayman;
  1482. struct si_asic si;
  1483. struct cik_asic cik;
  1484. };
  1485. /*
  1486. * asic initizalization from radeon_asic.c
  1487. */
  1488. void radeon_agp_disable(struct radeon_device *rdev);
  1489. int radeon_asic_init(struct radeon_device *rdev);
  1490. /*
  1491. * IOCTL.
  1492. */
  1493. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1494. struct drm_file *filp);
  1495. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1496. struct drm_file *filp);
  1497. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1498. struct drm_file *file_priv);
  1499. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1500. struct drm_file *file_priv);
  1501. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1502. struct drm_file *file_priv);
  1503. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1504. struct drm_file *file_priv);
  1505. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1506. struct drm_file *filp);
  1507. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1508. struct drm_file *filp);
  1509. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1510. struct drm_file *filp);
  1511. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1512. struct drm_file *filp);
  1513. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1514. struct drm_file *filp);
  1515. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1516. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1517. struct drm_file *filp);
  1518. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1519. struct drm_file *filp);
  1520. /* VRAM scratch page for HDP bug, default vram page */
  1521. struct r600_vram_scratch {
  1522. struct radeon_bo *robj;
  1523. volatile uint32_t *ptr;
  1524. u64 gpu_addr;
  1525. };
  1526. /*
  1527. * ACPI
  1528. */
  1529. struct radeon_atif_notification_cfg {
  1530. bool enabled;
  1531. int command_code;
  1532. };
  1533. struct radeon_atif_notifications {
  1534. bool display_switch;
  1535. bool expansion_mode_change;
  1536. bool thermal_state;
  1537. bool forced_power_state;
  1538. bool system_power_state;
  1539. bool display_conf_change;
  1540. bool px_gfx_switch;
  1541. bool brightness_change;
  1542. bool dgpu_display_event;
  1543. };
  1544. struct radeon_atif_functions {
  1545. bool system_params;
  1546. bool sbios_requests;
  1547. bool select_active_disp;
  1548. bool lid_state;
  1549. bool get_tv_standard;
  1550. bool set_tv_standard;
  1551. bool get_panel_expansion_mode;
  1552. bool set_panel_expansion_mode;
  1553. bool temperature_change;
  1554. bool graphics_device_types;
  1555. };
  1556. struct radeon_atif {
  1557. struct radeon_atif_notifications notifications;
  1558. struct radeon_atif_functions functions;
  1559. struct radeon_atif_notification_cfg notification_cfg;
  1560. struct radeon_encoder *encoder_for_bl;
  1561. };
  1562. struct radeon_atcs_functions {
  1563. bool get_ext_state;
  1564. bool pcie_perf_req;
  1565. bool pcie_dev_rdy;
  1566. bool pcie_bus_width;
  1567. };
  1568. struct radeon_atcs {
  1569. struct radeon_atcs_functions functions;
  1570. };
  1571. /*
  1572. * Core structure, functions and helpers.
  1573. */
  1574. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1575. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1576. struct radeon_device {
  1577. struct device *dev;
  1578. struct drm_device *ddev;
  1579. struct pci_dev *pdev;
  1580. struct rw_semaphore exclusive_lock;
  1581. /* ASIC */
  1582. union radeon_asic_config config;
  1583. enum radeon_family family;
  1584. unsigned long flags;
  1585. int usec_timeout;
  1586. enum radeon_pll_errata pll_errata;
  1587. int num_gb_pipes;
  1588. int num_z_pipes;
  1589. int disp_priority;
  1590. /* BIOS */
  1591. uint8_t *bios;
  1592. bool is_atom_bios;
  1593. uint16_t bios_header_start;
  1594. struct radeon_bo *stollen_vga_memory;
  1595. /* Register mmio */
  1596. resource_size_t rmmio_base;
  1597. resource_size_t rmmio_size;
  1598. /* protects concurrent MM_INDEX/DATA based register access */
  1599. spinlock_t mmio_idx_lock;
  1600. void __iomem *rmmio;
  1601. radeon_rreg_t mc_rreg;
  1602. radeon_wreg_t mc_wreg;
  1603. radeon_rreg_t pll_rreg;
  1604. radeon_wreg_t pll_wreg;
  1605. uint32_t pcie_reg_mask;
  1606. radeon_rreg_t pciep_rreg;
  1607. radeon_wreg_t pciep_wreg;
  1608. /* io port */
  1609. void __iomem *rio_mem;
  1610. resource_size_t rio_mem_size;
  1611. struct radeon_clock clock;
  1612. struct radeon_mc mc;
  1613. struct radeon_gart gart;
  1614. struct radeon_mode_info mode_info;
  1615. struct radeon_scratch scratch;
  1616. struct radeon_doorbell doorbell;
  1617. struct radeon_mman mman;
  1618. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1619. wait_queue_head_t fence_queue;
  1620. struct mutex ring_lock;
  1621. struct radeon_ring ring[RADEON_NUM_RINGS];
  1622. bool ib_pool_ready;
  1623. struct radeon_sa_manager ring_tmp_bo;
  1624. struct radeon_irq irq;
  1625. struct radeon_asic *asic;
  1626. struct radeon_gem gem;
  1627. struct radeon_pm pm;
  1628. struct radeon_uvd uvd;
  1629. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1630. struct radeon_wb wb;
  1631. struct radeon_dummy_page dummy_page;
  1632. bool shutdown;
  1633. bool suspend;
  1634. bool need_dma32;
  1635. bool accel_working;
  1636. bool fastfb_working; /* IGP feature*/
  1637. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1638. const struct firmware *me_fw; /* all family ME firmware */
  1639. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1640. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1641. const struct firmware *mc_fw; /* NI MC firmware */
  1642. const struct firmware *ce_fw; /* SI CE firmware */
  1643. const struct firmware *uvd_fw; /* UVD firmware */
  1644. const struct firmware *mec_fw; /* CIK MEC firmware */
  1645. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1646. struct r600_blit r600_blit;
  1647. struct r600_vram_scratch vram_scratch;
  1648. int msi_enabled; /* msi enabled */
  1649. struct r600_ih ih; /* r6/700 interrupt ring */
  1650. struct radeon_rlc rlc;
  1651. struct radeon_mec mec;
  1652. struct work_struct hotplug_work;
  1653. struct work_struct audio_work;
  1654. struct work_struct reset_work;
  1655. int num_crtc; /* number of crtcs */
  1656. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1657. bool audio_enabled;
  1658. bool has_uvd;
  1659. struct r600_audio audio_status; /* audio stuff */
  1660. struct notifier_block acpi_nb;
  1661. /* only one userspace can use Hyperz features or CMASK at a time */
  1662. struct drm_file *hyperz_filp;
  1663. struct drm_file *cmask_filp;
  1664. /* i2c buses */
  1665. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1666. /* debugfs */
  1667. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1668. unsigned debugfs_count;
  1669. /* virtual memory */
  1670. struct radeon_vm_manager vm_manager;
  1671. struct mutex gpu_clock_mutex;
  1672. /* ACPI interface */
  1673. struct radeon_atif atif;
  1674. struct radeon_atcs atcs;
  1675. };
  1676. int radeon_device_init(struct radeon_device *rdev,
  1677. struct drm_device *ddev,
  1678. struct pci_dev *pdev,
  1679. uint32_t flags);
  1680. void radeon_device_fini(struct radeon_device *rdev);
  1681. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1682. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1683. bool always_indirect);
  1684. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1685. bool always_indirect);
  1686. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1687. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1688. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  1689. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  1690. /*
  1691. * Cast helper
  1692. */
  1693. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1694. /*
  1695. * Registers read & write functions.
  1696. */
  1697. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1698. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1699. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1700. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1701. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1702. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1703. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1704. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1705. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1706. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1707. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1708. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1709. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1710. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1711. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1712. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1713. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1714. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1715. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1716. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  1717. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  1718. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  1719. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  1720. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  1721. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  1722. #define WREG32_P(reg, val, mask) \
  1723. do { \
  1724. uint32_t tmp_ = RREG32(reg); \
  1725. tmp_ &= (mask); \
  1726. tmp_ |= ((val) & ~(mask)); \
  1727. WREG32(reg, tmp_); \
  1728. } while (0)
  1729. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1730. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
  1731. #define WREG32_PLL_P(reg, val, mask) \
  1732. do { \
  1733. uint32_t tmp_ = RREG32_PLL(reg); \
  1734. tmp_ &= (mask); \
  1735. tmp_ |= ((val) & ~(mask)); \
  1736. WREG32_PLL(reg, tmp_); \
  1737. } while (0)
  1738. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  1739. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1740. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1741. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  1742. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  1743. /*
  1744. * Indirect registers accessor
  1745. */
  1746. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1747. {
  1748. uint32_t r;
  1749. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1750. r = RREG32(RADEON_PCIE_DATA);
  1751. return r;
  1752. }
  1753. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1754. {
  1755. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1756. WREG32(RADEON_PCIE_DATA, (v));
  1757. }
  1758. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  1759. {
  1760. u32 r;
  1761. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1762. r = RREG32(TN_SMC_IND_DATA_0);
  1763. return r;
  1764. }
  1765. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1766. {
  1767. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1768. WREG32(TN_SMC_IND_DATA_0, (v));
  1769. }
  1770. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  1771. {
  1772. u32 r;
  1773. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  1774. r = RREG32(R600_RCU_DATA);
  1775. return r;
  1776. }
  1777. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1778. {
  1779. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  1780. WREG32(R600_RCU_DATA, (v));
  1781. }
  1782. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  1783. {
  1784. u32 r;
  1785. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  1786. r = RREG32(EVERGREEN_CG_IND_DATA);
  1787. return r;
  1788. }
  1789. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1790. {
  1791. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  1792. WREG32(EVERGREEN_CG_IND_DATA, (v));
  1793. }
  1794. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1795. /*
  1796. * ASICs helpers.
  1797. */
  1798. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1799. (rdev->pdev->device == 0x5969))
  1800. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1801. (rdev->family == CHIP_RV200) || \
  1802. (rdev->family == CHIP_RS100) || \
  1803. (rdev->family == CHIP_RS200) || \
  1804. (rdev->family == CHIP_RV250) || \
  1805. (rdev->family == CHIP_RV280) || \
  1806. (rdev->family == CHIP_RS300))
  1807. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1808. (rdev->family == CHIP_RV350) || \
  1809. (rdev->family == CHIP_R350) || \
  1810. (rdev->family == CHIP_RV380) || \
  1811. (rdev->family == CHIP_R420) || \
  1812. (rdev->family == CHIP_R423) || \
  1813. (rdev->family == CHIP_RV410) || \
  1814. (rdev->family == CHIP_RS400) || \
  1815. (rdev->family == CHIP_RS480))
  1816. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1817. (rdev->ddev->pdev->device == 0x9443) || \
  1818. (rdev->ddev->pdev->device == 0x944B) || \
  1819. (rdev->ddev->pdev->device == 0x9506) || \
  1820. (rdev->ddev->pdev->device == 0x9509) || \
  1821. (rdev->ddev->pdev->device == 0x950F) || \
  1822. (rdev->ddev->pdev->device == 0x689C) || \
  1823. (rdev->ddev->pdev->device == 0x689D))
  1824. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1825. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1826. (rdev->family == CHIP_RS690) || \
  1827. (rdev->family == CHIP_RS740) || \
  1828. (rdev->family >= CHIP_R600))
  1829. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1830. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1831. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1832. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1833. (rdev->flags & RADEON_IS_IGP))
  1834. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1835. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1836. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1837. (rdev->flags & RADEON_IS_IGP))
  1838. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  1839. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  1840. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  1841. /*
  1842. * BIOS helpers.
  1843. */
  1844. #define RBIOS8(i) (rdev->bios[i])
  1845. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1846. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1847. int radeon_combios_init(struct radeon_device *rdev);
  1848. void radeon_combios_fini(struct radeon_device *rdev);
  1849. int radeon_atombios_init(struct radeon_device *rdev);
  1850. void radeon_atombios_fini(struct radeon_device *rdev);
  1851. /*
  1852. * RING helpers.
  1853. */
  1854. #if DRM_DEBUG_CODE == 0
  1855. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1856. {
  1857. ring->ring[ring->wptr++] = v;
  1858. ring->wptr &= ring->ptr_mask;
  1859. ring->count_dw--;
  1860. ring->ring_free_dw--;
  1861. }
  1862. #else
  1863. /* With debugging this is just too big to inline */
  1864. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1865. #endif
  1866. /*
  1867. * ASICs macro.
  1868. */
  1869. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1870. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1871. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1872. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1873. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1874. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1875. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1876. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1877. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1878. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  1879. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  1880. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  1881. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1882. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1883. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1884. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1885. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1886. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  1887. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  1888. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
  1889. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
  1890. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
  1891. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1892. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1893. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1894. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  1895. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  1896. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  1897. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  1898. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1899. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1900. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1901. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1902. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1903. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1904. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1905. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1906. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1907. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1908. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1909. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1910. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1911. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1912. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1913. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  1914. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  1915. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1916. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1917. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1918. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1919. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1920. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1921. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1922. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1923. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1924. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1925. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1926. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1927. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1928. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  1929. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  1930. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  1931. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  1932. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  1933. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  1934. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  1935. /* Common functions */
  1936. /* AGP */
  1937. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1938. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  1939. extern void radeon_agp_disable(struct radeon_device *rdev);
  1940. extern int radeon_modeset_init(struct radeon_device *rdev);
  1941. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1942. extern bool radeon_card_posted(struct radeon_device *rdev);
  1943. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1944. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1945. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1946. extern void radeon_scratch_init(struct radeon_device *rdev);
  1947. extern void radeon_wb_fini(struct radeon_device *rdev);
  1948. extern int radeon_wb_init(struct radeon_device *rdev);
  1949. extern void radeon_wb_disable(struct radeon_device *rdev);
  1950. extern void radeon_surface_init(struct radeon_device *rdev);
  1951. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1952. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1953. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1954. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1955. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1956. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1957. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1958. extern int radeon_resume_kms(struct drm_device *dev);
  1959. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1960. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1961. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  1962. const u32 *registers,
  1963. const u32 array_size);
  1964. /*
  1965. * vm
  1966. */
  1967. int radeon_vm_manager_init(struct radeon_device *rdev);
  1968. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1969. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1970. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1971. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  1972. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  1973. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  1974. struct radeon_vm *vm, int ring);
  1975. void radeon_vm_fence(struct radeon_device *rdev,
  1976. struct radeon_vm *vm,
  1977. struct radeon_fence *fence);
  1978. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  1979. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1980. struct radeon_vm *vm,
  1981. struct radeon_bo *bo,
  1982. struct ttm_mem_reg *mem);
  1983. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1984. struct radeon_bo *bo);
  1985. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  1986. struct radeon_bo *bo);
  1987. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  1988. struct radeon_vm *vm,
  1989. struct radeon_bo *bo);
  1990. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  1991. struct radeon_bo_va *bo_va,
  1992. uint64_t offset,
  1993. uint32_t flags);
  1994. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1995. struct radeon_bo_va *bo_va);
  1996. /* audio */
  1997. void r600_audio_update_hdmi(struct work_struct *work);
  1998. /*
  1999. * R600 vram scratch functions
  2000. */
  2001. int r600_vram_scratch_init(struct radeon_device *rdev);
  2002. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2003. /*
  2004. * r600 cs checking helper
  2005. */
  2006. unsigned r600_mip_minify(unsigned size, unsigned level);
  2007. bool r600_fmt_is_valid_color(u32 format);
  2008. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2009. int r600_fmt_get_blocksize(u32 format);
  2010. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2011. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2012. /*
  2013. * r600 functions used by radeon_encoder.c
  2014. */
  2015. struct radeon_hdmi_acr {
  2016. u32 clock;
  2017. int n_32khz;
  2018. int cts_32khz;
  2019. int n_44_1khz;
  2020. int cts_44_1khz;
  2021. int n_48khz;
  2022. int cts_48khz;
  2023. };
  2024. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2025. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2026. u32 tiling_pipe_num,
  2027. u32 max_rb_num,
  2028. u32 total_max_rb_num,
  2029. u32 enabled_rb_mask);
  2030. /*
  2031. * evergreen functions used by radeon_encoder.c
  2032. */
  2033. extern int ni_init_microcode(struct radeon_device *rdev);
  2034. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2035. /* radeon_acpi.c */
  2036. #if defined(CONFIG_ACPI)
  2037. extern int radeon_acpi_init(struct radeon_device *rdev);
  2038. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2039. #else
  2040. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2041. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2042. #endif
  2043. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2044. struct radeon_cs_packet *pkt,
  2045. unsigned idx);
  2046. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2047. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2048. struct radeon_cs_packet *pkt);
  2049. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2050. struct radeon_cs_reloc **cs_reloc,
  2051. int nomm);
  2052. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2053. uint32_t *vline_start_end,
  2054. uint32_t *vline_status);
  2055. #include "radeon_object.h"
  2056. #endif