adm8211.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063
  1. /*
  2. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  3. *
  4. * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
  5. * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
  6. * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
  7. * and used with permission.
  8. *
  9. * Much thanks to Infineon-ADMtek for their support of this driver.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation. See README and COPYING for
  14. * more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/if.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <linux/crc32.h>
  23. #include <linux/eeprom_93cx6.h>
  24. #include <net/mac80211.h>
  25. #include "adm8211.h"
  26. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  27. MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
  28. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  29. MODULE_SUPPORTED_DEVICE("ADM8211");
  30. MODULE_LICENSE("GPL");
  31. static unsigned int tx_ring_size __read_mostly = 16;
  32. static unsigned int rx_ring_size __read_mostly = 16;
  33. module_param(tx_ring_size, uint, 0);
  34. module_param(rx_ring_size, uint, 0);
  35. static const char version[] = KERN_INFO "adm8211: "
  36. "Copyright 2003, Jouni Malinen <j@w1.fi>; "
  37. "Copyright 2004-2007, Michael Wu <flamingice@sourmilk.net>\n";
  38. static struct pci_device_id adm8211_pci_id_table[] __devinitdata = {
  39. /* ADMtek ADM8211 */
  40. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  41. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  42. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  43. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  44. { 0 }
  45. };
  46. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  47. {
  48. struct adm8211_priv *priv = eeprom->data;
  49. u32 reg = ADM8211_CSR_READ(SPR);
  50. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  51. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  52. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  53. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  54. }
  55. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  56. {
  57. struct adm8211_priv *priv = eeprom->data;
  58. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  59. if (eeprom->reg_data_in)
  60. reg |= ADM8211_SPR_SDI;
  61. if (eeprom->reg_data_out)
  62. reg |= ADM8211_SPR_SDO;
  63. if (eeprom->reg_data_clock)
  64. reg |= ADM8211_SPR_SCLK;
  65. if (eeprom->reg_chip_select)
  66. reg |= ADM8211_SPR_SCS;
  67. ADM8211_CSR_WRITE(SPR, reg);
  68. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  69. }
  70. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  71. {
  72. struct adm8211_priv *priv = dev->priv;
  73. unsigned int words, i;
  74. struct ieee80211_chan_range chan_range;
  75. u16 cr49;
  76. struct eeprom_93cx6 eeprom = {
  77. .data = priv,
  78. .register_read = adm8211_eeprom_register_read,
  79. .register_write = adm8211_eeprom_register_write
  80. };
  81. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  82. /* 256 * 16-bit = 512 bytes */
  83. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  84. words = 256;
  85. } else {
  86. /* 64 * 16-bit = 128 bytes */
  87. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  88. words = 64;
  89. }
  90. priv->eeprom_len = words * 2;
  91. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  92. if (!priv->eeprom)
  93. return -ENOMEM;
  94. eeprom_93cx6_multiread(&eeprom, 0, (__le16 __force *)priv->eeprom, words);
  95. cr49 = le16_to_cpu(priv->eeprom->cr49);
  96. priv->rf_type = (cr49 >> 3) & 0x7;
  97. switch (priv->rf_type) {
  98. case ADM8211_TYPE_INTERSIL:
  99. case ADM8211_TYPE_RFMD:
  100. case ADM8211_TYPE_MARVEL:
  101. case ADM8211_TYPE_AIROHA:
  102. case ADM8211_TYPE_ADMTEK:
  103. break;
  104. default:
  105. if (priv->revid < ADM8211_REV_CA)
  106. priv->rf_type = ADM8211_TYPE_RFMD;
  107. else
  108. priv->rf_type = ADM8211_TYPE_AIROHA;
  109. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  110. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  111. }
  112. priv->bbp_type = cr49 & 0x7;
  113. switch (priv->bbp_type) {
  114. case ADM8211_TYPE_INTERSIL:
  115. case ADM8211_TYPE_RFMD:
  116. case ADM8211_TYPE_MARVEL:
  117. case ADM8211_TYPE_AIROHA:
  118. case ADM8211_TYPE_ADMTEK:
  119. break;
  120. default:
  121. if (priv->revid < ADM8211_REV_CA)
  122. priv->bbp_type = ADM8211_TYPE_RFMD;
  123. else
  124. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  125. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  126. pci_name(priv->pdev), cr49 >> 3);
  127. }
  128. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  129. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  130. pci_name(priv->pdev), priv->eeprom->country_code);
  131. chan_range = cranges[2];
  132. } else
  133. chan_range = cranges[priv->eeprom->country_code];
  134. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  135. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  136. priv->modes[0].num_channels = chan_range.max - chan_range.min + 1;
  137. priv->modes[0].channels = priv->channels;
  138. memcpy(priv->channels, adm8211_channels, sizeof(adm8211_channels));
  139. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  140. if (i >= chan_range.min && i <= chan_range.max)
  141. priv->channels[i - 1].flag =
  142. IEEE80211_CHAN_W_SCAN |
  143. IEEE80211_CHAN_W_ACTIVE_SCAN |
  144. IEEE80211_CHAN_W_IBSS;
  145. switch (priv->eeprom->specific_bbptype) {
  146. case ADM8211_BBP_RFMD3000:
  147. case ADM8211_BBP_RFMD3002:
  148. case ADM8211_BBP_ADM8011:
  149. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  150. break;
  151. default:
  152. if (priv->revid < ADM8211_REV_CA)
  153. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  154. else
  155. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  156. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  157. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  158. }
  159. switch (priv->eeprom->specific_rftype) {
  160. case ADM8211_RFMD2948:
  161. case ADM8211_RFMD2958:
  162. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  163. case ADM8211_MAX2820:
  164. case ADM8211_AL2210L:
  165. priv->transceiver_type = priv->eeprom->specific_rftype;
  166. break;
  167. default:
  168. if (priv->revid == ADM8211_REV_BA)
  169. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  170. else if (priv->revid == ADM8211_REV_CA)
  171. priv->transceiver_type = ADM8211_AL2210L;
  172. else if (priv->revid == ADM8211_REV_AB)
  173. priv->transceiver_type = ADM8211_RFMD2948;
  174. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  175. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  176. break;
  177. }
  178. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  179. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  180. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  181. return 0;
  182. }
  183. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  184. u32 addr, u32 data)
  185. {
  186. struct adm8211_priv *priv = dev->priv;
  187. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  188. (priv->revid < ADM8211_REV_BA ?
  189. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  190. ADM8211_CSR_READ(WEPCTL);
  191. msleep(1);
  192. ADM8211_CSR_WRITE(WESK, data);
  193. ADM8211_CSR_READ(WESK);
  194. msleep(1);
  195. }
  196. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  197. unsigned int addr, u8 *buf,
  198. unsigned int len)
  199. {
  200. struct adm8211_priv *priv = dev->priv;
  201. u32 reg = ADM8211_CSR_READ(WEPCTL);
  202. unsigned int i;
  203. if (priv->revid < ADM8211_REV_BA) {
  204. for (i = 0; i < len; i += 2) {
  205. u16 val = buf[i] | (buf[i + 1] << 8);
  206. adm8211_write_sram(dev, addr + i / 2, val);
  207. }
  208. } else {
  209. for (i = 0; i < len; i += 4) {
  210. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  211. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  212. adm8211_write_sram(dev, addr + i / 4, val);
  213. }
  214. }
  215. ADM8211_CSR_WRITE(WEPCTL, reg);
  216. }
  217. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  218. {
  219. struct adm8211_priv *priv = dev->priv;
  220. u32 reg = ADM8211_CSR_READ(WEPCTL);
  221. unsigned int addr;
  222. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  223. adm8211_write_sram(dev, addr, 0);
  224. ADM8211_CSR_WRITE(WEPCTL, reg);
  225. }
  226. static int adm8211_get_stats(struct ieee80211_hw *dev,
  227. struct ieee80211_low_level_stats *stats)
  228. {
  229. struct adm8211_priv *priv = dev->priv;
  230. memcpy(stats, &priv->stats, sizeof(*stats));
  231. return 0;
  232. }
  233. static void adm8211_set_rx_mode(struct ieee80211_hw *dev,
  234. unsigned short flags, int mc_count)
  235. {
  236. struct adm8211_priv *priv = dev->priv;
  237. unsigned int bit_nr;
  238. u32 mc_filter[2];
  239. struct dev_mc_list *mclist;
  240. void *tmp;
  241. if (flags & IFF_PROMISC) {
  242. priv->nar |= ADM8211_NAR_PR;
  243. priv->nar &= ~ADM8211_NAR_MM;
  244. mc_filter[1] = mc_filter[0] = ~0;
  245. } else if ((flags & IFF_ALLMULTI) || (mc_count > -1)) {
  246. priv->nar &= ~ADM8211_NAR_PR;
  247. priv->nar |= ADM8211_NAR_MM;
  248. mc_filter[1] = mc_filter[0] = ~0;
  249. } else {
  250. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  251. mc_filter[1] = mc_filter[0] = 0;
  252. mclist = NULL;
  253. while ((mclist = ieee80211_get_mc_list_item(dev, mclist, &tmp))) {
  254. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  255. bit_nr &= 0x3F;
  256. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  257. }
  258. }
  259. ADM8211_IDLE_RX();
  260. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  261. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  262. ADM8211_CSR_READ(NAR);
  263. if (flags & IFF_PROMISC)
  264. dev->flags |= IEEE80211_HW_RX_INCLUDES_FCS;
  265. else
  266. dev->flags &= ~IEEE80211_HW_RX_INCLUDES_FCS;
  267. ADM8211_RESTORE();
  268. }
  269. static int adm8211_get_tx_stats(struct ieee80211_hw *dev,
  270. struct ieee80211_tx_queue_stats *stats)
  271. {
  272. struct adm8211_priv *priv = dev->priv;
  273. struct ieee80211_tx_queue_stats_data *data = &stats->data[0];
  274. data->len = priv->cur_tx - priv->dirty_tx;
  275. data->limit = priv->tx_ring_size - 2;
  276. data->count = priv->dirty_tx;
  277. return 0;
  278. }
  279. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  280. {
  281. struct adm8211_priv *priv = dev->priv;
  282. unsigned int dirty_tx;
  283. spin_lock(&priv->lock);
  284. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  285. unsigned int entry = dirty_tx % priv->tx_ring_size;
  286. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  287. struct adm8211_tx_ring_info *info;
  288. struct sk_buff *skb;
  289. if (status & TDES0_CONTROL_OWN ||
  290. !(status & TDES0_CONTROL_DONE))
  291. break;
  292. info = &priv->tx_buffers[entry];
  293. skb = info->skb;
  294. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  295. pci_unmap_single(priv->pdev, info->mapping,
  296. info->skb->len, PCI_DMA_TODEVICE);
  297. if (info->tx_control.flags & IEEE80211_TXCTL_REQ_TX_STATUS) {
  298. struct ieee80211_tx_status tx_status = {{0}};
  299. struct ieee80211_hdr *hdr;
  300. size_t hdrlen = info->hdrlen;
  301. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  302. hdr = (struct ieee80211_hdr *)skb_push(skb, hdrlen);
  303. memcpy(hdr, skb->cb, hdrlen);
  304. memcpy(&tx_status.control, &info->tx_control,
  305. sizeof(tx_status.control));
  306. if (!(status & TDES0_STATUS_ES))
  307. tx_status.flags |= IEEE80211_TX_STATUS_ACK;
  308. ieee80211_tx_status_irqsafe(dev, skb, &tx_status);
  309. } else
  310. dev_kfree_skb_irq(skb);
  311. info->skb = NULL;
  312. }
  313. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  314. ieee80211_wake_queue(dev, 0);
  315. priv->dirty_tx = dirty_tx;
  316. spin_unlock(&priv->lock);
  317. }
  318. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  319. {
  320. struct adm8211_priv *priv = dev->priv;
  321. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  322. u32 status;
  323. unsigned int pktlen;
  324. struct sk_buff *skb, *newskb;
  325. unsigned int limit = priv->rx_ring_size;
  326. static const u8 rate_tbl[] = {10, 20, 55, 110, 220};
  327. u8 rssi, rate;
  328. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  329. if (!limit--)
  330. break;
  331. status = le32_to_cpu(priv->rx_ring[entry].status);
  332. rate = (status & RDES0_STATUS_RXDR) >> 12;
  333. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  334. RDES1_STATUS_RSSI;
  335. pktlen = status & RDES0_STATUS_FL;
  336. if (pktlen > RX_PKT_SIZE) {
  337. if (net_ratelimit())
  338. printk(KERN_DEBUG "%s: frame too long (%d)\n",
  339. wiphy_name(dev->wiphy), pktlen);
  340. pktlen = RX_PKT_SIZE;
  341. }
  342. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  343. skb = NULL; /* old buffer will be reused */
  344. /* TODO: update RX error stats */
  345. /* TODO: check RDES0_STATUS_CRC*E */
  346. } else if (pktlen < RX_COPY_BREAK) {
  347. skb = dev_alloc_skb(pktlen);
  348. if (skb) {
  349. pci_dma_sync_single_for_cpu(
  350. priv->pdev,
  351. priv->rx_buffers[entry].mapping,
  352. pktlen, PCI_DMA_FROMDEVICE);
  353. memcpy(skb_put(skb, pktlen),
  354. skb_tail_pointer(priv->rx_buffers[entry].skb),
  355. pktlen);
  356. pci_dma_sync_single_for_device(
  357. priv->pdev,
  358. priv->rx_buffers[entry].mapping,
  359. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  360. }
  361. } else {
  362. newskb = dev_alloc_skb(RX_PKT_SIZE);
  363. if (newskb) {
  364. skb = priv->rx_buffers[entry].skb;
  365. skb_put(skb, pktlen);
  366. pci_unmap_single(
  367. priv->pdev,
  368. priv->rx_buffers[entry].mapping,
  369. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  370. priv->rx_buffers[entry].skb = newskb;
  371. priv->rx_buffers[entry].mapping =
  372. pci_map_single(priv->pdev,
  373. skb_tail_pointer(newskb),
  374. RX_PKT_SIZE,
  375. PCI_DMA_FROMDEVICE);
  376. } else {
  377. skb = NULL;
  378. /* TODO: update rx dropped stats */
  379. }
  380. priv->rx_ring[entry].buffer1 =
  381. cpu_to_le32(priv->rx_buffers[entry].mapping);
  382. }
  383. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  384. RDES0_STATUS_SQL);
  385. priv->rx_ring[entry].length =
  386. cpu_to_le32(RX_PKT_SIZE |
  387. (entry == priv->rx_ring_size - 1 ?
  388. RDES1_CONTROL_RER : 0));
  389. if (skb) {
  390. struct ieee80211_rx_status rx_status = {0};
  391. if (priv->revid < ADM8211_REV_CA)
  392. rx_status.ssi = rssi;
  393. else
  394. rx_status.ssi = 100 - rssi;
  395. if (rate <= 4)
  396. rx_status.rate = rate_tbl[rate];
  397. rx_status.channel = priv->channel;
  398. rx_status.freq = adm8211_channels[priv->channel - 1].freq;
  399. rx_status.phymode = MODE_IEEE80211B;
  400. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  401. }
  402. entry = (++priv->cur_rx) % priv->rx_ring_size;
  403. }
  404. /* TODO: check LPC and update stats? */
  405. }
  406. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  407. {
  408. #define ADM8211_INT(x) \
  409. do { \
  410. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  411. printk(KERN_DEBUG "%s: " #x "\n", wiphy_name(dev->wiphy)); \
  412. } while (0)
  413. struct ieee80211_hw *dev = dev_id;
  414. struct adm8211_priv *priv = dev->priv;
  415. unsigned int count = 0;
  416. u32 stsr;
  417. do {
  418. stsr = ADM8211_CSR_READ(STSR);
  419. ADM8211_CSR_WRITE(STSR, stsr);
  420. if (stsr == 0xffffffff)
  421. return IRQ_HANDLED;
  422. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  423. break;
  424. if (stsr & ADM8211_STSR_RCI)
  425. adm8211_interrupt_rci(dev);
  426. if (stsr & ADM8211_STSR_TCI)
  427. adm8211_interrupt_tci(dev);
  428. /*ADM8211_INT(LinkOn);*/
  429. /*ADM8211_INT(LinkOff);*/
  430. ADM8211_INT(PCF);
  431. ADM8211_INT(BCNTC);
  432. ADM8211_INT(GPINT);
  433. ADM8211_INT(ATIMTC);
  434. ADM8211_INT(TSFTF);
  435. ADM8211_INT(TSCZ);
  436. ADM8211_INT(SQL);
  437. ADM8211_INT(WEPTD);
  438. ADM8211_INT(ATIME);
  439. /*ADM8211_INT(TBTT);*/
  440. ADM8211_INT(TEIS);
  441. ADM8211_INT(FBE);
  442. ADM8211_INT(REIS);
  443. ADM8211_INT(GPTT);
  444. ADM8211_INT(RPS);
  445. ADM8211_INT(RDU);
  446. ADM8211_INT(TUF);
  447. /*ADM8211_INT(TRT);*/
  448. /*ADM8211_INT(TLT);*/
  449. /*ADM8211_INT(TDU);*/
  450. ADM8211_INT(TPS);
  451. } while (count++ < 20);
  452. return IRQ_RETVAL(count);
  453. #undef ADM8211_INT
  454. }
  455. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  456. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  457. u16 addr, u32 value) { \
  458. struct adm8211_priv *priv = dev->priv; \
  459. unsigned int i; \
  460. u32 reg, bitbuf; \
  461. \
  462. value &= v_mask; \
  463. addr &= a_mask; \
  464. bitbuf = (value << v_shift) | (addr << a_shift); \
  465. \
  466. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  467. ADM8211_CSR_READ(SYNRF); \
  468. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  469. ADM8211_CSR_READ(SYNRF); \
  470. \
  471. if (prewrite) { \
  472. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  473. ADM8211_CSR_READ(SYNRF); \
  474. } \
  475. \
  476. for (i = 0; i <= bits; i++) { \
  477. if (bitbuf & (1 << (bits - i))) \
  478. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  479. else \
  480. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  481. \
  482. ADM8211_CSR_WRITE(SYNRF, reg); \
  483. ADM8211_CSR_READ(SYNRF); \
  484. \
  485. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  486. ADM8211_CSR_READ(SYNRF); \
  487. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  488. ADM8211_CSR_READ(SYNRF); \
  489. } \
  490. \
  491. if (postwrite == 1) { \
  492. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  493. ADM8211_CSR_READ(SYNRF); \
  494. } \
  495. if (postwrite == 2) { \
  496. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  497. ADM8211_CSR_READ(SYNRF); \
  498. } \
  499. \
  500. ADM8211_CSR_WRITE(SYNRF, 0); \
  501. ADM8211_CSR_READ(SYNRF); \
  502. }
  503. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  504. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  505. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  506. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  507. #undef WRITE_SYN
  508. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  509. {
  510. struct adm8211_priv *priv = dev->priv;
  511. unsigned int timeout;
  512. u32 reg;
  513. timeout = 10;
  514. while (timeout > 0) {
  515. reg = ADM8211_CSR_READ(BBPCTL);
  516. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  517. break;
  518. timeout--;
  519. msleep(2);
  520. }
  521. if (timeout == 0) {
  522. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  523. " prewrite (reg=0x%08x)\n",
  524. wiphy_name(dev->wiphy), addr, data, reg);
  525. return -ETIMEDOUT;
  526. }
  527. switch (priv->bbp_type) {
  528. case ADM8211_TYPE_INTERSIL:
  529. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  530. break;
  531. case ADM8211_TYPE_RFMD:
  532. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  533. (0x01 << 18);
  534. break;
  535. case ADM8211_TYPE_ADMTEK:
  536. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  537. (0x05 << 18);
  538. break;
  539. }
  540. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  541. ADM8211_CSR_WRITE(BBPCTL, reg);
  542. timeout = 10;
  543. while (timeout > 0) {
  544. reg = ADM8211_CSR_READ(BBPCTL);
  545. if (!(reg & ADM8211_BBPCTL_WR))
  546. break;
  547. timeout--;
  548. msleep(2);
  549. }
  550. if (timeout == 0) {
  551. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  552. ~ADM8211_BBPCTL_WR);
  553. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  554. " postwrite (reg=0x%08x)\n",
  555. wiphy_name(dev->wiphy), addr, data, reg);
  556. return -ETIMEDOUT;
  557. }
  558. return 0;
  559. }
  560. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  561. {
  562. static const u32 adm8211_rfmd2958_reg5[] =
  563. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  564. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  565. static const u32 adm8211_rfmd2958_reg6[] =
  566. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  567. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  568. struct adm8211_priv *priv = dev->priv;
  569. u8 ant_power = priv->ant_power > 0x3F ?
  570. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  571. u8 tx_power = priv->tx_power > 0x3F ?
  572. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  573. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  574. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  575. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  576. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  577. u32 reg;
  578. ADM8211_IDLE();
  579. /* Program synthesizer to new channel */
  580. switch (priv->transceiver_type) {
  581. case ADM8211_RFMD2958:
  582. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  583. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  584. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  585. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  586. adm8211_rfmd2958_reg5[chan - 1]);
  587. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  588. adm8211_rfmd2958_reg6[chan - 1]);
  589. break;
  590. case ADM8211_RFMD2948:
  591. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  592. SI4126_MAIN_XINDIV2);
  593. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  594. SI4126_POWERDOWN_PDIB |
  595. SI4126_POWERDOWN_PDRB);
  596. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  597. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  598. (chan == 14 ?
  599. 2110 : (2033 + (chan * 5))));
  600. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  601. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  602. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  603. break;
  604. case ADM8211_MAX2820:
  605. adm8211_rf_write_syn_max2820(dev, 0x3,
  606. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  607. break;
  608. case ADM8211_AL2210L:
  609. adm8211_rf_write_syn_al2210l(dev, 0x0,
  610. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  611. break;
  612. default:
  613. printk(KERN_DEBUG "%s: unsupported transceiver type %d\n",
  614. wiphy_name(dev->wiphy), priv->transceiver_type);
  615. break;
  616. }
  617. /* write BBP regs */
  618. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  619. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  620. /* TODO: remove if SMC 2635W doesn't need this */
  621. if (priv->transceiver_type == ADM8211_RFMD2948) {
  622. reg = ADM8211_CSR_READ(GPIO);
  623. reg &= 0xfffc0000;
  624. reg |= ADM8211_CSR_GPIO_EN0;
  625. if (chan != 14)
  626. reg |= ADM8211_CSR_GPIO_O0;
  627. ADM8211_CSR_WRITE(GPIO, reg);
  628. }
  629. if (priv->transceiver_type == ADM8211_RFMD2958) {
  630. /* set PCNT2 */
  631. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  632. /* set PCNT1 P_DESIRED/MID_BIAS */
  633. reg = le16_to_cpu(priv->eeprom->cr49);
  634. reg >>= 13;
  635. reg <<= 15;
  636. reg |= ant_power << 9;
  637. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  638. /* set TXRX TX_GAIN */
  639. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  640. (priv->revid < ADM8211_REV_CA ? tx_power : 0));
  641. } else {
  642. reg = ADM8211_CSR_READ(PLCPHD);
  643. reg &= 0xff00ffff;
  644. reg |= tx_power << 18;
  645. ADM8211_CSR_WRITE(PLCPHD, reg);
  646. }
  647. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  648. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  649. ADM8211_CSR_READ(SYNRF);
  650. msleep(30);
  651. /* RF3000 BBP */
  652. if (priv->transceiver_type != ADM8211_RFMD2958)
  653. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  654. tx_power<<2);
  655. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  656. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  657. adm8211_write_bbp(dev, 0x1c, priv->revid == ADM8211_REV_BA ?
  658. priv->eeprom->cr28 : 0);
  659. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  660. ADM8211_CSR_WRITE(SYNRF, 0);
  661. /* Nothing to do for ADMtek BBP */
  662. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  663. printk(KERN_DEBUG "%s: unsupported BBP type %d\n",
  664. wiphy_name(dev->wiphy), priv->bbp_type);
  665. ADM8211_RESTORE();
  666. /* update current channel for adhoc (and maybe AP mode) */
  667. reg = ADM8211_CSR_READ(CAP0);
  668. reg &= ~0xF;
  669. reg |= chan;
  670. ADM8211_CSR_WRITE(CAP0, reg);
  671. return 0;
  672. }
  673. static void adm8211_update_mode(struct ieee80211_hw *dev)
  674. {
  675. struct adm8211_priv *priv = dev->priv;
  676. ADM8211_IDLE();
  677. priv->soft_rx_crc = 0;
  678. switch (priv->mode) {
  679. case IEEE80211_IF_TYPE_STA:
  680. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  681. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  682. break;
  683. case IEEE80211_IF_TYPE_IBSS:
  684. priv->nar &= ~ADM8211_NAR_PR;
  685. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  686. /* don't trust the error bits on rev 0x20 and up in adhoc */
  687. if (priv->revid >= ADM8211_REV_BA)
  688. priv->soft_rx_crc = 1;
  689. break;
  690. case IEEE80211_IF_TYPE_MNTR:
  691. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  692. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  693. break;
  694. }
  695. ADM8211_RESTORE();
  696. }
  697. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  698. {
  699. struct adm8211_priv *priv = dev->priv;
  700. switch (priv->transceiver_type) {
  701. case ADM8211_RFMD2958:
  702. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  703. /* comments taken from ADMtek vendor driver */
  704. /* Reset RF2958 after power on */
  705. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  706. /* Initialize RF VCO Core Bias to maximum */
  707. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  708. /* Initialize IF PLL */
  709. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  710. /* Initialize IF PLL Coarse Tuning */
  711. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  712. /* Initialize RF PLL */
  713. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  714. /* Initialize RF PLL Coarse Tuning */
  715. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  716. /* Initialize TX gain and filter BW (R9) */
  717. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  718. (priv->transceiver_type == ADM8211_RFMD2958 ?
  719. 0x10050 : 0x00050));
  720. /* Initialize CAL register */
  721. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  722. break;
  723. case ADM8211_MAX2820:
  724. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  725. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  726. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  727. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  728. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  729. break;
  730. case ADM8211_AL2210L:
  731. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  732. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  733. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  734. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  735. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  736. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  737. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  738. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  739. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  740. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  741. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  742. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  743. break;
  744. case ADM8211_RFMD2948:
  745. default:
  746. break;
  747. }
  748. }
  749. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  750. {
  751. struct adm8211_priv *priv = dev->priv;
  752. u32 reg;
  753. /* write addresses */
  754. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  755. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  756. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  757. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  758. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  759. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  760. /* check specific BBP type */
  761. switch (priv->specific_bbptype) {
  762. case ADM8211_BBP_RFMD3000:
  763. case ADM8211_BBP_RFMD3002:
  764. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  765. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  766. break;
  767. case ADM8211_BBP_ADM8011:
  768. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  769. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  770. reg = ADM8211_CSR_READ(BBPCTL);
  771. reg &= ~ADM8211_BBPCTL_TYPE;
  772. reg |= 0x5 << 18;
  773. ADM8211_CSR_WRITE(BBPCTL, reg);
  774. break;
  775. }
  776. switch (priv->revid) {
  777. case ADM8211_REV_CA:
  778. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  779. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  780. priv->transceiver_type == ADM8211_RFMD2948)
  781. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  782. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  783. priv->transceiver_type == ADM8211_AL2210L)
  784. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  785. break;
  786. case ADM8211_REV_BA:
  787. reg = ADM8211_CSR_READ(MMIRD1);
  788. reg &= 0x0000FFFF;
  789. reg |= 0x7e100000;
  790. ADM8211_CSR_WRITE(MMIRD1, reg);
  791. break;
  792. case ADM8211_REV_AB:
  793. case ADM8211_REV_AF:
  794. default:
  795. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  796. break;
  797. }
  798. /* For RFMD */
  799. ADM8211_CSR_WRITE(MACTEST, 0x800);
  800. }
  801. adm8211_hw_init_syn(dev);
  802. /* Set RF Power control IF pin to PE1+PHYRST# */
  803. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  804. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  805. ADM8211_CSR_READ(SYNRF);
  806. msleep(20);
  807. /* write BBP regs */
  808. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  809. /* RF3000 BBP */
  810. /* another set:
  811. * 11: c8
  812. * 14: 14
  813. * 15: 50 (chan 1..13; chan 14: d0)
  814. * 1c: 00
  815. * 1d: 84
  816. */
  817. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  818. /* antenna selection: diversity */
  819. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  820. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  821. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  822. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  823. if (priv->eeprom->major_version < 2) {
  824. adm8211_write_bbp(dev, 0x1c, 0x00);
  825. adm8211_write_bbp(dev, 0x1d, 0x80);
  826. } else {
  827. if (priv->revid == ADM8211_REV_BA)
  828. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  829. else
  830. adm8211_write_bbp(dev, 0x1c, 0x00);
  831. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  832. }
  833. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  834. /* reset baseband */
  835. adm8211_write_bbp(dev, 0x00, 0xFF);
  836. /* antenna selection: diversity */
  837. adm8211_write_bbp(dev, 0x07, 0x0A);
  838. /* TODO: find documentation for this */
  839. switch (priv->transceiver_type) {
  840. case ADM8211_RFMD2958:
  841. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  842. adm8211_write_bbp(dev, 0x00, 0x00);
  843. adm8211_write_bbp(dev, 0x01, 0x00);
  844. adm8211_write_bbp(dev, 0x02, 0x00);
  845. adm8211_write_bbp(dev, 0x03, 0x00);
  846. adm8211_write_bbp(dev, 0x06, 0x0f);
  847. adm8211_write_bbp(dev, 0x09, 0x00);
  848. adm8211_write_bbp(dev, 0x0a, 0x00);
  849. adm8211_write_bbp(dev, 0x0b, 0x00);
  850. adm8211_write_bbp(dev, 0x0c, 0x00);
  851. adm8211_write_bbp(dev, 0x0f, 0xAA);
  852. adm8211_write_bbp(dev, 0x10, 0x8c);
  853. adm8211_write_bbp(dev, 0x11, 0x43);
  854. adm8211_write_bbp(dev, 0x18, 0x40);
  855. adm8211_write_bbp(dev, 0x20, 0x23);
  856. adm8211_write_bbp(dev, 0x21, 0x02);
  857. adm8211_write_bbp(dev, 0x22, 0x28);
  858. adm8211_write_bbp(dev, 0x23, 0x30);
  859. adm8211_write_bbp(dev, 0x24, 0x2d);
  860. adm8211_write_bbp(dev, 0x28, 0x35);
  861. adm8211_write_bbp(dev, 0x2a, 0x8c);
  862. adm8211_write_bbp(dev, 0x2b, 0x81);
  863. adm8211_write_bbp(dev, 0x2c, 0x44);
  864. adm8211_write_bbp(dev, 0x2d, 0x0A);
  865. adm8211_write_bbp(dev, 0x29, 0x40);
  866. adm8211_write_bbp(dev, 0x60, 0x08);
  867. adm8211_write_bbp(dev, 0x64, 0x01);
  868. break;
  869. case ADM8211_MAX2820:
  870. adm8211_write_bbp(dev, 0x00, 0x00);
  871. adm8211_write_bbp(dev, 0x01, 0x00);
  872. adm8211_write_bbp(dev, 0x02, 0x00);
  873. adm8211_write_bbp(dev, 0x03, 0x00);
  874. adm8211_write_bbp(dev, 0x06, 0x0f);
  875. adm8211_write_bbp(dev, 0x09, 0x05);
  876. adm8211_write_bbp(dev, 0x0a, 0x02);
  877. adm8211_write_bbp(dev, 0x0b, 0x00);
  878. adm8211_write_bbp(dev, 0x0c, 0x0f);
  879. adm8211_write_bbp(dev, 0x0f, 0x55);
  880. adm8211_write_bbp(dev, 0x10, 0x8d);
  881. adm8211_write_bbp(dev, 0x11, 0x43);
  882. adm8211_write_bbp(dev, 0x18, 0x4a);
  883. adm8211_write_bbp(dev, 0x20, 0x20);
  884. adm8211_write_bbp(dev, 0x21, 0x02);
  885. adm8211_write_bbp(dev, 0x22, 0x23);
  886. adm8211_write_bbp(dev, 0x23, 0x30);
  887. adm8211_write_bbp(dev, 0x24, 0x2d);
  888. adm8211_write_bbp(dev, 0x2a, 0x8c);
  889. adm8211_write_bbp(dev, 0x2b, 0x81);
  890. adm8211_write_bbp(dev, 0x2c, 0x44);
  891. adm8211_write_bbp(dev, 0x29, 0x4a);
  892. adm8211_write_bbp(dev, 0x60, 0x2b);
  893. adm8211_write_bbp(dev, 0x64, 0x01);
  894. break;
  895. case ADM8211_AL2210L:
  896. adm8211_write_bbp(dev, 0x00, 0x00);
  897. adm8211_write_bbp(dev, 0x01, 0x00);
  898. adm8211_write_bbp(dev, 0x02, 0x00);
  899. adm8211_write_bbp(dev, 0x03, 0x00);
  900. adm8211_write_bbp(dev, 0x06, 0x0f);
  901. adm8211_write_bbp(dev, 0x07, 0x05);
  902. adm8211_write_bbp(dev, 0x08, 0x03);
  903. adm8211_write_bbp(dev, 0x09, 0x00);
  904. adm8211_write_bbp(dev, 0x0a, 0x00);
  905. adm8211_write_bbp(dev, 0x0b, 0x00);
  906. adm8211_write_bbp(dev, 0x0c, 0x10);
  907. adm8211_write_bbp(dev, 0x0f, 0x55);
  908. adm8211_write_bbp(dev, 0x10, 0x8d);
  909. adm8211_write_bbp(dev, 0x11, 0x43);
  910. adm8211_write_bbp(dev, 0x18, 0x4a);
  911. adm8211_write_bbp(dev, 0x20, 0x20);
  912. adm8211_write_bbp(dev, 0x21, 0x02);
  913. adm8211_write_bbp(dev, 0x22, 0x23);
  914. adm8211_write_bbp(dev, 0x23, 0x30);
  915. adm8211_write_bbp(dev, 0x24, 0x2d);
  916. adm8211_write_bbp(dev, 0x2a, 0xaa);
  917. adm8211_write_bbp(dev, 0x2b, 0x81);
  918. adm8211_write_bbp(dev, 0x2c, 0x44);
  919. adm8211_write_bbp(dev, 0x29, 0xfa);
  920. adm8211_write_bbp(dev, 0x60, 0x2d);
  921. adm8211_write_bbp(dev, 0x64, 0x01);
  922. break;
  923. case ADM8211_RFMD2948:
  924. break;
  925. default:
  926. printk(KERN_DEBUG "%s: unsupported transceiver %d\n",
  927. wiphy_name(dev->wiphy), priv->transceiver_type);
  928. break;
  929. }
  930. } else
  931. printk(KERN_DEBUG "%s: unsupported BBP %d\n",
  932. wiphy_name(dev->wiphy), priv->bbp_type);
  933. ADM8211_CSR_WRITE(SYNRF, 0);
  934. /* Set RF CAL control source to MAC control */
  935. reg = ADM8211_CSR_READ(SYNCTL);
  936. reg |= ADM8211_SYNCTL_SELCAL;
  937. ADM8211_CSR_WRITE(SYNCTL, reg);
  938. return 0;
  939. }
  940. /* configures hw beacons/probe responses */
  941. static int adm8211_set_rate(struct ieee80211_hw *dev)
  942. {
  943. struct adm8211_priv *priv = dev->priv;
  944. u32 reg;
  945. int i = 0;
  946. u8 rate_buf[12] = {0};
  947. /* write supported rates */
  948. if (priv->revid != ADM8211_REV_BA) {
  949. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  950. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  951. rate_buf[i + 1] = (adm8211_rates[i].rate / 5) | 0x80;
  952. } else {
  953. /* workaround for rev BA specific bug */
  954. rate_buf[0] = 0x04;
  955. rate_buf[1] = 0x82;
  956. rate_buf[2] = 0x04;
  957. rate_buf[3] = 0x0b;
  958. rate_buf[4] = 0x16;
  959. }
  960. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  961. ARRAY_SIZE(adm8211_rates) + 1);
  962. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  963. reg |= 1 << 15; /* short preamble */
  964. reg |= 110 << 24;
  965. ADM8211_CSR_WRITE(PLCPHD, reg);
  966. /* MTMLT = 512 TU (max TX MSDU lifetime)
  967. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  968. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  969. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  970. return 0;
  971. }
  972. static void adm8211_hw_init(struct ieee80211_hw *dev)
  973. {
  974. struct adm8211_priv *priv = dev->priv;
  975. u32 reg;
  976. u8 cline;
  977. reg = le32_to_cpu(ADM8211_CSR_READ(PAR));
  978. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  979. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  980. if (!pci_set_mwi(priv->pdev)) {
  981. reg |= 0x1 << 24;
  982. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  983. switch (cline) {
  984. case 0x8: reg |= (0x1 << 14);
  985. break;
  986. case 0x16: reg |= (0x2 << 14);
  987. break;
  988. case 0x32: reg |= (0x3 << 14);
  989. break;
  990. default: reg |= (0x0 << 14);
  991. break;
  992. }
  993. }
  994. ADM8211_CSR_WRITE(PAR, reg);
  995. reg = ADM8211_CSR_READ(CSR_TEST1);
  996. reg &= ~(0xF << 28);
  997. reg |= (1 << 28) | (1 << 31);
  998. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  999. /* lose link after 4 lost beacons */
  1000. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  1001. ADM8211_CSR_WRITE(WCSR, reg);
  1002. /* Disable APM, enable receive FIFO threshold, and set drain receive
  1003. * threshold to store-and-forward */
  1004. reg = ADM8211_CSR_READ(CMDR);
  1005. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  1006. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  1007. ADM8211_CSR_WRITE(CMDR, reg);
  1008. adm8211_set_rate(dev);
  1009. /* 4-bit values:
  1010. * PWR1UP = 8 * 2 ms
  1011. * PWR0PAPE = 8 us or 5 us
  1012. * PWR1PAPE = 1 us or 3 us
  1013. * PWR0TRSW = 5 us
  1014. * PWR1TRSW = 12 us
  1015. * PWR0PE2 = 13 us
  1016. * PWR1PE2 = 1 us
  1017. * PWR0TXPE = 8 or 6 */
  1018. if (priv->revid < ADM8211_REV_CA)
  1019. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  1020. else
  1021. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  1022. /* Enable store and forward for transmit */
  1023. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  1024. ADM8211_CSR_WRITE(NAR, priv->nar);
  1025. /* Reset RF */
  1026. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  1027. ADM8211_CSR_READ(SYNRF);
  1028. msleep(10);
  1029. ADM8211_CSR_WRITE(SYNRF, 0);
  1030. ADM8211_CSR_READ(SYNRF);
  1031. msleep(5);
  1032. /* Set CFP Max Duration to 0x10 TU */
  1033. reg = ADM8211_CSR_READ(CFPP);
  1034. reg &= ~(0xffff << 8);
  1035. reg |= 0x0010 << 8;
  1036. ADM8211_CSR_WRITE(CFPP, reg);
  1037. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  1038. * TUCNT = 0x3ff - Tu counter 1024 us */
  1039. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  1040. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  1041. * DIFS=50 us, EIFS=100 us */
  1042. if (priv->revid < ADM8211_REV_CA)
  1043. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1044. (50 << 9) | 100);
  1045. else
  1046. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1047. (50 << 9) | 100);
  1048. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1049. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1050. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1051. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1052. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1053. /* Initialize BBP (and SYN) */
  1054. adm8211_hw_init_bbp(dev);
  1055. /* make sure interrupts are off */
  1056. ADM8211_CSR_WRITE(IER, 0);
  1057. /* ACK interrupts */
  1058. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1059. /* Setup WEP (turns it off for now) */
  1060. reg = ADM8211_CSR_READ(MACTEST);
  1061. reg &= ~(7 << 20);
  1062. ADM8211_CSR_WRITE(MACTEST, reg);
  1063. reg = ADM8211_CSR_READ(WEPCTL);
  1064. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1065. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1066. ADM8211_CSR_WRITE(WEPCTL, reg);
  1067. /* Clear the missed-packet counter. */
  1068. ADM8211_CSR_READ(LPC);
  1069. if (!priv->mac_addr)
  1070. return;
  1071. /* set mac address */
  1072. ADM8211_CSR_WRITE(PAR0, *(u32 *)priv->mac_addr);
  1073. ADM8211_CSR_WRITE(PAR1, *(u16 *)&priv->mac_addr[4]);
  1074. }
  1075. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1076. {
  1077. struct adm8211_priv *priv = dev->priv;
  1078. u32 reg, tmp;
  1079. int timeout = 100;
  1080. /* Power-on issue */
  1081. /* TODO: check if this is necessary */
  1082. ADM8211_CSR_WRITE(FRCTL, 0);
  1083. /* Reset the chip */
  1084. tmp = ADM8211_CSR_READ(PAR);
  1085. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1086. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1087. msleep(50);
  1088. if (timeout <= 0)
  1089. return -ETIMEDOUT;
  1090. ADM8211_CSR_WRITE(PAR, tmp);
  1091. if (priv->revid == ADM8211_REV_BA &&
  1092. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1093. priv->transceiver_type == ADM8211_RFMD2958)) {
  1094. reg = ADM8211_CSR_READ(CSR_TEST1);
  1095. reg |= (1 << 4) | (1 << 5);
  1096. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1097. } else if (priv->revid == ADM8211_REV_CA) {
  1098. reg = ADM8211_CSR_READ(CSR_TEST1);
  1099. reg &= ~((1 << 4) | (1 << 5));
  1100. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1101. }
  1102. ADM8211_CSR_WRITE(FRCTL, 0);
  1103. reg = ADM8211_CSR_READ(CSR_TEST0);
  1104. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1105. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1106. adm8211_clear_sram(dev);
  1107. return 0;
  1108. }
  1109. static u64 adm8211_get_tsft(struct ieee80211_hw *dev)
  1110. {
  1111. struct adm8211_priv *priv = dev->priv;
  1112. u32 tsftl;
  1113. u64 tsft;
  1114. tsftl = ADM8211_CSR_READ(TSFTL);
  1115. tsft = ADM8211_CSR_READ(TSFTH);
  1116. tsft <<= 32;
  1117. tsft |= tsftl;
  1118. return tsft;
  1119. }
  1120. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1121. unsigned short bi, unsigned short li)
  1122. {
  1123. struct adm8211_priv *priv = dev->priv;
  1124. u32 reg;
  1125. /* BP (beacon interval) = data->beacon_interval
  1126. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1127. reg = (bi << 16) | li;
  1128. ADM8211_CSR_WRITE(BPLI, reg);
  1129. }
  1130. static void adm8211_set_bssid(struct ieee80211_hw *dev, u8 *bssid)
  1131. {
  1132. struct adm8211_priv *priv = dev->priv;
  1133. u32 reg;
  1134. reg = bssid[0] | (bssid[1] << 8) | (bssid[2] << 16) | (bssid[3] << 24);
  1135. ADM8211_CSR_WRITE(BSSID0, reg);
  1136. reg = ADM8211_CSR_READ(ABDA1);
  1137. reg &= 0x0000ffff;
  1138. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1139. ADM8211_CSR_WRITE(ABDA1, reg);
  1140. }
  1141. static int adm8211_set_ssid(struct ieee80211_hw *dev, u8 *ssid, size_t ssid_len)
  1142. {
  1143. struct adm8211_priv *priv = dev->priv;
  1144. u8 buf[36];
  1145. if (ssid_len > 32)
  1146. return -EINVAL;
  1147. memset(buf, 0, sizeof(buf));
  1148. buf[0] = ssid_len;
  1149. memcpy(buf + 1, ssid, ssid_len);
  1150. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SSID, buf, 33);
  1151. /* TODO: configure beacon for adhoc? */
  1152. return 0;
  1153. }
  1154. static int adm8211_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  1155. {
  1156. struct adm8211_priv *priv = dev->priv;
  1157. if (conf->channel != priv->channel) {
  1158. priv->channel = conf->channel;
  1159. adm8211_rf_set_channel(dev, priv->channel);
  1160. }
  1161. return 0;
  1162. }
  1163. static int adm8211_config_interface(struct ieee80211_hw *dev, int if_id,
  1164. struct ieee80211_if_conf *conf)
  1165. {
  1166. struct adm8211_priv *priv = dev->priv;
  1167. if (memcmp(conf->bssid, priv->bssid, ETH_ALEN)) {
  1168. adm8211_set_bssid(dev, conf->bssid);
  1169. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1170. }
  1171. if (conf->ssid_len != priv->ssid_len ||
  1172. memcmp(conf->ssid, priv->ssid, conf->ssid_len)) {
  1173. adm8211_set_ssid(dev, conf->ssid, conf->ssid_len);
  1174. priv->ssid_len = conf->ssid_len;
  1175. memcpy(priv->ssid, conf->ssid, conf->ssid_len);
  1176. }
  1177. return 0;
  1178. }
  1179. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1180. struct ieee80211_if_init_conf *conf)
  1181. {
  1182. struct adm8211_priv *priv = dev->priv;
  1183. /* NOTE: using IEEE80211_IF_TYPE_MGMT to indicate no mode selected */
  1184. if (priv->mode != IEEE80211_IF_TYPE_MGMT)
  1185. return -1;
  1186. switch (conf->type) {
  1187. case IEEE80211_IF_TYPE_STA:
  1188. case IEEE80211_IF_TYPE_MNTR:
  1189. priv->mode = conf->type;
  1190. break;
  1191. default:
  1192. return -EOPNOTSUPP;
  1193. }
  1194. priv->mac_addr = conf->mac_addr;
  1195. return 0;
  1196. }
  1197. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1198. struct ieee80211_if_init_conf *conf)
  1199. {
  1200. struct adm8211_priv *priv = dev->priv;
  1201. priv->mode = IEEE80211_IF_TYPE_MGMT;
  1202. }
  1203. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1204. {
  1205. struct adm8211_priv *priv = dev->priv;
  1206. struct adm8211_desc *desc = NULL;
  1207. struct adm8211_rx_ring_info *rx_info;
  1208. struct adm8211_tx_ring_info *tx_info;
  1209. unsigned int i;
  1210. for (i = 0; i < priv->rx_ring_size; i++) {
  1211. desc = &priv->rx_ring[i];
  1212. desc->status = 0;
  1213. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1214. priv->rx_buffers[i].skb = NULL;
  1215. }
  1216. /* Mark the end of RX ring; hw returns to base address after this
  1217. * descriptor */
  1218. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1219. for (i = 0; i < priv->rx_ring_size; i++) {
  1220. desc = &priv->rx_ring[i];
  1221. rx_info = &priv->rx_buffers[i];
  1222. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1223. if (rx_info->skb == NULL)
  1224. break;
  1225. rx_info->mapping = pci_map_single(priv->pdev,
  1226. skb_tail_pointer(rx_info->skb),
  1227. RX_PKT_SIZE,
  1228. PCI_DMA_FROMDEVICE);
  1229. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1230. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1231. }
  1232. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1233. for (i = 0; i < priv->tx_ring_size; i++) {
  1234. desc = &priv->tx_ring[i];
  1235. tx_info = &priv->tx_buffers[i];
  1236. tx_info->skb = NULL;
  1237. tx_info->mapping = 0;
  1238. desc->status = 0;
  1239. }
  1240. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1241. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1242. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1243. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1244. return 0;
  1245. }
  1246. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1247. {
  1248. struct adm8211_priv *priv = dev->priv;
  1249. unsigned int i;
  1250. for (i = 0; i < priv->rx_ring_size; i++) {
  1251. if (!priv->rx_buffers[i].skb)
  1252. continue;
  1253. pci_unmap_single(
  1254. priv->pdev,
  1255. priv->rx_buffers[i].mapping,
  1256. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  1257. dev_kfree_skb(priv->rx_buffers[i].skb);
  1258. }
  1259. for (i = 0; i < priv->tx_ring_size; i++) {
  1260. if (!priv->tx_buffers[i].skb)
  1261. continue;
  1262. pci_unmap_single(priv->pdev,
  1263. priv->tx_buffers[i].mapping,
  1264. priv->tx_buffers[i].skb->len,
  1265. PCI_DMA_TODEVICE);
  1266. dev_kfree_skb(priv->tx_buffers[i].skb);
  1267. }
  1268. }
  1269. static int adm8211_open(struct ieee80211_hw *dev)
  1270. {
  1271. struct adm8211_priv *priv = dev->priv;
  1272. int retval;
  1273. /* Power up MAC and RF chips */
  1274. retval = adm8211_hw_reset(dev);
  1275. if (retval) {
  1276. printk(KERN_ERR "%s: hardware reset failed\n",
  1277. wiphy_name(dev->wiphy));
  1278. goto fail;
  1279. }
  1280. retval = adm8211_init_rings(dev);
  1281. if (retval) {
  1282. printk(KERN_ERR "%s: failed to initialize rings\n",
  1283. wiphy_name(dev->wiphy));
  1284. goto fail;
  1285. }
  1286. /* Init hardware */
  1287. adm8211_hw_init(dev);
  1288. adm8211_rf_set_channel(dev, priv->channel);
  1289. retval = request_irq(priv->pdev->irq, &adm8211_interrupt,
  1290. IRQF_SHARED, "adm8211", dev);
  1291. if (retval) {
  1292. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  1293. wiphy_name(dev->wiphy));
  1294. goto fail;
  1295. }
  1296. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1297. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1298. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1299. adm8211_update_mode(dev);
  1300. ADM8211_CSR_WRITE(RDR, 0);
  1301. adm8211_set_interval(dev, 100, 10);
  1302. return 0;
  1303. fail:
  1304. return retval;
  1305. }
  1306. static int adm8211_stop(struct ieee80211_hw *dev)
  1307. {
  1308. struct adm8211_priv *priv = dev->priv;
  1309. priv->nar = 0;
  1310. ADM8211_CSR_WRITE(NAR, 0);
  1311. ADM8211_CSR_WRITE(IER, 0);
  1312. ADM8211_CSR_READ(NAR);
  1313. free_irq(priv->pdev->irq, dev);
  1314. adm8211_free_rings(dev);
  1315. return 0;
  1316. }
  1317. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1318. int plcp_signal, int short_preamble)
  1319. {
  1320. /* Alternative calculation from NetBSD: */
  1321. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1322. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1323. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1324. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1325. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1326. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1327. #define IEEE80211_DUR_DS_FAST_ACK 56
  1328. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1329. #define IEEE80211_DUR_DS_FAST_CTS 56
  1330. #define IEEE80211_DUR_DS_SLOT 20
  1331. #define IEEE80211_DUR_DS_SIFS 10
  1332. int remainder;
  1333. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1334. / plcp_signal;
  1335. if (plcp_signal <= PLCP_SIGNAL_2M)
  1336. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1337. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1338. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1339. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1340. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1341. else
  1342. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1343. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1344. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1345. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1346. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1347. /* lengthen duration if long preamble */
  1348. if (!short_preamble)
  1349. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1350. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1351. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1352. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1353. *plcp = (80 * len) / plcp_signal;
  1354. remainder = (80 * len) % plcp_signal;
  1355. if (plcp_signal == PLCP_SIGNAL_11M &&
  1356. remainder <= 30 && remainder > 0)
  1357. *plcp = (*plcp | 0x8000) + 1;
  1358. else if (remainder)
  1359. (*plcp)++;
  1360. }
  1361. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1362. static void adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1363. u16 plcp_signal,
  1364. struct ieee80211_tx_control *control,
  1365. size_t hdrlen)
  1366. {
  1367. struct adm8211_priv *priv = dev->priv;
  1368. unsigned long flags;
  1369. dma_addr_t mapping;
  1370. unsigned int entry;
  1371. u32 flag;
  1372. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  1373. PCI_DMA_TODEVICE);
  1374. spin_lock_irqsave(&priv->lock, flags);
  1375. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1376. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1377. else
  1378. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1379. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1380. ieee80211_stop_queue(dev, 0);
  1381. entry = priv->cur_tx % priv->tx_ring_size;
  1382. priv->tx_buffers[entry].skb = skb;
  1383. priv->tx_buffers[entry].mapping = mapping;
  1384. memcpy(&priv->tx_buffers[entry].tx_control, control, sizeof(*control));
  1385. priv->tx_buffers[entry].hdrlen = hdrlen;
  1386. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1387. if (entry == priv->tx_ring_size - 1)
  1388. flag |= TDES1_CONTROL_TER;
  1389. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1390. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1391. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1392. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1393. priv->cur_tx++;
  1394. spin_unlock_irqrestore(&priv->lock, flags);
  1395. /* Trigger transmit poll */
  1396. ADM8211_CSR_WRITE(TDR, 0);
  1397. }
  1398. /* Put adm8211_tx_hdr on skb and transmit */
  1399. static int adm8211_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  1400. struct ieee80211_tx_control *control)
  1401. {
  1402. struct adm8211_tx_hdr *txhdr;
  1403. u16 fc;
  1404. size_t payload_len, hdrlen;
  1405. int plcp, dur, len, plcp_signal, short_preamble;
  1406. struct ieee80211_hdr *hdr;
  1407. if (control->tx_rate < 0) {
  1408. short_preamble = 1;
  1409. plcp_signal = -control->tx_rate;
  1410. } else {
  1411. short_preamble = 0;
  1412. plcp_signal = control->tx_rate;
  1413. }
  1414. hdr = (struct ieee80211_hdr *)skb->data;
  1415. fc = le16_to_cpu(hdr->frame_control) & ~IEEE80211_FCTL_PROTECTED;
  1416. hdrlen = ieee80211_get_hdrlen(fc);
  1417. memcpy(skb->cb, skb->data, hdrlen);
  1418. hdr = (struct ieee80211_hdr *)skb->cb;
  1419. skb_pull(skb, hdrlen);
  1420. payload_len = skb->len;
  1421. txhdr = (struct adm8211_tx_hdr *) skb_push(skb, sizeof(*txhdr));
  1422. memset(txhdr, 0, sizeof(*txhdr));
  1423. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1424. txhdr->signal = plcp_signal;
  1425. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1426. txhdr->frame_control = hdr->frame_control;
  1427. len = hdrlen + payload_len + FCS_LEN;
  1428. if (fc & IEEE80211_FCTL_PROTECTED)
  1429. len += 8;
  1430. txhdr->frag = cpu_to_le16(0x0FFF);
  1431. adm8211_calc_durations(&dur, &plcp, payload_len,
  1432. len, plcp_signal, short_preamble);
  1433. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1434. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1435. txhdr->dur_frag_head = cpu_to_le16(dur);
  1436. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1437. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1438. if (short_preamble)
  1439. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1440. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  1441. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1442. if (fc & IEEE80211_FCTL_PROTECTED)
  1443. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_WEP_ENGINE);
  1444. txhdr->retry_limit = control->retry_limit;
  1445. adm8211_tx_raw(dev, skb, plcp_signal, control, hdrlen);
  1446. return NETDEV_TX_OK;
  1447. }
  1448. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1449. {
  1450. struct adm8211_priv *priv = dev->priv;
  1451. unsigned int ring_size;
  1452. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1453. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1454. if (!priv->rx_buffers)
  1455. return -ENOMEM;
  1456. priv->tx_buffers = (void *)priv->rx_buffers +
  1457. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1458. /* Allocate TX/RX descriptors */
  1459. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1460. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1461. priv->rx_ring = pci_alloc_consistent(priv->pdev, ring_size,
  1462. &priv->rx_ring_dma);
  1463. if (!priv->rx_ring) {
  1464. kfree(priv->rx_buffers);
  1465. priv->rx_buffers = NULL;
  1466. priv->tx_buffers = NULL;
  1467. return -ENOMEM;
  1468. }
  1469. priv->tx_ring = (struct adm8211_desc *)(priv->rx_ring +
  1470. priv->rx_ring_size);
  1471. priv->tx_ring_dma = priv->rx_ring_dma +
  1472. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1473. return 0;
  1474. }
  1475. static const struct ieee80211_ops adm8211_ops = {
  1476. .tx = adm8211_tx,
  1477. .open = adm8211_open,
  1478. .stop = adm8211_stop,
  1479. .add_interface = adm8211_add_interface,
  1480. .remove_interface = adm8211_remove_interface,
  1481. .config = adm8211_config,
  1482. .config_interface = adm8211_config_interface,
  1483. .set_multicast_list = adm8211_set_rx_mode,
  1484. .get_stats = adm8211_get_stats,
  1485. .get_tx_stats = adm8211_get_tx_stats,
  1486. .get_tsf = adm8211_get_tsft
  1487. };
  1488. static int __devinit adm8211_probe(struct pci_dev *pdev,
  1489. const struct pci_device_id *id)
  1490. {
  1491. struct ieee80211_hw *dev;
  1492. struct adm8211_priv *priv;
  1493. unsigned long mem_addr, mem_len;
  1494. unsigned int io_addr, io_len;
  1495. int err;
  1496. u32 reg;
  1497. u8 perm_addr[ETH_ALEN];
  1498. #ifndef MODULE
  1499. static unsigned int cardidx;
  1500. if (!cardidx++)
  1501. printk(version);
  1502. #endif
  1503. err = pci_enable_device(pdev);
  1504. if (err) {
  1505. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1506. pci_name(pdev));
  1507. return err;
  1508. }
  1509. io_addr = pci_resource_start(pdev, 0);
  1510. io_len = pci_resource_len(pdev, 0);
  1511. mem_addr = pci_resource_start(pdev, 1);
  1512. mem_len = pci_resource_len(pdev, 1);
  1513. if (io_len < 256 || mem_len < 1024) {
  1514. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1515. pci_name(pdev));
  1516. goto err_disable_pdev;
  1517. }
  1518. /* check signature */
  1519. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1520. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1521. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1522. pci_name(pdev), reg);
  1523. goto err_disable_pdev;
  1524. }
  1525. err = pci_request_regions(pdev, "adm8211");
  1526. if (err) {
  1527. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1528. pci_name(pdev));
  1529. return err; /* someone else grabbed it? don't disable it */
  1530. }
  1531. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  1532. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1533. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1534. pci_name(pdev));
  1535. goto err_free_reg;
  1536. }
  1537. pci_set_master(pdev);
  1538. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1539. if (!dev) {
  1540. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1541. pci_name(pdev));
  1542. err = -ENOMEM;
  1543. goto err_free_reg;
  1544. }
  1545. priv = dev->priv;
  1546. priv->pdev = pdev;
  1547. spin_lock_init(&priv->lock);
  1548. SET_IEEE80211_DEV(dev, &pdev->dev);
  1549. pci_set_drvdata(pdev, dev);
  1550. priv->map = pci_iomap(pdev, 1, mem_len);
  1551. if (!priv->map)
  1552. priv->map = pci_iomap(pdev, 0, io_len);
  1553. if (!priv->map) {
  1554. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1555. pci_name(pdev));
  1556. goto err_free_dev;
  1557. }
  1558. priv->rx_ring_size = rx_ring_size;
  1559. priv->tx_ring_size = tx_ring_size;
  1560. if (adm8211_alloc_rings(dev)) {
  1561. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1562. pci_name(pdev));
  1563. goto err_iounmap;
  1564. }
  1565. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &priv->revid);
  1566. *(u32 *)perm_addr = le32_to_cpu((__force __le32)ADM8211_CSR_READ(PAR0));
  1567. *(u16 *)&perm_addr[4] =
  1568. le16_to_cpu((__force __le16)ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1569. if (!is_valid_ether_addr(perm_addr)) {
  1570. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1571. pci_name(pdev));
  1572. random_ether_addr(perm_addr);
  1573. }
  1574. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1575. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1576. dev->flags = IEEE80211_HW_DEFAULT_REG_DOMAIN_CONFIGURED;
  1577. /* IEEE80211_HW_RX_INCLUDES_FCS in promisc mode */
  1578. dev->channel_change_time = 1000;
  1579. dev->max_rssi = 100; /* FIXME: find better value */
  1580. priv->modes[0].mode = MODE_IEEE80211B;
  1581. /* channel info filled in by adm8211_read_eeprom */
  1582. memcpy(priv->rates, adm8211_rates, sizeof(adm8211_rates));
  1583. priv->modes[0].num_rates = ARRAY_SIZE(adm8211_rates);
  1584. priv->modes[0].rates = priv->rates;
  1585. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1586. priv->retry_limit = 3;
  1587. priv->ant_power = 0x40;
  1588. priv->tx_power = 0x40;
  1589. priv->lpf_cutoff = 0xFF;
  1590. priv->lnags_threshold = 0xFF;
  1591. priv->mode = IEEE80211_IF_TYPE_MGMT;
  1592. /* Power-on issue. EEPROM won't read correctly without */
  1593. if (priv->revid >= ADM8211_REV_BA) {
  1594. ADM8211_CSR_WRITE(FRCTL, 0);
  1595. ADM8211_CSR_READ(FRCTL);
  1596. ADM8211_CSR_WRITE(FRCTL, 1);
  1597. ADM8211_CSR_READ(FRCTL);
  1598. msleep(100);
  1599. }
  1600. err = adm8211_read_eeprom(dev);
  1601. if (err) {
  1602. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1603. pci_name(pdev));
  1604. goto err_free_desc;
  1605. }
  1606. priv->channel = priv->modes[0].channels[0].chan;
  1607. err = ieee80211_register_hwmode(dev, &priv->modes[0]);
  1608. if (err) {
  1609. printk(KERN_ERR "%s (adm8211): Can't register hwmode\n",
  1610. pci_name(pdev));
  1611. goto err_free_desc;
  1612. }
  1613. err = ieee80211_register_hw(dev);
  1614. if (err) {
  1615. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1616. pci_name(pdev));
  1617. goto err_free_desc;
  1618. }
  1619. printk(KERN_INFO "%s: hwaddr " MAC_FMT ", Rev 0x%02x\n",
  1620. wiphy_name(dev->wiphy), MAC_ARG(dev->wiphy->perm_addr),
  1621. priv->revid);
  1622. return 0;
  1623. err_free_desc:
  1624. pci_free_consistent(pdev,
  1625. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1626. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1627. priv->rx_ring, priv->rx_ring_dma);
  1628. kfree(priv->rx_buffers);
  1629. err_iounmap:
  1630. pci_iounmap(pdev, priv->map);
  1631. err_free_dev:
  1632. pci_set_drvdata(pdev, NULL);
  1633. ieee80211_free_hw(dev);
  1634. err_free_reg:
  1635. pci_release_regions(pdev);
  1636. err_disable_pdev:
  1637. pci_disable_device(pdev);
  1638. return err;
  1639. }
  1640. static void __devexit adm8211_remove(struct pci_dev *pdev)
  1641. {
  1642. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1643. struct adm8211_priv *priv;
  1644. if (!dev)
  1645. return;
  1646. ieee80211_unregister_hw(dev);
  1647. priv = dev->priv;
  1648. pci_free_consistent(pdev,
  1649. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1650. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1651. priv->rx_ring, priv->rx_ring_dma);
  1652. kfree(priv->rx_buffers);
  1653. kfree(priv->eeprom);
  1654. pci_iounmap(pdev, priv->map);
  1655. pci_release_regions(pdev);
  1656. pci_disable_device(pdev);
  1657. ieee80211_free_hw(dev);
  1658. }
  1659. #ifdef CONFIG_PM
  1660. static int adm8211_suspend(struct pci_dev *pdev, pm_message_t state)
  1661. {
  1662. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1663. struct adm8211_priv *priv = dev->priv;
  1664. if (priv->mode != IEEE80211_IF_TYPE_MGMT) {
  1665. ieee80211_stop_queues(dev);
  1666. adm8211_stop(dev);
  1667. }
  1668. pci_save_state(pdev);
  1669. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1670. return 0;
  1671. }
  1672. static int adm8211_resume(struct pci_dev *pdev)
  1673. {
  1674. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1675. struct adm8211_priv *priv = dev->priv;
  1676. pci_set_power_state(pdev, PCI_D0);
  1677. pci_restore_state(pdev);
  1678. if (priv->mode != IEEE80211_IF_TYPE_MGMT) {
  1679. adm8211_open(dev);
  1680. ieee80211_start_queues(dev);
  1681. }
  1682. return 0;
  1683. }
  1684. #endif /* CONFIG_PM */
  1685. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1686. /* TODO: implement enable_wake */
  1687. static struct pci_driver adm8211_driver = {
  1688. .name = "adm8211",
  1689. .id_table = adm8211_pci_id_table,
  1690. .probe = adm8211_probe,
  1691. .remove = __devexit_p(adm8211_remove),
  1692. #ifdef CONFIG_PM
  1693. .suspend = adm8211_suspend,
  1694. .resume = adm8211_resume,
  1695. #endif /* CONFIG_PM */
  1696. };
  1697. static int __init adm8211_init(void)
  1698. {
  1699. #ifdef MODULE
  1700. printk(version);
  1701. #endif
  1702. return pci_register_driver(&adm8211_driver);
  1703. }
  1704. static void __exit adm8211_exit(void)
  1705. {
  1706. pci_unregister_driver(&adm8211_driver);
  1707. }
  1708. module_init(adm8211_init);
  1709. module_exit(adm8211_exit);