gpio-omap.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <mach/hardware.h>
  25. #include <asm/irq.h>
  26. #include <mach/irqs.h>
  27. #include <asm/gpio.h>
  28. #include <asm/mach/irq.h>
  29. #define OFF_MODE 1
  30. static LIST_HEAD(omap_gpio_list);
  31. struct gpio_regs {
  32. u32 irqenable1;
  33. u32 irqenable2;
  34. u32 wake_en;
  35. u32 ctrl;
  36. u32 oe;
  37. u32 leveldetect0;
  38. u32 leveldetect1;
  39. u32 risingdetect;
  40. u32 fallingdetect;
  41. u32 dataout;
  42. u32 debounce;
  43. u32 debounce_en;
  44. };
  45. struct gpio_bank {
  46. struct list_head node;
  47. unsigned long pbase;
  48. void __iomem *base;
  49. u16 irq;
  50. u16 virtual_irq_start;
  51. u32 suspend_wakeup;
  52. u32 saved_wakeup;
  53. u32 non_wakeup_gpios;
  54. u32 enabled_non_wakeup_gpios;
  55. struct gpio_regs context;
  56. u32 saved_datain;
  57. u32 saved_fallingdetect;
  58. u32 saved_risingdetect;
  59. u32 level_mask;
  60. u32 toggle_mask;
  61. spinlock_t lock;
  62. struct gpio_chip chip;
  63. struct clk *dbck;
  64. u32 mod_usage;
  65. u32 dbck_enable_mask;
  66. bool dbck_enabled;
  67. struct device *dev;
  68. bool is_mpuio;
  69. bool dbck_flag;
  70. bool loses_context;
  71. int stride;
  72. u32 width;
  73. int context_loss_count;
  74. u16 id;
  75. int power_mode;
  76. bool workaround_enabled;
  77. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  78. int (*get_context_loss_count)(struct device *dev);
  79. struct omap_gpio_reg_offs *regs;
  80. };
  81. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  82. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  83. #define GPIO_MOD_CTRL_BIT BIT(0)
  84. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  85. {
  86. void __iomem *reg = bank->base;
  87. u32 l;
  88. reg += bank->regs->direction;
  89. l = __raw_readl(reg);
  90. if (is_input)
  91. l |= 1 << gpio;
  92. else
  93. l &= ~(1 << gpio);
  94. __raw_writel(l, reg);
  95. bank->context.oe = l;
  96. }
  97. /* set data out value using dedicate set/clear register */
  98. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  99. {
  100. void __iomem *reg = bank->base;
  101. u32 l = GPIO_BIT(bank, gpio);
  102. if (enable)
  103. reg += bank->regs->set_dataout;
  104. else
  105. reg += bank->regs->clr_dataout;
  106. __raw_writel(l, reg);
  107. }
  108. /* set data out value using mask register */
  109. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  110. {
  111. void __iomem *reg = bank->base + bank->regs->dataout;
  112. u32 gpio_bit = GPIO_BIT(bank, gpio);
  113. u32 l;
  114. l = __raw_readl(reg);
  115. if (enable)
  116. l |= gpio_bit;
  117. else
  118. l &= ~gpio_bit;
  119. __raw_writel(l, reg);
  120. bank->context.dataout = l;
  121. }
  122. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  123. {
  124. void __iomem *reg = bank->base + bank->regs->datain;
  125. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  126. }
  127. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  128. {
  129. void __iomem *reg = bank->base + bank->regs->dataout;
  130. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  131. }
  132. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  133. {
  134. int l = __raw_readl(base + reg);
  135. if (set)
  136. l |= mask;
  137. else
  138. l &= ~mask;
  139. __raw_writel(l, base + reg);
  140. }
  141. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  142. {
  143. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  144. clk_enable(bank->dbck);
  145. bank->dbck_enabled = true;
  146. }
  147. }
  148. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  149. {
  150. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  151. clk_disable(bank->dbck);
  152. bank->dbck_enabled = false;
  153. }
  154. }
  155. /**
  156. * _set_gpio_debounce - low level gpio debounce time
  157. * @bank: the gpio bank we're acting upon
  158. * @gpio: the gpio number on this @gpio
  159. * @debounce: debounce time to use
  160. *
  161. * OMAP's debounce time is in 31us steps so we need
  162. * to convert and round up to the closest unit.
  163. */
  164. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  165. unsigned debounce)
  166. {
  167. void __iomem *reg;
  168. u32 val;
  169. u32 l;
  170. if (!bank->dbck_flag)
  171. return;
  172. if (debounce < 32)
  173. debounce = 0x01;
  174. else if (debounce > 7936)
  175. debounce = 0xff;
  176. else
  177. debounce = (debounce / 0x1f) - 1;
  178. l = GPIO_BIT(bank, gpio);
  179. clk_enable(bank->dbck);
  180. reg = bank->base + bank->regs->debounce;
  181. __raw_writel(debounce, reg);
  182. reg = bank->base + bank->regs->debounce_en;
  183. val = __raw_readl(reg);
  184. if (debounce)
  185. val |= l;
  186. else
  187. val &= ~l;
  188. bank->dbck_enable_mask = val;
  189. __raw_writel(val, reg);
  190. clk_disable(bank->dbck);
  191. /*
  192. * Enable debounce clock per module.
  193. * This call is mandatory because in omap_gpio_request() when
  194. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  195. * runtime callbck fails to turn on dbck because dbck_enable_mask
  196. * used within _gpio_dbck_enable() is still not initialized at
  197. * that point. Therefore we have to enable dbck here.
  198. */
  199. _gpio_dbck_enable(bank);
  200. if (bank->dbck_enable_mask) {
  201. bank->context.debounce = debounce;
  202. bank->context.debounce_en = val;
  203. }
  204. }
  205. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  206. int trigger)
  207. {
  208. void __iomem *base = bank->base;
  209. u32 gpio_bit = 1 << gpio;
  210. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  211. trigger & IRQ_TYPE_LEVEL_LOW);
  212. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  213. trigger & IRQ_TYPE_LEVEL_HIGH);
  214. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  215. trigger & IRQ_TYPE_EDGE_RISING);
  216. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  217. trigger & IRQ_TYPE_EDGE_FALLING);
  218. bank->context.leveldetect0 =
  219. __raw_readl(bank->base + bank->regs->leveldetect0);
  220. bank->context.leveldetect1 =
  221. __raw_readl(bank->base + bank->regs->leveldetect1);
  222. bank->context.risingdetect =
  223. __raw_readl(bank->base + bank->regs->risingdetect);
  224. bank->context.fallingdetect =
  225. __raw_readl(bank->base + bank->regs->fallingdetect);
  226. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  227. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  228. bank->context.wake_en =
  229. __raw_readl(bank->base + bank->regs->wkup_en);
  230. }
  231. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  232. if (!bank->regs->irqctrl) {
  233. /* On omap24xx proceed only when valid GPIO bit is set */
  234. if (bank->non_wakeup_gpios) {
  235. if (!(bank->non_wakeup_gpios & gpio_bit))
  236. goto exit;
  237. }
  238. /*
  239. * Log the edge gpio and manually trigger the IRQ
  240. * after resume if the input level changes
  241. * to avoid irq lost during PER RET/OFF mode
  242. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  243. */
  244. if (trigger & IRQ_TYPE_EDGE_BOTH)
  245. bank->enabled_non_wakeup_gpios |= gpio_bit;
  246. else
  247. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  248. }
  249. exit:
  250. bank->level_mask =
  251. __raw_readl(bank->base + bank->regs->leveldetect0) |
  252. __raw_readl(bank->base + bank->regs->leveldetect1);
  253. }
  254. #ifdef CONFIG_ARCH_OMAP1
  255. /*
  256. * This only applies to chips that can't do both rising and falling edge
  257. * detection at once. For all other chips, this function is a noop.
  258. */
  259. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  260. {
  261. void __iomem *reg = bank->base;
  262. u32 l = 0;
  263. if (!bank->regs->irqctrl)
  264. return;
  265. reg += bank->regs->irqctrl;
  266. l = __raw_readl(reg);
  267. if ((l >> gpio) & 1)
  268. l &= ~(1 << gpio);
  269. else
  270. l |= 1 << gpio;
  271. __raw_writel(l, reg);
  272. }
  273. #else
  274. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  275. #endif
  276. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  277. {
  278. void __iomem *reg = bank->base;
  279. void __iomem *base = bank->base;
  280. u32 l = 0;
  281. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  282. set_gpio_trigger(bank, gpio, trigger);
  283. } else if (bank->regs->irqctrl) {
  284. reg += bank->regs->irqctrl;
  285. l = __raw_readl(reg);
  286. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  287. bank->toggle_mask |= 1 << gpio;
  288. if (trigger & IRQ_TYPE_EDGE_RISING)
  289. l |= 1 << gpio;
  290. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  291. l &= ~(1 << gpio);
  292. else
  293. return -EINVAL;
  294. __raw_writel(l, reg);
  295. } else if (bank->regs->edgectrl1) {
  296. if (gpio & 0x08)
  297. reg += bank->regs->edgectrl2;
  298. else
  299. reg += bank->regs->edgectrl1;
  300. gpio &= 0x07;
  301. l = __raw_readl(reg);
  302. l &= ~(3 << (gpio << 1));
  303. if (trigger & IRQ_TYPE_EDGE_RISING)
  304. l |= 2 << (gpio << 1);
  305. if (trigger & IRQ_TYPE_EDGE_FALLING)
  306. l |= 1 << (gpio << 1);
  307. /* Enable wake-up during idle for dynamic tick */
  308. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  309. bank->context.wake_en =
  310. __raw_readl(bank->base + bank->regs->wkup_en);
  311. __raw_writel(l, reg);
  312. }
  313. return 0;
  314. }
  315. static int gpio_irq_type(struct irq_data *d, unsigned type)
  316. {
  317. struct gpio_bank *bank;
  318. unsigned gpio;
  319. int retval;
  320. unsigned long flags;
  321. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  322. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  323. else
  324. gpio = d->irq - IH_GPIO_BASE;
  325. if (type & ~IRQ_TYPE_SENSE_MASK)
  326. return -EINVAL;
  327. bank = irq_data_get_irq_chip_data(d);
  328. if (!bank->regs->leveldetect0 &&
  329. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  330. return -EINVAL;
  331. spin_lock_irqsave(&bank->lock, flags);
  332. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  333. spin_unlock_irqrestore(&bank->lock, flags);
  334. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  335. __irq_set_handler_locked(d->irq, handle_level_irq);
  336. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  337. __irq_set_handler_locked(d->irq, handle_edge_irq);
  338. return retval;
  339. }
  340. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  341. {
  342. void __iomem *reg = bank->base;
  343. reg += bank->regs->irqstatus;
  344. __raw_writel(gpio_mask, reg);
  345. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  346. if (bank->regs->irqstatus2) {
  347. reg = bank->base + bank->regs->irqstatus2;
  348. __raw_writel(gpio_mask, reg);
  349. }
  350. /* Flush posted write for the irq status to avoid spurious interrupts */
  351. __raw_readl(reg);
  352. }
  353. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  354. {
  355. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  356. }
  357. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  358. {
  359. void __iomem *reg = bank->base;
  360. u32 l;
  361. u32 mask = (1 << bank->width) - 1;
  362. reg += bank->regs->irqenable;
  363. l = __raw_readl(reg);
  364. if (bank->regs->irqenable_inv)
  365. l = ~l;
  366. l &= mask;
  367. return l;
  368. }
  369. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  370. {
  371. void __iomem *reg = bank->base;
  372. u32 l;
  373. if (bank->regs->set_irqenable) {
  374. reg += bank->regs->set_irqenable;
  375. l = gpio_mask;
  376. } else {
  377. reg += bank->regs->irqenable;
  378. l = __raw_readl(reg);
  379. if (bank->regs->irqenable_inv)
  380. l &= ~gpio_mask;
  381. else
  382. l |= gpio_mask;
  383. }
  384. __raw_writel(l, reg);
  385. bank->context.irqenable1 = l;
  386. }
  387. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  388. {
  389. void __iomem *reg = bank->base;
  390. u32 l;
  391. if (bank->regs->clr_irqenable) {
  392. reg += bank->regs->clr_irqenable;
  393. l = gpio_mask;
  394. } else {
  395. reg += bank->regs->irqenable;
  396. l = __raw_readl(reg);
  397. if (bank->regs->irqenable_inv)
  398. l |= gpio_mask;
  399. else
  400. l &= ~gpio_mask;
  401. }
  402. __raw_writel(l, reg);
  403. bank->context.irqenable1 = l;
  404. }
  405. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  406. {
  407. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  408. }
  409. /*
  410. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  411. * 1510 does not seem to have a wake-up register. If JTAG is connected
  412. * to the target, system will wake up always on GPIO events. While
  413. * system is running all registered GPIO interrupts need to have wake-up
  414. * enabled. When system is suspended, only selected GPIO interrupts need
  415. * to have wake-up enabled.
  416. */
  417. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  418. {
  419. u32 gpio_bit = GPIO_BIT(bank, gpio);
  420. unsigned long flags;
  421. if (bank->non_wakeup_gpios & gpio_bit) {
  422. dev_err(bank->dev,
  423. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  424. return -EINVAL;
  425. }
  426. spin_lock_irqsave(&bank->lock, flags);
  427. if (enable)
  428. bank->suspend_wakeup |= gpio_bit;
  429. else
  430. bank->suspend_wakeup &= ~gpio_bit;
  431. spin_unlock_irqrestore(&bank->lock, flags);
  432. return 0;
  433. }
  434. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  435. {
  436. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  437. _set_gpio_irqenable(bank, gpio, 0);
  438. _clear_gpio_irqstatus(bank, gpio);
  439. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  440. }
  441. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  442. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  443. {
  444. unsigned int gpio = d->irq - IH_GPIO_BASE;
  445. struct gpio_bank *bank;
  446. int retval;
  447. bank = irq_data_get_irq_chip_data(d);
  448. retval = _set_gpio_wakeup(bank, gpio, enable);
  449. return retval;
  450. }
  451. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  452. {
  453. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  454. unsigned long flags;
  455. /*
  456. * If this is the first gpio_request for the bank,
  457. * enable the bank module.
  458. */
  459. if (!bank->mod_usage)
  460. pm_runtime_get_sync(bank->dev);
  461. spin_lock_irqsave(&bank->lock, flags);
  462. /* Set trigger to none. You need to enable the desired trigger with
  463. * request_irq() or set_irq_type().
  464. */
  465. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  466. if (bank->regs->pinctrl) {
  467. void __iomem *reg = bank->base + bank->regs->pinctrl;
  468. /* Claim the pin for MPU */
  469. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  470. }
  471. if (bank->regs->ctrl && !bank->mod_usage) {
  472. void __iomem *reg = bank->base + bank->regs->ctrl;
  473. u32 ctrl;
  474. ctrl = __raw_readl(reg);
  475. /* Module is enabled, clocks are not gated */
  476. ctrl &= ~GPIO_MOD_CTRL_BIT;
  477. __raw_writel(ctrl, reg);
  478. bank->context.ctrl = ctrl;
  479. }
  480. bank->mod_usage |= 1 << offset;
  481. spin_unlock_irqrestore(&bank->lock, flags);
  482. return 0;
  483. }
  484. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  485. {
  486. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  487. void __iomem *base = bank->base;
  488. unsigned long flags;
  489. spin_lock_irqsave(&bank->lock, flags);
  490. if (bank->regs->wkup_en) {
  491. /* Disable wake-up during idle for dynamic tick */
  492. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  493. bank->context.wake_en =
  494. __raw_readl(bank->base + bank->regs->wkup_en);
  495. }
  496. bank->mod_usage &= ~(1 << offset);
  497. if (bank->regs->ctrl && !bank->mod_usage) {
  498. void __iomem *reg = bank->base + bank->regs->ctrl;
  499. u32 ctrl;
  500. ctrl = __raw_readl(reg);
  501. /* Module is disabled, clocks are gated */
  502. ctrl |= GPIO_MOD_CTRL_BIT;
  503. __raw_writel(ctrl, reg);
  504. bank->context.ctrl = ctrl;
  505. }
  506. _reset_gpio(bank, bank->chip.base + offset);
  507. spin_unlock_irqrestore(&bank->lock, flags);
  508. /*
  509. * If this is the last gpio to be freed in the bank,
  510. * disable the bank module.
  511. */
  512. if (!bank->mod_usage)
  513. pm_runtime_put(bank->dev);
  514. }
  515. /*
  516. * We need to unmask the GPIO bank interrupt as soon as possible to
  517. * avoid missing GPIO interrupts for other lines in the bank.
  518. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  519. * in the bank to avoid missing nested interrupts for a GPIO line.
  520. * If we wait to unmask individual GPIO lines in the bank after the
  521. * line's interrupt handler has been run, we may miss some nested
  522. * interrupts.
  523. */
  524. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  525. {
  526. void __iomem *isr_reg = NULL;
  527. u32 isr;
  528. unsigned int gpio_irq, gpio_index;
  529. struct gpio_bank *bank;
  530. u32 retrigger = 0;
  531. int unmasked = 0;
  532. struct irq_chip *chip = irq_desc_get_chip(desc);
  533. chained_irq_enter(chip, desc);
  534. bank = irq_get_handler_data(irq);
  535. isr_reg = bank->base + bank->regs->irqstatus;
  536. pm_runtime_get_sync(bank->dev);
  537. if (WARN_ON(!isr_reg))
  538. goto exit;
  539. while(1) {
  540. u32 isr_saved, level_mask = 0;
  541. u32 enabled;
  542. enabled = _get_gpio_irqbank_mask(bank);
  543. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  544. if (bank->level_mask)
  545. level_mask = bank->level_mask & enabled;
  546. /* clear edge sensitive interrupts before handler(s) are
  547. called so that we don't miss any interrupt occurred while
  548. executing them */
  549. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  550. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  551. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  552. /* if there is only edge sensitive GPIO pin interrupts
  553. configured, we could unmask GPIO bank interrupt immediately */
  554. if (!level_mask && !unmasked) {
  555. unmasked = 1;
  556. chained_irq_exit(chip, desc);
  557. }
  558. isr |= retrigger;
  559. retrigger = 0;
  560. if (!isr)
  561. break;
  562. gpio_irq = bank->virtual_irq_start;
  563. for (; isr != 0; isr >>= 1, gpio_irq++) {
  564. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  565. if (!(isr & 1))
  566. continue;
  567. /*
  568. * Some chips can't respond to both rising and falling
  569. * at the same time. If this irq was requested with
  570. * both flags, we need to flip the ICR data for the IRQ
  571. * to respond to the IRQ for the opposite direction.
  572. * This will be indicated in the bank toggle_mask.
  573. */
  574. if (bank->toggle_mask & (1 << gpio_index))
  575. _toggle_gpio_edge_triggering(bank, gpio_index);
  576. generic_handle_irq(gpio_irq);
  577. }
  578. }
  579. /* if bank has any level sensitive GPIO pin interrupt
  580. configured, we must unmask the bank interrupt only after
  581. handler(s) are executed in order to avoid spurious bank
  582. interrupt */
  583. exit:
  584. if (!unmasked)
  585. chained_irq_exit(chip, desc);
  586. pm_runtime_put(bank->dev);
  587. }
  588. static void gpio_irq_shutdown(struct irq_data *d)
  589. {
  590. unsigned int gpio = d->irq - IH_GPIO_BASE;
  591. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  592. unsigned long flags;
  593. spin_lock_irqsave(&bank->lock, flags);
  594. _reset_gpio(bank, gpio);
  595. spin_unlock_irqrestore(&bank->lock, flags);
  596. }
  597. static void gpio_ack_irq(struct irq_data *d)
  598. {
  599. unsigned int gpio = d->irq - IH_GPIO_BASE;
  600. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  601. _clear_gpio_irqstatus(bank, gpio);
  602. }
  603. static void gpio_mask_irq(struct irq_data *d)
  604. {
  605. unsigned int gpio = d->irq - IH_GPIO_BASE;
  606. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  607. unsigned long flags;
  608. spin_lock_irqsave(&bank->lock, flags);
  609. _set_gpio_irqenable(bank, gpio, 0);
  610. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  611. spin_unlock_irqrestore(&bank->lock, flags);
  612. }
  613. static void gpio_unmask_irq(struct irq_data *d)
  614. {
  615. unsigned int gpio = d->irq - IH_GPIO_BASE;
  616. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  617. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  618. u32 trigger = irqd_get_trigger_type(d);
  619. unsigned long flags;
  620. spin_lock_irqsave(&bank->lock, flags);
  621. if (trigger)
  622. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  623. /* For level-triggered GPIOs, the clearing must be done after
  624. * the HW source is cleared, thus after the handler has run */
  625. if (bank->level_mask & irq_mask) {
  626. _set_gpio_irqenable(bank, gpio, 0);
  627. _clear_gpio_irqstatus(bank, gpio);
  628. }
  629. _set_gpio_irqenable(bank, gpio, 1);
  630. spin_unlock_irqrestore(&bank->lock, flags);
  631. }
  632. static struct irq_chip gpio_irq_chip = {
  633. .name = "GPIO",
  634. .irq_shutdown = gpio_irq_shutdown,
  635. .irq_ack = gpio_ack_irq,
  636. .irq_mask = gpio_mask_irq,
  637. .irq_unmask = gpio_unmask_irq,
  638. .irq_set_type = gpio_irq_type,
  639. .irq_set_wake = gpio_wake_enable,
  640. };
  641. /*---------------------------------------------------------------------*/
  642. static int omap_mpuio_suspend_noirq(struct device *dev)
  643. {
  644. struct platform_device *pdev = to_platform_device(dev);
  645. struct gpio_bank *bank = platform_get_drvdata(pdev);
  646. void __iomem *mask_reg = bank->base +
  647. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  648. unsigned long flags;
  649. spin_lock_irqsave(&bank->lock, flags);
  650. bank->saved_wakeup = __raw_readl(mask_reg);
  651. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  652. spin_unlock_irqrestore(&bank->lock, flags);
  653. return 0;
  654. }
  655. static int omap_mpuio_resume_noirq(struct device *dev)
  656. {
  657. struct platform_device *pdev = to_platform_device(dev);
  658. struct gpio_bank *bank = platform_get_drvdata(pdev);
  659. void __iomem *mask_reg = bank->base +
  660. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  661. unsigned long flags;
  662. spin_lock_irqsave(&bank->lock, flags);
  663. __raw_writel(bank->saved_wakeup, mask_reg);
  664. spin_unlock_irqrestore(&bank->lock, flags);
  665. return 0;
  666. }
  667. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  668. .suspend_noirq = omap_mpuio_suspend_noirq,
  669. .resume_noirq = omap_mpuio_resume_noirq,
  670. };
  671. /* use platform_driver for this. */
  672. static struct platform_driver omap_mpuio_driver = {
  673. .driver = {
  674. .name = "mpuio",
  675. .pm = &omap_mpuio_dev_pm_ops,
  676. },
  677. };
  678. static struct platform_device omap_mpuio_device = {
  679. .name = "mpuio",
  680. .id = -1,
  681. .dev = {
  682. .driver = &omap_mpuio_driver.driver,
  683. }
  684. /* could list the /proc/iomem resources */
  685. };
  686. static inline void mpuio_init(struct gpio_bank *bank)
  687. {
  688. platform_set_drvdata(&omap_mpuio_device, bank);
  689. if (platform_driver_register(&omap_mpuio_driver) == 0)
  690. (void) platform_device_register(&omap_mpuio_device);
  691. }
  692. /*---------------------------------------------------------------------*/
  693. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  694. {
  695. struct gpio_bank *bank;
  696. unsigned long flags;
  697. bank = container_of(chip, struct gpio_bank, chip);
  698. spin_lock_irqsave(&bank->lock, flags);
  699. _set_gpio_direction(bank, offset, 1);
  700. spin_unlock_irqrestore(&bank->lock, flags);
  701. return 0;
  702. }
  703. static int gpio_is_input(struct gpio_bank *bank, int mask)
  704. {
  705. void __iomem *reg = bank->base + bank->regs->direction;
  706. return __raw_readl(reg) & mask;
  707. }
  708. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  709. {
  710. struct gpio_bank *bank;
  711. void __iomem *reg;
  712. int gpio;
  713. u32 mask;
  714. gpio = chip->base + offset;
  715. bank = container_of(chip, struct gpio_bank, chip);
  716. reg = bank->base;
  717. mask = GPIO_BIT(bank, gpio);
  718. if (gpio_is_input(bank, mask))
  719. return _get_gpio_datain(bank, gpio);
  720. else
  721. return _get_gpio_dataout(bank, gpio);
  722. }
  723. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  724. {
  725. struct gpio_bank *bank;
  726. unsigned long flags;
  727. bank = container_of(chip, struct gpio_bank, chip);
  728. spin_lock_irqsave(&bank->lock, flags);
  729. bank->set_dataout(bank, offset, value);
  730. _set_gpio_direction(bank, offset, 0);
  731. spin_unlock_irqrestore(&bank->lock, flags);
  732. return 0;
  733. }
  734. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  735. unsigned debounce)
  736. {
  737. struct gpio_bank *bank;
  738. unsigned long flags;
  739. bank = container_of(chip, struct gpio_bank, chip);
  740. if (!bank->dbck) {
  741. bank->dbck = clk_get(bank->dev, "dbclk");
  742. if (IS_ERR(bank->dbck))
  743. dev_err(bank->dev, "Could not get gpio dbck\n");
  744. }
  745. spin_lock_irqsave(&bank->lock, flags);
  746. _set_gpio_debounce(bank, offset, debounce);
  747. spin_unlock_irqrestore(&bank->lock, flags);
  748. return 0;
  749. }
  750. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  751. {
  752. struct gpio_bank *bank;
  753. unsigned long flags;
  754. bank = container_of(chip, struct gpio_bank, chip);
  755. spin_lock_irqsave(&bank->lock, flags);
  756. bank->set_dataout(bank, offset, value);
  757. spin_unlock_irqrestore(&bank->lock, flags);
  758. }
  759. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  760. {
  761. struct gpio_bank *bank;
  762. bank = container_of(chip, struct gpio_bank, chip);
  763. return bank->virtual_irq_start + offset;
  764. }
  765. /*---------------------------------------------------------------------*/
  766. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  767. {
  768. static bool called;
  769. u32 rev;
  770. if (called || bank->regs->revision == USHRT_MAX)
  771. return;
  772. rev = __raw_readw(bank->base + bank->regs->revision);
  773. pr_info("OMAP GPIO hardware version %d.%d\n",
  774. (rev >> 4) & 0x0f, rev & 0x0f);
  775. called = true;
  776. }
  777. /* This lock class tells lockdep that GPIO irqs are in a different
  778. * category than their parents, so it won't report false recursion.
  779. */
  780. static struct lock_class_key gpio_lock_class;
  781. static void omap_gpio_mod_init(struct gpio_bank *bank)
  782. {
  783. void __iomem *base = bank->base;
  784. u32 l = 0xffffffff;
  785. if (bank->width == 16)
  786. l = 0xffff;
  787. if (bank->is_mpuio) {
  788. __raw_writel(l, bank->base + bank->regs->irqenable);
  789. return;
  790. }
  791. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  792. _gpio_rmw(base, bank->regs->irqstatus, l,
  793. bank->regs->irqenable_inv == false);
  794. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  795. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  796. if (bank->regs->debounce_en)
  797. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  798. /* Save OE default value (0xffffffff) in the context */
  799. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  800. /* Initialize interface clk ungated, module enabled */
  801. if (bank->regs->ctrl)
  802. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  803. }
  804. static __init void
  805. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  806. unsigned int num)
  807. {
  808. struct irq_chip_generic *gc;
  809. struct irq_chip_type *ct;
  810. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  811. handle_simple_irq);
  812. if (!gc) {
  813. dev_err(bank->dev, "Memory alloc failed for gc\n");
  814. return;
  815. }
  816. ct = gc->chip_types;
  817. /* NOTE: No ack required, reading IRQ status clears it. */
  818. ct->chip.irq_mask = irq_gc_mask_set_bit;
  819. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  820. ct->chip.irq_set_type = gpio_irq_type;
  821. if (bank->regs->wkup_en)
  822. ct->chip.irq_set_wake = gpio_wake_enable,
  823. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  824. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  825. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  826. }
  827. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  828. {
  829. int j;
  830. static int gpio;
  831. /*
  832. * REVISIT eventually switch from OMAP-specific gpio structs
  833. * over to the generic ones
  834. */
  835. bank->chip.request = omap_gpio_request;
  836. bank->chip.free = omap_gpio_free;
  837. bank->chip.direction_input = gpio_input;
  838. bank->chip.get = gpio_get;
  839. bank->chip.direction_output = gpio_output;
  840. bank->chip.set_debounce = gpio_debounce;
  841. bank->chip.set = gpio_set;
  842. bank->chip.to_irq = gpio_2irq;
  843. if (bank->is_mpuio) {
  844. bank->chip.label = "mpuio";
  845. if (bank->regs->wkup_en)
  846. bank->chip.dev = &omap_mpuio_device.dev;
  847. bank->chip.base = OMAP_MPUIO(0);
  848. } else {
  849. bank->chip.label = "gpio";
  850. bank->chip.base = gpio;
  851. gpio += bank->width;
  852. }
  853. bank->chip.ngpio = bank->width;
  854. gpiochip_add(&bank->chip);
  855. for (j = bank->virtual_irq_start;
  856. j < bank->virtual_irq_start + bank->width; j++) {
  857. irq_set_lockdep_class(j, &gpio_lock_class);
  858. irq_set_chip_data(j, bank);
  859. if (bank->is_mpuio) {
  860. omap_mpuio_alloc_gc(bank, j, bank->width);
  861. } else {
  862. irq_set_chip(j, &gpio_irq_chip);
  863. irq_set_handler(j, handle_simple_irq);
  864. set_irq_flags(j, IRQF_VALID);
  865. }
  866. }
  867. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  868. irq_set_handler_data(bank->irq, bank);
  869. }
  870. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  871. {
  872. struct omap_gpio_platform_data *pdata;
  873. struct resource *res;
  874. struct gpio_bank *bank;
  875. int ret = 0;
  876. if (!pdev->dev.platform_data) {
  877. ret = -EINVAL;
  878. goto err_exit;
  879. }
  880. bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
  881. if (!bank) {
  882. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  883. ret = -ENOMEM;
  884. goto err_exit;
  885. }
  886. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  887. if (unlikely(!res)) {
  888. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
  889. pdev->id);
  890. ret = -ENODEV;
  891. goto err_free;
  892. }
  893. bank->irq = res->start;
  894. bank->id = pdev->id;
  895. pdata = pdev->dev.platform_data;
  896. bank->virtual_irq_start = pdata->virtual_irq_start;
  897. bank->dev = &pdev->dev;
  898. bank->dbck_flag = pdata->dbck_flag;
  899. bank->stride = pdata->bank_stride;
  900. bank->width = pdata->bank_width;
  901. bank->is_mpuio = pdata->is_mpuio;
  902. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  903. bank->loses_context = pdata->loses_context;
  904. bank->get_context_loss_count = pdata->get_context_loss_count;
  905. bank->regs = pdata->regs;
  906. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  907. bank->set_dataout = _set_gpio_dataout_reg;
  908. else
  909. bank->set_dataout = _set_gpio_dataout_mask;
  910. spin_lock_init(&bank->lock);
  911. /* Static mapping, never released */
  912. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  913. if (unlikely(!res)) {
  914. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
  915. pdev->id);
  916. ret = -ENODEV;
  917. goto err_free;
  918. }
  919. bank->base = ioremap(res->start, resource_size(res));
  920. if (!bank->base) {
  921. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
  922. pdev->id);
  923. ret = -ENOMEM;
  924. goto err_free;
  925. }
  926. platform_set_drvdata(pdev, bank);
  927. pm_runtime_enable(bank->dev);
  928. pm_runtime_irq_safe(bank->dev);
  929. pm_runtime_get_sync(bank->dev);
  930. if (bank->is_mpuio)
  931. mpuio_init(bank);
  932. omap_gpio_mod_init(bank);
  933. omap_gpio_chip_init(bank);
  934. omap_gpio_show_rev(bank);
  935. pm_runtime_put(bank->dev);
  936. list_add_tail(&bank->node, &omap_gpio_list);
  937. return ret;
  938. err_free:
  939. kfree(bank);
  940. err_exit:
  941. return ret;
  942. }
  943. #ifdef CONFIG_ARCH_OMAP2PLUS
  944. #if defined(CONFIG_PM_SLEEP)
  945. static int omap_gpio_suspend(struct device *dev)
  946. {
  947. struct platform_device *pdev = to_platform_device(dev);
  948. struct gpio_bank *bank = platform_get_drvdata(pdev);
  949. void __iomem *base = bank->base;
  950. void __iomem *wakeup_enable;
  951. unsigned long flags;
  952. if (!bank->mod_usage || !bank->loses_context)
  953. return 0;
  954. if (!bank->regs->wkup_en || !bank->suspend_wakeup)
  955. return 0;
  956. wakeup_enable = bank->base + bank->regs->wkup_en;
  957. spin_lock_irqsave(&bank->lock, flags);
  958. bank->saved_wakeup = __raw_readl(wakeup_enable);
  959. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  960. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  961. spin_unlock_irqrestore(&bank->lock, flags);
  962. return 0;
  963. }
  964. static int omap_gpio_resume(struct device *dev)
  965. {
  966. struct platform_device *pdev = to_platform_device(dev);
  967. struct gpio_bank *bank = platform_get_drvdata(pdev);
  968. void __iomem *base = bank->base;
  969. unsigned long flags;
  970. if (!bank->mod_usage || !bank->loses_context)
  971. return 0;
  972. if (!bank->regs->wkup_en || !bank->saved_wakeup)
  973. return 0;
  974. spin_lock_irqsave(&bank->lock, flags);
  975. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  976. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  977. spin_unlock_irqrestore(&bank->lock, flags);
  978. return 0;
  979. }
  980. #endif /* CONFIG_PM_SLEEP */
  981. #if defined(CONFIG_PM_RUNTIME)
  982. static void omap_gpio_restore_context(struct gpio_bank *bank);
  983. static int omap_gpio_runtime_suspend(struct device *dev)
  984. {
  985. struct platform_device *pdev = to_platform_device(dev);
  986. struct gpio_bank *bank = platform_get_drvdata(pdev);
  987. u32 l1 = 0, l2 = 0;
  988. unsigned long flags;
  989. spin_lock_irqsave(&bank->lock, flags);
  990. if (bank->power_mode != OFF_MODE) {
  991. bank->power_mode = 0;
  992. goto update_gpio_context_count;
  993. }
  994. /*
  995. * If going to OFF, remove triggering for all
  996. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  997. * generated. See OMAP2420 Errata item 1.101.
  998. */
  999. if (!(bank->enabled_non_wakeup_gpios))
  1000. goto update_gpio_context_count;
  1001. bank->saved_datain = __raw_readl(bank->base +
  1002. bank->regs->datain);
  1003. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  1004. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  1005. bank->saved_fallingdetect = l1;
  1006. bank->saved_risingdetect = l2;
  1007. l1 &= ~bank->enabled_non_wakeup_gpios;
  1008. l2 &= ~bank->enabled_non_wakeup_gpios;
  1009. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1010. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1011. bank->workaround_enabled = true;
  1012. update_gpio_context_count:
  1013. if (bank->get_context_loss_count)
  1014. bank->context_loss_count =
  1015. bank->get_context_loss_count(bank->dev);
  1016. _gpio_dbck_disable(bank);
  1017. spin_unlock_irqrestore(&bank->lock, flags);
  1018. return 0;
  1019. }
  1020. static int omap_gpio_runtime_resume(struct device *dev)
  1021. {
  1022. struct platform_device *pdev = to_platform_device(dev);
  1023. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1024. int context_lost_cnt_after;
  1025. u32 l = 0, gen, gen0, gen1;
  1026. unsigned long flags;
  1027. spin_lock_irqsave(&bank->lock, flags);
  1028. _gpio_dbck_enable(bank);
  1029. if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
  1030. spin_unlock_irqrestore(&bank->lock, flags);
  1031. return 0;
  1032. }
  1033. if (bank->get_context_loss_count) {
  1034. context_lost_cnt_after =
  1035. bank->get_context_loss_count(bank->dev);
  1036. if (context_lost_cnt_after != bank->context_loss_count ||
  1037. !context_lost_cnt_after) {
  1038. omap_gpio_restore_context(bank);
  1039. } else {
  1040. spin_unlock_irqrestore(&bank->lock, flags);
  1041. return 0;
  1042. }
  1043. }
  1044. __raw_writel(bank->saved_fallingdetect,
  1045. bank->base + bank->regs->fallingdetect);
  1046. __raw_writel(bank->saved_risingdetect,
  1047. bank->base + bank->regs->risingdetect);
  1048. l = __raw_readl(bank->base + bank->regs->datain);
  1049. /*
  1050. * Check if any of the non-wakeup interrupt GPIOs have changed
  1051. * state. If so, generate an IRQ by software. This is
  1052. * horribly racy, but it's the best we can do to work around
  1053. * this silicon bug.
  1054. */
  1055. l ^= bank->saved_datain;
  1056. l &= bank->enabled_non_wakeup_gpios;
  1057. /*
  1058. * No need to generate IRQs for the rising edge for gpio IRQs
  1059. * configured with falling edge only; and vice versa.
  1060. */
  1061. gen0 = l & bank->saved_fallingdetect;
  1062. gen0 &= bank->saved_datain;
  1063. gen1 = l & bank->saved_risingdetect;
  1064. gen1 &= ~(bank->saved_datain);
  1065. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1066. gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
  1067. /* Consider all GPIO IRQs needed to be updated */
  1068. gen |= gen0 | gen1;
  1069. if (gen) {
  1070. u32 old0, old1;
  1071. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1072. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1073. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1074. __raw_writel(old0 | gen, bank->base +
  1075. bank->regs->leveldetect0);
  1076. __raw_writel(old1 | gen, bank->base +
  1077. bank->regs->leveldetect1);
  1078. }
  1079. if (cpu_is_omap44xx()) {
  1080. __raw_writel(old0 | l, bank->base +
  1081. bank->regs->leveldetect0);
  1082. __raw_writel(old1 | l, bank->base +
  1083. bank->regs->leveldetect1);
  1084. }
  1085. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1086. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1087. }
  1088. bank->workaround_enabled = false;
  1089. spin_unlock_irqrestore(&bank->lock, flags);
  1090. return 0;
  1091. }
  1092. #endif /* CONFIG_PM_RUNTIME */
  1093. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1094. {
  1095. struct gpio_bank *bank;
  1096. list_for_each_entry(bank, &omap_gpio_list, node) {
  1097. if (!bank->mod_usage || !bank->loses_context)
  1098. continue;
  1099. bank->power_mode = pwr_mode;
  1100. pm_runtime_put_sync_suspend(bank->dev);
  1101. }
  1102. }
  1103. void omap2_gpio_resume_after_idle(void)
  1104. {
  1105. struct gpio_bank *bank;
  1106. list_for_each_entry(bank, &omap_gpio_list, node) {
  1107. if (!bank->mod_usage || !bank->loses_context)
  1108. continue;
  1109. pm_runtime_get_sync(bank->dev);
  1110. }
  1111. }
  1112. #if defined(CONFIG_PM_RUNTIME)
  1113. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1114. {
  1115. __raw_writel(bank->context.irqenable1,
  1116. bank->base + bank->regs->irqenable);
  1117. __raw_writel(bank->context.irqenable2,
  1118. bank->base + bank->regs->irqenable2);
  1119. __raw_writel(bank->context.wake_en,
  1120. bank->base + bank->regs->wkup_en);
  1121. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1122. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1123. __raw_writel(bank->context.leveldetect0,
  1124. bank->base + bank->regs->leveldetect0);
  1125. __raw_writel(bank->context.leveldetect1,
  1126. bank->base + bank->regs->leveldetect1);
  1127. __raw_writel(bank->context.risingdetect,
  1128. bank->base + bank->regs->risingdetect);
  1129. __raw_writel(bank->context.fallingdetect,
  1130. bank->base + bank->regs->fallingdetect);
  1131. __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
  1132. if (bank->dbck_enable_mask) {
  1133. __raw_writel(bank->context.debounce, bank->base +
  1134. bank->regs->debounce);
  1135. __raw_writel(bank->context.debounce_en,
  1136. bank->base + bank->regs->debounce_en);
  1137. }
  1138. }
  1139. #endif /* CONFIG_PM_RUNTIME */
  1140. #else
  1141. #define omap_gpio_suspend NULL
  1142. #define omap_gpio_resume NULL
  1143. #define omap_gpio_runtime_suspend NULL
  1144. #define omap_gpio_runtime_resume NULL
  1145. #endif
  1146. static const struct dev_pm_ops gpio_pm_ops = {
  1147. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1148. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1149. NULL)
  1150. };
  1151. static struct platform_driver omap_gpio_driver = {
  1152. .probe = omap_gpio_probe,
  1153. .driver = {
  1154. .name = "omap_gpio",
  1155. .pm = &gpio_pm_ops,
  1156. },
  1157. };
  1158. /*
  1159. * gpio driver register needs to be done before
  1160. * machine_init functions access gpio APIs.
  1161. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1162. */
  1163. static int __init omap_gpio_drv_reg(void)
  1164. {
  1165. return platform_driver_register(&omap_gpio_driver);
  1166. }
  1167. postcore_initcall(omap_gpio_drv_reg);