w83795.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119
  1. /*
  2. * w83795.c - Linux kernel driver for hardware monitoring
  3. * Copyright (C) 2008 Nuvoton Technology Corp.
  4. * Wei Song
  5. * Copyright (C) 2010 Jean Delvare <khali@linux-fr.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation - version 2.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  19. * 02110-1301 USA.
  20. *
  21. * Supports following chips:
  22. *
  23. * Chip #vin #fanin #pwm #temp #dts wchipid vendid i2c ISA
  24. * w83795g 21 14 8 6 8 0x79 0x5ca3 yes no
  25. * w83795adg 18 14 2 6 8 0x79 0x5ca3 yes no
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/init.h>
  30. #include <linux/slab.h>
  31. #include <linux/i2c.h>
  32. #include <linux/hwmon.h>
  33. #include <linux/hwmon-sysfs.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <linux/delay.h>
  37. /* Addresses to scan */
  38. static const unsigned short normal_i2c[] = {
  39. 0x2c, 0x2d, 0x2e, 0x2f, I2C_CLIENT_END
  40. };
  41. static int reset;
  42. module_param(reset, bool, 0);
  43. MODULE_PARM_DESC(reset, "Set to 1 to reset chip, not recommended");
  44. #define W83795_REG_BANKSEL 0x00
  45. #define W83795_REG_VENDORID 0xfd
  46. #define W83795_REG_CHIPID 0xfe
  47. #define W83795_REG_DEVICEID 0xfb
  48. #define W83795_REG_DEVICEID_A 0xff
  49. #define W83795_REG_I2C_ADDR 0xfc
  50. #define W83795_REG_CONFIG 0x01
  51. #define W83795_REG_CONFIG_CONFIG48 0x04
  52. #define W83795_REG_CONFIG_START 0x01
  53. /* Multi-Function Pin Ctrl Registers */
  54. #define W83795_REG_VOLT_CTRL1 0x02
  55. #define W83795_REG_VOLT_CTRL2 0x03
  56. #define W83795_REG_TEMP_CTRL1 0x04
  57. #define W83795_REG_TEMP_CTRL2 0x05
  58. #define W83795_REG_FANIN_CTRL1 0x06
  59. #define W83795_REG_FANIN_CTRL2 0x07
  60. #define W83795_REG_VMIGB_CTRL 0x08
  61. #define TEMP_READ 0
  62. #define TEMP_CRIT 1
  63. #define TEMP_CRIT_HYST 2
  64. #define TEMP_WARN 3
  65. #define TEMP_WARN_HYST 4
  66. /* only crit and crit_hyst affect real-time alarm status
  67. * current crit crit_hyst warn warn_hyst */
  68. static const u16 W83795_REG_TEMP[][5] = {
  69. {0x21, 0x96, 0x97, 0x98, 0x99}, /* TD1/TR1 */
  70. {0x22, 0x9a, 0x9b, 0x9c, 0x9d}, /* TD2/TR2 */
  71. {0x23, 0x9e, 0x9f, 0xa0, 0xa1}, /* TD3/TR3 */
  72. {0x24, 0xa2, 0xa3, 0xa4, 0xa5}, /* TD4/TR4 */
  73. {0x1f, 0xa6, 0xa7, 0xa8, 0xa9}, /* TR5 */
  74. {0x20, 0xaa, 0xab, 0xac, 0xad}, /* TR6 */
  75. };
  76. #define IN_READ 0
  77. #define IN_MAX 1
  78. #define IN_LOW 2
  79. static const u16 W83795_REG_IN[][3] = {
  80. /* Current, HL, LL */
  81. {0x10, 0x70, 0x71}, /* VSEN1 */
  82. {0x11, 0x72, 0x73}, /* VSEN2 */
  83. {0x12, 0x74, 0x75}, /* VSEN3 */
  84. {0x13, 0x76, 0x77}, /* VSEN4 */
  85. {0x14, 0x78, 0x79}, /* VSEN5 */
  86. {0x15, 0x7a, 0x7b}, /* VSEN6 */
  87. {0x16, 0x7c, 0x7d}, /* VSEN7 */
  88. {0x17, 0x7e, 0x7f}, /* VSEN8 */
  89. {0x18, 0x80, 0x81}, /* VSEN9 */
  90. {0x19, 0x82, 0x83}, /* VSEN10 */
  91. {0x1A, 0x84, 0x85}, /* VSEN11 */
  92. {0x1B, 0x86, 0x87}, /* VTT */
  93. {0x1C, 0x88, 0x89}, /* 3VDD */
  94. {0x1D, 0x8a, 0x8b}, /* 3VSB */
  95. {0x1E, 0x8c, 0x8d}, /* VBAT */
  96. {0x1F, 0xa6, 0xa7}, /* VSEN12 */
  97. {0x20, 0xaa, 0xab}, /* VSEN13 */
  98. {0x21, 0x96, 0x97}, /* VSEN14 */
  99. {0x22, 0x9a, 0x9b}, /* VSEN15 */
  100. {0x23, 0x9e, 0x9f}, /* VSEN16 */
  101. {0x24, 0xa2, 0xa3}, /* VSEN17 */
  102. };
  103. #define W83795_REG_VRLSB 0x3C
  104. static const u8 W83795_REG_IN_HL_LSB[] = {
  105. 0x8e, /* VSEN1-4 */
  106. 0x90, /* VSEN5-8 */
  107. 0x92, /* VSEN9-11 */
  108. 0x94, /* VTT, 3VDD, 3VSB, 3VBAT */
  109. 0xa8, /* VSEN12 */
  110. 0xac, /* VSEN13 */
  111. 0x98, /* VSEN14 */
  112. 0x9c, /* VSEN15 */
  113. 0xa0, /* VSEN16 */
  114. 0xa4, /* VSEN17 */
  115. };
  116. #define IN_LSB_REG(index, type) \
  117. (((type) == 1) ? W83795_REG_IN_HL_LSB[(index)] \
  118. : (W83795_REG_IN_HL_LSB[(index)] + 1))
  119. #define IN_LSB_SHIFT 0
  120. #define IN_LSB_IDX 1
  121. static const u8 IN_LSB_SHIFT_IDX[][2] = {
  122. /* High/Low LSB shift, LSB No. */
  123. {0x00, 0x00}, /* VSEN1 */
  124. {0x02, 0x00}, /* VSEN2 */
  125. {0x04, 0x00}, /* VSEN3 */
  126. {0x06, 0x00}, /* VSEN4 */
  127. {0x00, 0x01}, /* VSEN5 */
  128. {0x02, 0x01}, /* VSEN6 */
  129. {0x04, 0x01}, /* VSEN7 */
  130. {0x06, 0x01}, /* VSEN8 */
  131. {0x00, 0x02}, /* VSEN9 */
  132. {0x02, 0x02}, /* VSEN10 */
  133. {0x04, 0x02}, /* VSEN11 */
  134. {0x00, 0x03}, /* VTT */
  135. {0x02, 0x03}, /* 3VDD */
  136. {0x04, 0x03}, /* 3VSB */
  137. {0x06, 0x03}, /* VBAT */
  138. {0x06, 0x04}, /* VSEN12 */
  139. {0x06, 0x05}, /* VSEN13 */
  140. {0x06, 0x06}, /* VSEN14 */
  141. {0x06, 0x07}, /* VSEN15 */
  142. {0x06, 0x08}, /* VSEN16 */
  143. {0x06, 0x09}, /* VSEN17 */
  144. };
  145. #define W83795_REG_FAN(index) (0x2E + (index))
  146. #define W83795_REG_FAN_MIN_HL(index) (0xB6 + (index))
  147. #define W83795_REG_FAN_MIN_LSB(index) (0xC4 + (index) / 2)
  148. #define W83795_REG_FAN_MIN_LSB_SHIFT(index) \
  149. (((index) & 1) ? 4 : 0)
  150. #define W83795_REG_VID_CTRL 0x6A
  151. #define W83795_REG_ALARM(index) (0x41 + (index))
  152. #define W83795_REG_BEEP(index) (0x50 + (index))
  153. #define W83795_REG_CLR_CHASSIS 0x4D
  154. #define W83795_REG_FCMS1 0x201
  155. #define W83795_REG_FCMS2 0x208
  156. #define W83795_REG_TFMR(index) (0x202 + (index))
  157. #define W83795_REG_FOMC 0x20F
  158. #define W83795_REG_TSS(index) (0x209 + (index))
  159. #define PWM_OUTPUT 0
  160. #define PWM_FREQ 1
  161. #define PWM_START 2
  162. #define PWM_NONSTOP 3
  163. #define PWM_STOP_TIME 4
  164. #define W83795_REG_PWM(index, nr) (0x210 + (nr) * 8 + (index))
  165. #define W83795_REG_FTSH(index) (0x240 + (index) * 2)
  166. #define W83795_REG_FTSL(index) (0x241 + (index) * 2)
  167. #define W83795_REG_TFTS 0x250
  168. #define TEMP_PWM_TTTI 0
  169. #define TEMP_PWM_CTFS 1
  170. #define TEMP_PWM_HCT 2
  171. #define TEMP_PWM_HOT 3
  172. #define W83795_REG_TTTI(index) (0x260 + (index))
  173. #define W83795_REG_CTFS(index) (0x268 + (index))
  174. #define W83795_REG_HT(index) (0x270 + (index))
  175. #define SF4_TEMP 0
  176. #define SF4_PWM 1
  177. #define W83795_REG_SF4_TEMP(temp_num, index) \
  178. (0x280 + 0x10 * (temp_num) + (index))
  179. #define W83795_REG_SF4_PWM(temp_num, index) \
  180. (0x288 + 0x10 * (temp_num) + (index))
  181. #define W83795_REG_DTSC 0x301
  182. #define W83795_REG_DTSE 0x302
  183. #define W83795_REG_DTS(index) (0x26 + (index))
  184. #define W83795_REG_PECI_TBASE(index) (0x320 + (index))
  185. #define DTS_CRIT 0
  186. #define DTS_CRIT_HYST 1
  187. #define DTS_WARN 2
  188. #define DTS_WARN_HYST 3
  189. #define W83795_REG_DTS_EXT(index) (0xB2 + (index))
  190. #define SETUP_PWM_DEFAULT 0
  191. #define SETUP_PWM_UPTIME 1
  192. #define SETUP_PWM_DOWNTIME 2
  193. #define W83795_REG_SETUP_PWM(index) (0x20C + (index))
  194. static inline u16 in_from_reg(u8 index, u16 val)
  195. {
  196. /* 3VDD, 3VSB and VBAT: 6 mV/bit; other inputs: 2 mV/bit */
  197. if (index >= 12 && index <= 14)
  198. return val * 6;
  199. else
  200. return val * 2;
  201. }
  202. static inline u16 in_to_reg(u8 index, u16 val)
  203. {
  204. if (index >= 12 && index <= 14)
  205. return val / 6;
  206. else
  207. return val / 2;
  208. }
  209. static inline unsigned long fan_from_reg(u16 val)
  210. {
  211. if ((val == 0xfff) || (val == 0))
  212. return 0;
  213. return 1350000UL / val;
  214. }
  215. static inline u16 fan_to_reg(long rpm)
  216. {
  217. if (rpm <= 0)
  218. return 0x0fff;
  219. return SENSORS_LIMIT((1350000 + (rpm >> 1)) / rpm, 1, 0xffe);
  220. }
  221. static inline unsigned long time_from_reg(u8 reg)
  222. {
  223. return reg * 100;
  224. }
  225. static inline u8 time_to_reg(unsigned long val)
  226. {
  227. return SENSORS_LIMIT((val + 50) / 100, 0, 0xff);
  228. }
  229. static inline long temp_from_reg(s8 reg)
  230. {
  231. return reg * 1000;
  232. }
  233. static inline s8 temp_to_reg(long val, s8 min, s8 max)
  234. {
  235. return SENSORS_LIMIT(val / 1000, min, max);
  236. }
  237. static const u16 pwm_freq_cksel0[16] = {
  238. 1024, 512, 341, 256, 205, 171, 146, 128,
  239. 85, 64, 32, 16, 8, 4, 2, 1
  240. };
  241. static unsigned int pwm_freq_from_reg(u8 reg, u16 clkin)
  242. {
  243. unsigned long base_clock;
  244. if (reg & 0x80) {
  245. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  246. return base_clock / ((reg & 0x7f) + 1);
  247. } else
  248. return pwm_freq_cksel0[reg & 0x0f];
  249. }
  250. static u8 pwm_freq_to_reg(unsigned long val, u16 clkin)
  251. {
  252. unsigned long base_clock;
  253. u8 reg0, reg1;
  254. unsigned long best0, best1;
  255. /* Best fit for cksel = 0 */
  256. for (reg0 = 0; reg0 < ARRAY_SIZE(pwm_freq_cksel0) - 1; reg0++) {
  257. if (val > (pwm_freq_cksel0[reg0] +
  258. pwm_freq_cksel0[reg0 + 1]) / 2)
  259. break;
  260. }
  261. if (val < 375) /* cksel = 1 can't beat this */
  262. return reg0;
  263. best0 = pwm_freq_cksel0[reg0];
  264. /* Best fit for cksel = 1 */
  265. base_clock = clkin * 1000 / ((clkin == 48000) ? 384 : 256);
  266. reg1 = SENSORS_LIMIT(DIV_ROUND_CLOSEST(base_clock, val), 1, 128);
  267. best1 = base_clock / reg1;
  268. reg1 = 0x80 | (reg1 - 1);
  269. /* Choose the closest one */
  270. if (abs(val - best0) > abs(val - best1))
  271. return reg1;
  272. else
  273. return reg0;
  274. }
  275. enum chip_types {w83795g, w83795adg};
  276. struct w83795_data {
  277. struct device *hwmon_dev;
  278. struct mutex update_lock;
  279. unsigned long last_updated; /* In jiffies */
  280. enum chip_types chip_type;
  281. u8 bank;
  282. u32 has_in; /* Enable monitor VIN or not */
  283. u8 has_dyn_in; /* Only in2-0 can have this */
  284. u16 in[21][3]; /* Register value, read/high/low */
  285. u8 in_lsb[10][3]; /* LSB Register value, high/low */
  286. u8 has_gain; /* has gain: in17-20 * 8 */
  287. u16 has_fan; /* Enable fan14-1 or not */
  288. u16 fan[14]; /* Register value combine */
  289. u16 fan_min[14]; /* Register value combine */
  290. u8 has_temp; /* Enable monitor temp6-1 or not */
  291. s8 temp[6][5]; /* current, crit, crit_hyst, warn, warn_hyst */
  292. u8 temp_read_vrlsb[6];
  293. u8 temp_mode; /* Bit vector, 0 = TR, 1 = TD */
  294. u8 temp_src[3]; /* Register value */
  295. u8 enable_dts; /* Enable PECI and SB-TSI,
  296. * bit 0: =1 enable, =0 disable,
  297. * bit 1: =1 AMD SB-TSI, =0 Intel PECI */
  298. u8 has_dts; /* Enable monitor DTS temp */
  299. s8 dts[8]; /* Register value */
  300. u8 dts_read_vrlsb[8]; /* Register value */
  301. s8 dts_ext[4]; /* Register value */
  302. u8 has_pwm; /* 795g supports 8 pwm, 795adg only supports 2,
  303. * no config register, only affected by chip
  304. * type */
  305. u8 pwm[8][5]; /* Register value, output, freq, start,
  306. * non stop, stop time */
  307. u16 clkin; /* CLKIN frequency in kHz */
  308. u8 pwm_fcms[2]; /* Register value */
  309. u8 pwm_tfmr[6]; /* Register value */
  310. u8 pwm_fomc; /* Register value */
  311. u16 target_speed[8]; /* Register value, target speed for speed
  312. * cruise */
  313. u8 tol_speed; /* tolerance of target speed */
  314. u8 pwm_temp[6][4]; /* TTTI, CTFS, HCT, HOT */
  315. u8 sf4_reg[6][2][7]; /* 6 temp, temp/dcpwm, 7 registers */
  316. u8 setup_pwm[3]; /* Register value */
  317. u8 alarms[6]; /* Register value */
  318. u8 beeps[6]; /* Register value */
  319. char valid;
  320. char valid_limits;
  321. char valid_pwm_config;
  322. };
  323. /*
  324. * Hardware access
  325. * We assume that nobdody can change the bank outside the driver.
  326. */
  327. /* Must be called with data->update_lock held, except during initialization */
  328. static int w83795_set_bank(struct i2c_client *client, u8 bank)
  329. {
  330. struct w83795_data *data = i2c_get_clientdata(client);
  331. int err;
  332. /* If the same bank is already set, nothing to do */
  333. if ((data->bank & 0x07) == bank)
  334. return 0;
  335. /* Change to new bank, preserve all other bits */
  336. bank |= data->bank & ~0x07;
  337. err = i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL, bank);
  338. if (err < 0) {
  339. dev_err(&client->dev,
  340. "Failed to set bank to %d, err %d\n",
  341. (int)bank, err);
  342. return err;
  343. }
  344. data->bank = bank;
  345. return 0;
  346. }
  347. /* Must be called with data->update_lock held, except during initialization */
  348. static u8 w83795_read(struct i2c_client *client, u16 reg)
  349. {
  350. int err;
  351. err = w83795_set_bank(client, reg >> 8);
  352. if (err < 0)
  353. return 0x00; /* Arbitrary */
  354. err = i2c_smbus_read_byte_data(client, reg & 0xff);
  355. if (err < 0) {
  356. dev_err(&client->dev,
  357. "Failed to read from register 0x%03x, err %d\n",
  358. (int)reg, err);
  359. return 0x00; /* Arbitrary */
  360. }
  361. return err;
  362. }
  363. /* Must be called with data->update_lock held, except during initialization */
  364. static int w83795_write(struct i2c_client *client, u16 reg, u8 value)
  365. {
  366. int err;
  367. err = w83795_set_bank(client, reg >> 8);
  368. if (err < 0)
  369. return err;
  370. err = i2c_smbus_write_byte_data(client, reg & 0xff, value);
  371. if (err < 0)
  372. dev_err(&client->dev,
  373. "Failed to write to register 0x%03x, err %d\n",
  374. (int)reg, err);
  375. return err;
  376. }
  377. static void w83795_update_limits(struct i2c_client *client)
  378. {
  379. struct w83795_data *data = i2c_get_clientdata(client);
  380. int i, limit;
  381. /* Read the voltage limits */
  382. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  383. if (!(data->has_in & (1 << i)))
  384. continue;
  385. data->in[i][IN_MAX] =
  386. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  387. data->in[i][IN_LOW] =
  388. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  389. }
  390. for (i = 0; i < ARRAY_SIZE(data->in_lsb); i++) {
  391. if ((i == 2 && data->chip_type == w83795adg) ||
  392. (i >= 4 && !(data->has_in & (1 << (i + 11)))))
  393. continue;
  394. data->in_lsb[i][IN_MAX] =
  395. w83795_read(client, IN_LSB_REG(i, IN_MAX));
  396. data->in_lsb[i][IN_LOW] =
  397. w83795_read(client, IN_LSB_REG(i, IN_LOW));
  398. }
  399. /* Read the fan limits */
  400. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  401. u8 lsb;
  402. /* Each register contains LSB for 2 fans, but we want to
  403. * read it only once to save time */
  404. if ((i & 1) == 0 && (data->has_fan & (3 << i)))
  405. lsb = w83795_read(client, W83795_REG_FAN_MIN_LSB(i));
  406. if (!(data->has_fan & (1 << i)))
  407. continue;
  408. data->fan_min[i] =
  409. w83795_read(client, W83795_REG_FAN_MIN_HL(i)) << 4;
  410. data->fan_min[i] |=
  411. (lsb >> W83795_REG_FAN_MIN_LSB_SHIFT(i)) & 0x0F;
  412. }
  413. /* Read the temperature limits */
  414. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  415. if (!(data->has_temp & (1 << i)))
  416. continue;
  417. for (limit = TEMP_CRIT; limit <= TEMP_WARN_HYST; limit++)
  418. data->temp[i][limit] =
  419. w83795_read(client, W83795_REG_TEMP[i][limit]);
  420. }
  421. /* Read the DTS limits */
  422. if (data->enable_dts) {
  423. for (limit = DTS_CRIT; limit <= DTS_WARN_HYST; limit++)
  424. data->dts_ext[limit] =
  425. w83795_read(client, W83795_REG_DTS_EXT(limit));
  426. }
  427. /* Read beep settings */
  428. for (i = 0; i < ARRAY_SIZE(data->beeps); i++)
  429. data->beeps[i] = w83795_read(client, W83795_REG_BEEP(i));
  430. data->valid_limits = 1;
  431. }
  432. static struct w83795_data *w83795_update_pwm_config(struct device *dev)
  433. {
  434. struct i2c_client *client = to_i2c_client(dev);
  435. struct w83795_data *data = i2c_get_clientdata(client);
  436. int i, tmp;
  437. mutex_lock(&data->update_lock);
  438. if (data->valid_pwm_config)
  439. goto END;
  440. /* Read temperature source selection */
  441. for (i = 0; i < ARRAY_SIZE(data->temp_src); i++)
  442. data->temp_src[i] = w83795_read(client, W83795_REG_TSS(i));
  443. /* Read automatic fan speed control settings */
  444. data->pwm_fcms[0] = w83795_read(client, W83795_REG_FCMS1);
  445. data->pwm_fcms[1] = w83795_read(client, W83795_REG_FCMS2);
  446. for (i = 0; i < ARRAY_SIZE(data->pwm_tfmr); i++)
  447. data->pwm_tfmr[i] = w83795_read(client, W83795_REG_TFMR(i));
  448. data->pwm_fomc = w83795_read(client, W83795_REG_FOMC);
  449. for (i = 0; i < data->has_pwm; i++) {
  450. for (tmp = PWM_FREQ; tmp <= PWM_STOP_TIME; tmp++)
  451. data->pwm[i][tmp] =
  452. w83795_read(client, W83795_REG_PWM(i, tmp));
  453. }
  454. for (i = 0; i < ARRAY_SIZE(data->target_speed); i++) {
  455. data->target_speed[i] =
  456. w83795_read(client, W83795_REG_FTSH(i)) << 4;
  457. data->target_speed[i] |=
  458. w83795_read(client, W83795_REG_FTSL(i)) >> 4;
  459. }
  460. data->tol_speed = w83795_read(client, W83795_REG_TFTS) & 0x3f;
  461. for (i = 0; i < ARRAY_SIZE(data->pwm_temp); i++) {
  462. data->pwm_temp[i][TEMP_PWM_TTTI] =
  463. w83795_read(client, W83795_REG_TTTI(i)) & 0x7f;
  464. data->pwm_temp[i][TEMP_PWM_CTFS] =
  465. w83795_read(client, W83795_REG_CTFS(i));
  466. tmp = w83795_read(client, W83795_REG_HT(i));
  467. data->pwm_temp[i][TEMP_PWM_HCT] = tmp >> 4;
  468. data->pwm_temp[i][TEMP_PWM_HOT] = tmp & 0x0f;
  469. }
  470. /* Read SmartFanIV trip points */
  471. for (i = 0; i < ARRAY_SIZE(data->sf4_reg); i++) {
  472. for (tmp = 0; tmp < 7; tmp++) {
  473. data->sf4_reg[i][SF4_TEMP][tmp] =
  474. w83795_read(client,
  475. W83795_REG_SF4_TEMP(i, tmp));
  476. data->sf4_reg[i][SF4_PWM][tmp] =
  477. w83795_read(client, W83795_REG_SF4_PWM(i, tmp));
  478. }
  479. }
  480. /* Read setup PWM */
  481. for (i = 0; i < ARRAY_SIZE(data->setup_pwm); i++)
  482. data->setup_pwm[i] =
  483. w83795_read(client, W83795_REG_SETUP_PWM(i));
  484. data->valid_pwm_config = 1;
  485. END:
  486. mutex_unlock(&data->update_lock);
  487. return data;
  488. }
  489. static struct w83795_data *w83795_update_device(struct device *dev)
  490. {
  491. struct i2c_client *client = to_i2c_client(dev);
  492. struct w83795_data *data = i2c_get_clientdata(client);
  493. u16 tmp;
  494. int i;
  495. mutex_lock(&data->update_lock);
  496. if (!data->valid_limits)
  497. w83795_update_limits(client);
  498. if (!(time_after(jiffies, data->last_updated + HZ * 2)
  499. || !data->valid))
  500. goto END;
  501. /* Update the voltages value */
  502. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  503. if (!(data->has_in & (1 << i)))
  504. continue;
  505. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  506. tmp |= w83795_read(client, W83795_REG_VRLSB) >> 6;
  507. data->in[i][IN_READ] = tmp;
  508. }
  509. /* in0-2 can have dynamic limits (W83795G only) */
  510. if (data->has_dyn_in) {
  511. u8 lsb_max = w83795_read(client, IN_LSB_REG(0, IN_MAX));
  512. u8 lsb_low = w83795_read(client, IN_LSB_REG(0, IN_LOW));
  513. for (i = 0; i < 3; i++) {
  514. if (!(data->has_dyn_in & (1 << i)))
  515. continue;
  516. data->in[i][IN_MAX] =
  517. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  518. data->in[i][IN_LOW] =
  519. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  520. data->in_lsb[i][IN_MAX] = (lsb_max >> (2 * i)) & 0x03;
  521. data->in_lsb[i][IN_LOW] = (lsb_low >> (2 * i)) & 0x03;
  522. }
  523. }
  524. /* Update fan */
  525. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  526. if (!(data->has_fan & (1 << i)))
  527. continue;
  528. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  529. data->fan[i] |= w83795_read(client, W83795_REG_VRLSB) >> 4;
  530. }
  531. /* Update temperature */
  532. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  533. data->temp[i][TEMP_READ] =
  534. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  535. data->temp_read_vrlsb[i] =
  536. w83795_read(client, W83795_REG_VRLSB);
  537. }
  538. /* Update dts temperature */
  539. if (data->enable_dts) {
  540. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  541. if (!(data->has_dts & (1 << i)))
  542. continue;
  543. data->dts[i] =
  544. w83795_read(client, W83795_REG_DTS(i));
  545. data->dts_read_vrlsb[i] =
  546. w83795_read(client, W83795_REG_VRLSB);
  547. }
  548. }
  549. /* Update pwm output */
  550. for (i = 0; i < data->has_pwm; i++) {
  551. data->pwm[i][PWM_OUTPUT] =
  552. w83795_read(client, W83795_REG_PWM(i, PWM_OUTPUT));
  553. }
  554. /* update alarm */
  555. for (i = 0; i < ARRAY_SIZE(data->alarms); i++)
  556. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  557. data->last_updated = jiffies;
  558. data->valid = 1;
  559. END:
  560. mutex_unlock(&data->update_lock);
  561. return data;
  562. }
  563. /*
  564. * Sysfs attributes
  565. */
  566. #define ALARM_STATUS 0
  567. #define BEEP_ENABLE 1
  568. static ssize_t
  569. show_alarm_beep(struct device *dev, struct device_attribute *attr, char *buf)
  570. {
  571. struct w83795_data *data = w83795_update_device(dev);
  572. struct sensor_device_attribute_2 *sensor_attr =
  573. to_sensor_dev_attr_2(attr);
  574. int nr = sensor_attr->nr;
  575. int index = sensor_attr->index >> 3;
  576. int bit = sensor_attr->index & 0x07;
  577. u8 val;
  578. if (nr == ALARM_STATUS)
  579. val = (data->alarms[index] >> bit) & 1;
  580. else /* BEEP_ENABLE */
  581. val = (data->beeps[index] >> bit) & 1;
  582. return sprintf(buf, "%u\n", val);
  583. }
  584. static ssize_t
  585. store_beep(struct device *dev, struct device_attribute *attr,
  586. const char *buf, size_t count)
  587. {
  588. struct i2c_client *client = to_i2c_client(dev);
  589. struct w83795_data *data = i2c_get_clientdata(client);
  590. struct sensor_device_attribute_2 *sensor_attr =
  591. to_sensor_dev_attr_2(attr);
  592. int index = sensor_attr->index >> 3;
  593. int shift = sensor_attr->index & 0x07;
  594. u8 beep_bit = 1 << shift;
  595. unsigned long val;
  596. if (strict_strtoul(buf, 10, &val) < 0)
  597. return -EINVAL;
  598. if (val != 0 && val != 1)
  599. return -EINVAL;
  600. mutex_lock(&data->update_lock);
  601. data->beeps[index] = w83795_read(client, W83795_REG_BEEP(index));
  602. data->beeps[index] &= ~beep_bit;
  603. data->beeps[index] |= val << shift;
  604. w83795_write(client, W83795_REG_BEEP(index), data->beeps[index]);
  605. mutex_unlock(&data->update_lock);
  606. return count;
  607. }
  608. /* Write 0 to clear chassis alarm */
  609. static ssize_t
  610. store_chassis_clear(struct device *dev,
  611. struct device_attribute *attr, const char *buf,
  612. size_t count)
  613. {
  614. struct i2c_client *client = to_i2c_client(dev);
  615. struct w83795_data *data = i2c_get_clientdata(client);
  616. unsigned long val;
  617. if (strict_strtoul(buf, 10, &val) < 0 || val != 0)
  618. return -EINVAL;
  619. mutex_lock(&data->update_lock);
  620. val = w83795_read(client, W83795_REG_CLR_CHASSIS);
  621. val |= 0x80;
  622. w83795_write(client, W83795_REG_CLR_CHASSIS, val);
  623. mutex_unlock(&data->update_lock);
  624. return count;
  625. }
  626. #define FAN_INPUT 0
  627. #define FAN_MIN 1
  628. static ssize_t
  629. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  630. {
  631. struct sensor_device_attribute_2 *sensor_attr =
  632. to_sensor_dev_attr_2(attr);
  633. int nr = sensor_attr->nr;
  634. int index = sensor_attr->index;
  635. struct w83795_data *data = w83795_update_device(dev);
  636. u16 val;
  637. if (nr == FAN_INPUT)
  638. val = data->fan[index] & 0x0fff;
  639. else
  640. val = data->fan_min[index] & 0x0fff;
  641. return sprintf(buf, "%lu\n", fan_from_reg(val));
  642. }
  643. static ssize_t
  644. store_fan_min(struct device *dev, struct device_attribute *attr,
  645. const char *buf, size_t count)
  646. {
  647. struct sensor_device_attribute_2 *sensor_attr =
  648. to_sensor_dev_attr_2(attr);
  649. int index = sensor_attr->index;
  650. struct i2c_client *client = to_i2c_client(dev);
  651. struct w83795_data *data = i2c_get_clientdata(client);
  652. unsigned long val;
  653. if (strict_strtoul(buf, 10, &val))
  654. return -EINVAL;
  655. val = fan_to_reg(val);
  656. mutex_lock(&data->update_lock);
  657. data->fan_min[index] = val;
  658. w83795_write(client, W83795_REG_FAN_MIN_HL(index), (val >> 4) & 0xff);
  659. val &= 0x0f;
  660. if (index & 1) {
  661. val <<= 4;
  662. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  663. & 0x0f;
  664. } else {
  665. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  666. & 0xf0;
  667. }
  668. w83795_write(client, W83795_REG_FAN_MIN_LSB(index), val & 0xff);
  669. mutex_unlock(&data->update_lock);
  670. return count;
  671. }
  672. static ssize_t
  673. show_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  674. {
  675. struct w83795_data *data;
  676. struct sensor_device_attribute_2 *sensor_attr =
  677. to_sensor_dev_attr_2(attr);
  678. int nr = sensor_attr->nr;
  679. int index = sensor_attr->index;
  680. unsigned int val;
  681. data = nr == PWM_OUTPUT ? w83795_update_device(dev)
  682. : w83795_update_pwm_config(dev);
  683. switch (nr) {
  684. case PWM_STOP_TIME:
  685. val = time_from_reg(data->pwm[index][nr]);
  686. break;
  687. case PWM_FREQ:
  688. val = pwm_freq_from_reg(data->pwm[index][nr], data->clkin);
  689. break;
  690. default:
  691. val = data->pwm[index][nr];
  692. break;
  693. }
  694. return sprintf(buf, "%u\n", val);
  695. }
  696. static ssize_t
  697. store_pwm(struct device *dev, struct device_attribute *attr,
  698. const char *buf, size_t count)
  699. {
  700. struct i2c_client *client = to_i2c_client(dev);
  701. struct w83795_data *data = i2c_get_clientdata(client);
  702. struct sensor_device_attribute_2 *sensor_attr =
  703. to_sensor_dev_attr_2(attr);
  704. int nr = sensor_attr->nr;
  705. int index = sensor_attr->index;
  706. unsigned long val;
  707. if (strict_strtoul(buf, 10, &val) < 0)
  708. return -EINVAL;
  709. mutex_lock(&data->update_lock);
  710. switch (nr) {
  711. case PWM_STOP_TIME:
  712. val = time_to_reg(val);
  713. break;
  714. case PWM_FREQ:
  715. val = pwm_freq_to_reg(val, data->clkin);
  716. break;
  717. default:
  718. val = SENSORS_LIMIT(val, 0, 0xff);
  719. break;
  720. }
  721. w83795_write(client, W83795_REG_PWM(index, nr), val);
  722. data->pwm[index][nr] = val;
  723. mutex_unlock(&data->update_lock);
  724. return count;
  725. }
  726. static ssize_t
  727. show_pwm_enable(struct device *dev, struct device_attribute *attr, char *buf)
  728. {
  729. struct sensor_device_attribute_2 *sensor_attr =
  730. to_sensor_dev_attr_2(attr);
  731. struct w83795_data *data = w83795_update_pwm_config(dev);
  732. int index = sensor_attr->index;
  733. u8 tmp;
  734. /* Speed cruise mode */
  735. if (data->pwm_fcms[0] & (1 << index)) {
  736. tmp = 2;
  737. goto out;
  738. }
  739. /* Thermal cruise or SmartFan IV mode */
  740. for (tmp = 0; tmp < 6; tmp++) {
  741. if (data->pwm_tfmr[tmp] & (1 << index)) {
  742. tmp = 3;
  743. goto out;
  744. }
  745. }
  746. /* Manual mode */
  747. tmp = 1;
  748. out:
  749. return sprintf(buf, "%u\n", tmp);
  750. }
  751. static ssize_t
  752. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  753. const char *buf, size_t count)
  754. {
  755. struct i2c_client *client = to_i2c_client(dev);
  756. struct w83795_data *data = w83795_update_pwm_config(dev);
  757. struct sensor_device_attribute_2 *sensor_attr =
  758. to_sensor_dev_attr_2(attr);
  759. int index = sensor_attr->index;
  760. unsigned long val;
  761. int i;
  762. if (strict_strtoul(buf, 10, &val) < 0)
  763. return -EINVAL;
  764. if (val < 1 || val > 2)
  765. return -EINVAL;
  766. mutex_lock(&data->update_lock);
  767. switch (val) {
  768. case 1:
  769. /* Clear speed cruise mode bits */
  770. data->pwm_fcms[0] &= ~(1 << index);
  771. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  772. /* Clear thermal cruise mode bits */
  773. for (i = 0; i < 6; i++) {
  774. data->pwm_tfmr[i] &= ~(1 << index);
  775. w83795_write(client, W83795_REG_TFMR(i),
  776. data->pwm_tfmr[i]);
  777. }
  778. break;
  779. case 2:
  780. data->pwm_fcms[0] |= (1 << index);
  781. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  782. break;
  783. }
  784. mutex_unlock(&data->update_lock);
  785. return count;
  786. }
  787. static ssize_t
  788. show_temp_src(struct device *dev, struct device_attribute *attr, char *buf)
  789. {
  790. struct sensor_device_attribute_2 *sensor_attr =
  791. to_sensor_dev_attr_2(attr);
  792. struct w83795_data *data = w83795_update_pwm_config(dev);
  793. int index = sensor_attr->index;
  794. u8 val = index / 2;
  795. u8 tmp = data->temp_src[val];
  796. if (index & 1)
  797. val = 4;
  798. else
  799. val = 0;
  800. tmp >>= val;
  801. tmp &= 0x0f;
  802. return sprintf(buf, "%u\n", tmp);
  803. }
  804. static ssize_t
  805. store_temp_src(struct device *dev, struct device_attribute *attr,
  806. const char *buf, size_t count)
  807. {
  808. struct i2c_client *client = to_i2c_client(dev);
  809. struct w83795_data *data = w83795_update_pwm_config(dev);
  810. struct sensor_device_attribute_2 *sensor_attr =
  811. to_sensor_dev_attr_2(attr);
  812. int index = sensor_attr->index;
  813. unsigned long tmp;
  814. u8 val = index / 2;
  815. if (strict_strtoul(buf, 10, &tmp) < 0)
  816. return -EINVAL;
  817. tmp = SENSORS_LIMIT(tmp, 0, 15);
  818. mutex_lock(&data->update_lock);
  819. if (index & 1) {
  820. tmp <<= 4;
  821. data->temp_src[val] &= 0x0f;
  822. } else {
  823. data->temp_src[val] &= 0xf0;
  824. }
  825. data->temp_src[val] |= tmp;
  826. w83795_write(client, W83795_REG_TSS(val), data->temp_src[val]);
  827. mutex_unlock(&data->update_lock);
  828. return count;
  829. }
  830. #define TEMP_PWM_ENABLE 0
  831. #define TEMP_PWM_FAN_MAP 1
  832. static ssize_t
  833. show_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  834. char *buf)
  835. {
  836. struct w83795_data *data = w83795_update_pwm_config(dev);
  837. struct sensor_device_attribute_2 *sensor_attr =
  838. to_sensor_dev_attr_2(attr);
  839. int nr = sensor_attr->nr;
  840. int index = sensor_attr->index;
  841. u8 tmp = 0xff;
  842. switch (nr) {
  843. case TEMP_PWM_ENABLE:
  844. tmp = (data->pwm_fcms[1] >> index) & 1;
  845. if (tmp)
  846. tmp = 4;
  847. else
  848. tmp = 3;
  849. break;
  850. case TEMP_PWM_FAN_MAP:
  851. tmp = data->pwm_tfmr[index];
  852. break;
  853. }
  854. return sprintf(buf, "%u\n", tmp);
  855. }
  856. static ssize_t
  857. store_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  858. const char *buf, size_t count)
  859. {
  860. struct i2c_client *client = to_i2c_client(dev);
  861. struct w83795_data *data = w83795_update_pwm_config(dev);
  862. struct sensor_device_attribute_2 *sensor_attr =
  863. to_sensor_dev_attr_2(attr);
  864. int nr = sensor_attr->nr;
  865. int index = sensor_attr->index;
  866. unsigned long tmp;
  867. if (strict_strtoul(buf, 10, &tmp) < 0)
  868. return -EINVAL;
  869. switch (nr) {
  870. case TEMP_PWM_ENABLE:
  871. if (tmp != 3 && tmp != 4)
  872. return -EINVAL;
  873. tmp -= 3;
  874. mutex_lock(&data->update_lock);
  875. data->pwm_fcms[1] &= ~(1 << index);
  876. data->pwm_fcms[1] |= tmp << index;
  877. w83795_write(client, W83795_REG_FCMS2, data->pwm_fcms[1]);
  878. mutex_unlock(&data->update_lock);
  879. break;
  880. case TEMP_PWM_FAN_MAP:
  881. mutex_lock(&data->update_lock);
  882. tmp = SENSORS_LIMIT(tmp, 0, 0xff);
  883. w83795_write(client, W83795_REG_TFMR(index), tmp);
  884. data->pwm_tfmr[index] = tmp;
  885. mutex_unlock(&data->update_lock);
  886. break;
  887. }
  888. return count;
  889. }
  890. #define FANIN_TARGET 0
  891. #define FANIN_TOL 1
  892. static ssize_t
  893. show_fanin(struct device *dev, struct device_attribute *attr, char *buf)
  894. {
  895. struct w83795_data *data = w83795_update_pwm_config(dev);
  896. struct sensor_device_attribute_2 *sensor_attr =
  897. to_sensor_dev_attr_2(attr);
  898. int nr = sensor_attr->nr;
  899. int index = sensor_attr->index;
  900. u16 tmp = 0;
  901. switch (nr) {
  902. case FANIN_TARGET:
  903. tmp = fan_from_reg(data->target_speed[index]);
  904. break;
  905. case FANIN_TOL:
  906. tmp = data->tol_speed;
  907. break;
  908. }
  909. return sprintf(buf, "%u\n", tmp);
  910. }
  911. static ssize_t
  912. store_fanin(struct device *dev, struct device_attribute *attr,
  913. const char *buf, size_t count)
  914. {
  915. struct i2c_client *client = to_i2c_client(dev);
  916. struct w83795_data *data = i2c_get_clientdata(client);
  917. struct sensor_device_attribute_2 *sensor_attr =
  918. to_sensor_dev_attr_2(attr);
  919. int nr = sensor_attr->nr;
  920. int index = sensor_attr->index;
  921. unsigned long val;
  922. if (strict_strtoul(buf, 10, &val) < 0)
  923. return -EINVAL;
  924. mutex_lock(&data->update_lock);
  925. switch (nr) {
  926. case FANIN_TARGET:
  927. val = fan_to_reg(SENSORS_LIMIT(val, 0, 0xfff));
  928. w83795_write(client, W83795_REG_FTSH(index), val >> 4);
  929. w83795_write(client, W83795_REG_FTSL(index), (val << 4) & 0xf0);
  930. data->target_speed[index] = val;
  931. break;
  932. case FANIN_TOL:
  933. val = SENSORS_LIMIT(val, 0, 0x3f);
  934. w83795_write(client, W83795_REG_TFTS, val);
  935. data->tol_speed = val;
  936. break;
  937. }
  938. mutex_unlock(&data->update_lock);
  939. return count;
  940. }
  941. static ssize_t
  942. show_temp_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  943. {
  944. struct w83795_data *data = w83795_update_pwm_config(dev);
  945. struct sensor_device_attribute_2 *sensor_attr =
  946. to_sensor_dev_attr_2(attr);
  947. int nr = sensor_attr->nr;
  948. int index = sensor_attr->index;
  949. long tmp = temp_from_reg(data->pwm_temp[index][nr]);
  950. return sprintf(buf, "%ld\n", tmp);
  951. }
  952. static ssize_t
  953. store_temp_pwm(struct device *dev, struct device_attribute *attr,
  954. const char *buf, size_t count)
  955. {
  956. struct i2c_client *client = to_i2c_client(dev);
  957. struct w83795_data *data = i2c_get_clientdata(client);
  958. struct sensor_device_attribute_2 *sensor_attr =
  959. to_sensor_dev_attr_2(attr);
  960. int nr = sensor_attr->nr;
  961. int index = sensor_attr->index;
  962. unsigned long val;
  963. u8 tmp;
  964. if (strict_strtoul(buf, 10, &val) < 0)
  965. return -EINVAL;
  966. val /= 1000;
  967. mutex_lock(&data->update_lock);
  968. switch (nr) {
  969. case TEMP_PWM_TTTI:
  970. val = SENSORS_LIMIT(val, 0, 0x7f);
  971. w83795_write(client, W83795_REG_TTTI(index), val);
  972. break;
  973. case TEMP_PWM_CTFS:
  974. val = SENSORS_LIMIT(val, 0, 0x7f);
  975. w83795_write(client, W83795_REG_CTFS(index), val);
  976. break;
  977. case TEMP_PWM_HCT:
  978. val = SENSORS_LIMIT(val, 0, 0x0f);
  979. tmp = w83795_read(client, W83795_REG_HT(index));
  980. tmp &= 0x0f;
  981. tmp |= (val << 4) & 0xf0;
  982. w83795_write(client, W83795_REG_HT(index), tmp);
  983. break;
  984. case TEMP_PWM_HOT:
  985. val = SENSORS_LIMIT(val, 0, 0x0f);
  986. tmp = w83795_read(client, W83795_REG_HT(index));
  987. tmp &= 0xf0;
  988. tmp |= val & 0x0f;
  989. w83795_write(client, W83795_REG_HT(index), tmp);
  990. break;
  991. }
  992. data->pwm_temp[index][nr] = val;
  993. mutex_unlock(&data->update_lock);
  994. return count;
  995. }
  996. static ssize_t
  997. show_sf4_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  998. {
  999. struct w83795_data *data = w83795_update_pwm_config(dev);
  1000. struct sensor_device_attribute_2 *sensor_attr =
  1001. to_sensor_dev_attr_2(attr);
  1002. int nr = sensor_attr->nr;
  1003. int index = sensor_attr->index;
  1004. return sprintf(buf, "%u\n", data->sf4_reg[index][SF4_PWM][nr]);
  1005. }
  1006. static ssize_t
  1007. store_sf4_pwm(struct device *dev, struct device_attribute *attr,
  1008. const char *buf, size_t count)
  1009. {
  1010. struct i2c_client *client = to_i2c_client(dev);
  1011. struct w83795_data *data = i2c_get_clientdata(client);
  1012. struct sensor_device_attribute_2 *sensor_attr =
  1013. to_sensor_dev_attr_2(attr);
  1014. int nr = sensor_attr->nr;
  1015. int index = sensor_attr->index;
  1016. unsigned long val;
  1017. if (strict_strtoul(buf, 10, &val) < 0)
  1018. return -EINVAL;
  1019. mutex_lock(&data->update_lock);
  1020. w83795_write(client, W83795_REG_SF4_PWM(index, nr), val);
  1021. data->sf4_reg[index][SF4_PWM][nr] = val;
  1022. mutex_unlock(&data->update_lock);
  1023. return count;
  1024. }
  1025. static ssize_t
  1026. show_sf4_temp(struct device *dev, struct device_attribute *attr, char *buf)
  1027. {
  1028. struct w83795_data *data = w83795_update_pwm_config(dev);
  1029. struct sensor_device_attribute_2 *sensor_attr =
  1030. to_sensor_dev_attr_2(attr);
  1031. int nr = sensor_attr->nr;
  1032. int index = sensor_attr->index;
  1033. return sprintf(buf, "%u\n",
  1034. (data->sf4_reg[index][SF4_TEMP][nr]) * 1000);
  1035. }
  1036. static ssize_t
  1037. store_sf4_temp(struct device *dev, struct device_attribute *attr,
  1038. const char *buf, size_t count)
  1039. {
  1040. struct i2c_client *client = to_i2c_client(dev);
  1041. struct w83795_data *data = i2c_get_clientdata(client);
  1042. struct sensor_device_attribute_2 *sensor_attr =
  1043. to_sensor_dev_attr_2(attr);
  1044. int nr = sensor_attr->nr;
  1045. int index = sensor_attr->index;
  1046. unsigned long val;
  1047. if (strict_strtoul(buf, 10, &val) < 0)
  1048. return -EINVAL;
  1049. val /= 1000;
  1050. mutex_lock(&data->update_lock);
  1051. w83795_write(client, W83795_REG_SF4_TEMP(index, nr), val);
  1052. data->sf4_reg[index][SF4_TEMP][nr] = val;
  1053. mutex_unlock(&data->update_lock);
  1054. return count;
  1055. }
  1056. static ssize_t
  1057. show_temp(struct device *dev, struct device_attribute *attr, char *buf)
  1058. {
  1059. struct sensor_device_attribute_2 *sensor_attr =
  1060. to_sensor_dev_attr_2(attr);
  1061. int nr = sensor_attr->nr;
  1062. int index = sensor_attr->index;
  1063. struct w83795_data *data = w83795_update_device(dev);
  1064. long temp = temp_from_reg(data->temp[index][nr]);
  1065. if (nr == TEMP_READ)
  1066. temp += (data->temp_read_vrlsb[index] >> 6) * 250;
  1067. return sprintf(buf, "%ld\n", temp);
  1068. }
  1069. static ssize_t
  1070. store_temp(struct device *dev, struct device_attribute *attr,
  1071. const char *buf, size_t count)
  1072. {
  1073. struct sensor_device_attribute_2 *sensor_attr =
  1074. to_sensor_dev_attr_2(attr);
  1075. int nr = sensor_attr->nr;
  1076. int index = sensor_attr->index;
  1077. struct i2c_client *client = to_i2c_client(dev);
  1078. struct w83795_data *data = i2c_get_clientdata(client);
  1079. long tmp;
  1080. if (strict_strtol(buf, 10, &tmp) < 0)
  1081. return -EINVAL;
  1082. mutex_lock(&data->update_lock);
  1083. data->temp[index][nr] = temp_to_reg(tmp, -128, 127);
  1084. w83795_write(client, W83795_REG_TEMP[index][nr], data->temp[index][nr]);
  1085. mutex_unlock(&data->update_lock);
  1086. return count;
  1087. }
  1088. static ssize_t
  1089. show_dts_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1090. {
  1091. struct w83795_data *data = dev_get_drvdata(dev);
  1092. int tmp;
  1093. if (data->enable_dts & 2)
  1094. tmp = 5;
  1095. else
  1096. tmp = 6;
  1097. return sprintf(buf, "%d\n", tmp);
  1098. }
  1099. static ssize_t
  1100. show_dts(struct device *dev, struct device_attribute *attr, char *buf)
  1101. {
  1102. struct sensor_device_attribute_2 *sensor_attr =
  1103. to_sensor_dev_attr_2(attr);
  1104. int index = sensor_attr->index;
  1105. struct w83795_data *data = w83795_update_device(dev);
  1106. long temp = temp_from_reg(data->dts[index]);
  1107. temp += (data->dts_read_vrlsb[index] >> 6) * 250;
  1108. return sprintf(buf, "%ld\n", temp);
  1109. }
  1110. static ssize_t
  1111. show_dts_ext(struct device *dev, struct device_attribute *attr, char *buf)
  1112. {
  1113. struct sensor_device_attribute_2 *sensor_attr =
  1114. to_sensor_dev_attr_2(attr);
  1115. int nr = sensor_attr->nr;
  1116. struct w83795_data *data = dev_get_drvdata(dev);
  1117. long temp = temp_from_reg(data->dts_ext[nr]);
  1118. return sprintf(buf, "%ld\n", temp);
  1119. }
  1120. static ssize_t
  1121. store_dts_ext(struct device *dev, struct device_attribute *attr,
  1122. const char *buf, size_t count)
  1123. {
  1124. struct sensor_device_attribute_2 *sensor_attr =
  1125. to_sensor_dev_attr_2(attr);
  1126. int nr = sensor_attr->nr;
  1127. struct i2c_client *client = to_i2c_client(dev);
  1128. struct w83795_data *data = i2c_get_clientdata(client);
  1129. long tmp;
  1130. if (strict_strtol(buf, 10, &tmp) < 0)
  1131. return -EINVAL;
  1132. mutex_lock(&data->update_lock);
  1133. data->dts_ext[nr] = temp_to_reg(tmp, -128, 127);
  1134. w83795_write(client, W83795_REG_DTS_EXT(nr), data->dts_ext[nr]);
  1135. mutex_unlock(&data->update_lock);
  1136. return count;
  1137. }
  1138. static ssize_t
  1139. show_temp_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1140. {
  1141. struct w83795_data *data = dev_get_drvdata(dev);
  1142. struct sensor_device_attribute_2 *sensor_attr =
  1143. to_sensor_dev_attr_2(attr);
  1144. int index = sensor_attr->index;
  1145. int tmp;
  1146. if (data->temp_mode & (1 << index))
  1147. tmp = 3; /* Thermal diode */
  1148. else
  1149. tmp = 4; /* Thermistor */
  1150. return sprintf(buf, "%d\n", tmp);
  1151. }
  1152. /* Only for temp1-4 (temp5-6 can only be thermistor) */
  1153. static ssize_t
  1154. store_temp_mode(struct device *dev, struct device_attribute *attr,
  1155. const char *buf, size_t count)
  1156. {
  1157. struct i2c_client *client = to_i2c_client(dev);
  1158. struct w83795_data *data = i2c_get_clientdata(client);
  1159. struct sensor_device_attribute_2 *sensor_attr =
  1160. to_sensor_dev_attr_2(attr);
  1161. int index = sensor_attr->index;
  1162. int reg_shift;
  1163. unsigned long val;
  1164. u8 tmp;
  1165. if (strict_strtoul(buf, 10, &val) < 0)
  1166. return -EINVAL;
  1167. if ((val != 4) && (val != 3))
  1168. return -EINVAL;
  1169. mutex_lock(&data->update_lock);
  1170. if (val == 3) {
  1171. /* Thermal diode */
  1172. val = 0x01;
  1173. data->temp_mode |= 1 << index;
  1174. } else if (val == 4) {
  1175. /* Thermistor */
  1176. val = 0x03;
  1177. data->temp_mode &= ~(1 << index);
  1178. }
  1179. reg_shift = 2 * index;
  1180. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1181. tmp &= ~(0x03 << reg_shift);
  1182. tmp |= val << reg_shift;
  1183. w83795_write(client, W83795_REG_TEMP_CTRL2, tmp);
  1184. mutex_unlock(&data->update_lock);
  1185. return count;
  1186. }
  1187. /* show/store VIN */
  1188. static ssize_t
  1189. show_in(struct device *dev, struct device_attribute *attr, char *buf)
  1190. {
  1191. struct sensor_device_attribute_2 *sensor_attr =
  1192. to_sensor_dev_attr_2(attr);
  1193. int nr = sensor_attr->nr;
  1194. int index = sensor_attr->index;
  1195. struct w83795_data *data = w83795_update_device(dev);
  1196. u16 val = data->in[index][nr];
  1197. u8 lsb_idx;
  1198. switch (nr) {
  1199. case IN_READ:
  1200. /* calculate this value again by sensors as sensors3.conf */
  1201. if ((index >= 17) &&
  1202. !((data->has_gain >> (index - 17)) & 1))
  1203. val *= 8;
  1204. break;
  1205. case IN_MAX:
  1206. case IN_LOW:
  1207. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1208. val <<= 2;
  1209. val |= (data->in_lsb[lsb_idx][nr] >>
  1210. IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]) & 0x03;
  1211. if ((index >= 17) &&
  1212. !((data->has_gain >> (index - 17)) & 1))
  1213. val *= 8;
  1214. break;
  1215. }
  1216. val = in_from_reg(index, val);
  1217. return sprintf(buf, "%d\n", val);
  1218. }
  1219. static ssize_t
  1220. store_in(struct device *dev, struct device_attribute *attr,
  1221. const char *buf, size_t count)
  1222. {
  1223. struct sensor_device_attribute_2 *sensor_attr =
  1224. to_sensor_dev_attr_2(attr);
  1225. int nr = sensor_attr->nr;
  1226. int index = sensor_attr->index;
  1227. struct i2c_client *client = to_i2c_client(dev);
  1228. struct w83795_data *data = i2c_get_clientdata(client);
  1229. unsigned long val;
  1230. u8 tmp;
  1231. u8 lsb_idx;
  1232. if (strict_strtoul(buf, 10, &val) < 0)
  1233. return -EINVAL;
  1234. val = in_to_reg(index, val);
  1235. if ((index >= 17) &&
  1236. !((data->has_gain >> (index - 17)) & 1))
  1237. val /= 8;
  1238. val = SENSORS_LIMIT(val, 0, 0x3FF);
  1239. mutex_lock(&data->update_lock);
  1240. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1241. tmp = w83795_read(client, IN_LSB_REG(lsb_idx, nr));
  1242. tmp &= ~(0x03 << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]);
  1243. tmp |= (val & 0x03) << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT];
  1244. w83795_write(client, IN_LSB_REG(lsb_idx, nr), tmp);
  1245. data->in_lsb[lsb_idx][nr] = tmp;
  1246. tmp = (val >> 2) & 0xff;
  1247. w83795_write(client, W83795_REG_IN[index][nr], tmp);
  1248. data->in[index][nr] = tmp;
  1249. mutex_unlock(&data->update_lock);
  1250. return count;
  1251. }
  1252. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1253. static ssize_t
  1254. show_sf_setup(struct device *dev, struct device_attribute *attr, char *buf)
  1255. {
  1256. struct sensor_device_attribute_2 *sensor_attr =
  1257. to_sensor_dev_attr_2(attr);
  1258. int nr = sensor_attr->nr;
  1259. struct w83795_data *data = w83795_update_pwm_config(dev);
  1260. u16 val = data->setup_pwm[nr];
  1261. switch (nr) {
  1262. case SETUP_PWM_UPTIME:
  1263. case SETUP_PWM_DOWNTIME:
  1264. val = time_from_reg(val);
  1265. break;
  1266. }
  1267. return sprintf(buf, "%d\n", val);
  1268. }
  1269. static ssize_t
  1270. store_sf_setup(struct device *dev, struct device_attribute *attr,
  1271. const char *buf, size_t count)
  1272. {
  1273. struct sensor_device_attribute_2 *sensor_attr =
  1274. to_sensor_dev_attr_2(attr);
  1275. int nr = sensor_attr->nr;
  1276. struct i2c_client *client = to_i2c_client(dev);
  1277. struct w83795_data *data = i2c_get_clientdata(client);
  1278. unsigned long val;
  1279. if (strict_strtoul(buf, 10, &val) < 0)
  1280. return -EINVAL;
  1281. switch (nr) {
  1282. case SETUP_PWM_DEFAULT:
  1283. val = SENSORS_LIMIT(val, 0, 0xff);
  1284. break;
  1285. case SETUP_PWM_UPTIME:
  1286. case SETUP_PWM_DOWNTIME:
  1287. val = time_to_reg(val);
  1288. if (val == 0)
  1289. return -EINVAL;
  1290. break;
  1291. }
  1292. mutex_lock(&data->update_lock);
  1293. data->setup_pwm[nr] = val;
  1294. w83795_write(client, W83795_REG_SETUP_PWM(nr), val);
  1295. mutex_unlock(&data->update_lock);
  1296. return count;
  1297. }
  1298. #endif
  1299. #define NOT_USED -1
  1300. /* Don't change the attribute order, _max and _min are accessed by index
  1301. * somewhere else in the code */
  1302. #define SENSOR_ATTR_IN(index) { \
  1303. SENSOR_ATTR_2(in##index##_input, S_IRUGO, show_in, NULL, \
  1304. IN_READ, index), \
  1305. SENSOR_ATTR_2(in##index##_max, S_IRUGO | S_IWUSR, show_in, \
  1306. store_in, IN_MAX, index), \
  1307. SENSOR_ATTR_2(in##index##_min, S_IRUGO | S_IWUSR, show_in, \
  1308. store_in, IN_LOW, index), \
  1309. SENSOR_ATTR_2(in##index##_alarm, S_IRUGO, show_alarm_beep, \
  1310. NULL, ALARM_STATUS, index + ((index > 14) ? 1 : 0)), \
  1311. SENSOR_ATTR_2(in##index##_beep, S_IWUSR | S_IRUGO, \
  1312. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1313. index + ((index > 14) ? 1 : 0)) }
  1314. #define SENSOR_ATTR_FAN(index) { \
  1315. SENSOR_ATTR_2(fan##index##_input, S_IRUGO, show_fan, \
  1316. NULL, FAN_INPUT, index - 1), \
  1317. SENSOR_ATTR_2(fan##index##_min, S_IWUSR | S_IRUGO, \
  1318. show_fan, store_fan_min, FAN_MIN, index - 1), \
  1319. SENSOR_ATTR_2(fan##index##_alarm, S_IRUGO, show_alarm_beep, \
  1320. NULL, ALARM_STATUS, index + 31), \
  1321. SENSOR_ATTR_2(fan##index##_beep, S_IWUSR | S_IRUGO, \
  1322. show_alarm_beep, store_beep, BEEP_ENABLE, index + 31) }
  1323. #define SENSOR_ATTR_PWM(index) { \
  1324. SENSOR_ATTR_2(pwm##index, S_IWUSR | S_IRUGO, show_pwm, \
  1325. store_pwm, PWM_OUTPUT, index - 1), \
  1326. SENSOR_ATTR_2(pwm##index##_nonstop, S_IWUSR | S_IRUGO, \
  1327. show_pwm, store_pwm, PWM_NONSTOP, index - 1), \
  1328. SENSOR_ATTR_2(pwm##index##_start, S_IWUSR | S_IRUGO, \
  1329. show_pwm, store_pwm, PWM_START, index - 1), \
  1330. SENSOR_ATTR_2(pwm##index##_stop_time, S_IWUSR | S_IRUGO, \
  1331. show_pwm, store_pwm, PWM_STOP_TIME, index - 1), \
  1332. SENSOR_ATTR_2(pwm##index##_freq, S_IWUSR | S_IRUGO, \
  1333. show_pwm, store_pwm, PWM_FREQ, index - 1), \
  1334. SENSOR_ATTR_2(pwm##index##_enable, S_IWUSR | S_IRUGO, \
  1335. show_pwm_enable, store_pwm_enable, NOT_USED, index - 1), \
  1336. SENSOR_ATTR_2(fan##index##_target, S_IWUSR | S_IRUGO, \
  1337. show_fanin, store_fanin, FANIN_TARGET, index - 1) }
  1338. #define SENSOR_ATTR_DTS(index) { \
  1339. SENSOR_ATTR_2(temp##index##_type, S_IRUGO , \
  1340. show_dts_mode, NULL, NOT_USED, index - 7), \
  1341. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_dts, \
  1342. NULL, NOT_USED, index - 7), \
  1343. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_dts_ext, \
  1344. store_dts_ext, DTS_CRIT, NOT_USED), \
  1345. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1346. show_dts_ext, store_dts_ext, DTS_CRIT_HYST, NOT_USED), \
  1347. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_dts_ext, \
  1348. store_dts_ext, DTS_WARN, NOT_USED), \
  1349. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1350. show_dts_ext, store_dts_ext, DTS_WARN_HYST, NOT_USED), \
  1351. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1352. show_alarm_beep, NULL, ALARM_STATUS, index + 17), \
  1353. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1354. show_alarm_beep, store_beep, BEEP_ENABLE, index + 17) }
  1355. #define SENSOR_ATTR_TEMP(index) { \
  1356. SENSOR_ATTR_2(temp##index##_type, S_IRUGO | (index < 4 ? S_IWUSR : 0), \
  1357. show_temp_mode, store_temp_mode, NOT_USED, index - 1), \
  1358. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_temp, \
  1359. NULL, TEMP_READ, index - 1), \
  1360. SENSOR_ATTR_2(temp##index##_crit, S_IRUGO | S_IWUSR, show_temp, \
  1361. store_temp, TEMP_CRIT, index - 1), \
  1362. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IRUGO | S_IWUSR, \
  1363. show_temp, store_temp, TEMP_CRIT_HYST, index - 1), \
  1364. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_temp, \
  1365. store_temp, TEMP_WARN, index - 1), \
  1366. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1367. show_temp, store_temp, TEMP_WARN_HYST, index - 1), \
  1368. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1369. show_alarm_beep, NULL, ALARM_STATUS, \
  1370. index + (index > 4 ? 11 : 17)), \
  1371. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1372. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1373. index + (index > 4 ? 11 : 17)), \
  1374. SENSOR_ATTR_2(temp##index##_source_sel, S_IWUSR | S_IRUGO, \
  1375. show_temp_src, store_temp_src, NOT_USED, index - 1), \
  1376. SENSOR_ATTR_2(temp##index##_pwm_enable, S_IWUSR | S_IRUGO, \
  1377. show_temp_pwm_enable, store_temp_pwm_enable, \
  1378. TEMP_PWM_ENABLE, index - 1), \
  1379. SENSOR_ATTR_2(temp##index##_auto_channels_pwm, S_IWUSR | S_IRUGO, \
  1380. show_temp_pwm_enable, store_temp_pwm_enable, \
  1381. TEMP_PWM_FAN_MAP, index - 1), \
  1382. SENSOR_ATTR_2(thermal_cruise##index, S_IWUSR | S_IRUGO, \
  1383. show_temp_pwm, store_temp_pwm, TEMP_PWM_TTTI, index - 1), \
  1384. SENSOR_ATTR_2(temp##index##_warn, S_IWUSR | S_IRUGO, \
  1385. show_temp_pwm, store_temp_pwm, TEMP_PWM_CTFS, index - 1), \
  1386. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IWUSR | S_IRUGO, \
  1387. show_temp_pwm, store_temp_pwm, TEMP_PWM_HCT, index - 1), \
  1388. SENSOR_ATTR_2(temp##index##_operation_hyst, S_IWUSR | S_IRUGO, \
  1389. show_temp_pwm, store_temp_pwm, TEMP_PWM_HOT, index - 1), \
  1390. SENSOR_ATTR_2(temp##index##_auto_point1_pwm, S_IRUGO | S_IWUSR, \
  1391. show_sf4_pwm, store_sf4_pwm, 0, index - 1), \
  1392. SENSOR_ATTR_2(temp##index##_auto_point2_pwm, S_IRUGO | S_IWUSR, \
  1393. show_sf4_pwm, store_sf4_pwm, 1, index - 1), \
  1394. SENSOR_ATTR_2(temp##index##_auto_point3_pwm, S_IRUGO | S_IWUSR, \
  1395. show_sf4_pwm, store_sf4_pwm, 2, index - 1), \
  1396. SENSOR_ATTR_2(temp##index##_auto_point4_pwm, S_IRUGO | S_IWUSR, \
  1397. show_sf4_pwm, store_sf4_pwm, 3, index - 1), \
  1398. SENSOR_ATTR_2(temp##index##_auto_point5_pwm, S_IRUGO | S_IWUSR, \
  1399. show_sf4_pwm, store_sf4_pwm, 4, index - 1), \
  1400. SENSOR_ATTR_2(temp##index##_auto_point6_pwm, S_IRUGO | S_IWUSR, \
  1401. show_sf4_pwm, store_sf4_pwm, 5, index - 1), \
  1402. SENSOR_ATTR_2(temp##index##_auto_point7_pwm, S_IRUGO | S_IWUSR, \
  1403. show_sf4_pwm, store_sf4_pwm, 6, index - 1), \
  1404. SENSOR_ATTR_2(temp##index##_auto_point1_temp, S_IRUGO | S_IWUSR,\
  1405. show_sf4_temp, store_sf4_temp, 0, index - 1), \
  1406. SENSOR_ATTR_2(temp##index##_auto_point2_temp, S_IRUGO | S_IWUSR,\
  1407. show_sf4_temp, store_sf4_temp, 1, index - 1), \
  1408. SENSOR_ATTR_2(temp##index##_auto_point3_temp, S_IRUGO | S_IWUSR,\
  1409. show_sf4_temp, store_sf4_temp, 2, index - 1), \
  1410. SENSOR_ATTR_2(temp##index##_auto_point4_temp, S_IRUGO | S_IWUSR,\
  1411. show_sf4_temp, store_sf4_temp, 3, index - 1), \
  1412. SENSOR_ATTR_2(temp##index##_auto_point5_temp, S_IRUGO | S_IWUSR,\
  1413. show_sf4_temp, store_sf4_temp, 4, index - 1), \
  1414. SENSOR_ATTR_2(temp##index##_auto_point6_temp, S_IRUGO | S_IWUSR,\
  1415. show_sf4_temp, store_sf4_temp, 5, index - 1), \
  1416. SENSOR_ATTR_2(temp##index##_auto_point7_temp, S_IRUGO | S_IWUSR,\
  1417. show_sf4_temp, store_sf4_temp, 6, index - 1) }
  1418. static struct sensor_device_attribute_2 w83795_in[][5] = {
  1419. SENSOR_ATTR_IN(0),
  1420. SENSOR_ATTR_IN(1),
  1421. SENSOR_ATTR_IN(2),
  1422. SENSOR_ATTR_IN(3),
  1423. SENSOR_ATTR_IN(4),
  1424. SENSOR_ATTR_IN(5),
  1425. SENSOR_ATTR_IN(6),
  1426. SENSOR_ATTR_IN(7),
  1427. SENSOR_ATTR_IN(8),
  1428. SENSOR_ATTR_IN(9),
  1429. SENSOR_ATTR_IN(10),
  1430. SENSOR_ATTR_IN(11),
  1431. SENSOR_ATTR_IN(12),
  1432. SENSOR_ATTR_IN(13),
  1433. SENSOR_ATTR_IN(14),
  1434. SENSOR_ATTR_IN(15),
  1435. SENSOR_ATTR_IN(16),
  1436. SENSOR_ATTR_IN(17),
  1437. SENSOR_ATTR_IN(18),
  1438. SENSOR_ATTR_IN(19),
  1439. SENSOR_ATTR_IN(20),
  1440. };
  1441. static const struct sensor_device_attribute_2 w83795_fan[][4] = {
  1442. SENSOR_ATTR_FAN(1),
  1443. SENSOR_ATTR_FAN(2),
  1444. SENSOR_ATTR_FAN(3),
  1445. SENSOR_ATTR_FAN(4),
  1446. SENSOR_ATTR_FAN(5),
  1447. SENSOR_ATTR_FAN(6),
  1448. SENSOR_ATTR_FAN(7),
  1449. SENSOR_ATTR_FAN(8),
  1450. SENSOR_ATTR_FAN(9),
  1451. SENSOR_ATTR_FAN(10),
  1452. SENSOR_ATTR_FAN(11),
  1453. SENSOR_ATTR_FAN(12),
  1454. SENSOR_ATTR_FAN(13),
  1455. SENSOR_ATTR_FAN(14),
  1456. };
  1457. static const struct sensor_device_attribute_2 w83795_temp[][29] = {
  1458. SENSOR_ATTR_TEMP(1),
  1459. SENSOR_ATTR_TEMP(2),
  1460. SENSOR_ATTR_TEMP(3),
  1461. SENSOR_ATTR_TEMP(4),
  1462. SENSOR_ATTR_TEMP(5),
  1463. SENSOR_ATTR_TEMP(6),
  1464. };
  1465. static const struct sensor_device_attribute_2 w83795_dts[][8] = {
  1466. SENSOR_ATTR_DTS(7),
  1467. SENSOR_ATTR_DTS(8),
  1468. SENSOR_ATTR_DTS(9),
  1469. SENSOR_ATTR_DTS(10),
  1470. SENSOR_ATTR_DTS(11),
  1471. SENSOR_ATTR_DTS(12),
  1472. SENSOR_ATTR_DTS(13),
  1473. SENSOR_ATTR_DTS(14),
  1474. };
  1475. static const struct sensor_device_attribute_2 w83795_pwm[][7] = {
  1476. SENSOR_ATTR_PWM(1),
  1477. SENSOR_ATTR_PWM(2),
  1478. SENSOR_ATTR_PWM(3),
  1479. SENSOR_ATTR_PWM(4),
  1480. SENSOR_ATTR_PWM(5),
  1481. SENSOR_ATTR_PWM(6),
  1482. SENSOR_ATTR_PWM(7),
  1483. SENSOR_ATTR_PWM(8),
  1484. };
  1485. static const struct sensor_device_attribute_2 sda_single_files[] = {
  1486. SENSOR_ATTR_2(intrusion0_alarm, S_IWUSR | S_IRUGO, show_alarm_beep,
  1487. store_chassis_clear, ALARM_STATUS, 46),
  1488. SENSOR_ATTR_2(intrusion0_beep, S_IWUSR | S_IRUGO, show_alarm_beep,
  1489. store_beep, BEEP_ENABLE, 46),
  1490. SENSOR_ATTR_2(beep_enable, S_IWUSR | S_IRUGO, show_alarm_beep,
  1491. store_beep, BEEP_ENABLE, 47),
  1492. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1493. SENSOR_ATTR_2(speed_cruise_tolerance, S_IWUSR | S_IRUGO, show_fanin,
  1494. store_fanin, FANIN_TOL, NOT_USED),
  1495. SENSOR_ATTR_2(pwm_default, S_IWUSR | S_IRUGO, show_sf_setup,
  1496. store_sf_setup, SETUP_PWM_DEFAULT, NOT_USED),
  1497. SENSOR_ATTR_2(pwm_uptime, S_IWUSR | S_IRUGO, show_sf_setup,
  1498. store_sf_setup, SETUP_PWM_UPTIME, NOT_USED),
  1499. SENSOR_ATTR_2(pwm_downtime, S_IWUSR | S_IRUGO, show_sf_setup,
  1500. store_sf_setup, SETUP_PWM_DOWNTIME, NOT_USED),
  1501. #endif
  1502. };
  1503. /*
  1504. * Driver interface
  1505. */
  1506. static void w83795_init_client(struct i2c_client *client)
  1507. {
  1508. struct w83795_data *data = i2c_get_clientdata(client);
  1509. static const u16 clkin[4] = { /* in kHz */
  1510. 14318, 24000, 33333, 48000
  1511. };
  1512. u8 config;
  1513. if (reset)
  1514. w83795_write(client, W83795_REG_CONFIG, 0x80);
  1515. /* Start monitoring if needed */
  1516. config = w83795_read(client, W83795_REG_CONFIG);
  1517. if (!(config & W83795_REG_CONFIG_START)) {
  1518. dev_info(&client->dev, "Enabling monitoring operations\n");
  1519. w83795_write(client, W83795_REG_CONFIG,
  1520. config | W83795_REG_CONFIG_START);
  1521. }
  1522. data->clkin = clkin[(config >> 3) & 0x3];
  1523. dev_dbg(&client->dev, "clkin = %u kHz\n", data->clkin);
  1524. }
  1525. static int w83795_get_device_id(struct i2c_client *client)
  1526. {
  1527. int device_id;
  1528. device_id = i2c_smbus_read_byte_data(client, W83795_REG_DEVICEID);
  1529. /* Special case for rev. A chips; can't be checked first because later
  1530. revisions emulate this for compatibility */
  1531. if (device_id < 0 || (device_id & 0xf0) != 0x50) {
  1532. int alt_id;
  1533. alt_id = i2c_smbus_read_byte_data(client,
  1534. W83795_REG_DEVICEID_A);
  1535. if (alt_id == 0x50)
  1536. device_id = alt_id;
  1537. }
  1538. return device_id;
  1539. }
  1540. /* Return 0 if detection is successful, -ENODEV otherwise */
  1541. static int w83795_detect(struct i2c_client *client,
  1542. struct i2c_board_info *info)
  1543. {
  1544. int bank, vendor_id, device_id, expected, i2c_addr, config;
  1545. struct i2c_adapter *adapter = client->adapter;
  1546. unsigned short address = client->addr;
  1547. const char *chip_name;
  1548. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  1549. return -ENODEV;
  1550. bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1551. if (bank < 0 || (bank & 0x7c)) {
  1552. dev_dbg(&adapter->dev,
  1553. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1554. address, "bank");
  1555. return -ENODEV;
  1556. }
  1557. /* Check Nuvoton vendor ID */
  1558. vendor_id = i2c_smbus_read_byte_data(client, W83795_REG_VENDORID);
  1559. expected = bank & 0x80 ? 0x5c : 0xa3;
  1560. if (vendor_id != expected) {
  1561. dev_dbg(&adapter->dev,
  1562. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1563. address, "vendor id");
  1564. return -ENODEV;
  1565. }
  1566. /* Check device ID */
  1567. device_id = w83795_get_device_id(client) |
  1568. (i2c_smbus_read_byte_data(client, W83795_REG_CHIPID) << 8);
  1569. if ((device_id >> 4) != 0x795) {
  1570. dev_dbg(&adapter->dev,
  1571. "w83795: Detection failed at addr 0x%02hx, check %s\n",
  1572. address, "device id\n");
  1573. return -ENODEV;
  1574. }
  1575. /* If Nuvoton chip, address of chip and W83795_REG_I2C_ADDR
  1576. should match */
  1577. if ((bank & 0x07) == 0) {
  1578. i2c_addr = i2c_smbus_read_byte_data(client,
  1579. W83795_REG_I2C_ADDR);
  1580. if ((i2c_addr & 0x7f) != address) {
  1581. dev_dbg(&adapter->dev,
  1582. "w83795: Detection failed at addr 0x%02hx, "
  1583. "check %s\n", address, "i2c addr");
  1584. return -ENODEV;
  1585. }
  1586. }
  1587. /* Check 795 chip type: 795G or 795ADG
  1588. Usually we don't write to chips during detection, but here we don't
  1589. quite have the choice; hopefully it's OK, we are about to return
  1590. success anyway */
  1591. if ((bank & 0x07) != 0)
  1592. i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL,
  1593. bank & ~0x07);
  1594. config = i2c_smbus_read_byte_data(client, W83795_REG_CONFIG);
  1595. if (config & W83795_REG_CONFIG_CONFIG48)
  1596. chip_name = "w83795adg";
  1597. else
  1598. chip_name = "w83795g";
  1599. strlcpy(info->type, chip_name, I2C_NAME_SIZE);
  1600. dev_info(&adapter->dev, "Found %s rev. %c at 0x%02hx\n", chip_name,
  1601. 'A' + (device_id & 0xf), address);
  1602. return 0;
  1603. }
  1604. static int w83795_handle_files(struct device *dev, int (*fn)(struct device *,
  1605. const struct device_attribute *))
  1606. {
  1607. struct w83795_data *data = dev_get_drvdata(dev);
  1608. int err, i, j;
  1609. for (i = 0; i < ARRAY_SIZE(w83795_in); i++) {
  1610. if (!(data->has_in & (1 << i)))
  1611. continue;
  1612. for (j = 0; j < ARRAY_SIZE(w83795_in[0]); j++) {
  1613. err = fn(dev, &w83795_in[i][j].dev_attr);
  1614. if (err)
  1615. return err;
  1616. }
  1617. }
  1618. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++) {
  1619. if (!(data->has_fan & (1 << i)))
  1620. continue;
  1621. for (j = 0; j < ARRAY_SIZE(w83795_fan[0]); j++) {
  1622. err = fn(dev, &w83795_fan[i][j].dev_attr);
  1623. if (err)
  1624. return err;
  1625. }
  1626. }
  1627. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++) {
  1628. err = fn(dev, &sda_single_files[i].dev_attr);
  1629. if (err)
  1630. return err;
  1631. }
  1632. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1633. for (i = 0; i < data->has_pwm; i++) {
  1634. for (j = 0; j < ARRAY_SIZE(w83795_pwm[0]); j++) {
  1635. err = fn(dev, &w83795_pwm[i][j].dev_attr);
  1636. if (err)
  1637. return err;
  1638. }
  1639. }
  1640. #endif
  1641. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++) {
  1642. if (!(data->has_temp & (1 << i)))
  1643. continue;
  1644. #ifdef CONFIG_SENSORS_W83795_FANCTRL
  1645. for (j = 0; j < ARRAY_SIZE(w83795_temp[0]); j++) {
  1646. #else
  1647. for (j = 0; j < 8; j++) {
  1648. #endif
  1649. err = fn(dev, &w83795_temp[i][j].dev_attr);
  1650. if (err)
  1651. return err;
  1652. }
  1653. }
  1654. if (data->enable_dts) {
  1655. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++) {
  1656. if (!(data->has_dts & (1 << i)))
  1657. continue;
  1658. for (j = 0; j < ARRAY_SIZE(w83795_dts[0]); j++) {
  1659. err = fn(dev, &w83795_dts[i][j].dev_attr);
  1660. if (err)
  1661. return err;
  1662. }
  1663. }
  1664. }
  1665. return 0;
  1666. }
  1667. /* We need a wrapper that fits in w83795_handle_files */
  1668. static int device_remove_file_wrapper(struct device *dev,
  1669. const struct device_attribute *attr)
  1670. {
  1671. device_remove_file(dev, attr);
  1672. return 0;
  1673. }
  1674. static void w83795_check_dynamic_in_limits(struct i2c_client *client)
  1675. {
  1676. struct w83795_data *data = i2c_get_clientdata(client);
  1677. u8 vid_ctl;
  1678. int i, err_max, err_min;
  1679. vid_ctl = w83795_read(client, W83795_REG_VID_CTRL);
  1680. /* Return immediately if VRM isn't configured */
  1681. if ((vid_ctl & 0x07) == 0x00 || (vid_ctl & 0x07) == 0x07)
  1682. return;
  1683. data->has_dyn_in = (vid_ctl >> 3) & 0x07;
  1684. for (i = 0; i < 2; i++) {
  1685. if (!(data->has_dyn_in & (1 << i)))
  1686. continue;
  1687. /* Voltage limits in dynamic mode, switch to read-only */
  1688. err_max = sysfs_chmod_file(&client->dev.kobj,
  1689. &w83795_in[i][2].dev_attr.attr,
  1690. S_IRUGO);
  1691. err_min = sysfs_chmod_file(&client->dev.kobj,
  1692. &w83795_in[i][3].dev_attr.attr,
  1693. S_IRUGO);
  1694. if (err_max || err_min)
  1695. dev_warn(&client->dev, "Failed to set in%d limits "
  1696. "read-only (%d, %d)\n", i, err_max, err_min);
  1697. else
  1698. dev_info(&client->dev, "in%d limits set dynamically "
  1699. "from VID\n", i);
  1700. }
  1701. }
  1702. /* Check pins that can be used for either temperature or voltage monitoring */
  1703. static void w83795_apply_temp_config(struct w83795_data *data, u8 config,
  1704. int temp_chan, int in_chan)
  1705. {
  1706. /* config is a 2-bit value */
  1707. switch (config) {
  1708. case 0x2: /* Voltage monitoring */
  1709. data->has_in |= 1 << in_chan;
  1710. break;
  1711. case 0x1: /* Thermal diode */
  1712. if (temp_chan >= 4)
  1713. break;
  1714. data->temp_mode |= 1 << temp_chan;
  1715. /* fall through */
  1716. case 0x3: /* Thermistor */
  1717. data->has_temp |= 1 << temp_chan;
  1718. break;
  1719. }
  1720. }
  1721. static int w83795_probe(struct i2c_client *client,
  1722. const struct i2c_device_id *id)
  1723. {
  1724. int i;
  1725. u8 tmp;
  1726. struct device *dev = &client->dev;
  1727. struct w83795_data *data;
  1728. int err;
  1729. data = kzalloc(sizeof(struct w83795_data), GFP_KERNEL);
  1730. if (!data) {
  1731. err = -ENOMEM;
  1732. goto exit;
  1733. }
  1734. i2c_set_clientdata(client, data);
  1735. data->chip_type = id->driver_data;
  1736. data->bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1737. mutex_init(&data->update_lock);
  1738. /* Initialize the chip */
  1739. w83795_init_client(client);
  1740. /* Check which voltages and fans are present */
  1741. data->has_in = w83795_read(client, W83795_REG_VOLT_CTRL1)
  1742. | (w83795_read(client, W83795_REG_VOLT_CTRL2) << 8);
  1743. data->has_fan = w83795_read(client, W83795_REG_FANIN_CTRL1)
  1744. | (w83795_read(client, W83795_REG_FANIN_CTRL2) << 8);
  1745. /* Check which analog temperatures and extra voltages are present */
  1746. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1747. if (tmp & 0x20)
  1748. data->enable_dts = 1;
  1749. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 5, 16);
  1750. w83795_apply_temp_config(data, tmp & 0x3, 4, 15);
  1751. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1752. w83795_apply_temp_config(data, tmp >> 6, 3, 20);
  1753. w83795_apply_temp_config(data, (tmp >> 4) & 0x3, 2, 19);
  1754. w83795_apply_temp_config(data, (tmp >> 2) & 0x3, 1, 18);
  1755. w83795_apply_temp_config(data, tmp & 0x3, 0, 17);
  1756. /* Check DTS enable status */
  1757. if (data->enable_dts) {
  1758. if (1 & w83795_read(client, W83795_REG_DTSC))
  1759. data->enable_dts |= 2;
  1760. data->has_dts = w83795_read(client, W83795_REG_DTSE);
  1761. }
  1762. /* Report PECI Tbase values */
  1763. if (data->enable_dts == 1) {
  1764. for (i = 0; i < 8; i++) {
  1765. if (!(data->has_dts & (1 << i)))
  1766. continue;
  1767. tmp = w83795_read(client, W83795_REG_PECI_TBASE(i));
  1768. dev_info(&client->dev,
  1769. "PECI agent %d Tbase temperature: %u\n",
  1770. i + 1, (unsigned int)tmp & 0x7f);
  1771. }
  1772. }
  1773. data->has_gain = w83795_read(client, W83795_REG_VMIGB_CTRL) & 0x0f;
  1774. /* pwm and smart fan */
  1775. if (data->chip_type == w83795g)
  1776. data->has_pwm = 8;
  1777. else
  1778. data->has_pwm = 2;
  1779. err = w83795_handle_files(dev, device_create_file);
  1780. if (err)
  1781. goto exit_remove;
  1782. if (data->chip_type == w83795g)
  1783. w83795_check_dynamic_in_limits(client);
  1784. data->hwmon_dev = hwmon_device_register(dev);
  1785. if (IS_ERR(data->hwmon_dev)) {
  1786. err = PTR_ERR(data->hwmon_dev);
  1787. goto exit_remove;
  1788. }
  1789. return 0;
  1790. exit_remove:
  1791. w83795_handle_files(dev, device_remove_file_wrapper);
  1792. kfree(data);
  1793. exit:
  1794. return err;
  1795. }
  1796. static int w83795_remove(struct i2c_client *client)
  1797. {
  1798. struct w83795_data *data = i2c_get_clientdata(client);
  1799. hwmon_device_unregister(data->hwmon_dev);
  1800. w83795_handle_files(&client->dev, device_remove_file_wrapper);
  1801. kfree(data);
  1802. return 0;
  1803. }
  1804. static const struct i2c_device_id w83795_id[] = {
  1805. { "w83795g", w83795g },
  1806. { "w83795adg", w83795adg },
  1807. { }
  1808. };
  1809. MODULE_DEVICE_TABLE(i2c, w83795_id);
  1810. static struct i2c_driver w83795_driver = {
  1811. .driver = {
  1812. .name = "w83795",
  1813. },
  1814. .probe = w83795_probe,
  1815. .remove = w83795_remove,
  1816. .id_table = w83795_id,
  1817. .class = I2C_CLASS_HWMON,
  1818. .detect = w83795_detect,
  1819. .address_list = normal_i2c,
  1820. };
  1821. static int __init sensors_w83795_init(void)
  1822. {
  1823. return i2c_add_driver(&w83795_driver);
  1824. }
  1825. static void __exit sensors_w83795_exit(void)
  1826. {
  1827. i2c_del_driver(&w83795_driver);
  1828. }
  1829. MODULE_AUTHOR("Wei Song, Jean Delvare <khali@linux-fr.org>");
  1830. MODULE_DESCRIPTION("W83795G/ADG hardware monitoring driver");
  1831. MODULE_LICENSE("GPL");
  1832. module_init(sensors_w83795_init);
  1833. module_exit(sensors_w83795_exit);