psr.h 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /* $Id: psr.h,v 1.15 1997/10/04 08:54:22 ecd Exp $
  2. * psr.h: This file holds the macros for masking off various parts of
  3. * the processor status register on the Sparc. This is valid
  4. * for Version 8. On the V9 this is renamed to the PSTATE
  5. * register and its members are accessed as fields like
  6. * PSTATE.PRIV for the current CPU privilege level.
  7. *
  8. * Copyright (C) 1994 David S. Miller (davem@caip.rutgers.edu)
  9. */
  10. #ifndef __LINUX_SPARC_PSR_H
  11. #define __LINUX_SPARC_PSR_H
  12. /* The Sparc PSR fields are laid out as the following:
  13. *
  14. * ------------------------------------------------------------------------
  15. * | impl | vers | icc | resv | EC | EF | PIL | S | PS | ET | CWP |
  16. * | 31-28 | 27-24 | 23-20 | 19-14 | 13 | 12 | 11-8 | 7 | 6 | 5 | 4-0 |
  17. * ------------------------------------------------------------------------
  18. */
  19. #define PSR_CWP 0x0000001f /* current window pointer */
  20. #define PSR_ET 0x00000020 /* enable traps field */
  21. #define PSR_PS 0x00000040 /* previous privilege level */
  22. #define PSR_S 0x00000080 /* current privilege level */
  23. #define PSR_PIL 0x00000f00 /* processor interrupt level */
  24. #define PSR_EF 0x00001000 /* enable floating point */
  25. #define PSR_EC 0x00002000 /* enable co-processor */
  26. #define PSR_LE 0x00008000 /* SuperSparcII little-endian */
  27. #define PSR_ICC 0x00f00000 /* integer condition codes */
  28. #define PSR_C 0x00100000 /* carry bit */
  29. #define PSR_V 0x00200000 /* overflow bit */
  30. #define PSR_Z 0x00400000 /* zero bit */
  31. #define PSR_N 0x00800000 /* negative bit */
  32. #define PSR_VERS 0x0f000000 /* cpu-version field */
  33. #define PSR_IMPL 0xf0000000 /* cpu-implementation field */
  34. #ifdef __KERNEL__
  35. #ifndef __ASSEMBLY__
  36. /* Get the %psr register. */
  37. static inline unsigned int get_psr(void)
  38. {
  39. unsigned int psr;
  40. __asm__ __volatile__(
  41. "rd %%psr, %0\n\t"
  42. "nop\n\t"
  43. "nop\n\t"
  44. "nop\n\t"
  45. : "=r" (psr)
  46. : /* no inputs */
  47. : "memory");
  48. return psr;
  49. }
  50. static inline void put_psr(unsigned int new_psr)
  51. {
  52. __asm__ __volatile__(
  53. "wr %0, 0x0, %%psr\n\t"
  54. "nop\n\t"
  55. "nop\n\t"
  56. "nop\n\t"
  57. : /* no outputs */
  58. : "r" (new_psr)
  59. : "memory", "cc");
  60. }
  61. /* Get the %fsr register. Be careful, make sure the floating point
  62. * enable bit is set in the %psr when you execute this or you will
  63. * incur a trap.
  64. */
  65. extern unsigned int fsr_storage;
  66. static inline unsigned int get_fsr(void)
  67. {
  68. unsigned int fsr = 0;
  69. __asm__ __volatile__(
  70. "st %%fsr, %1\n\t"
  71. "ld %1, %0\n\t"
  72. : "=r" (fsr)
  73. : "m" (fsr_storage));
  74. return fsr;
  75. }
  76. #endif /* !(__ASSEMBLY__) */
  77. #endif /* (__KERNEL__) */
  78. #endif /* !(__LINUX_SPARC_PSR_H) */